pch_gbe_main.c 78 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838
  1. /*
  2. * Copyright (C) 1999 - 2010 Intel Corporation.
  3. * Copyright (C) 2010 - 2012 LAPIS SEMICONDUCTOR CO., LTD.
  4. *
  5. * This code was derived from the Intel e1000e Linux driver.
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; version 2 of the License.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307, USA.
  19. */
  20. #include "pch_gbe.h"
  21. #include "pch_gbe_api.h"
  22. #include <linux/module.h>
  23. #include <linux/net_tstamp.h>
  24. #include <linux/ptp_classify.h>
  25. #define DRV_VERSION "1.01"
  26. const char pch_driver_version[] = DRV_VERSION;
  27. #define PCI_DEVICE_ID_INTEL_IOH1_GBE 0x8802 /* Pci device ID */
  28. #define PCH_GBE_MAR_ENTRIES 16
  29. #define PCH_GBE_SHORT_PKT 64
  30. #define DSC_INIT16 0xC000
  31. #define PCH_GBE_DMA_ALIGN 0
  32. #define PCH_GBE_DMA_PADDING 2
  33. #define PCH_GBE_WATCHDOG_PERIOD (5 * HZ) /* watchdog time */
  34. #define PCH_GBE_COPYBREAK_DEFAULT 256
  35. #define PCH_GBE_PCI_BAR 1
  36. #define PCH_GBE_RESERVE_MEMORY 0x200000 /* 2MB */
  37. /* Macros for ML7223 */
  38. #define PCI_VENDOR_ID_ROHM 0x10db
  39. #define PCI_DEVICE_ID_ROHM_ML7223_GBE 0x8013
  40. /* Macros for ML7831 */
  41. #define PCI_DEVICE_ID_ROHM_ML7831_GBE 0x8802
  42. #define PCH_GBE_TX_WEIGHT 64
  43. #define PCH_GBE_RX_WEIGHT 64
  44. #define PCH_GBE_RX_BUFFER_WRITE 16
  45. /* Initialize the wake-on-LAN settings */
  46. #define PCH_GBE_WL_INIT_SETTING (PCH_GBE_WLC_MP)
  47. #define PCH_GBE_MAC_RGMII_CTRL_SETTING ( \
  48. PCH_GBE_CHIP_TYPE_INTERNAL | \
  49. PCH_GBE_RGMII_MODE_RGMII \
  50. )
  51. /* Ethertype field values */
  52. #define PCH_GBE_MAX_RX_BUFFER_SIZE 0x2880
  53. #define PCH_GBE_MAX_JUMBO_FRAME_SIZE 10318
  54. #define PCH_GBE_FRAME_SIZE_2048 2048
  55. #define PCH_GBE_FRAME_SIZE_4096 4096
  56. #define PCH_GBE_FRAME_SIZE_8192 8192
  57. #define PCH_GBE_GET_DESC(R, i, type) (&(((struct type *)((R).desc))[i]))
  58. #define PCH_GBE_RX_DESC(R, i) PCH_GBE_GET_DESC(R, i, pch_gbe_rx_desc)
  59. #define PCH_GBE_TX_DESC(R, i) PCH_GBE_GET_DESC(R, i, pch_gbe_tx_desc)
  60. #define PCH_GBE_DESC_UNUSED(R) \
  61. ((((R)->next_to_clean > (R)->next_to_use) ? 0 : (R)->count) + \
  62. (R)->next_to_clean - (R)->next_to_use - 1)
  63. /* Pause packet value */
  64. #define PCH_GBE_PAUSE_PKT1_VALUE 0x00C28001
  65. #define PCH_GBE_PAUSE_PKT2_VALUE 0x00000100
  66. #define PCH_GBE_PAUSE_PKT4_VALUE 0x01000888
  67. #define PCH_GBE_PAUSE_PKT5_VALUE 0x0000FFFF
  68. /* This defines the bits that are set in the Interrupt Mask
  69. * Set/Read Register. Each bit is documented below:
  70. * o RXT0 = Receiver Timer Interrupt (ring 0)
  71. * o TXDW = Transmit Descriptor Written Back
  72. * o RXDMT0 = Receive Descriptor Minimum Threshold hit (ring 0)
  73. * o RXSEQ = Receive Sequence Error
  74. * o LSC = Link Status Change
  75. */
  76. #define PCH_GBE_INT_ENABLE_MASK ( \
  77. PCH_GBE_INT_RX_DMA_CMPLT | \
  78. PCH_GBE_INT_RX_DSC_EMP | \
  79. PCH_GBE_INT_RX_FIFO_ERR | \
  80. PCH_GBE_INT_WOL_DET | \
  81. PCH_GBE_INT_TX_CMPLT \
  82. )
  83. #define PCH_GBE_INT_DISABLE_ALL 0
  84. /* Macros for ieee1588 */
  85. /* 0x40 Time Synchronization Channel Control Register Bits */
  86. #define MASTER_MODE (1<<0)
  87. #define SLAVE_MODE (0)
  88. #define V2_MODE (1<<31)
  89. #define CAP_MODE0 (0)
  90. #define CAP_MODE2 (1<<17)
  91. /* 0x44 Time Synchronization Channel Event Register Bits */
  92. #define TX_SNAPSHOT_LOCKED (1<<0)
  93. #define RX_SNAPSHOT_LOCKED (1<<1)
  94. #define PTP_L4_MULTICAST_SA "01:00:5e:00:01:81"
  95. #define PTP_L2_MULTICAST_SA "01:1b:19:00:00:00"
  96. static unsigned int copybreak __read_mostly = PCH_GBE_COPYBREAK_DEFAULT;
  97. static int pch_gbe_mdio_read(struct net_device *netdev, int addr, int reg);
  98. static void pch_gbe_mdio_write(struct net_device *netdev, int addr, int reg,
  99. int data);
  100. static void pch_gbe_set_multi(struct net_device *netdev);
  101. static struct sock_filter ptp_filter[] = {
  102. PTP_FILTER
  103. };
  104. static int pch_ptp_match(struct sk_buff *skb, u16 uid_hi, u32 uid_lo, u16 seqid)
  105. {
  106. u8 *data = skb->data;
  107. unsigned int offset;
  108. u16 *hi, *id;
  109. u32 lo;
  110. if (sk_run_filter(skb, ptp_filter) == PTP_CLASS_NONE)
  111. return 0;
  112. offset = ETH_HLEN + IPV4_HLEN(data) + UDP_HLEN;
  113. if (skb->len < offset + OFF_PTP_SEQUENCE_ID + sizeof(seqid))
  114. return 0;
  115. hi = (u16 *)(data + offset + OFF_PTP_SOURCE_UUID);
  116. id = (u16 *)(data + offset + OFF_PTP_SEQUENCE_ID);
  117. memcpy(&lo, &hi[1], sizeof(lo));
  118. return (uid_hi == *hi &&
  119. uid_lo == lo &&
  120. seqid == *id);
  121. }
  122. static void
  123. pch_rx_timestamp(struct pch_gbe_adapter *adapter, struct sk_buff *skb)
  124. {
  125. struct skb_shared_hwtstamps *shhwtstamps;
  126. struct pci_dev *pdev;
  127. u64 ns;
  128. u32 hi, lo, val;
  129. u16 uid, seq;
  130. if (!adapter->hwts_rx_en)
  131. return;
  132. /* Get ieee1588's dev information */
  133. pdev = adapter->ptp_pdev;
  134. val = pch_ch_event_read(pdev);
  135. if (!(val & RX_SNAPSHOT_LOCKED))
  136. return;
  137. lo = pch_src_uuid_lo_read(pdev);
  138. hi = pch_src_uuid_hi_read(pdev);
  139. uid = hi & 0xffff;
  140. seq = (hi >> 16) & 0xffff;
  141. if (!pch_ptp_match(skb, htons(uid), htonl(lo), htons(seq)))
  142. goto out;
  143. ns = pch_rx_snap_read(pdev);
  144. shhwtstamps = skb_hwtstamps(skb);
  145. memset(shhwtstamps, 0, sizeof(*shhwtstamps));
  146. shhwtstamps->hwtstamp = ns_to_ktime(ns);
  147. out:
  148. pch_ch_event_write(pdev, RX_SNAPSHOT_LOCKED);
  149. }
  150. static void
  151. pch_tx_timestamp(struct pch_gbe_adapter *adapter, struct sk_buff *skb)
  152. {
  153. struct skb_shared_hwtstamps shhwtstamps;
  154. struct pci_dev *pdev;
  155. struct skb_shared_info *shtx;
  156. u64 ns;
  157. u32 cnt, val;
  158. shtx = skb_shinfo(skb);
  159. if (likely(!(shtx->tx_flags & SKBTX_HW_TSTAMP && adapter->hwts_tx_en)))
  160. return;
  161. shtx->tx_flags |= SKBTX_IN_PROGRESS;
  162. /* Get ieee1588's dev information */
  163. pdev = adapter->ptp_pdev;
  164. /*
  165. * This really stinks, but we have to poll for the Tx time stamp.
  166. */
  167. for (cnt = 0; cnt < 100; cnt++) {
  168. val = pch_ch_event_read(pdev);
  169. if (val & TX_SNAPSHOT_LOCKED)
  170. break;
  171. udelay(1);
  172. }
  173. if (!(val & TX_SNAPSHOT_LOCKED)) {
  174. shtx->tx_flags &= ~SKBTX_IN_PROGRESS;
  175. return;
  176. }
  177. ns = pch_tx_snap_read(pdev);
  178. memset(&shhwtstamps, 0, sizeof(shhwtstamps));
  179. shhwtstamps.hwtstamp = ns_to_ktime(ns);
  180. skb_tstamp_tx(skb, &shhwtstamps);
  181. pch_ch_event_write(pdev, TX_SNAPSHOT_LOCKED);
  182. }
  183. static int hwtstamp_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
  184. {
  185. struct hwtstamp_config cfg;
  186. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  187. struct pci_dev *pdev;
  188. u8 station[20];
  189. if (copy_from_user(&cfg, ifr->ifr_data, sizeof(cfg)))
  190. return -EFAULT;
  191. if (cfg.flags) /* reserved for future extensions */
  192. return -EINVAL;
  193. /* Get ieee1588's dev information */
  194. pdev = adapter->ptp_pdev;
  195. switch (cfg.tx_type) {
  196. case HWTSTAMP_TX_OFF:
  197. adapter->hwts_tx_en = 0;
  198. break;
  199. case HWTSTAMP_TX_ON:
  200. adapter->hwts_tx_en = 1;
  201. break;
  202. default:
  203. return -ERANGE;
  204. }
  205. switch (cfg.rx_filter) {
  206. case HWTSTAMP_FILTER_NONE:
  207. adapter->hwts_rx_en = 0;
  208. break;
  209. case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
  210. adapter->hwts_rx_en = 0;
  211. pch_ch_control_write(pdev, SLAVE_MODE | CAP_MODE0);
  212. break;
  213. case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
  214. adapter->hwts_rx_en = 1;
  215. pch_ch_control_write(pdev, MASTER_MODE | CAP_MODE0);
  216. break;
  217. case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
  218. adapter->hwts_rx_en = 1;
  219. pch_ch_control_write(pdev, V2_MODE | CAP_MODE2);
  220. strcpy(station, PTP_L4_MULTICAST_SA);
  221. pch_set_station_address(station, pdev);
  222. break;
  223. case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
  224. adapter->hwts_rx_en = 1;
  225. pch_ch_control_write(pdev, V2_MODE | CAP_MODE2);
  226. strcpy(station, PTP_L2_MULTICAST_SA);
  227. pch_set_station_address(station, pdev);
  228. break;
  229. default:
  230. return -ERANGE;
  231. }
  232. /* Clear out any old time stamps. */
  233. pch_ch_event_write(pdev, TX_SNAPSHOT_LOCKED | RX_SNAPSHOT_LOCKED);
  234. return copy_to_user(ifr->ifr_data, &cfg, sizeof(cfg)) ? -EFAULT : 0;
  235. }
  236. inline void pch_gbe_mac_load_mac_addr(struct pch_gbe_hw *hw)
  237. {
  238. iowrite32(0x01, &hw->reg->MAC_ADDR_LOAD);
  239. }
  240. /**
  241. * pch_gbe_mac_read_mac_addr - Read MAC address
  242. * @hw: Pointer to the HW structure
  243. * Returns:
  244. * 0: Successful.
  245. */
  246. s32 pch_gbe_mac_read_mac_addr(struct pch_gbe_hw *hw)
  247. {
  248. u32 adr1a, adr1b;
  249. adr1a = ioread32(&hw->reg->mac_adr[0].high);
  250. adr1b = ioread32(&hw->reg->mac_adr[0].low);
  251. hw->mac.addr[0] = (u8)(adr1a & 0xFF);
  252. hw->mac.addr[1] = (u8)((adr1a >> 8) & 0xFF);
  253. hw->mac.addr[2] = (u8)((adr1a >> 16) & 0xFF);
  254. hw->mac.addr[3] = (u8)((adr1a >> 24) & 0xFF);
  255. hw->mac.addr[4] = (u8)(adr1b & 0xFF);
  256. hw->mac.addr[5] = (u8)((adr1b >> 8) & 0xFF);
  257. pr_debug("hw->mac.addr : %pM\n", hw->mac.addr);
  258. return 0;
  259. }
  260. /**
  261. * pch_gbe_wait_clr_bit - Wait to clear a bit
  262. * @reg: Pointer of register
  263. * @busy: Busy bit
  264. */
  265. static void pch_gbe_wait_clr_bit(void *reg, u32 bit)
  266. {
  267. u32 tmp;
  268. /* wait busy */
  269. tmp = 1000;
  270. while ((ioread32(reg) & bit) && --tmp)
  271. cpu_relax();
  272. if (!tmp)
  273. pr_err("Error: busy bit is not cleared\n");
  274. }
  275. /**
  276. * pch_gbe_wait_clr_bit_irq - Wait to clear a bit for interrupt context
  277. * @reg: Pointer of register
  278. * @busy: Busy bit
  279. */
  280. static int pch_gbe_wait_clr_bit_irq(void *reg, u32 bit)
  281. {
  282. u32 tmp;
  283. int ret = -1;
  284. /* wait busy */
  285. tmp = 20;
  286. while ((ioread32(reg) & bit) && --tmp)
  287. udelay(5);
  288. if (!tmp)
  289. pr_err("Error: busy bit is not cleared\n");
  290. else
  291. ret = 0;
  292. return ret;
  293. }
  294. /**
  295. * pch_gbe_mac_mar_set - Set MAC address register
  296. * @hw: Pointer to the HW structure
  297. * @addr: Pointer to the MAC address
  298. * @index: MAC address array register
  299. */
  300. static void pch_gbe_mac_mar_set(struct pch_gbe_hw *hw, u8 * addr, u32 index)
  301. {
  302. u32 mar_low, mar_high, adrmask;
  303. pr_debug("index : 0x%x\n", index);
  304. /*
  305. * HW expects these in little endian so we reverse the byte order
  306. * from network order (big endian) to little endian
  307. */
  308. mar_high = ((u32) addr[0] | ((u32) addr[1] << 8) |
  309. ((u32) addr[2] << 16) | ((u32) addr[3] << 24));
  310. mar_low = ((u32) addr[4] | ((u32) addr[5] << 8));
  311. /* Stop the MAC Address of index. */
  312. adrmask = ioread32(&hw->reg->ADDR_MASK);
  313. iowrite32((adrmask | (0x0001 << index)), &hw->reg->ADDR_MASK);
  314. /* wait busy */
  315. pch_gbe_wait_clr_bit(&hw->reg->ADDR_MASK, PCH_GBE_BUSY);
  316. /* Set the MAC address to the MAC address 1A/1B register */
  317. iowrite32(mar_high, &hw->reg->mac_adr[index].high);
  318. iowrite32(mar_low, &hw->reg->mac_adr[index].low);
  319. /* Start the MAC address of index */
  320. iowrite32((adrmask & ~(0x0001 << index)), &hw->reg->ADDR_MASK);
  321. /* wait busy */
  322. pch_gbe_wait_clr_bit(&hw->reg->ADDR_MASK, PCH_GBE_BUSY);
  323. }
  324. /**
  325. * pch_gbe_mac_reset_hw - Reset hardware
  326. * @hw: Pointer to the HW structure
  327. */
  328. static void pch_gbe_mac_reset_hw(struct pch_gbe_hw *hw)
  329. {
  330. /* Read the MAC address. and store to the private data */
  331. pch_gbe_mac_read_mac_addr(hw);
  332. iowrite32(PCH_GBE_ALL_RST, &hw->reg->RESET);
  333. #ifdef PCH_GBE_MAC_IFOP_RGMII
  334. iowrite32(PCH_GBE_MODE_GMII_ETHER, &hw->reg->MODE);
  335. #endif
  336. pch_gbe_wait_clr_bit(&hw->reg->RESET, PCH_GBE_ALL_RST);
  337. /* Setup the receive addresses */
  338. pch_gbe_mac_mar_set(hw, hw->mac.addr, 0);
  339. return;
  340. }
  341. static void pch_gbe_mac_reset_rx(struct pch_gbe_hw *hw)
  342. {
  343. /* Read the MAC addresses. and store to the private data */
  344. pch_gbe_mac_read_mac_addr(hw);
  345. iowrite32(PCH_GBE_RX_RST, &hw->reg->RESET);
  346. pch_gbe_wait_clr_bit_irq(&hw->reg->RESET, PCH_GBE_RX_RST);
  347. /* Setup the MAC addresses */
  348. pch_gbe_mac_mar_set(hw, hw->mac.addr, 0);
  349. return;
  350. }
  351. /**
  352. * pch_gbe_mac_init_rx_addrs - Initialize receive address's
  353. * @hw: Pointer to the HW structure
  354. * @mar_count: Receive address registers
  355. */
  356. static void pch_gbe_mac_init_rx_addrs(struct pch_gbe_hw *hw, u16 mar_count)
  357. {
  358. u32 i;
  359. /* Setup the receive address */
  360. pch_gbe_mac_mar_set(hw, hw->mac.addr, 0);
  361. /* Zero out the other receive addresses */
  362. for (i = 1; i < mar_count; i++) {
  363. iowrite32(0, &hw->reg->mac_adr[i].high);
  364. iowrite32(0, &hw->reg->mac_adr[i].low);
  365. }
  366. iowrite32(0xFFFE, &hw->reg->ADDR_MASK);
  367. /* wait busy */
  368. pch_gbe_wait_clr_bit(&hw->reg->ADDR_MASK, PCH_GBE_BUSY);
  369. }
  370. /**
  371. * pch_gbe_mac_mc_addr_list_update - Update Multicast addresses
  372. * @hw: Pointer to the HW structure
  373. * @mc_addr_list: Array of multicast addresses to program
  374. * @mc_addr_count: Number of multicast addresses to program
  375. * @mar_used_count: The first MAC Address register free to program
  376. * @mar_total_num: Total number of supported MAC Address Registers
  377. */
  378. static void pch_gbe_mac_mc_addr_list_update(struct pch_gbe_hw *hw,
  379. u8 *mc_addr_list, u32 mc_addr_count,
  380. u32 mar_used_count, u32 mar_total_num)
  381. {
  382. u32 i, adrmask;
  383. /* Load the first set of multicast addresses into the exact
  384. * filters (RAR). If there are not enough to fill the RAR
  385. * array, clear the filters.
  386. */
  387. for (i = mar_used_count; i < mar_total_num; i++) {
  388. if (mc_addr_count) {
  389. pch_gbe_mac_mar_set(hw, mc_addr_list, i);
  390. mc_addr_count--;
  391. mc_addr_list += ETH_ALEN;
  392. } else {
  393. /* Clear MAC address mask */
  394. adrmask = ioread32(&hw->reg->ADDR_MASK);
  395. iowrite32((adrmask | (0x0001 << i)),
  396. &hw->reg->ADDR_MASK);
  397. /* wait busy */
  398. pch_gbe_wait_clr_bit(&hw->reg->ADDR_MASK, PCH_GBE_BUSY);
  399. /* Clear MAC address */
  400. iowrite32(0, &hw->reg->mac_adr[i].high);
  401. iowrite32(0, &hw->reg->mac_adr[i].low);
  402. }
  403. }
  404. }
  405. /**
  406. * pch_gbe_mac_force_mac_fc - Force the MAC's flow control settings
  407. * @hw: Pointer to the HW structure
  408. * Returns:
  409. * 0: Successful.
  410. * Negative value: Failed.
  411. */
  412. s32 pch_gbe_mac_force_mac_fc(struct pch_gbe_hw *hw)
  413. {
  414. struct pch_gbe_mac_info *mac = &hw->mac;
  415. u32 rx_fctrl;
  416. pr_debug("mac->fc = %u\n", mac->fc);
  417. rx_fctrl = ioread32(&hw->reg->RX_FCTRL);
  418. switch (mac->fc) {
  419. case PCH_GBE_FC_NONE:
  420. rx_fctrl &= ~PCH_GBE_FL_CTRL_EN;
  421. mac->tx_fc_enable = false;
  422. break;
  423. case PCH_GBE_FC_RX_PAUSE:
  424. rx_fctrl |= PCH_GBE_FL_CTRL_EN;
  425. mac->tx_fc_enable = false;
  426. break;
  427. case PCH_GBE_FC_TX_PAUSE:
  428. rx_fctrl &= ~PCH_GBE_FL_CTRL_EN;
  429. mac->tx_fc_enable = true;
  430. break;
  431. case PCH_GBE_FC_FULL:
  432. rx_fctrl |= PCH_GBE_FL_CTRL_EN;
  433. mac->tx_fc_enable = true;
  434. break;
  435. default:
  436. pr_err("Flow control param set incorrectly\n");
  437. return -EINVAL;
  438. }
  439. if (mac->link_duplex == DUPLEX_HALF)
  440. rx_fctrl &= ~PCH_GBE_FL_CTRL_EN;
  441. iowrite32(rx_fctrl, &hw->reg->RX_FCTRL);
  442. pr_debug("RX_FCTRL reg : 0x%08x mac->tx_fc_enable : %d\n",
  443. ioread32(&hw->reg->RX_FCTRL), mac->tx_fc_enable);
  444. return 0;
  445. }
  446. /**
  447. * pch_gbe_mac_set_wol_event - Set wake-on-lan event
  448. * @hw: Pointer to the HW structure
  449. * @wu_evt: Wake up event
  450. */
  451. static void pch_gbe_mac_set_wol_event(struct pch_gbe_hw *hw, u32 wu_evt)
  452. {
  453. u32 addr_mask;
  454. pr_debug("wu_evt : 0x%08x ADDR_MASK reg : 0x%08x\n",
  455. wu_evt, ioread32(&hw->reg->ADDR_MASK));
  456. if (wu_evt) {
  457. /* Set Wake-On-Lan address mask */
  458. addr_mask = ioread32(&hw->reg->ADDR_MASK);
  459. iowrite32(addr_mask, &hw->reg->WOL_ADDR_MASK);
  460. /* wait busy */
  461. pch_gbe_wait_clr_bit(&hw->reg->WOL_ADDR_MASK, PCH_GBE_WLA_BUSY);
  462. iowrite32(0, &hw->reg->WOL_ST);
  463. iowrite32((wu_evt | PCH_GBE_WLC_WOL_MODE), &hw->reg->WOL_CTRL);
  464. iowrite32(0x02, &hw->reg->TCPIP_ACC);
  465. iowrite32(PCH_GBE_INT_ENABLE_MASK, &hw->reg->INT_EN);
  466. } else {
  467. iowrite32(0, &hw->reg->WOL_CTRL);
  468. iowrite32(0, &hw->reg->WOL_ST);
  469. }
  470. return;
  471. }
  472. /**
  473. * pch_gbe_mac_ctrl_miim - Control MIIM interface
  474. * @hw: Pointer to the HW structure
  475. * @addr: Address of PHY
  476. * @dir: Operetion. (Write or Read)
  477. * @reg: Access register of PHY
  478. * @data: Write data.
  479. *
  480. * Returns: Read date.
  481. */
  482. u16 pch_gbe_mac_ctrl_miim(struct pch_gbe_hw *hw, u32 addr, u32 dir, u32 reg,
  483. u16 data)
  484. {
  485. u32 data_out = 0;
  486. unsigned int i;
  487. unsigned long flags;
  488. spin_lock_irqsave(&hw->miim_lock, flags);
  489. for (i = 100; i; --i) {
  490. if ((ioread32(&hw->reg->MIIM) & PCH_GBE_MIIM_OPER_READY))
  491. break;
  492. udelay(20);
  493. }
  494. if (i == 0) {
  495. pr_err("pch-gbe.miim won't go Ready\n");
  496. spin_unlock_irqrestore(&hw->miim_lock, flags);
  497. return 0; /* No way to indicate timeout error */
  498. }
  499. iowrite32(((reg << PCH_GBE_MIIM_REG_ADDR_SHIFT) |
  500. (addr << PCH_GBE_MIIM_PHY_ADDR_SHIFT) |
  501. dir | data), &hw->reg->MIIM);
  502. for (i = 0; i < 100; i++) {
  503. udelay(20);
  504. data_out = ioread32(&hw->reg->MIIM);
  505. if ((data_out & PCH_GBE_MIIM_OPER_READY))
  506. break;
  507. }
  508. spin_unlock_irqrestore(&hw->miim_lock, flags);
  509. pr_debug("PHY %s: reg=%d, data=0x%04X\n",
  510. dir == PCH_GBE_MIIM_OPER_READ ? "READ" : "WRITE", reg,
  511. dir == PCH_GBE_MIIM_OPER_READ ? data_out : data);
  512. return (u16) data_out;
  513. }
  514. /**
  515. * pch_gbe_mac_set_pause_packet - Set pause packet
  516. * @hw: Pointer to the HW structure
  517. */
  518. static void pch_gbe_mac_set_pause_packet(struct pch_gbe_hw *hw)
  519. {
  520. unsigned long tmp2, tmp3;
  521. /* Set Pause packet */
  522. tmp2 = hw->mac.addr[1];
  523. tmp2 = (tmp2 << 8) | hw->mac.addr[0];
  524. tmp2 = PCH_GBE_PAUSE_PKT2_VALUE | (tmp2 << 16);
  525. tmp3 = hw->mac.addr[5];
  526. tmp3 = (tmp3 << 8) | hw->mac.addr[4];
  527. tmp3 = (tmp3 << 8) | hw->mac.addr[3];
  528. tmp3 = (tmp3 << 8) | hw->mac.addr[2];
  529. iowrite32(PCH_GBE_PAUSE_PKT1_VALUE, &hw->reg->PAUSE_PKT1);
  530. iowrite32(tmp2, &hw->reg->PAUSE_PKT2);
  531. iowrite32(tmp3, &hw->reg->PAUSE_PKT3);
  532. iowrite32(PCH_GBE_PAUSE_PKT4_VALUE, &hw->reg->PAUSE_PKT4);
  533. iowrite32(PCH_GBE_PAUSE_PKT5_VALUE, &hw->reg->PAUSE_PKT5);
  534. /* Transmit Pause Packet */
  535. iowrite32(PCH_GBE_PS_PKT_RQ, &hw->reg->PAUSE_REQ);
  536. pr_debug("PAUSE_PKT1-5 reg : 0x%08x 0x%08x 0x%08x 0x%08x 0x%08x\n",
  537. ioread32(&hw->reg->PAUSE_PKT1), ioread32(&hw->reg->PAUSE_PKT2),
  538. ioread32(&hw->reg->PAUSE_PKT3), ioread32(&hw->reg->PAUSE_PKT4),
  539. ioread32(&hw->reg->PAUSE_PKT5));
  540. return;
  541. }
  542. /**
  543. * pch_gbe_alloc_queues - Allocate memory for all rings
  544. * @adapter: Board private structure to initialize
  545. * Returns:
  546. * 0: Successfully
  547. * Negative value: Failed
  548. */
  549. static int pch_gbe_alloc_queues(struct pch_gbe_adapter *adapter)
  550. {
  551. adapter->tx_ring = kzalloc(sizeof(*adapter->tx_ring), GFP_KERNEL);
  552. if (!adapter->tx_ring)
  553. return -ENOMEM;
  554. adapter->rx_ring = kzalloc(sizeof(*adapter->rx_ring), GFP_KERNEL);
  555. if (!adapter->rx_ring) {
  556. kfree(adapter->tx_ring);
  557. return -ENOMEM;
  558. }
  559. return 0;
  560. }
  561. /**
  562. * pch_gbe_init_stats - Initialize status
  563. * @adapter: Board private structure to initialize
  564. */
  565. static void pch_gbe_init_stats(struct pch_gbe_adapter *adapter)
  566. {
  567. memset(&adapter->stats, 0, sizeof(adapter->stats));
  568. return;
  569. }
  570. /**
  571. * pch_gbe_init_phy - Initialize PHY
  572. * @adapter: Board private structure to initialize
  573. * Returns:
  574. * 0: Successfully
  575. * Negative value: Failed
  576. */
  577. static int pch_gbe_init_phy(struct pch_gbe_adapter *adapter)
  578. {
  579. struct net_device *netdev = adapter->netdev;
  580. u32 addr;
  581. u16 bmcr, stat;
  582. /* Discover phy addr by searching addrs in order {1,0,2,..., 31} */
  583. for (addr = 0; addr < PCH_GBE_PHY_REGS_LEN; addr++) {
  584. adapter->mii.phy_id = (addr == 0) ? 1 : (addr == 1) ? 0 : addr;
  585. bmcr = pch_gbe_mdio_read(netdev, adapter->mii.phy_id, MII_BMCR);
  586. stat = pch_gbe_mdio_read(netdev, adapter->mii.phy_id, MII_BMSR);
  587. stat = pch_gbe_mdio_read(netdev, adapter->mii.phy_id, MII_BMSR);
  588. if (!((bmcr == 0xFFFF) || ((stat == 0) && (bmcr == 0))))
  589. break;
  590. }
  591. adapter->hw.phy.addr = adapter->mii.phy_id;
  592. pr_debug("phy_addr = %d\n", adapter->mii.phy_id);
  593. if (addr == 32)
  594. return -EAGAIN;
  595. /* Selected the phy and isolate the rest */
  596. for (addr = 0; addr < PCH_GBE_PHY_REGS_LEN; addr++) {
  597. if (addr != adapter->mii.phy_id) {
  598. pch_gbe_mdio_write(netdev, addr, MII_BMCR,
  599. BMCR_ISOLATE);
  600. } else {
  601. bmcr = pch_gbe_mdio_read(netdev, addr, MII_BMCR);
  602. pch_gbe_mdio_write(netdev, addr, MII_BMCR,
  603. bmcr & ~BMCR_ISOLATE);
  604. }
  605. }
  606. /* MII setup */
  607. adapter->mii.phy_id_mask = 0x1F;
  608. adapter->mii.reg_num_mask = 0x1F;
  609. adapter->mii.dev = adapter->netdev;
  610. adapter->mii.mdio_read = pch_gbe_mdio_read;
  611. adapter->mii.mdio_write = pch_gbe_mdio_write;
  612. adapter->mii.supports_gmii = mii_check_gmii_support(&adapter->mii);
  613. return 0;
  614. }
  615. /**
  616. * pch_gbe_mdio_read - The read function for mii
  617. * @netdev: Network interface device structure
  618. * @addr: Phy ID
  619. * @reg: Access location
  620. * Returns:
  621. * 0: Successfully
  622. * Negative value: Failed
  623. */
  624. static int pch_gbe_mdio_read(struct net_device *netdev, int addr, int reg)
  625. {
  626. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  627. struct pch_gbe_hw *hw = &adapter->hw;
  628. return pch_gbe_mac_ctrl_miim(hw, addr, PCH_GBE_HAL_MIIM_READ, reg,
  629. (u16) 0);
  630. }
  631. /**
  632. * pch_gbe_mdio_write - The write function for mii
  633. * @netdev: Network interface device structure
  634. * @addr: Phy ID (not used)
  635. * @reg: Access location
  636. * @data: Write data
  637. */
  638. static void pch_gbe_mdio_write(struct net_device *netdev,
  639. int addr, int reg, int data)
  640. {
  641. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  642. struct pch_gbe_hw *hw = &adapter->hw;
  643. pch_gbe_mac_ctrl_miim(hw, addr, PCH_GBE_HAL_MIIM_WRITE, reg, data);
  644. }
  645. /**
  646. * pch_gbe_reset_task - Reset processing at the time of transmission timeout
  647. * @work: Pointer of board private structure
  648. */
  649. static void pch_gbe_reset_task(struct work_struct *work)
  650. {
  651. struct pch_gbe_adapter *adapter;
  652. adapter = container_of(work, struct pch_gbe_adapter, reset_task);
  653. rtnl_lock();
  654. pch_gbe_reinit_locked(adapter);
  655. rtnl_unlock();
  656. }
  657. /**
  658. * pch_gbe_reinit_locked- Re-initialization
  659. * @adapter: Board private structure
  660. */
  661. void pch_gbe_reinit_locked(struct pch_gbe_adapter *adapter)
  662. {
  663. pch_gbe_down(adapter);
  664. pch_gbe_up(adapter);
  665. }
  666. /**
  667. * pch_gbe_reset - Reset GbE
  668. * @adapter: Board private structure
  669. */
  670. void pch_gbe_reset(struct pch_gbe_adapter *adapter)
  671. {
  672. pch_gbe_mac_reset_hw(&adapter->hw);
  673. /* reprogram multicast address register after reset */
  674. pch_gbe_set_multi(adapter->netdev);
  675. /* Setup the receive address. */
  676. pch_gbe_mac_init_rx_addrs(&adapter->hw, PCH_GBE_MAR_ENTRIES);
  677. if (pch_gbe_hal_init_hw(&adapter->hw))
  678. pr_err("Hardware Error\n");
  679. }
  680. /**
  681. * pch_gbe_free_irq - Free an interrupt
  682. * @adapter: Board private structure
  683. */
  684. static void pch_gbe_free_irq(struct pch_gbe_adapter *adapter)
  685. {
  686. struct net_device *netdev = adapter->netdev;
  687. free_irq(adapter->pdev->irq, netdev);
  688. if (adapter->have_msi) {
  689. pci_disable_msi(adapter->pdev);
  690. pr_debug("call pci_disable_msi\n");
  691. }
  692. }
  693. /**
  694. * pch_gbe_irq_disable - Mask off interrupt generation on the NIC
  695. * @adapter: Board private structure
  696. */
  697. static void pch_gbe_irq_disable(struct pch_gbe_adapter *adapter)
  698. {
  699. struct pch_gbe_hw *hw = &adapter->hw;
  700. atomic_inc(&adapter->irq_sem);
  701. iowrite32(0, &hw->reg->INT_EN);
  702. ioread32(&hw->reg->INT_ST);
  703. synchronize_irq(adapter->pdev->irq);
  704. pr_debug("INT_EN reg : 0x%08x\n", ioread32(&hw->reg->INT_EN));
  705. }
  706. /**
  707. * pch_gbe_irq_enable - Enable default interrupt generation settings
  708. * @adapter: Board private structure
  709. */
  710. static void pch_gbe_irq_enable(struct pch_gbe_adapter *adapter)
  711. {
  712. struct pch_gbe_hw *hw = &adapter->hw;
  713. if (likely(atomic_dec_and_test(&adapter->irq_sem)))
  714. iowrite32(PCH_GBE_INT_ENABLE_MASK, &hw->reg->INT_EN);
  715. ioread32(&hw->reg->INT_ST);
  716. pr_debug("INT_EN reg : 0x%08x\n", ioread32(&hw->reg->INT_EN));
  717. }
  718. /**
  719. * pch_gbe_setup_tctl - configure the Transmit control registers
  720. * @adapter: Board private structure
  721. */
  722. static void pch_gbe_setup_tctl(struct pch_gbe_adapter *adapter)
  723. {
  724. struct pch_gbe_hw *hw = &adapter->hw;
  725. u32 tx_mode, tcpip;
  726. tx_mode = PCH_GBE_TM_LONG_PKT |
  727. PCH_GBE_TM_ST_AND_FD |
  728. PCH_GBE_TM_SHORT_PKT |
  729. PCH_GBE_TM_TH_TX_STRT_8 |
  730. PCH_GBE_TM_TH_ALM_EMP_4 | PCH_GBE_TM_TH_ALM_FULL_8;
  731. iowrite32(tx_mode, &hw->reg->TX_MODE);
  732. tcpip = ioread32(&hw->reg->TCPIP_ACC);
  733. tcpip |= PCH_GBE_TX_TCPIPACC_EN;
  734. iowrite32(tcpip, &hw->reg->TCPIP_ACC);
  735. return;
  736. }
  737. /**
  738. * pch_gbe_configure_tx - Configure Transmit Unit after Reset
  739. * @adapter: Board private structure
  740. */
  741. static void pch_gbe_configure_tx(struct pch_gbe_adapter *adapter)
  742. {
  743. struct pch_gbe_hw *hw = &adapter->hw;
  744. u32 tdba, tdlen, dctrl;
  745. pr_debug("dma addr = 0x%08llx size = 0x%08x\n",
  746. (unsigned long long)adapter->tx_ring->dma,
  747. adapter->tx_ring->size);
  748. /* Setup the HW Tx Head and Tail descriptor pointers */
  749. tdba = adapter->tx_ring->dma;
  750. tdlen = adapter->tx_ring->size - 0x10;
  751. iowrite32(tdba, &hw->reg->TX_DSC_BASE);
  752. iowrite32(tdlen, &hw->reg->TX_DSC_SIZE);
  753. iowrite32(tdba, &hw->reg->TX_DSC_SW_P);
  754. /* Enables Transmission DMA */
  755. dctrl = ioread32(&hw->reg->DMA_CTRL);
  756. dctrl |= PCH_GBE_TX_DMA_EN;
  757. iowrite32(dctrl, &hw->reg->DMA_CTRL);
  758. }
  759. /**
  760. * pch_gbe_setup_rctl - Configure the receive control registers
  761. * @adapter: Board private structure
  762. */
  763. static void pch_gbe_setup_rctl(struct pch_gbe_adapter *adapter)
  764. {
  765. struct pch_gbe_hw *hw = &adapter->hw;
  766. u32 rx_mode, tcpip;
  767. rx_mode = PCH_GBE_ADD_FIL_EN | PCH_GBE_MLT_FIL_EN |
  768. PCH_GBE_RH_ALM_EMP_4 | PCH_GBE_RH_ALM_FULL_4 | PCH_GBE_RH_RD_TRG_8;
  769. iowrite32(rx_mode, &hw->reg->RX_MODE);
  770. tcpip = ioread32(&hw->reg->TCPIP_ACC);
  771. tcpip |= PCH_GBE_RX_TCPIPACC_OFF;
  772. tcpip &= ~PCH_GBE_RX_TCPIPACC_EN;
  773. iowrite32(tcpip, &hw->reg->TCPIP_ACC);
  774. return;
  775. }
  776. /**
  777. * pch_gbe_configure_rx - Configure Receive Unit after Reset
  778. * @adapter: Board private structure
  779. */
  780. static void pch_gbe_configure_rx(struct pch_gbe_adapter *adapter)
  781. {
  782. struct pch_gbe_hw *hw = &adapter->hw;
  783. u32 rdba, rdlen, rctl, rxdma;
  784. pr_debug("dma adr = 0x%08llx size = 0x%08x\n",
  785. (unsigned long long)adapter->rx_ring->dma,
  786. adapter->rx_ring->size);
  787. pch_gbe_mac_force_mac_fc(hw);
  788. /* Disables Receive MAC */
  789. rctl = ioread32(&hw->reg->MAC_RX_EN);
  790. iowrite32((rctl & ~PCH_GBE_MRE_MAC_RX_EN), &hw->reg->MAC_RX_EN);
  791. /* Disables Receive DMA */
  792. rxdma = ioread32(&hw->reg->DMA_CTRL);
  793. rxdma &= ~PCH_GBE_RX_DMA_EN;
  794. iowrite32(rxdma, &hw->reg->DMA_CTRL);
  795. pr_debug("MAC_RX_EN reg = 0x%08x DMA_CTRL reg = 0x%08x\n",
  796. ioread32(&hw->reg->MAC_RX_EN),
  797. ioread32(&hw->reg->DMA_CTRL));
  798. /* Setup the HW Rx Head and Tail Descriptor Pointers and
  799. * the Base and Length of the Rx Descriptor Ring */
  800. rdba = adapter->rx_ring->dma;
  801. rdlen = adapter->rx_ring->size - 0x10;
  802. iowrite32(rdba, &hw->reg->RX_DSC_BASE);
  803. iowrite32(rdlen, &hw->reg->RX_DSC_SIZE);
  804. iowrite32((rdba + rdlen), &hw->reg->RX_DSC_SW_P);
  805. }
  806. /**
  807. * pch_gbe_unmap_and_free_tx_resource - Unmap and free tx socket buffer
  808. * @adapter: Board private structure
  809. * @buffer_info: Buffer information structure
  810. */
  811. static void pch_gbe_unmap_and_free_tx_resource(
  812. struct pch_gbe_adapter *adapter, struct pch_gbe_buffer *buffer_info)
  813. {
  814. if (buffer_info->mapped) {
  815. dma_unmap_single(&adapter->pdev->dev, buffer_info->dma,
  816. buffer_info->length, DMA_TO_DEVICE);
  817. buffer_info->mapped = false;
  818. }
  819. if (buffer_info->skb) {
  820. dev_kfree_skb_any(buffer_info->skb);
  821. buffer_info->skb = NULL;
  822. }
  823. }
  824. /**
  825. * pch_gbe_unmap_and_free_rx_resource - Unmap and free rx socket buffer
  826. * @adapter: Board private structure
  827. * @buffer_info: Buffer information structure
  828. */
  829. static void pch_gbe_unmap_and_free_rx_resource(
  830. struct pch_gbe_adapter *adapter,
  831. struct pch_gbe_buffer *buffer_info)
  832. {
  833. if (buffer_info->mapped) {
  834. dma_unmap_single(&adapter->pdev->dev, buffer_info->dma,
  835. buffer_info->length, DMA_FROM_DEVICE);
  836. buffer_info->mapped = false;
  837. }
  838. if (buffer_info->skb) {
  839. dev_kfree_skb_any(buffer_info->skb);
  840. buffer_info->skb = NULL;
  841. }
  842. }
  843. /**
  844. * pch_gbe_clean_tx_ring - Free Tx Buffers
  845. * @adapter: Board private structure
  846. * @tx_ring: Ring to be cleaned
  847. */
  848. static void pch_gbe_clean_tx_ring(struct pch_gbe_adapter *adapter,
  849. struct pch_gbe_tx_ring *tx_ring)
  850. {
  851. struct pch_gbe_hw *hw = &adapter->hw;
  852. struct pch_gbe_buffer *buffer_info;
  853. unsigned long size;
  854. unsigned int i;
  855. /* Free all the Tx ring sk_buffs */
  856. for (i = 0; i < tx_ring->count; i++) {
  857. buffer_info = &tx_ring->buffer_info[i];
  858. pch_gbe_unmap_and_free_tx_resource(adapter, buffer_info);
  859. }
  860. pr_debug("call pch_gbe_unmap_and_free_tx_resource() %d count\n", i);
  861. size = (unsigned long)sizeof(struct pch_gbe_buffer) * tx_ring->count;
  862. memset(tx_ring->buffer_info, 0, size);
  863. /* Zero out the descriptor ring */
  864. memset(tx_ring->desc, 0, tx_ring->size);
  865. tx_ring->next_to_use = 0;
  866. tx_ring->next_to_clean = 0;
  867. iowrite32(tx_ring->dma, &hw->reg->TX_DSC_HW_P);
  868. iowrite32((tx_ring->size - 0x10), &hw->reg->TX_DSC_SIZE);
  869. }
  870. /**
  871. * pch_gbe_clean_rx_ring - Free Rx Buffers
  872. * @adapter: Board private structure
  873. * @rx_ring: Ring to free buffers from
  874. */
  875. static void
  876. pch_gbe_clean_rx_ring(struct pch_gbe_adapter *adapter,
  877. struct pch_gbe_rx_ring *rx_ring)
  878. {
  879. struct pch_gbe_hw *hw = &adapter->hw;
  880. struct pch_gbe_buffer *buffer_info;
  881. unsigned long size;
  882. unsigned int i;
  883. /* Free all the Rx ring sk_buffs */
  884. for (i = 0; i < rx_ring->count; i++) {
  885. buffer_info = &rx_ring->buffer_info[i];
  886. pch_gbe_unmap_and_free_rx_resource(adapter, buffer_info);
  887. }
  888. pr_debug("call pch_gbe_unmap_and_free_rx_resource() %d count\n", i);
  889. size = (unsigned long)sizeof(struct pch_gbe_buffer) * rx_ring->count;
  890. memset(rx_ring->buffer_info, 0, size);
  891. /* Zero out the descriptor ring */
  892. memset(rx_ring->desc, 0, rx_ring->size);
  893. rx_ring->next_to_clean = 0;
  894. rx_ring->next_to_use = 0;
  895. iowrite32(rx_ring->dma, &hw->reg->RX_DSC_HW_P);
  896. iowrite32((rx_ring->size - 0x10), &hw->reg->RX_DSC_SIZE);
  897. }
  898. static void pch_gbe_set_rgmii_ctrl(struct pch_gbe_adapter *adapter, u16 speed,
  899. u16 duplex)
  900. {
  901. struct pch_gbe_hw *hw = &adapter->hw;
  902. unsigned long rgmii = 0;
  903. /* Set the RGMII control. */
  904. #ifdef PCH_GBE_MAC_IFOP_RGMII
  905. switch (speed) {
  906. case SPEED_10:
  907. rgmii = (PCH_GBE_RGMII_RATE_2_5M |
  908. PCH_GBE_MAC_RGMII_CTRL_SETTING);
  909. break;
  910. case SPEED_100:
  911. rgmii = (PCH_GBE_RGMII_RATE_25M |
  912. PCH_GBE_MAC_RGMII_CTRL_SETTING);
  913. break;
  914. case SPEED_1000:
  915. rgmii = (PCH_GBE_RGMII_RATE_125M |
  916. PCH_GBE_MAC_RGMII_CTRL_SETTING);
  917. break;
  918. }
  919. iowrite32(rgmii, &hw->reg->RGMII_CTRL);
  920. #else /* GMII */
  921. rgmii = 0;
  922. iowrite32(rgmii, &hw->reg->RGMII_CTRL);
  923. #endif
  924. }
  925. static void pch_gbe_set_mode(struct pch_gbe_adapter *adapter, u16 speed,
  926. u16 duplex)
  927. {
  928. struct net_device *netdev = adapter->netdev;
  929. struct pch_gbe_hw *hw = &adapter->hw;
  930. unsigned long mode = 0;
  931. /* Set the communication mode */
  932. switch (speed) {
  933. case SPEED_10:
  934. mode = PCH_GBE_MODE_MII_ETHER;
  935. netdev->tx_queue_len = 10;
  936. break;
  937. case SPEED_100:
  938. mode = PCH_GBE_MODE_MII_ETHER;
  939. netdev->tx_queue_len = 100;
  940. break;
  941. case SPEED_1000:
  942. mode = PCH_GBE_MODE_GMII_ETHER;
  943. break;
  944. }
  945. if (duplex == DUPLEX_FULL)
  946. mode |= PCH_GBE_MODE_FULL_DUPLEX;
  947. else
  948. mode |= PCH_GBE_MODE_HALF_DUPLEX;
  949. iowrite32(mode, &hw->reg->MODE);
  950. }
  951. /**
  952. * pch_gbe_watchdog - Watchdog process
  953. * @data: Board private structure
  954. */
  955. static void pch_gbe_watchdog(unsigned long data)
  956. {
  957. struct pch_gbe_adapter *adapter = (struct pch_gbe_adapter *)data;
  958. struct net_device *netdev = adapter->netdev;
  959. struct pch_gbe_hw *hw = &adapter->hw;
  960. pr_debug("right now = %ld\n", jiffies);
  961. pch_gbe_update_stats(adapter);
  962. if ((mii_link_ok(&adapter->mii)) && (!netif_carrier_ok(netdev))) {
  963. struct ethtool_cmd cmd = { .cmd = ETHTOOL_GSET };
  964. netdev->tx_queue_len = adapter->tx_queue_len;
  965. /* mii library handles link maintenance tasks */
  966. if (mii_ethtool_gset(&adapter->mii, &cmd)) {
  967. pr_err("ethtool get setting Error\n");
  968. mod_timer(&adapter->watchdog_timer,
  969. round_jiffies(jiffies +
  970. PCH_GBE_WATCHDOG_PERIOD));
  971. return;
  972. }
  973. hw->mac.link_speed = ethtool_cmd_speed(&cmd);
  974. hw->mac.link_duplex = cmd.duplex;
  975. /* Set the RGMII control. */
  976. pch_gbe_set_rgmii_ctrl(adapter, hw->mac.link_speed,
  977. hw->mac.link_duplex);
  978. /* Set the communication mode */
  979. pch_gbe_set_mode(adapter, hw->mac.link_speed,
  980. hw->mac.link_duplex);
  981. netdev_dbg(netdev,
  982. "Link is Up %d Mbps %s-Duplex\n",
  983. hw->mac.link_speed,
  984. cmd.duplex == DUPLEX_FULL ? "Full" : "Half");
  985. netif_carrier_on(netdev);
  986. netif_wake_queue(netdev);
  987. } else if ((!mii_link_ok(&adapter->mii)) &&
  988. (netif_carrier_ok(netdev))) {
  989. netdev_dbg(netdev, "NIC Link is Down\n");
  990. hw->mac.link_speed = SPEED_10;
  991. hw->mac.link_duplex = DUPLEX_HALF;
  992. netif_carrier_off(netdev);
  993. netif_stop_queue(netdev);
  994. }
  995. mod_timer(&adapter->watchdog_timer,
  996. round_jiffies(jiffies + PCH_GBE_WATCHDOG_PERIOD));
  997. }
  998. /**
  999. * pch_gbe_tx_queue - Carry out queuing of the transmission data
  1000. * @adapter: Board private structure
  1001. * @tx_ring: Tx descriptor ring structure
  1002. * @skb: Sockt buffer structure
  1003. */
  1004. static void pch_gbe_tx_queue(struct pch_gbe_adapter *adapter,
  1005. struct pch_gbe_tx_ring *tx_ring,
  1006. struct sk_buff *skb)
  1007. {
  1008. struct pch_gbe_hw *hw = &adapter->hw;
  1009. struct pch_gbe_tx_desc *tx_desc;
  1010. struct pch_gbe_buffer *buffer_info;
  1011. struct sk_buff *tmp_skb;
  1012. unsigned int frame_ctrl;
  1013. unsigned int ring_num;
  1014. /*-- Set frame control --*/
  1015. frame_ctrl = 0;
  1016. if (unlikely(skb->len < PCH_GBE_SHORT_PKT))
  1017. frame_ctrl |= PCH_GBE_TXD_CTRL_APAD;
  1018. if (skb->ip_summed == CHECKSUM_NONE)
  1019. frame_ctrl |= PCH_GBE_TXD_CTRL_TCPIP_ACC_OFF;
  1020. /* Performs checksum processing */
  1021. /*
  1022. * It is because the hardware accelerator does not support a checksum,
  1023. * when the received data size is less than 64 bytes.
  1024. */
  1025. if (skb->len < PCH_GBE_SHORT_PKT && skb->ip_summed != CHECKSUM_NONE) {
  1026. frame_ctrl |= PCH_GBE_TXD_CTRL_APAD |
  1027. PCH_GBE_TXD_CTRL_TCPIP_ACC_OFF;
  1028. if (skb->protocol == htons(ETH_P_IP)) {
  1029. struct iphdr *iph = ip_hdr(skb);
  1030. unsigned int offset;
  1031. offset = skb_transport_offset(skb);
  1032. if (iph->protocol == IPPROTO_TCP) {
  1033. skb->csum = 0;
  1034. tcp_hdr(skb)->check = 0;
  1035. skb->csum = skb_checksum(skb, offset,
  1036. skb->len - offset, 0);
  1037. tcp_hdr(skb)->check =
  1038. csum_tcpudp_magic(iph->saddr,
  1039. iph->daddr,
  1040. skb->len - offset,
  1041. IPPROTO_TCP,
  1042. skb->csum);
  1043. } else if (iph->protocol == IPPROTO_UDP) {
  1044. skb->csum = 0;
  1045. udp_hdr(skb)->check = 0;
  1046. skb->csum =
  1047. skb_checksum(skb, offset,
  1048. skb->len - offset, 0);
  1049. udp_hdr(skb)->check =
  1050. csum_tcpudp_magic(iph->saddr,
  1051. iph->daddr,
  1052. skb->len - offset,
  1053. IPPROTO_UDP,
  1054. skb->csum);
  1055. }
  1056. }
  1057. }
  1058. ring_num = tx_ring->next_to_use;
  1059. if (unlikely((ring_num + 1) == tx_ring->count))
  1060. tx_ring->next_to_use = 0;
  1061. else
  1062. tx_ring->next_to_use = ring_num + 1;
  1063. buffer_info = &tx_ring->buffer_info[ring_num];
  1064. tmp_skb = buffer_info->skb;
  1065. /* [Header:14][payload] ---> [Header:14][paddong:2][payload] */
  1066. memcpy(tmp_skb->data, skb->data, ETH_HLEN);
  1067. tmp_skb->data[ETH_HLEN] = 0x00;
  1068. tmp_skb->data[ETH_HLEN + 1] = 0x00;
  1069. tmp_skb->len = skb->len;
  1070. memcpy(&tmp_skb->data[ETH_HLEN + 2], &skb->data[ETH_HLEN],
  1071. (skb->len - ETH_HLEN));
  1072. /*-- Set Buffer information --*/
  1073. buffer_info->length = tmp_skb->len;
  1074. buffer_info->dma = dma_map_single(&adapter->pdev->dev, tmp_skb->data,
  1075. buffer_info->length,
  1076. DMA_TO_DEVICE);
  1077. if (dma_mapping_error(&adapter->pdev->dev, buffer_info->dma)) {
  1078. pr_err("TX DMA map failed\n");
  1079. buffer_info->dma = 0;
  1080. buffer_info->time_stamp = 0;
  1081. tx_ring->next_to_use = ring_num;
  1082. return;
  1083. }
  1084. buffer_info->mapped = true;
  1085. buffer_info->time_stamp = jiffies;
  1086. /*-- Set Tx descriptor --*/
  1087. tx_desc = PCH_GBE_TX_DESC(*tx_ring, ring_num);
  1088. tx_desc->buffer_addr = (buffer_info->dma);
  1089. tx_desc->length = (tmp_skb->len);
  1090. tx_desc->tx_words_eob = ((tmp_skb->len + 3));
  1091. tx_desc->tx_frame_ctrl = (frame_ctrl);
  1092. tx_desc->gbec_status = (DSC_INIT16);
  1093. if (unlikely(++ring_num == tx_ring->count))
  1094. ring_num = 0;
  1095. /* Update software pointer of TX descriptor */
  1096. iowrite32(tx_ring->dma +
  1097. (int)sizeof(struct pch_gbe_tx_desc) * ring_num,
  1098. &hw->reg->TX_DSC_SW_P);
  1099. pch_tx_timestamp(adapter, skb);
  1100. dev_kfree_skb_any(skb);
  1101. }
  1102. /**
  1103. * pch_gbe_update_stats - Update the board statistics counters
  1104. * @adapter: Board private structure
  1105. */
  1106. void pch_gbe_update_stats(struct pch_gbe_adapter *adapter)
  1107. {
  1108. struct net_device *netdev = adapter->netdev;
  1109. struct pci_dev *pdev = adapter->pdev;
  1110. struct pch_gbe_hw_stats *stats = &adapter->stats;
  1111. unsigned long flags;
  1112. /*
  1113. * Prevent stats update while adapter is being reset, or if the pci
  1114. * connection is down.
  1115. */
  1116. if ((pdev->error_state) && (pdev->error_state != pci_channel_io_normal))
  1117. return;
  1118. spin_lock_irqsave(&adapter->stats_lock, flags);
  1119. /* Update device status "adapter->stats" */
  1120. stats->rx_errors = stats->rx_crc_errors + stats->rx_frame_errors;
  1121. stats->tx_errors = stats->tx_length_errors +
  1122. stats->tx_aborted_errors +
  1123. stats->tx_carrier_errors + stats->tx_timeout_count;
  1124. /* Update network device status "adapter->net_stats" */
  1125. netdev->stats.rx_packets = stats->rx_packets;
  1126. netdev->stats.rx_bytes = stats->rx_bytes;
  1127. netdev->stats.rx_dropped = stats->rx_dropped;
  1128. netdev->stats.tx_packets = stats->tx_packets;
  1129. netdev->stats.tx_bytes = stats->tx_bytes;
  1130. netdev->stats.tx_dropped = stats->tx_dropped;
  1131. /* Fill out the OS statistics structure */
  1132. netdev->stats.multicast = stats->multicast;
  1133. netdev->stats.collisions = stats->collisions;
  1134. /* Rx Errors */
  1135. netdev->stats.rx_errors = stats->rx_errors;
  1136. netdev->stats.rx_crc_errors = stats->rx_crc_errors;
  1137. netdev->stats.rx_frame_errors = stats->rx_frame_errors;
  1138. /* Tx Errors */
  1139. netdev->stats.tx_errors = stats->tx_errors;
  1140. netdev->stats.tx_aborted_errors = stats->tx_aborted_errors;
  1141. netdev->stats.tx_carrier_errors = stats->tx_carrier_errors;
  1142. spin_unlock_irqrestore(&adapter->stats_lock, flags);
  1143. }
  1144. static void pch_gbe_stop_receive(struct pch_gbe_adapter *adapter)
  1145. {
  1146. struct pch_gbe_hw *hw = &adapter->hw;
  1147. u32 rxdma;
  1148. u16 value;
  1149. int ret;
  1150. /* Disable Receive DMA */
  1151. rxdma = ioread32(&hw->reg->DMA_CTRL);
  1152. rxdma &= ~PCH_GBE_RX_DMA_EN;
  1153. iowrite32(rxdma, &hw->reg->DMA_CTRL);
  1154. /* Wait Rx DMA BUS is IDLE */
  1155. ret = pch_gbe_wait_clr_bit_irq(&hw->reg->RX_DMA_ST, PCH_GBE_IDLE_CHECK);
  1156. if (ret) {
  1157. /* Disable Bus master */
  1158. pci_read_config_word(adapter->pdev, PCI_COMMAND, &value);
  1159. value &= ~PCI_COMMAND_MASTER;
  1160. pci_write_config_word(adapter->pdev, PCI_COMMAND, value);
  1161. /* Stop Receive */
  1162. pch_gbe_mac_reset_rx(hw);
  1163. /* Enable Bus master */
  1164. value |= PCI_COMMAND_MASTER;
  1165. pci_write_config_word(adapter->pdev, PCI_COMMAND, value);
  1166. } else {
  1167. /* Stop Receive */
  1168. pch_gbe_mac_reset_rx(hw);
  1169. }
  1170. /* reprogram multicast address register after reset */
  1171. pch_gbe_set_multi(adapter->netdev);
  1172. }
  1173. static void pch_gbe_start_receive(struct pch_gbe_hw *hw)
  1174. {
  1175. u32 rxdma;
  1176. /* Enables Receive DMA */
  1177. rxdma = ioread32(&hw->reg->DMA_CTRL);
  1178. rxdma |= PCH_GBE_RX_DMA_EN;
  1179. iowrite32(rxdma, &hw->reg->DMA_CTRL);
  1180. /* Enables Receive */
  1181. iowrite32(PCH_GBE_MRE_MAC_RX_EN, &hw->reg->MAC_RX_EN);
  1182. return;
  1183. }
  1184. /**
  1185. * pch_gbe_intr - Interrupt Handler
  1186. * @irq: Interrupt number
  1187. * @data: Pointer to a network interface device structure
  1188. * Returns:
  1189. * - IRQ_HANDLED: Our interrupt
  1190. * - IRQ_NONE: Not our interrupt
  1191. */
  1192. static irqreturn_t pch_gbe_intr(int irq, void *data)
  1193. {
  1194. struct net_device *netdev = data;
  1195. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1196. struct pch_gbe_hw *hw = &adapter->hw;
  1197. u32 int_st;
  1198. u32 int_en;
  1199. /* Check request status */
  1200. int_st = ioread32(&hw->reg->INT_ST);
  1201. int_st = int_st & ioread32(&hw->reg->INT_EN);
  1202. /* When request status is no interruption factor */
  1203. if (unlikely(!int_st))
  1204. return IRQ_NONE; /* Not our interrupt. End processing. */
  1205. pr_debug("%s occur int_st = 0x%08x\n", __func__, int_st);
  1206. if (int_st & PCH_GBE_INT_RX_FRAME_ERR)
  1207. adapter->stats.intr_rx_frame_err_count++;
  1208. if (int_st & PCH_GBE_INT_RX_FIFO_ERR)
  1209. if (!adapter->rx_stop_flag) {
  1210. adapter->stats.intr_rx_fifo_err_count++;
  1211. pr_debug("Rx fifo over run\n");
  1212. adapter->rx_stop_flag = true;
  1213. int_en = ioread32(&hw->reg->INT_EN);
  1214. iowrite32((int_en & ~PCH_GBE_INT_RX_FIFO_ERR),
  1215. &hw->reg->INT_EN);
  1216. pch_gbe_stop_receive(adapter);
  1217. int_st |= ioread32(&hw->reg->INT_ST);
  1218. int_st = int_st & ioread32(&hw->reg->INT_EN);
  1219. }
  1220. if (int_st & PCH_GBE_INT_RX_DMA_ERR)
  1221. adapter->stats.intr_rx_dma_err_count++;
  1222. if (int_st & PCH_GBE_INT_TX_FIFO_ERR)
  1223. adapter->stats.intr_tx_fifo_err_count++;
  1224. if (int_st & PCH_GBE_INT_TX_DMA_ERR)
  1225. adapter->stats.intr_tx_dma_err_count++;
  1226. if (int_st & PCH_GBE_INT_TCPIP_ERR)
  1227. adapter->stats.intr_tcpip_err_count++;
  1228. /* When Rx descriptor is empty */
  1229. if ((int_st & PCH_GBE_INT_RX_DSC_EMP)) {
  1230. adapter->stats.intr_rx_dsc_empty_count++;
  1231. pr_debug("Rx descriptor is empty\n");
  1232. int_en = ioread32(&hw->reg->INT_EN);
  1233. iowrite32((int_en & ~PCH_GBE_INT_RX_DSC_EMP), &hw->reg->INT_EN);
  1234. if (hw->mac.tx_fc_enable) {
  1235. /* Set Pause packet */
  1236. pch_gbe_mac_set_pause_packet(hw);
  1237. }
  1238. }
  1239. /* When request status is Receive interruption */
  1240. if ((int_st & (PCH_GBE_INT_RX_DMA_CMPLT | PCH_GBE_INT_TX_CMPLT)) ||
  1241. (adapter->rx_stop_flag)) {
  1242. if (likely(napi_schedule_prep(&adapter->napi))) {
  1243. /* Enable only Rx Descriptor empty */
  1244. atomic_inc(&adapter->irq_sem);
  1245. int_en = ioread32(&hw->reg->INT_EN);
  1246. int_en &=
  1247. ~(PCH_GBE_INT_RX_DMA_CMPLT | PCH_GBE_INT_TX_CMPLT);
  1248. iowrite32(int_en, &hw->reg->INT_EN);
  1249. /* Start polling for NAPI */
  1250. __napi_schedule(&adapter->napi);
  1251. }
  1252. }
  1253. pr_debug("return = 0x%08x INT_EN reg = 0x%08x\n",
  1254. IRQ_HANDLED, ioread32(&hw->reg->INT_EN));
  1255. return IRQ_HANDLED;
  1256. }
  1257. /**
  1258. * pch_gbe_alloc_rx_buffers - Replace used receive buffers; legacy & extended
  1259. * @adapter: Board private structure
  1260. * @rx_ring: Rx descriptor ring
  1261. * @cleaned_count: Cleaned count
  1262. */
  1263. static void
  1264. pch_gbe_alloc_rx_buffers(struct pch_gbe_adapter *adapter,
  1265. struct pch_gbe_rx_ring *rx_ring, int cleaned_count)
  1266. {
  1267. struct net_device *netdev = adapter->netdev;
  1268. struct pci_dev *pdev = adapter->pdev;
  1269. struct pch_gbe_hw *hw = &adapter->hw;
  1270. struct pch_gbe_rx_desc *rx_desc;
  1271. struct pch_gbe_buffer *buffer_info;
  1272. struct sk_buff *skb;
  1273. unsigned int i;
  1274. unsigned int bufsz;
  1275. bufsz = adapter->rx_buffer_len + NET_IP_ALIGN;
  1276. i = rx_ring->next_to_use;
  1277. while ((cleaned_count--)) {
  1278. buffer_info = &rx_ring->buffer_info[i];
  1279. skb = netdev_alloc_skb(netdev, bufsz);
  1280. if (unlikely(!skb)) {
  1281. /* Better luck next round */
  1282. adapter->stats.rx_alloc_buff_failed++;
  1283. break;
  1284. }
  1285. /* align */
  1286. skb_reserve(skb, NET_IP_ALIGN);
  1287. buffer_info->skb = skb;
  1288. buffer_info->dma = dma_map_single(&pdev->dev,
  1289. buffer_info->rx_buffer,
  1290. buffer_info->length,
  1291. DMA_FROM_DEVICE);
  1292. if (dma_mapping_error(&adapter->pdev->dev, buffer_info->dma)) {
  1293. dev_kfree_skb(skb);
  1294. buffer_info->skb = NULL;
  1295. buffer_info->dma = 0;
  1296. adapter->stats.rx_alloc_buff_failed++;
  1297. break; /* while !buffer_info->skb */
  1298. }
  1299. buffer_info->mapped = true;
  1300. rx_desc = PCH_GBE_RX_DESC(*rx_ring, i);
  1301. rx_desc->buffer_addr = (buffer_info->dma);
  1302. rx_desc->gbec_status = DSC_INIT16;
  1303. pr_debug("i = %d buffer_info->dma = 0x08%llx buffer_info->length = 0x%x\n",
  1304. i, (unsigned long long)buffer_info->dma,
  1305. buffer_info->length);
  1306. if (unlikely(++i == rx_ring->count))
  1307. i = 0;
  1308. }
  1309. if (likely(rx_ring->next_to_use != i)) {
  1310. rx_ring->next_to_use = i;
  1311. if (unlikely(i-- == 0))
  1312. i = (rx_ring->count - 1);
  1313. iowrite32(rx_ring->dma +
  1314. (int)sizeof(struct pch_gbe_rx_desc) * i,
  1315. &hw->reg->RX_DSC_SW_P);
  1316. }
  1317. return;
  1318. }
  1319. static int
  1320. pch_gbe_alloc_rx_buffers_pool(struct pch_gbe_adapter *adapter,
  1321. struct pch_gbe_rx_ring *rx_ring, int cleaned_count)
  1322. {
  1323. struct pci_dev *pdev = adapter->pdev;
  1324. struct pch_gbe_buffer *buffer_info;
  1325. unsigned int i;
  1326. unsigned int bufsz;
  1327. unsigned int size;
  1328. bufsz = adapter->rx_buffer_len;
  1329. size = rx_ring->count * bufsz + PCH_GBE_RESERVE_MEMORY;
  1330. rx_ring->rx_buff_pool = dma_alloc_coherent(&pdev->dev, size,
  1331. &rx_ring->rx_buff_pool_logic,
  1332. GFP_KERNEL);
  1333. if (!rx_ring->rx_buff_pool) {
  1334. pr_err("Unable to allocate memory for the receive pool buffer\n");
  1335. return -ENOMEM;
  1336. }
  1337. memset(rx_ring->rx_buff_pool, 0, size);
  1338. rx_ring->rx_buff_pool_size = size;
  1339. for (i = 0; i < rx_ring->count; i++) {
  1340. buffer_info = &rx_ring->buffer_info[i];
  1341. buffer_info->rx_buffer = rx_ring->rx_buff_pool + bufsz * i;
  1342. buffer_info->length = bufsz;
  1343. }
  1344. return 0;
  1345. }
  1346. /**
  1347. * pch_gbe_alloc_tx_buffers - Allocate transmit buffers
  1348. * @adapter: Board private structure
  1349. * @tx_ring: Tx descriptor ring
  1350. */
  1351. static void pch_gbe_alloc_tx_buffers(struct pch_gbe_adapter *adapter,
  1352. struct pch_gbe_tx_ring *tx_ring)
  1353. {
  1354. struct pch_gbe_buffer *buffer_info;
  1355. struct sk_buff *skb;
  1356. unsigned int i;
  1357. unsigned int bufsz;
  1358. struct pch_gbe_tx_desc *tx_desc;
  1359. bufsz =
  1360. adapter->hw.mac.max_frame_size + PCH_GBE_DMA_ALIGN + NET_IP_ALIGN;
  1361. for (i = 0; i < tx_ring->count; i++) {
  1362. buffer_info = &tx_ring->buffer_info[i];
  1363. skb = netdev_alloc_skb(adapter->netdev, bufsz);
  1364. skb_reserve(skb, PCH_GBE_DMA_ALIGN);
  1365. buffer_info->skb = skb;
  1366. tx_desc = PCH_GBE_TX_DESC(*tx_ring, i);
  1367. tx_desc->gbec_status = (DSC_INIT16);
  1368. }
  1369. return;
  1370. }
  1371. /**
  1372. * pch_gbe_clean_tx - Reclaim resources after transmit completes
  1373. * @adapter: Board private structure
  1374. * @tx_ring: Tx descriptor ring
  1375. * Returns:
  1376. * true: Cleaned the descriptor
  1377. * false: Not cleaned the descriptor
  1378. */
  1379. static bool
  1380. pch_gbe_clean_tx(struct pch_gbe_adapter *adapter,
  1381. struct pch_gbe_tx_ring *tx_ring)
  1382. {
  1383. struct pch_gbe_tx_desc *tx_desc;
  1384. struct pch_gbe_buffer *buffer_info;
  1385. struct sk_buff *skb;
  1386. unsigned int i;
  1387. unsigned int cleaned_count = 0;
  1388. bool cleaned = false;
  1389. int unused, thresh;
  1390. pr_debug("next_to_clean : %d\n", tx_ring->next_to_clean);
  1391. i = tx_ring->next_to_clean;
  1392. tx_desc = PCH_GBE_TX_DESC(*tx_ring, i);
  1393. pr_debug("gbec_status:0x%04x dma_status:0x%04x\n",
  1394. tx_desc->gbec_status, tx_desc->dma_status);
  1395. unused = PCH_GBE_DESC_UNUSED(tx_ring);
  1396. thresh = tx_ring->count - PCH_GBE_TX_WEIGHT;
  1397. if ((tx_desc->gbec_status == DSC_INIT16) && (unused < thresh))
  1398. { /* current marked clean, tx queue filling up, do extra clean */
  1399. int j, k;
  1400. if (unused < 8) { /* tx queue nearly full */
  1401. pr_debug("clean_tx: transmit queue warning (%x,%x) unused=%d\n",
  1402. tx_ring->next_to_clean,tx_ring->next_to_use,unused);
  1403. }
  1404. /* current marked clean, scan for more that need cleaning. */
  1405. k = i;
  1406. for (j = 0; j < PCH_GBE_TX_WEIGHT; j++)
  1407. {
  1408. tx_desc = PCH_GBE_TX_DESC(*tx_ring, k);
  1409. if (tx_desc->gbec_status != DSC_INIT16) break; /*found*/
  1410. if (++k >= tx_ring->count) k = 0; /*increment, wrap*/
  1411. }
  1412. if (j < PCH_GBE_TX_WEIGHT) {
  1413. pr_debug("clean_tx: unused=%d loops=%d found tx_desc[%x,%x:%x].gbec_status=%04x\n",
  1414. unused,j, i,k, tx_ring->next_to_use, tx_desc->gbec_status);
  1415. i = k; /*found one to clean, usu gbec_status==2000.*/
  1416. }
  1417. }
  1418. while ((tx_desc->gbec_status & DSC_INIT16) == 0x0000) {
  1419. pr_debug("gbec_status:0x%04x\n", tx_desc->gbec_status);
  1420. buffer_info = &tx_ring->buffer_info[i];
  1421. skb = buffer_info->skb;
  1422. cleaned = true;
  1423. if ((tx_desc->gbec_status & PCH_GBE_TXD_GMAC_STAT_ABT)) {
  1424. adapter->stats.tx_aborted_errors++;
  1425. pr_err("Transfer Abort Error\n");
  1426. } else if ((tx_desc->gbec_status & PCH_GBE_TXD_GMAC_STAT_CRSER)
  1427. ) {
  1428. adapter->stats.tx_carrier_errors++;
  1429. pr_err("Transfer Carrier Sense Error\n");
  1430. } else if ((tx_desc->gbec_status & PCH_GBE_TXD_GMAC_STAT_EXCOL)
  1431. ) {
  1432. adapter->stats.tx_aborted_errors++;
  1433. pr_err("Transfer Collision Abort Error\n");
  1434. } else if ((tx_desc->gbec_status &
  1435. (PCH_GBE_TXD_GMAC_STAT_SNGCOL |
  1436. PCH_GBE_TXD_GMAC_STAT_MLTCOL))) {
  1437. adapter->stats.collisions++;
  1438. adapter->stats.tx_packets++;
  1439. adapter->stats.tx_bytes += skb->len;
  1440. pr_debug("Transfer Collision\n");
  1441. } else if ((tx_desc->gbec_status & PCH_GBE_TXD_GMAC_STAT_CMPLT)
  1442. ) {
  1443. adapter->stats.tx_packets++;
  1444. adapter->stats.tx_bytes += skb->len;
  1445. }
  1446. if (buffer_info->mapped) {
  1447. pr_debug("unmap buffer_info->dma : %d\n", i);
  1448. dma_unmap_single(&adapter->pdev->dev, buffer_info->dma,
  1449. buffer_info->length, DMA_TO_DEVICE);
  1450. buffer_info->mapped = false;
  1451. }
  1452. if (buffer_info->skb) {
  1453. pr_debug("trim buffer_info->skb : %d\n", i);
  1454. skb_trim(buffer_info->skb, 0);
  1455. }
  1456. tx_desc->gbec_status = DSC_INIT16;
  1457. if (unlikely(++i == tx_ring->count))
  1458. i = 0;
  1459. tx_desc = PCH_GBE_TX_DESC(*tx_ring, i);
  1460. /* weight of a sort for tx, to avoid endless transmit cleanup */
  1461. if (cleaned_count++ == PCH_GBE_TX_WEIGHT) {
  1462. cleaned = false;
  1463. break;
  1464. }
  1465. }
  1466. pr_debug("called pch_gbe_unmap_and_free_tx_resource() %d count\n",
  1467. cleaned_count);
  1468. if (cleaned_count > 0) { /*skip this if nothing cleaned*/
  1469. /* Recover from running out of Tx resources in xmit_frame */
  1470. spin_lock(&tx_ring->tx_lock);
  1471. if (unlikely(cleaned && (netif_queue_stopped(adapter->netdev))))
  1472. {
  1473. netif_wake_queue(adapter->netdev);
  1474. adapter->stats.tx_restart_count++;
  1475. pr_debug("Tx wake queue\n");
  1476. }
  1477. tx_ring->next_to_clean = i;
  1478. pr_debug("next_to_clean : %d\n", tx_ring->next_to_clean);
  1479. spin_unlock(&tx_ring->tx_lock);
  1480. }
  1481. return cleaned;
  1482. }
  1483. /**
  1484. * pch_gbe_clean_rx - Send received data up the network stack; legacy
  1485. * @adapter: Board private structure
  1486. * @rx_ring: Rx descriptor ring
  1487. * @work_done: Completed count
  1488. * @work_to_do: Request count
  1489. * Returns:
  1490. * true: Cleaned the descriptor
  1491. * false: Not cleaned the descriptor
  1492. */
  1493. static bool
  1494. pch_gbe_clean_rx(struct pch_gbe_adapter *adapter,
  1495. struct pch_gbe_rx_ring *rx_ring,
  1496. int *work_done, int work_to_do)
  1497. {
  1498. struct net_device *netdev = adapter->netdev;
  1499. struct pci_dev *pdev = adapter->pdev;
  1500. struct pch_gbe_buffer *buffer_info;
  1501. struct pch_gbe_rx_desc *rx_desc;
  1502. u32 length;
  1503. unsigned int i;
  1504. unsigned int cleaned_count = 0;
  1505. bool cleaned = false;
  1506. struct sk_buff *skb;
  1507. u8 dma_status;
  1508. u16 gbec_status;
  1509. u32 tcp_ip_status;
  1510. i = rx_ring->next_to_clean;
  1511. while (*work_done < work_to_do) {
  1512. /* Check Rx descriptor status */
  1513. rx_desc = PCH_GBE_RX_DESC(*rx_ring, i);
  1514. if (rx_desc->gbec_status == DSC_INIT16)
  1515. break;
  1516. cleaned = true;
  1517. cleaned_count++;
  1518. dma_status = rx_desc->dma_status;
  1519. gbec_status = rx_desc->gbec_status;
  1520. tcp_ip_status = rx_desc->tcp_ip_status;
  1521. rx_desc->gbec_status = DSC_INIT16;
  1522. buffer_info = &rx_ring->buffer_info[i];
  1523. skb = buffer_info->skb;
  1524. buffer_info->skb = NULL;
  1525. /* unmap dma */
  1526. dma_unmap_single(&pdev->dev, buffer_info->dma,
  1527. buffer_info->length, DMA_FROM_DEVICE);
  1528. buffer_info->mapped = false;
  1529. pr_debug("RxDecNo = 0x%04x Status[DMA:0x%02x GBE:0x%04x "
  1530. "TCP:0x%08x] BufInf = 0x%p\n",
  1531. i, dma_status, gbec_status, tcp_ip_status,
  1532. buffer_info);
  1533. /* Error check */
  1534. if (unlikely(gbec_status & PCH_GBE_RXD_GMAC_STAT_NOTOCTAL)) {
  1535. adapter->stats.rx_frame_errors++;
  1536. pr_err("Receive Not Octal Error\n");
  1537. } else if (unlikely(gbec_status &
  1538. PCH_GBE_RXD_GMAC_STAT_NBLERR)) {
  1539. adapter->stats.rx_frame_errors++;
  1540. pr_err("Receive Nibble Error\n");
  1541. } else if (unlikely(gbec_status &
  1542. PCH_GBE_RXD_GMAC_STAT_CRCERR)) {
  1543. adapter->stats.rx_crc_errors++;
  1544. pr_err("Receive CRC Error\n");
  1545. } else {
  1546. /* get receive length */
  1547. /* length convert[-3], length includes FCS length */
  1548. length = (rx_desc->rx_words_eob) - 3 - ETH_FCS_LEN;
  1549. if (rx_desc->rx_words_eob & 0x02)
  1550. length = length - 4;
  1551. /*
  1552. * buffer_info->rx_buffer: [Header:14][payload]
  1553. * skb->data: [Reserve:2][Header:14][payload]
  1554. */
  1555. memcpy(skb->data, buffer_info->rx_buffer, length);
  1556. /* update status of driver */
  1557. adapter->stats.rx_bytes += length;
  1558. adapter->stats.rx_packets++;
  1559. if ((gbec_status & PCH_GBE_RXD_GMAC_STAT_MARMLT))
  1560. adapter->stats.multicast++;
  1561. /* Write meta date of skb */
  1562. skb_put(skb, length);
  1563. pch_rx_timestamp(adapter, skb);
  1564. skb->protocol = eth_type_trans(skb, netdev);
  1565. if (tcp_ip_status & PCH_GBE_RXD_ACC_STAT_TCPIPOK)
  1566. skb->ip_summed = CHECKSUM_NONE;
  1567. else
  1568. skb->ip_summed = CHECKSUM_UNNECESSARY;
  1569. napi_gro_receive(&adapter->napi, skb);
  1570. (*work_done)++;
  1571. pr_debug("Receive skb->ip_summed: %d length: %d\n",
  1572. skb->ip_summed, length);
  1573. }
  1574. /* return some buffers to hardware, one at a time is too slow */
  1575. if (unlikely(cleaned_count >= PCH_GBE_RX_BUFFER_WRITE)) {
  1576. pch_gbe_alloc_rx_buffers(adapter, rx_ring,
  1577. cleaned_count);
  1578. cleaned_count = 0;
  1579. }
  1580. if (++i == rx_ring->count)
  1581. i = 0;
  1582. }
  1583. rx_ring->next_to_clean = i;
  1584. if (cleaned_count)
  1585. pch_gbe_alloc_rx_buffers(adapter, rx_ring, cleaned_count);
  1586. return cleaned;
  1587. }
  1588. /**
  1589. * pch_gbe_setup_tx_resources - Allocate Tx resources (Descriptors)
  1590. * @adapter: Board private structure
  1591. * @tx_ring: Tx descriptor ring (for a specific queue) to setup
  1592. * Returns:
  1593. * 0: Successfully
  1594. * Negative value: Failed
  1595. */
  1596. int pch_gbe_setup_tx_resources(struct pch_gbe_adapter *adapter,
  1597. struct pch_gbe_tx_ring *tx_ring)
  1598. {
  1599. struct pci_dev *pdev = adapter->pdev;
  1600. struct pch_gbe_tx_desc *tx_desc;
  1601. int size;
  1602. int desNo;
  1603. size = (int)sizeof(struct pch_gbe_buffer) * tx_ring->count;
  1604. tx_ring->buffer_info = vzalloc(size);
  1605. if (!tx_ring->buffer_info)
  1606. return -ENOMEM;
  1607. tx_ring->size = tx_ring->count * (int)sizeof(struct pch_gbe_tx_desc);
  1608. tx_ring->desc = dma_alloc_coherent(&pdev->dev, tx_ring->size,
  1609. &tx_ring->dma, GFP_KERNEL);
  1610. if (!tx_ring->desc) {
  1611. vfree(tx_ring->buffer_info);
  1612. pr_err("Unable to allocate memory for the transmit descriptor ring\n");
  1613. return -ENOMEM;
  1614. }
  1615. memset(tx_ring->desc, 0, tx_ring->size);
  1616. tx_ring->next_to_use = 0;
  1617. tx_ring->next_to_clean = 0;
  1618. spin_lock_init(&tx_ring->tx_lock);
  1619. for (desNo = 0; desNo < tx_ring->count; desNo++) {
  1620. tx_desc = PCH_GBE_TX_DESC(*tx_ring, desNo);
  1621. tx_desc->gbec_status = DSC_INIT16;
  1622. }
  1623. pr_debug("tx_ring->desc = 0x%p tx_ring->dma = 0x%08llx\n"
  1624. "next_to_clean = 0x%08x next_to_use = 0x%08x\n",
  1625. tx_ring->desc, (unsigned long long)tx_ring->dma,
  1626. tx_ring->next_to_clean, tx_ring->next_to_use);
  1627. return 0;
  1628. }
  1629. /**
  1630. * pch_gbe_setup_rx_resources - Allocate Rx resources (Descriptors)
  1631. * @adapter: Board private structure
  1632. * @rx_ring: Rx descriptor ring (for a specific queue) to setup
  1633. * Returns:
  1634. * 0: Successfully
  1635. * Negative value: Failed
  1636. */
  1637. int pch_gbe_setup_rx_resources(struct pch_gbe_adapter *adapter,
  1638. struct pch_gbe_rx_ring *rx_ring)
  1639. {
  1640. struct pci_dev *pdev = adapter->pdev;
  1641. struct pch_gbe_rx_desc *rx_desc;
  1642. int size;
  1643. int desNo;
  1644. size = (int)sizeof(struct pch_gbe_buffer) * rx_ring->count;
  1645. rx_ring->buffer_info = vzalloc(size);
  1646. if (!rx_ring->buffer_info)
  1647. return -ENOMEM;
  1648. rx_ring->size = rx_ring->count * (int)sizeof(struct pch_gbe_rx_desc);
  1649. rx_ring->desc = dma_alloc_coherent(&pdev->dev, rx_ring->size,
  1650. &rx_ring->dma, GFP_KERNEL);
  1651. if (!rx_ring->desc) {
  1652. pr_err("Unable to allocate memory for the receive descriptor ring\n");
  1653. vfree(rx_ring->buffer_info);
  1654. return -ENOMEM;
  1655. }
  1656. memset(rx_ring->desc, 0, rx_ring->size);
  1657. rx_ring->next_to_clean = 0;
  1658. rx_ring->next_to_use = 0;
  1659. for (desNo = 0; desNo < rx_ring->count; desNo++) {
  1660. rx_desc = PCH_GBE_RX_DESC(*rx_ring, desNo);
  1661. rx_desc->gbec_status = DSC_INIT16;
  1662. }
  1663. pr_debug("rx_ring->desc = 0x%p rx_ring->dma = 0x%08llx "
  1664. "next_to_clean = 0x%08x next_to_use = 0x%08x\n",
  1665. rx_ring->desc, (unsigned long long)rx_ring->dma,
  1666. rx_ring->next_to_clean, rx_ring->next_to_use);
  1667. return 0;
  1668. }
  1669. /**
  1670. * pch_gbe_free_tx_resources - Free Tx Resources
  1671. * @adapter: Board private structure
  1672. * @tx_ring: Tx descriptor ring for a specific queue
  1673. */
  1674. void pch_gbe_free_tx_resources(struct pch_gbe_adapter *adapter,
  1675. struct pch_gbe_tx_ring *tx_ring)
  1676. {
  1677. struct pci_dev *pdev = adapter->pdev;
  1678. pch_gbe_clean_tx_ring(adapter, tx_ring);
  1679. vfree(tx_ring->buffer_info);
  1680. tx_ring->buffer_info = NULL;
  1681. pci_free_consistent(pdev, tx_ring->size, tx_ring->desc, tx_ring->dma);
  1682. tx_ring->desc = NULL;
  1683. }
  1684. /**
  1685. * pch_gbe_free_rx_resources - Free Rx Resources
  1686. * @adapter: Board private structure
  1687. * @rx_ring: Ring to clean the resources from
  1688. */
  1689. void pch_gbe_free_rx_resources(struct pch_gbe_adapter *adapter,
  1690. struct pch_gbe_rx_ring *rx_ring)
  1691. {
  1692. struct pci_dev *pdev = adapter->pdev;
  1693. pch_gbe_clean_rx_ring(adapter, rx_ring);
  1694. vfree(rx_ring->buffer_info);
  1695. rx_ring->buffer_info = NULL;
  1696. pci_free_consistent(pdev, rx_ring->size, rx_ring->desc, rx_ring->dma);
  1697. rx_ring->desc = NULL;
  1698. }
  1699. /**
  1700. * pch_gbe_request_irq - Allocate an interrupt line
  1701. * @adapter: Board private structure
  1702. * Returns:
  1703. * 0: Successfully
  1704. * Negative value: Failed
  1705. */
  1706. static int pch_gbe_request_irq(struct pch_gbe_adapter *adapter)
  1707. {
  1708. struct net_device *netdev = adapter->netdev;
  1709. int err;
  1710. int flags;
  1711. flags = IRQF_SHARED;
  1712. adapter->have_msi = false;
  1713. err = pci_enable_msi(adapter->pdev);
  1714. pr_debug("call pci_enable_msi\n");
  1715. if (err) {
  1716. pr_debug("call pci_enable_msi - Error: %d\n", err);
  1717. } else {
  1718. flags = 0;
  1719. adapter->have_msi = true;
  1720. }
  1721. err = request_irq(adapter->pdev->irq, &pch_gbe_intr,
  1722. flags, netdev->name, netdev);
  1723. if (err)
  1724. pr_err("Unable to allocate interrupt Error: %d\n", err);
  1725. pr_debug("adapter->have_msi : %d flags : 0x%04x return : 0x%04x\n",
  1726. adapter->have_msi, flags, err);
  1727. return err;
  1728. }
  1729. /**
  1730. * pch_gbe_up - Up GbE network device
  1731. * @adapter: Board private structure
  1732. * Returns:
  1733. * 0: Successfully
  1734. * Negative value: Failed
  1735. */
  1736. int pch_gbe_up(struct pch_gbe_adapter *adapter)
  1737. {
  1738. struct net_device *netdev = adapter->netdev;
  1739. struct pch_gbe_tx_ring *tx_ring = adapter->tx_ring;
  1740. struct pch_gbe_rx_ring *rx_ring = adapter->rx_ring;
  1741. int err;
  1742. /* Ensure we have a valid MAC */
  1743. if (!is_valid_ether_addr(adapter->hw.mac.addr)) {
  1744. pr_err("Error: Invalid MAC address\n");
  1745. return -EINVAL;
  1746. }
  1747. /* hardware has been reset, we need to reload some things */
  1748. pch_gbe_set_multi(netdev);
  1749. pch_gbe_setup_tctl(adapter);
  1750. pch_gbe_configure_tx(adapter);
  1751. pch_gbe_setup_rctl(adapter);
  1752. pch_gbe_configure_rx(adapter);
  1753. err = pch_gbe_request_irq(adapter);
  1754. if (err) {
  1755. pr_err("Error: can't bring device up\n");
  1756. return err;
  1757. }
  1758. err = pch_gbe_alloc_rx_buffers_pool(adapter, rx_ring, rx_ring->count);
  1759. if (err) {
  1760. pr_err("Error: can't bring device up\n");
  1761. return err;
  1762. }
  1763. pch_gbe_alloc_tx_buffers(adapter, tx_ring);
  1764. pch_gbe_alloc_rx_buffers(adapter, rx_ring, rx_ring->count);
  1765. adapter->tx_queue_len = netdev->tx_queue_len;
  1766. pch_gbe_start_receive(&adapter->hw);
  1767. mod_timer(&adapter->watchdog_timer, jiffies);
  1768. napi_enable(&adapter->napi);
  1769. pch_gbe_irq_enable(adapter);
  1770. netif_start_queue(adapter->netdev);
  1771. return 0;
  1772. }
  1773. /**
  1774. * pch_gbe_down - Down GbE network device
  1775. * @adapter: Board private structure
  1776. */
  1777. void pch_gbe_down(struct pch_gbe_adapter *adapter)
  1778. {
  1779. struct net_device *netdev = adapter->netdev;
  1780. struct pci_dev *pdev = adapter->pdev;
  1781. struct pch_gbe_rx_ring *rx_ring = adapter->rx_ring;
  1782. /* signal that we're down so the interrupt handler does not
  1783. * reschedule our watchdog timer */
  1784. napi_disable(&adapter->napi);
  1785. atomic_set(&adapter->irq_sem, 0);
  1786. pch_gbe_irq_disable(adapter);
  1787. pch_gbe_free_irq(adapter);
  1788. del_timer_sync(&adapter->watchdog_timer);
  1789. netdev->tx_queue_len = adapter->tx_queue_len;
  1790. netif_carrier_off(netdev);
  1791. netif_stop_queue(netdev);
  1792. if ((pdev->error_state) && (pdev->error_state != pci_channel_io_normal))
  1793. pch_gbe_reset(adapter);
  1794. pch_gbe_clean_tx_ring(adapter, adapter->tx_ring);
  1795. pch_gbe_clean_rx_ring(adapter, adapter->rx_ring);
  1796. pci_free_consistent(adapter->pdev, rx_ring->rx_buff_pool_size,
  1797. rx_ring->rx_buff_pool, rx_ring->rx_buff_pool_logic);
  1798. rx_ring->rx_buff_pool_logic = 0;
  1799. rx_ring->rx_buff_pool_size = 0;
  1800. rx_ring->rx_buff_pool = NULL;
  1801. }
  1802. /**
  1803. * pch_gbe_sw_init - Initialize general software structures (struct pch_gbe_adapter)
  1804. * @adapter: Board private structure to initialize
  1805. * Returns:
  1806. * 0: Successfully
  1807. * Negative value: Failed
  1808. */
  1809. static int pch_gbe_sw_init(struct pch_gbe_adapter *adapter)
  1810. {
  1811. struct pch_gbe_hw *hw = &adapter->hw;
  1812. struct net_device *netdev = adapter->netdev;
  1813. adapter->rx_buffer_len = PCH_GBE_FRAME_SIZE_2048;
  1814. hw->mac.max_frame_size = netdev->mtu + ETH_HLEN + ETH_FCS_LEN;
  1815. hw->mac.min_frame_size = ETH_ZLEN + ETH_FCS_LEN;
  1816. /* Initialize the hardware-specific values */
  1817. if (pch_gbe_hal_setup_init_funcs(hw)) {
  1818. pr_err("Hardware Initialization Failure\n");
  1819. return -EIO;
  1820. }
  1821. if (pch_gbe_alloc_queues(adapter)) {
  1822. pr_err("Unable to allocate memory for queues\n");
  1823. return -ENOMEM;
  1824. }
  1825. spin_lock_init(&adapter->hw.miim_lock);
  1826. spin_lock_init(&adapter->stats_lock);
  1827. spin_lock_init(&adapter->ethtool_lock);
  1828. atomic_set(&adapter->irq_sem, 0);
  1829. pch_gbe_irq_disable(adapter);
  1830. pch_gbe_init_stats(adapter);
  1831. pr_debug("rx_buffer_len : %d mac.min_frame_size : %d mac.max_frame_size : %d\n",
  1832. (u32) adapter->rx_buffer_len,
  1833. hw->mac.min_frame_size, hw->mac.max_frame_size);
  1834. return 0;
  1835. }
  1836. /**
  1837. * pch_gbe_open - Called when a network interface is made active
  1838. * @netdev: Network interface device structure
  1839. * Returns:
  1840. * 0: Successfully
  1841. * Negative value: Failed
  1842. */
  1843. static int pch_gbe_open(struct net_device *netdev)
  1844. {
  1845. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1846. struct pch_gbe_hw *hw = &adapter->hw;
  1847. int err;
  1848. /* allocate transmit descriptors */
  1849. err = pch_gbe_setup_tx_resources(adapter, adapter->tx_ring);
  1850. if (err)
  1851. goto err_setup_tx;
  1852. /* allocate receive descriptors */
  1853. err = pch_gbe_setup_rx_resources(adapter, adapter->rx_ring);
  1854. if (err)
  1855. goto err_setup_rx;
  1856. pch_gbe_hal_power_up_phy(hw);
  1857. err = pch_gbe_up(adapter);
  1858. if (err)
  1859. goto err_up;
  1860. pr_debug("Success End\n");
  1861. return 0;
  1862. err_up:
  1863. if (!adapter->wake_up_evt)
  1864. pch_gbe_hal_power_down_phy(hw);
  1865. pch_gbe_free_rx_resources(adapter, adapter->rx_ring);
  1866. err_setup_rx:
  1867. pch_gbe_free_tx_resources(adapter, adapter->tx_ring);
  1868. err_setup_tx:
  1869. pch_gbe_reset(adapter);
  1870. pr_err("Error End\n");
  1871. return err;
  1872. }
  1873. /**
  1874. * pch_gbe_stop - Disables a network interface
  1875. * @netdev: Network interface device structure
  1876. * Returns:
  1877. * 0: Successfully
  1878. */
  1879. static int pch_gbe_stop(struct net_device *netdev)
  1880. {
  1881. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1882. struct pch_gbe_hw *hw = &adapter->hw;
  1883. pch_gbe_down(adapter);
  1884. if (!adapter->wake_up_evt)
  1885. pch_gbe_hal_power_down_phy(hw);
  1886. pch_gbe_free_tx_resources(adapter, adapter->tx_ring);
  1887. pch_gbe_free_rx_resources(adapter, adapter->rx_ring);
  1888. return 0;
  1889. }
  1890. /**
  1891. * pch_gbe_xmit_frame - Packet transmitting start
  1892. * @skb: Socket buffer structure
  1893. * @netdev: Network interface device structure
  1894. * Returns:
  1895. * - NETDEV_TX_OK: Normal end
  1896. * - NETDEV_TX_BUSY: Error end
  1897. */
  1898. static int pch_gbe_xmit_frame(struct sk_buff *skb, struct net_device *netdev)
  1899. {
  1900. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1901. struct pch_gbe_tx_ring *tx_ring = adapter->tx_ring;
  1902. unsigned long flags;
  1903. if (!spin_trylock_irqsave(&tx_ring->tx_lock, flags)) {
  1904. /* Collision - tell upper layer to requeue */
  1905. return NETDEV_TX_LOCKED;
  1906. }
  1907. if (unlikely(!PCH_GBE_DESC_UNUSED(tx_ring))) {
  1908. netif_stop_queue(netdev);
  1909. spin_unlock_irqrestore(&tx_ring->tx_lock, flags);
  1910. pr_debug("Return : BUSY next_to use : 0x%08x next_to clean : 0x%08x\n",
  1911. tx_ring->next_to_use, tx_ring->next_to_clean);
  1912. return NETDEV_TX_BUSY;
  1913. }
  1914. /* CRC,ITAG no support */
  1915. pch_gbe_tx_queue(adapter, tx_ring, skb);
  1916. spin_unlock_irqrestore(&tx_ring->tx_lock, flags);
  1917. return NETDEV_TX_OK;
  1918. }
  1919. /**
  1920. * pch_gbe_get_stats - Get System Network Statistics
  1921. * @netdev: Network interface device structure
  1922. * Returns: The current stats
  1923. */
  1924. static struct net_device_stats *pch_gbe_get_stats(struct net_device *netdev)
  1925. {
  1926. /* only return the current stats */
  1927. return &netdev->stats;
  1928. }
  1929. /**
  1930. * pch_gbe_set_multi - Multicast and Promiscuous mode set
  1931. * @netdev: Network interface device structure
  1932. */
  1933. static void pch_gbe_set_multi(struct net_device *netdev)
  1934. {
  1935. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1936. struct pch_gbe_hw *hw = &adapter->hw;
  1937. struct netdev_hw_addr *ha;
  1938. u8 *mta_list;
  1939. u32 rctl;
  1940. int i;
  1941. int mc_count;
  1942. pr_debug("netdev->flags : 0x%08x\n", netdev->flags);
  1943. /* Check for Promiscuous and All Multicast modes */
  1944. rctl = ioread32(&hw->reg->RX_MODE);
  1945. mc_count = netdev_mc_count(netdev);
  1946. if ((netdev->flags & IFF_PROMISC)) {
  1947. rctl &= ~PCH_GBE_ADD_FIL_EN;
  1948. rctl &= ~PCH_GBE_MLT_FIL_EN;
  1949. } else if ((netdev->flags & IFF_ALLMULTI)) {
  1950. /* all the multicasting receive permissions */
  1951. rctl |= PCH_GBE_ADD_FIL_EN;
  1952. rctl &= ~PCH_GBE_MLT_FIL_EN;
  1953. } else {
  1954. if (mc_count >= PCH_GBE_MAR_ENTRIES) {
  1955. /* all the multicasting receive permissions */
  1956. rctl |= PCH_GBE_ADD_FIL_EN;
  1957. rctl &= ~PCH_GBE_MLT_FIL_EN;
  1958. } else {
  1959. rctl |= (PCH_GBE_ADD_FIL_EN | PCH_GBE_MLT_FIL_EN);
  1960. }
  1961. }
  1962. iowrite32(rctl, &hw->reg->RX_MODE);
  1963. if (mc_count >= PCH_GBE_MAR_ENTRIES)
  1964. return;
  1965. mta_list = kmalloc(mc_count * ETH_ALEN, GFP_ATOMIC);
  1966. if (!mta_list)
  1967. return;
  1968. /* The shared function expects a packed array of only addresses. */
  1969. i = 0;
  1970. netdev_for_each_mc_addr(ha, netdev) {
  1971. if (i == mc_count)
  1972. break;
  1973. memcpy(mta_list + (i++ * ETH_ALEN), &ha->addr, ETH_ALEN);
  1974. }
  1975. pch_gbe_mac_mc_addr_list_update(hw, mta_list, i, 1,
  1976. PCH_GBE_MAR_ENTRIES);
  1977. kfree(mta_list);
  1978. pr_debug("RX_MODE reg(check bit31,30 ADD,MLT) : 0x%08x netdev->mc_count : 0x%08x\n",
  1979. ioread32(&hw->reg->RX_MODE), mc_count);
  1980. }
  1981. /**
  1982. * pch_gbe_set_mac - Change the Ethernet Address of the NIC
  1983. * @netdev: Network interface device structure
  1984. * @addr: Pointer to an address structure
  1985. * Returns:
  1986. * 0: Successfully
  1987. * -EADDRNOTAVAIL: Failed
  1988. */
  1989. static int pch_gbe_set_mac(struct net_device *netdev, void *addr)
  1990. {
  1991. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1992. struct sockaddr *skaddr = addr;
  1993. int ret_val;
  1994. if (!is_valid_ether_addr(skaddr->sa_data)) {
  1995. ret_val = -EADDRNOTAVAIL;
  1996. } else {
  1997. memcpy(netdev->dev_addr, skaddr->sa_data, netdev->addr_len);
  1998. memcpy(adapter->hw.mac.addr, skaddr->sa_data, netdev->addr_len);
  1999. pch_gbe_mac_mar_set(&adapter->hw, adapter->hw.mac.addr, 0);
  2000. ret_val = 0;
  2001. }
  2002. pr_debug("ret_val : 0x%08x\n", ret_val);
  2003. pr_debug("dev_addr : %pM\n", netdev->dev_addr);
  2004. pr_debug("mac_addr : %pM\n", adapter->hw.mac.addr);
  2005. pr_debug("MAC_ADR1AB reg : 0x%08x 0x%08x\n",
  2006. ioread32(&adapter->hw.reg->mac_adr[0].high),
  2007. ioread32(&adapter->hw.reg->mac_adr[0].low));
  2008. return ret_val;
  2009. }
  2010. /**
  2011. * pch_gbe_change_mtu - Change the Maximum Transfer Unit
  2012. * @netdev: Network interface device structure
  2013. * @new_mtu: New value for maximum frame size
  2014. * Returns:
  2015. * 0: Successfully
  2016. * -EINVAL: Failed
  2017. */
  2018. static int pch_gbe_change_mtu(struct net_device *netdev, int new_mtu)
  2019. {
  2020. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2021. int max_frame;
  2022. unsigned long old_rx_buffer_len = adapter->rx_buffer_len;
  2023. int err;
  2024. max_frame = new_mtu + ETH_HLEN + ETH_FCS_LEN;
  2025. if ((max_frame < ETH_ZLEN + ETH_FCS_LEN) ||
  2026. (max_frame > PCH_GBE_MAX_JUMBO_FRAME_SIZE)) {
  2027. pr_err("Invalid MTU setting\n");
  2028. return -EINVAL;
  2029. }
  2030. if (max_frame <= PCH_GBE_FRAME_SIZE_2048)
  2031. adapter->rx_buffer_len = PCH_GBE_FRAME_SIZE_2048;
  2032. else if (max_frame <= PCH_GBE_FRAME_SIZE_4096)
  2033. adapter->rx_buffer_len = PCH_GBE_FRAME_SIZE_4096;
  2034. else if (max_frame <= PCH_GBE_FRAME_SIZE_8192)
  2035. adapter->rx_buffer_len = PCH_GBE_FRAME_SIZE_8192;
  2036. else
  2037. adapter->rx_buffer_len = PCH_GBE_MAX_RX_BUFFER_SIZE;
  2038. if (netif_running(netdev)) {
  2039. pch_gbe_down(adapter);
  2040. err = pch_gbe_up(adapter);
  2041. if (err) {
  2042. adapter->rx_buffer_len = old_rx_buffer_len;
  2043. pch_gbe_up(adapter);
  2044. return -ENOMEM;
  2045. } else {
  2046. netdev->mtu = new_mtu;
  2047. adapter->hw.mac.max_frame_size = max_frame;
  2048. }
  2049. } else {
  2050. pch_gbe_reset(adapter);
  2051. netdev->mtu = new_mtu;
  2052. adapter->hw.mac.max_frame_size = max_frame;
  2053. }
  2054. pr_debug("max_frame : %d rx_buffer_len : %d mtu : %d max_frame_size : %d\n",
  2055. max_frame, (u32) adapter->rx_buffer_len, netdev->mtu,
  2056. adapter->hw.mac.max_frame_size);
  2057. return 0;
  2058. }
  2059. /**
  2060. * pch_gbe_set_features - Reset device after features changed
  2061. * @netdev: Network interface device structure
  2062. * @features: New features
  2063. * Returns:
  2064. * 0: HW state updated successfully
  2065. */
  2066. static int pch_gbe_set_features(struct net_device *netdev,
  2067. netdev_features_t features)
  2068. {
  2069. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2070. netdev_features_t changed = features ^ netdev->features;
  2071. if (!(changed & NETIF_F_RXCSUM))
  2072. return 0;
  2073. if (netif_running(netdev))
  2074. pch_gbe_reinit_locked(adapter);
  2075. else
  2076. pch_gbe_reset(adapter);
  2077. return 0;
  2078. }
  2079. /**
  2080. * pch_gbe_ioctl - Controls register through a MII interface
  2081. * @netdev: Network interface device structure
  2082. * @ifr: Pointer to ifr structure
  2083. * @cmd: Control command
  2084. * Returns:
  2085. * 0: Successfully
  2086. * Negative value: Failed
  2087. */
  2088. static int pch_gbe_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
  2089. {
  2090. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2091. pr_debug("cmd : 0x%04x\n", cmd);
  2092. if (cmd == SIOCSHWTSTAMP)
  2093. return hwtstamp_ioctl(netdev, ifr, cmd);
  2094. return generic_mii_ioctl(&adapter->mii, if_mii(ifr), cmd, NULL);
  2095. }
  2096. /**
  2097. * pch_gbe_tx_timeout - Respond to a Tx Hang
  2098. * @netdev: Network interface device structure
  2099. */
  2100. static void pch_gbe_tx_timeout(struct net_device *netdev)
  2101. {
  2102. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2103. /* Do the reset outside of interrupt context */
  2104. adapter->stats.tx_timeout_count++;
  2105. schedule_work(&adapter->reset_task);
  2106. }
  2107. /**
  2108. * pch_gbe_napi_poll - NAPI receive and transfer polling callback
  2109. * @napi: Pointer of polling device struct
  2110. * @budget: The maximum number of a packet
  2111. * Returns:
  2112. * false: Exit the polling mode
  2113. * true: Continue the polling mode
  2114. */
  2115. static int pch_gbe_napi_poll(struct napi_struct *napi, int budget)
  2116. {
  2117. struct pch_gbe_adapter *adapter =
  2118. container_of(napi, struct pch_gbe_adapter, napi);
  2119. int work_done = 0;
  2120. bool poll_end_flag = false;
  2121. bool cleaned = false;
  2122. u32 int_en;
  2123. pr_debug("budget : %d\n", budget);
  2124. pch_gbe_clean_rx(adapter, adapter->rx_ring, &work_done, budget);
  2125. cleaned = pch_gbe_clean_tx(adapter, adapter->tx_ring);
  2126. if (cleaned)
  2127. work_done = budget;
  2128. /* If no Tx and not enough Rx work done,
  2129. * exit the polling mode
  2130. */
  2131. if (work_done < budget)
  2132. poll_end_flag = true;
  2133. if (poll_end_flag) {
  2134. napi_complete(napi);
  2135. if (adapter->rx_stop_flag) {
  2136. adapter->rx_stop_flag = false;
  2137. pch_gbe_start_receive(&adapter->hw);
  2138. }
  2139. pch_gbe_irq_enable(adapter);
  2140. } else
  2141. if (adapter->rx_stop_flag) {
  2142. adapter->rx_stop_flag = false;
  2143. pch_gbe_start_receive(&adapter->hw);
  2144. int_en = ioread32(&adapter->hw.reg->INT_EN);
  2145. iowrite32((int_en | PCH_GBE_INT_RX_FIFO_ERR),
  2146. &adapter->hw.reg->INT_EN);
  2147. }
  2148. pr_debug("poll_end_flag : %d work_done : %d budget : %d\n",
  2149. poll_end_flag, work_done, budget);
  2150. return work_done;
  2151. }
  2152. #ifdef CONFIG_NET_POLL_CONTROLLER
  2153. /**
  2154. * pch_gbe_netpoll - Used by things like netconsole to send skbs
  2155. * @netdev: Network interface device structure
  2156. */
  2157. static void pch_gbe_netpoll(struct net_device *netdev)
  2158. {
  2159. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2160. disable_irq(adapter->pdev->irq);
  2161. pch_gbe_intr(adapter->pdev->irq, netdev);
  2162. enable_irq(adapter->pdev->irq);
  2163. }
  2164. #endif
  2165. static const struct net_device_ops pch_gbe_netdev_ops = {
  2166. .ndo_open = pch_gbe_open,
  2167. .ndo_stop = pch_gbe_stop,
  2168. .ndo_start_xmit = pch_gbe_xmit_frame,
  2169. .ndo_get_stats = pch_gbe_get_stats,
  2170. .ndo_set_mac_address = pch_gbe_set_mac,
  2171. .ndo_tx_timeout = pch_gbe_tx_timeout,
  2172. .ndo_change_mtu = pch_gbe_change_mtu,
  2173. .ndo_set_features = pch_gbe_set_features,
  2174. .ndo_do_ioctl = pch_gbe_ioctl,
  2175. .ndo_set_rx_mode = pch_gbe_set_multi,
  2176. #ifdef CONFIG_NET_POLL_CONTROLLER
  2177. .ndo_poll_controller = pch_gbe_netpoll,
  2178. #endif
  2179. };
  2180. static pci_ers_result_t pch_gbe_io_error_detected(struct pci_dev *pdev,
  2181. pci_channel_state_t state)
  2182. {
  2183. struct net_device *netdev = pci_get_drvdata(pdev);
  2184. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2185. netif_device_detach(netdev);
  2186. if (netif_running(netdev))
  2187. pch_gbe_down(adapter);
  2188. pci_disable_device(pdev);
  2189. /* Request a slot slot reset. */
  2190. return PCI_ERS_RESULT_NEED_RESET;
  2191. }
  2192. static pci_ers_result_t pch_gbe_io_slot_reset(struct pci_dev *pdev)
  2193. {
  2194. struct net_device *netdev = pci_get_drvdata(pdev);
  2195. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2196. struct pch_gbe_hw *hw = &adapter->hw;
  2197. if (pci_enable_device(pdev)) {
  2198. pr_err("Cannot re-enable PCI device after reset\n");
  2199. return PCI_ERS_RESULT_DISCONNECT;
  2200. }
  2201. pci_set_master(pdev);
  2202. pci_enable_wake(pdev, PCI_D0, 0);
  2203. pch_gbe_hal_power_up_phy(hw);
  2204. pch_gbe_reset(adapter);
  2205. /* Clear wake up status */
  2206. pch_gbe_mac_set_wol_event(hw, 0);
  2207. return PCI_ERS_RESULT_RECOVERED;
  2208. }
  2209. static void pch_gbe_io_resume(struct pci_dev *pdev)
  2210. {
  2211. struct net_device *netdev = pci_get_drvdata(pdev);
  2212. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2213. if (netif_running(netdev)) {
  2214. if (pch_gbe_up(adapter)) {
  2215. pr_debug("can't bring device back up after reset\n");
  2216. return;
  2217. }
  2218. }
  2219. netif_device_attach(netdev);
  2220. }
  2221. static int __pch_gbe_suspend(struct pci_dev *pdev)
  2222. {
  2223. struct net_device *netdev = pci_get_drvdata(pdev);
  2224. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2225. struct pch_gbe_hw *hw = &adapter->hw;
  2226. u32 wufc = adapter->wake_up_evt;
  2227. int retval = 0;
  2228. netif_device_detach(netdev);
  2229. if (netif_running(netdev))
  2230. pch_gbe_down(adapter);
  2231. if (wufc) {
  2232. pch_gbe_set_multi(netdev);
  2233. pch_gbe_setup_rctl(adapter);
  2234. pch_gbe_configure_rx(adapter);
  2235. pch_gbe_set_rgmii_ctrl(adapter, hw->mac.link_speed,
  2236. hw->mac.link_duplex);
  2237. pch_gbe_set_mode(adapter, hw->mac.link_speed,
  2238. hw->mac.link_duplex);
  2239. pch_gbe_mac_set_wol_event(hw, wufc);
  2240. pci_disable_device(pdev);
  2241. } else {
  2242. pch_gbe_hal_power_down_phy(hw);
  2243. pch_gbe_mac_set_wol_event(hw, wufc);
  2244. pci_disable_device(pdev);
  2245. }
  2246. return retval;
  2247. }
  2248. #ifdef CONFIG_PM
  2249. static int pch_gbe_suspend(struct device *device)
  2250. {
  2251. struct pci_dev *pdev = to_pci_dev(device);
  2252. return __pch_gbe_suspend(pdev);
  2253. }
  2254. static int pch_gbe_resume(struct device *device)
  2255. {
  2256. struct pci_dev *pdev = to_pci_dev(device);
  2257. struct net_device *netdev = pci_get_drvdata(pdev);
  2258. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2259. struct pch_gbe_hw *hw = &adapter->hw;
  2260. u32 err;
  2261. err = pci_enable_device(pdev);
  2262. if (err) {
  2263. pr_err("Cannot enable PCI device from suspend\n");
  2264. return err;
  2265. }
  2266. pci_set_master(pdev);
  2267. pch_gbe_hal_power_up_phy(hw);
  2268. pch_gbe_reset(adapter);
  2269. /* Clear wake on lan control and status */
  2270. pch_gbe_mac_set_wol_event(hw, 0);
  2271. if (netif_running(netdev))
  2272. pch_gbe_up(adapter);
  2273. netif_device_attach(netdev);
  2274. return 0;
  2275. }
  2276. #endif /* CONFIG_PM */
  2277. static void pch_gbe_shutdown(struct pci_dev *pdev)
  2278. {
  2279. __pch_gbe_suspend(pdev);
  2280. if (system_state == SYSTEM_POWER_OFF) {
  2281. pci_wake_from_d3(pdev, true);
  2282. pci_set_power_state(pdev, PCI_D3hot);
  2283. }
  2284. }
  2285. static void pch_gbe_remove(struct pci_dev *pdev)
  2286. {
  2287. struct net_device *netdev = pci_get_drvdata(pdev);
  2288. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2289. cancel_work_sync(&adapter->reset_task);
  2290. unregister_netdev(netdev);
  2291. pch_gbe_hal_phy_hw_reset(&adapter->hw);
  2292. kfree(adapter->tx_ring);
  2293. kfree(adapter->rx_ring);
  2294. iounmap(adapter->hw.reg);
  2295. pci_release_regions(pdev);
  2296. free_netdev(netdev);
  2297. pci_disable_device(pdev);
  2298. }
  2299. static int pch_gbe_probe(struct pci_dev *pdev,
  2300. const struct pci_device_id *pci_id)
  2301. {
  2302. struct net_device *netdev;
  2303. struct pch_gbe_adapter *adapter;
  2304. int ret;
  2305. ret = pci_enable_device(pdev);
  2306. if (ret)
  2307. return ret;
  2308. if (pci_set_dma_mask(pdev, DMA_BIT_MASK(64))
  2309. || pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64))) {
  2310. ret = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  2311. if (ret) {
  2312. ret = pci_set_consistent_dma_mask(pdev,
  2313. DMA_BIT_MASK(32));
  2314. if (ret) {
  2315. dev_err(&pdev->dev, "ERR: No usable DMA "
  2316. "configuration, aborting\n");
  2317. goto err_disable_device;
  2318. }
  2319. }
  2320. }
  2321. ret = pci_request_regions(pdev, KBUILD_MODNAME);
  2322. if (ret) {
  2323. dev_err(&pdev->dev,
  2324. "ERR: Can't reserve PCI I/O and memory resources\n");
  2325. goto err_disable_device;
  2326. }
  2327. pci_set_master(pdev);
  2328. netdev = alloc_etherdev((int)sizeof(struct pch_gbe_adapter));
  2329. if (!netdev) {
  2330. ret = -ENOMEM;
  2331. goto err_release_pci;
  2332. }
  2333. SET_NETDEV_DEV(netdev, &pdev->dev);
  2334. pci_set_drvdata(pdev, netdev);
  2335. adapter = netdev_priv(netdev);
  2336. adapter->netdev = netdev;
  2337. adapter->pdev = pdev;
  2338. adapter->hw.back = adapter;
  2339. adapter->hw.reg = pci_iomap(pdev, PCH_GBE_PCI_BAR, 0);
  2340. if (!adapter->hw.reg) {
  2341. ret = -EIO;
  2342. dev_err(&pdev->dev, "Can't ioremap\n");
  2343. goto err_free_netdev;
  2344. }
  2345. adapter->ptp_pdev = pci_get_bus_and_slot(adapter->pdev->bus->number,
  2346. PCI_DEVFN(12, 4));
  2347. if (ptp_filter_init(ptp_filter, ARRAY_SIZE(ptp_filter))) {
  2348. pr_err("Bad ptp filter\n");
  2349. return -EINVAL;
  2350. }
  2351. netdev->netdev_ops = &pch_gbe_netdev_ops;
  2352. netdev->watchdog_timeo = PCH_GBE_WATCHDOG_PERIOD;
  2353. netif_napi_add(netdev, &adapter->napi,
  2354. pch_gbe_napi_poll, PCH_GBE_RX_WEIGHT);
  2355. netdev->hw_features = NETIF_F_RXCSUM |
  2356. NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM;
  2357. netdev->features = netdev->hw_features;
  2358. pch_gbe_set_ethtool_ops(netdev);
  2359. pch_gbe_mac_load_mac_addr(&adapter->hw);
  2360. pch_gbe_mac_reset_hw(&adapter->hw);
  2361. /* setup the private structure */
  2362. ret = pch_gbe_sw_init(adapter);
  2363. if (ret)
  2364. goto err_iounmap;
  2365. /* Initialize PHY */
  2366. ret = pch_gbe_init_phy(adapter);
  2367. if (ret) {
  2368. dev_err(&pdev->dev, "PHY initialize error\n");
  2369. goto err_free_adapter;
  2370. }
  2371. pch_gbe_hal_get_bus_info(&adapter->hw);
  2372. /* Read the MAC address. and store to the private data */
  2373. ret = pch_gbe_hal_read_mac_addr(&adapter->hw);
  2374. if (ret) {
  2375. dev_err(&pdev->dev, "MAC address Read Error\n");
  2376. goto err_free_adapter;
  2377. }
  2378. memcpy(netdev->dev_addr, adapter->hw.mac.addr, netdev->addr_len);
  2379. if (!is_valid_ether_addr(netdev->dev_addr)) {
  2380. /*
  2381. * If the MAC is invalid (or just missing), display a warning
  2382. * but do not abort setting up the device. pch_gbe_up will
  2383. * prevent the interface from being brought up until a valid MAC
  2384. * is set.
  2385. */
  2386. dev_err(&pdev->dev, "Invalid MAC address, "
  2387. "interface disabled.\n");
  2388. }
  2389. setup_timer(&adapter->watchdog_timer, pch_gbe_watchdog,
  2390. (unsigned long)adapter);
  2391. INIT_WORK(&adapter->reset_task, pch_gbe_reset_task);
  2392. pch_gbe_check_options(adapter);
  2393. /* initialize the wol settings based on the eeprom settings */
  2394. adapter->wake_up_evt = PCH_GBE_WL_INIT_SETTING;
  2395. dev_info(&pdev->dev, "MAC address : %pM\n", netdev->dev_addr);
  2396. /* reset the hardware with the new settings */
  2397. pch_gbe_reset(adapter);
  2398. ret = register_netdev(netdev);
  2399. if (ret)
  2400. goto err_free_adapter;
  2401. /* tell the stack to leave us alone until pch_gbe_open() is called */
  2402. netif_carrier_off(netdev);
  2403. netif_stop_queue(netdev);
  2404. dev_dbg(&pdev->dev, "PCH Network Connection\n");
  2405. device_set_wakeup_enable(&pdev->dev, 1);
  2406. return 0;
  2407. err_free_adapter:
  2408. pch_gbe_hal_phy_hw_reset(&adapter->hw);
  2409. kfree(adapter->tx_ring);
  2410. kfree(adapter->rx_ring);
  2411. err_iounmap:
  2412. iounmap(adapter->hw.reg);
  2413. err_free_netdev:
  2414. free_netdev(netdev);
  2415. err_release_pci:
  2416. pci_release_regions(pdev);
  2417. err_disable_device:
  2418. pci_disable_device(pdev);
  2419. return ret;
  2420. }
  2421. static DEFINE_PCI_DEVICE_TABLE(pch_gbe_pcidev_id) = {
  2422. {.vendor = PCI_VENDOR_ID_INTEL,
  2423. .device = PCI_DEVICE_ID_INTEL_IOH1_GBE,
  2424. .subvendor = PCI_ANY_ID,
  2425. .subdevice = PCI_ANY_ID,
  2426. .class = (PCI_CLASS_NETWORK_ETHERNET << 8),
  2427. .class_mask = (0xFFFF00)
  2428. },
  2429. {.vendor = PCI_VENDOR_ID_ROHM,
  2430. .device = PCI_DEVICE_ID_ROHM_ML7223_GBE,
  2431. .subvendor = PCI_ANY_ID,
  2432. .subdevice = PCI_ANY_ID,
  2433. .class = (PCI_CLASS_NETWORK_ETHERNET << 8),
  2434. .class_mask = (0xFFFF00)
  2435. },
  2436. {.vendor = PCI_VENDOR_ID_ROHM,
  2437. .device = PCI_DEVICE_ID_ROHM_ML7831_GBE,
  2438. .subvendor = PCI_ANY_ID,
  2439. .subdevice = PCI_ANY_ID,
  2440. .class = (PCI_CLASS_NETWORK_ETHERNET << 8),
  2441. .class_mask = (0xFFFF00)
  2442. },
  2443. /* required last entry */
  2444. {0}
  2445. };
  2446. #ifdef CONFIG_PM
  2447. static const struct dev_pm_ops pch_gbe_pm_ops = {
  2448. .suspend = pch_gbe_suspend,
  2449. .resume = pch_gbe_resume,
  2450. .freeze = pch_gbe_suspend,
  2451. .thaw = pch_gbe_resume,
  2452. .poweroff = pch_gbe_suspend,
  2453. .restore = pch_gbe_resume,
  2454. };
  2455. #endif
  2456. static const struct pci_error_handlers pch_gbe_err_handler = {
  2457. .error_detected = pch_gbe_io_error_detected,
  2458. .slot_reset = pch_gbe_io_slot_reset,
  2459. .resume = pch_gbe_io_resume
  2460. };
  2461. static struct pci_driver pch_gbe_driver = {
  2462. .name = KBUILD_MODNAME,
  2463. .id_table = pch_gbe_pcidev_id,
  2464. .probe = pch_gbe_probe,
  2465. .remove = pch_gbe_remove,
  2466. #ifdef CONFIG_PM
  2467. .driver.pm = &pch_gbe_pm_ops,
  2468. #endif
  2469. .shutdown = pch_gbe_shutdown,
  2470. .err_handler = &pch_gbe_err_handler
  2471. };
  2472. static int __init pch_gbe_init_module(void)
  2473. {
  2474. int ret;
  2475. pr_info("EG20T PCH Gigabit Ethernet Driver - version %s\n",DRV_VERSION);
  2476. ret = pci_register_driver(&pch_gbe_driver);
  2477. if (copybreak != PCH_GBE_COPYBREAK_DEFAULT) {
  2478. if (copybreak == 0) {
  2479. pr_info("copybreak disabled\n");
  2480. } else {
  2481. pr_info("copybreak enabled for packets <= %u bytes\n",
  2482. copybreak);
  2483. }
  2484. }
  2485. return ret;
  2486. }
  2487. static void __exit pch_gbe_exit_module(void)
  2488. {
  2489. pci_unregister_driver(&pch_gbe_driver);
  2490. }
  2491. module_init(pch_gbe_init_module);
  2492. module_exit(pch_gbe_exit_module);
  2493. MODULE_DESCRIPTION("EG20T PCH Gigabit ethernet Driver");
  2494. MODULE_AUTHOR("LAPIS SEMICONDUCTOR, <tshimizu818@gmail.com>");
  2495. MODULE_LICENSE("GPL");
  2496. MODULE_VERSION(DRV_VERSION);
  2497. MODULE_DEVICE_TABLE(pci, pch_gbe_pcidev_id);
  2498. module_param(copybreak, uint, 0644);
  2499. MODULE_PARM_DESC(copybreak,
  2500. "Maximum size of packet that is copied to a new buffer on receive");
  2501. /* pch_gbe_main.c */