intc-sh5.c 6.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257
  1. /*
  2. * arch/sh/kernel/cpu/irq/intc-sh5.c
  3. *
  4. * Interrupt Controller support for SH5 INTC.
  5. *
  6. * Copyright (C) 2000, 2001 Paolo Alberelli
  7. * Copyright (C) 2003 Paul Mundt
  8. *
  9. * Per-interrupt selective. IRLM=0 (Fixed priority) is not
  10. * supported being useless without a cascaded interrupt
  11. * controller.
  12. *
  13. * This file is subject to the terms and conditions of the GNU General Public
  14. * License. See the file "COPYING" in the main directory of this archive
  15. * for more details.
  16. */
  17. #include <linux/init.h>
  18. #include <linux/interrupt.h>
  19. #include <linux/irq.h>
  20. #include <linux/io.h>
  21. #include <linux/kernel.h>
  22. #include <linux/bitops.h>
  23. #include <asm/cpu/irq.h>
  24. #include <asm/page.h>
  25. /*
  26. * Maybe the generic Peripheral block could move to a more
  27. * generic include file. INTC Block will be defined here
  28. * and only here to make INTC self-contained in a single
  29. * file.
  30. */
  31. #define INTC_BLOCK_OFFSET 0x01000000
  32. /* Base */
  33. #define INTC_BASE PHYS_PERIPHERAL_BLOCK + \
  34. INTC_BLOCK_OFFSET
  35. /* Address */
  36. #define INTC_ICR_SET (intc_virt + 0x0)
  37. #define INTC_ICR_CLEAR (intc_virt + 0x8)
  38. #define INTC_INTPRI_0 (intc_virt + 0x10)
  39. #define INTC_INTSRC_0 (intc_virt + 0x50)
  40. #define INTC_INTSRC_1 (intc_virt + 0x58)
  41. #define INTC_INTREQ_0 (intc_virt + 0x60)
  42. #define INTC_INTREQ_1 (intc_virt + 0x68)
  43. #define INTC_INTENB_0 (intc_virt + 0x70)
  44. #define INTC_INTENB_1 (intc_virt + 0x78)
  45. #define INTC_INTDSB_0 (intc_virt + 0x80)
  46. #define INTC_INTDSB_1 (intc_virt + 0x88)
  47. #define INTC_ICR_IRLM 0x1
  48. #define INTC_INTPRI_PREGS 8 /* 8 Priority Registers */
  49. #define INTC_INTPRI_PPREG 8 /* 8 Priorities per Register */
  50. /*
  51. * Mapper between the vector ordinal and the IRQ number
  52. * passed to kernel/device drivers.
  53. */
  54. int intc_evt_to_irq[(0xE20/0x20)+1] = {
  55. -1, -1, -1, -1, -1, -1, -1, -1, /* 0x000 - 0x0E0 */
  56. -1, -1, -1, -1, -1, -1, -1, -1, /* 0x100 - 0x1E0 */
  57. 0, 0, 0, 0, 0, 1, 0, 0, /* 0x200 - 0x2E0 */
  58. 2, 0, 0, 3, 0, 0, 0, -1, /* 0x300 - 0x3E0 */
  59. 32, 33, 34, 35, 36, 37, 38, -1, /* 0x400 - 0x4E0 */
  60. -1, -1, -1, 63, -1, -1, -1, -1, /* 0x500 - 0x5E0 */
  61. -1, -1, 18, 19, 20, 21, 22, -1, /* 0x600 - 0x6E0 */
  62. 39, 40, 41, 42, -1, -1, -1, -1, /* 0x700 - 0x7E0 */
  63. 4, 5, 6, 7, -1, -1, -1, -1, /* 0x800 - 0x8E0 */
  64. -1, -1, -1, -1, -1, -1, -1, -1, /* 0x900 - 0x9E0 */
  65. 12, 13, 14, 15, 16, 17, -1, -1, /* 0xA00 - 0xAE0 */
  66. -1, -1, -1, -1, -1, -1, -1, -1, /* 0xB00 - 0xBE0 */
  67. -1, -1, -1, -1, -1, -1, -1, -1, /* 0xC00 - 0xCE0 */
  68. -1, -1, -1, -1, -1, -1, -1, -1, /* 0xD00 - 0xDE0 */
  69. -1, -1 /* 0xE00 - 0xE20 */
  70. };
  71. /*
  72. * Opposite mapper.
  73. */
  74. static int IRQ_to_vectorN[NR_INTC_IRQS] = {
  75. 0x12, 0x15, 0x18, 0x1B, 0x40, 0x41, 0x42, 0x43, /* 0- 7 */
  76. -1, -1, -1, -1, 0x50, 0x51, 0x52, 0x53, /* 8-15 */
  77. 0x54, 0x55, 0x32, 0x33, 0x34, 0x35, 0x36, -1, /* 16-23 */
  78. -1, -1, -1, -1, -1, -1, -1, -1, /* 24-31 */
  79. 0x20, 0x21, 0x22, 0x23, 0x24, 0x25, 0x26, 0x38, /* 32-39 */
  80. 0x39, 0x3A, 0x3B, -1, -1, -1, -1, -1, /* 40-47 */
  81. -1, -1, -1, -1, -1, -1, -1, -1, /* 48-55 */
  82. -1, -1, -1, -1, -1, -1, -1, 0x2B, /* 56-63 */
  83. };
  84. static unsigned long intc_virt;
  85. static unsigned int startup_intc_irq(unsigned int irq);
  86. static void shutdown_intc_irq(unsigned int irq);
  87. static void enable_intc_irq(unsigned int irq);
  88. static void disable_intc_irq(unsigned int irq);
  89. static void mask_and_ack_intc(unsigned int);
  90. static void end_intc_irq(unsigned int irq);
  91. static struct hw_interrupt_type intc_irq_type = {
  92. .typename = "INTC",
  93. .startup = startup_intc_irq,
  94. .shutdown = shutdown_intc_irq,
  95. .enable = enable_intc_irq,
  96. .disable = disable_intc_irq,
  97. .ack = mask_and_ack_intc,
  98. .end = end_intc_irq
  99. };
  100. static int irlm; /* IRL mode */
  101. static unsigned int startup_intc_irq(unsigned int irq)
  102. {
  103. enable_intc_irq(irq);
  104. return 0; /* never anything pending */
  105. }
  106. static void shutdown_intc_irq(unsigned int irq)
  107. {
  108. disable_intc_irq(irq);
  109. }
  110. static void enable_intc_irq(unsigned int irq)
  111. {
  112. unsigned long reg;
  113. unsigned long bitmask;
  114. if ((irq <= IRQ_IRL3) && (irlm == NO_PRIORITY))
  115. printk("Trying to use straight IRL0-3 with an encoding platform.\n");
  116. if (irq < 32) {
  117. reg = INTC_INTENB_0;
  118. bitmask = 1 << irq;
  119. } else {
  120. reg = INTC_INTENB_1;
  121. bitmask = 1 << (irq - 32);
  122. }
  123. ctrl_outl(bitmask, reg);
  124. }
  125. static void disable_intc_irq(unsigned int irq)
  126. {
  127. unsigned long reg;
  128. unsigned long bitmask;
  129. if (irq < 32) {
  130. reg = INTC_INTDSB_0;
  131. bitmask = 1 << irq;
  132. } else {
  133. reg = INTC_INTDSB_1;
  134. bitmask = 1 << (irq - 32);
  135. }
  136. ctrl_outl(bitmask, reg);
  137. }
  138. static void mask_and_ack_intc(unsigned int irq)
  139. {
  140. disable_intc_irq(irq);
  141. }
  142. static void end_intc_irq(unsigned int irq)
  143. {
  144. enable_intc_irq(irq);
  145. }
  146. /* For future use, if we ever support IRLM=0) */
  147. void make_intc_irq(unsigned int irq)
  148. {
  149. disable_irq_nosync(irq);
  150. irq_desc[irq].chip = &intc_irq_type;
  151. disable_intc_irq(irq);
  152. }
  153. #if defined(CONFIG_PROC_FS) && defined(CONFIG_SYSCTL)
  154. int intc_irq_describe(char* p, int irq)
  155. {
  156. if (irq < NR_INTC_IRQS)
  157. return sprintf(p, "(0x%3x)", IRQ_to_vectorN[irq]*0x20);
  158. else
  159. return 0;
  160. }
  161. #endif
  162. void __init plat_irq_setup(void)
  163. {
  164. unsigned long long __dummy0, __dummy1=~0x00000000100000f0;
  165. unsigned long reg;
  166. unsigned long data;
  167. int i;
  168. intc_virt = onchip_remap(INTC_BASE, 1024, "INTC");
  169. if (!intc_virt) {
  170. panic("Unable to remap INTC\n");
  171. }
  172. /* Set default: per-line enable/disable, priority driven ack/eoi */
  173. for (i = 0; i < NR_INTC_IRQS; i++) {
  174. if (platform_int_priority[i] != NO_PRIORITY) {
  175. irq_desc[i].chip = &intc_irq_type;
  176. }
  177. }
  178. /* Disable all interrupts and set all priorities to 0 to avoid trouble */
  179. ctrl_outl(-1, INTC_INTDSB_0);
  180. ctrl_outl(-1, INTC_INTDSB_1);
  181. for (reg = INTC_INTPRI_0, i = 0; i < INTC_INTPRI_PREGS; i++, reg += 8)
  182. ctrl_outl( NO_PRIORITY, reg);
  183. /* Set IRLM */
  184. /* If all the priorities are set to 'no priority', then
  185. * assume we are using encoded mode.
  186. */
  187. irlm = platform_int_priority[IRQ_IRL0] + platform_int_priority[IRQ_IRL1] + \
  188. platform_int_priority[IRQ_IRL2] + platform_int_priority[IRQ_IRL3];
  189. if (irlm == NO_PRIORITY) {
  190. /* IRLM = 0 */
  191. reg = INTC_ICR_CLEAR;
  192. i = IRQ_INTA;
  193. printk("Trying to use encoded IRL0-3. IRLs unsupported.\n");
  194. } else {
  195. /* IRLM = 1 */
  196. reg = INTC_ICR_SET;
  197. i = IRQ_IRL0;
  198. }
  199. ctrl_outl(INTC_ICR_IRLM, reg);
  200. /* Set interrupt priorities according to platform description */
  201. for (data = 0, reg = INTC_INTPRI_0; i < NR_INTC_IRQS; i++) {
  202. data |= platform_int_priority[i] << ((i % INTC_INTPRI_PPREG) * 4);
  203. if ((i % INTC_INTPRI_PPREG) == (INTC_INTPRI_PPREG - 1)) {
  204. /* Upon the 7th, set Priority Register */
  205. ctrl_outl(data, reg);
  206. data = 0;
  207. reg += 8;
  208. }
  209. }
  210. /*
  211. * And now let interrupts come in.
  212. * sti() is not enough, we need to
  213. * lower priority, too.
  214. */
  215. __asm__ __volatile__("getcon " __SR ", %0\n\t"
  216. "and %0, %1, %0\n\t"
  217. "putcon %0, " __SR "\n\t"
  218. : "=&r" (__dummy0)
  219. : "r" (__dummy1));
  220. }