dbx500-prcmu.h 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762
  1. /*
  2. * Copyright (C) ST Ericsson SA 2011
  3. *
  4. * License Terms: GNU General Public License v2
  5. *
  6. * STE Ux500 PRCMU API
  7. */
  8. #ifndef __MACH_PRCMU_H
  9. #define __MACH_PRCMU_H
  10. #include <linux/interrupt.h>
  11. #include <linux/notifier.h>
  12. #include <linux/err.h>
  13. /* PRCMU Wakeup defines */
  14. enum prcmu_wakeup_index {
  15. PRCMU_WAKEUP_INDEX_RTC,
  16. PRCMU_WAKEUP_INDEX_RTT0,
  17. PRCMU_WAKEUP_INDEX_RTT1,
  18. PRCMU_WAKEUP_INDEX_HSI0,
  19. PRCMU_WAKEUP_INDEX_HSI1,
  20. PRCMU_WAKEUP_INDEX_USB,
  21. PRCMU_WAKEUP_INDEX_ABB,
  22. PRCMU_WAKEUP_INDEX_ABB_FIFO,
  23. PRCMU_WAKEUP_INDEX_ARM,
  24. PRCMU_WAKEUP_INDEX_CD_IRQ,
  25. NUM_PRCMU_WAKEUP_INDICES
  26. };
  27. #define PRCMU_WAKEUP(_name) (BIT(PRCMU_WAKEUP_INDEX_##_name))
  28. /* EPOD (power domain) IDs */
  29. /*
  30. * DB8500 EPODs
  31. * - EPOD_ID_SVAMMDSP: power domain for SVA MMDSP
  32. * - EPOD_ID_SVAPIPE: power domain for SVA pipe
  33. * - EPOD_ID_SIAMMDSP: power domain for SIA MMDSP
  34. * - EPOD_ID_SIAPIPE: power domain for SIA pipe
  35. * - EPOD_ID_SGA: power domain for SGA
  36. * - EPOD_ID_B2R2_MCDE: power domain for B2R2 and MCDE
  37. * - EPOD_ID_ESRAM12: power domain for ESRAM 1 and 2
  38. * - EPOD_ID_ESRAM34: power domain for ESRAM 3 and 4
  39. * - NUM_EPOD_ID: number of power domains
  40. *
  41. * TODO: These should be prefixed.
  42. */
  43. #define EPOD_ID_SVAMMDSP 0
  44. #define EPOD_ID_SVAPIPE 1
  45. #define EPOD_ID_SIAMMDSP 2
  46. #define EPOD_ID_SIAPIPE 3
  47. #define EPOD_ID_SGA 4
  48. #define EPOD_ID_B2R2_MCDE 5
  49. #define EPOD_ID_ESRAM12 6
  50. #define EPOD_ID_ESRAM34 7
  51. #define NUM_EPOD_ID 8
  52. /*
  53. * state definition for EPOD (power domain)
  54. * - EPOD_STATE_NO_CHANGE: The EPOD should remain unchanged
  55. * - EPOD_STATE_OFF: The EPOD is switched off
  56. * - EPOD_STATE_RAMRET: The EPOD is switched off with its internal RAM in
  57. * retention
  58. * - EPOD_STATE_ON_CLK_OFF: The EPOD is switched on, clock is still off
  59. * - EPOD_STATE_ON: Same as above, but with clock enabled
  60. */
  61. #define EPOD_STATE_NO_CHANGE 0x00
  62. #define EPOD_STATE_OFF 0x01
  63. #define EPOD_STATE_RAMRET 0x02
  64. #define EPOD_STATE_ON_CLK_OFF 0x03
  65. #define EPOD_STATE_ON 0x04
  66. /*
  67. * CLKOUT sources
  68. */
  69. #define PRCMU_CLKSRC_CLK38M 0x00
  70. #define PRCMU_CLKSRC_ACLK 0x01
  71. #define PRCMU_CLKSRC_SYSCLK 0x02
  72. #define PRCMU_CLKSRC_LCDCLK 0x03
  73. #define PRCMU_CLKSRC_SDMMCCLK 0x04
  74. #define PRCMU_CLKSRC_TVCLK 0x05
  75. #define PRCMU_CLKSRC_TIMCLK 0x06
  76. #define PRCMU_CLKSRC_CLK009 0x07
  77. /* These are only valid for CLKOUT1: */
  78. #define PRCMU_CLKSRC_SIAMMDSPCLK 0x40
  79. #define PRCMU_CLKSRC_I2CCLK 0x41
  80. #define PRCMU_CLKSRC_MSP02CLK 0x42
  81. #define PRCMU_CLKSRC_ARMPLL_OBSCLK 0x43
  82. #define PRCMU_CLKSRC_HSIRXCLK 0x44
  83. #define PRCMU_CLKSRC_HSITXCLK 0x45
  84. #define PRCMU_CLKSRC_ARMCLKFIX 0x46
  85. #define PRCMU_CLKSRC_HDMICLK 0x47
  86. /*
  87. * Clock identifiers.
  88. */
  89. enum prcmu_clock {
  90. PRCMU_SGACLK,
  91. PRCMU_UARTCLK,
  92. PRCMU_MSP02CLK,
  93. PRCMU_MSP1CLK,
  94. PRCMU_I2CCLK,
  95. PRCMU_SDMMCCLK,
  96. PRCMU_SPARE1CLK,
  97. PRCMU_SLIMCLK,
  98. PRCMU_PER1CLK,
  99. PRCMU_PER2CLK,
  100. PRCMU_PER3CLK,
  101. PRCMU_PER5CLK,
  102. PRCMU_PER6CLK,
  103. PRCMU_PER7CLK,
  104. PRCMU_LCDCLK,
  105. PRCMU_BMLCLK,
  106. PRCMU_HSITXCLK,
  107. PRCMU_HSIRXCLK,
  108. PRCMU_HDMICLK,
  109. PRCMU_APEATCLK,
  110. PRCMU_APETRACECLK,
  111. PRCMU_MCDECLK,
  112. PRCMU_IPI2CCLK,
  113. PRCMU_DSIALTCLK,
  114. PRCMU_DMACLK,
  115. PRCMU_B2R2CLK,
  116. PRCMU_TVCLK,
  117. PRCMU_SSPCLK,
  118. PRCMU_RNGCLK,
  119. PRCMU_UICCCLK,
  120. PRCMU_PWMCLK,
  121. PRCMU_IRDACLK,
  122. PRCMU_IRRCCLK,
  123. PRCMU_SIACLK,
  124. PRCMU_SVACLK,
  125. PRCMU_ACLK,
  126. PRCMU_NUM_REG_CLOCKS,
  127. PRCMU_SYSCLK = PRCMU_NUM_REG_CLOCKS,
  128. PRCMU_CDCLK,
  129. PRCMU_TIMCLK,
  130. PRCMU_PLLSOC0,
  131. PRCMU_PLLSOC1,
  132. PRCMU_PLLDDR,
  133. PRCMU_PLLDSI,
  134. PRCMU_DSI0CLK,
  135. PRCMU_DSI1CLK,
  136. PRCMU_DSI0ESCCLK,
  137. PRCMU_DSI1ESCCLK,
  138. PRCMU_DSI2ESCCLK,
  139. };
  140. /**
  141. * enum ape_opp - APE OPP states definition
  142. * @APE_OPP_INIT:
  143. * @APE_NO_CHANGE: The APE operating point is unchanged
  144. * @APE_100_OPP: The new APE operating point is ape100opp
  145. * @APE_50_OPP: 50%
  146. * @APE_50_PARTLY_25_OPP: 50%, except some clocks at 25%.
  147. */
  148. enum ape_opp {
  149. APE_OPP_INIT = 0x00,
  150. APE_NO_CHANGE = 0x01,
  151. APE_100_OPP = 0x02,
  152. APE_50_OPP = 0x03,
  153. APE_50_PARTLY_25_OPP = 0xFF,
  154. };
  155. /**
  156. * enum arm_opp - ARM OPP states definition
  157. * @ARM_OPP_INIT:
  158. * @ARM_NO_CHANGE: The ARM operating point is unchanged
  159. * @ARM_100_OPP: The new ARM operating point is arm100opp
  160. * @ARM_50_OPP: The new ARM operating point is arm50opp
  161. * @ARM_MAX_OPP: Operating point is "max" (more than 100)
  162. * @ARM_MAX_FREQ100OPP: Set max opp if available, else 100
  163. * @ARM_EXTCLK: The new ARM operating point is armExtClk
  164. */
  165. enum arm_opp {
  166. ARM_OPP_INIT = 0x00,
  167. ARM_NO_CHANGE = 0x01,
  168. ARM_100_OPP = 0x02,
  169. ARM_50_OPP = 0x03,
  170. ARM_MAX_OPP = 0x04,
  171. ARM_MAX_FREQ100OPP = 0x05,
  172. ARM_EXTCLK = 0x07
  173. };
  174. /**
  175. * enum ddr_opp - DDR OPP states definition
  176. * @DDR_100_OPP: The new DDR operating point is ddr100opp
  177. * @DDR_50_OPP: The new DDR operating point is ddr50opp
  178. * @DDR_25_OPP: The new DDR operating point is ddr25opp
  179. */
  180. enum ddr_opp {
  181. DDR_100_OPP = 0x00,
  182. DDR_50_OPP = 0x01,
  183. DDR_25_OPP = 0x02,
  184. };
  185. /*
  186. * Definitions for controlling ESRAM0 in deep sleep.
  187. */
  188. #define ESRAM0_DEEP_SLEEP_STATE_OFF 1
  189. #define ESRAM0_DEEP_SLEEP_STATE_RET 2
  190. /**
  191. * enum ddr_pwrst - DDR power states definition
  192. * @DDR_PWR_STATE_UNCHANGED: SDRAM and DDR controller state is unchanged
  193. * @DDR_PWR_STATE_ON:
  194. * @DDR_PWR_STATE_OFFLOWLAT:
  195. * @DDR_PWR_STATE_OFFHIGHLAT:
  196. */
  197. enum ddr_pwrst {
  198. DDR_PWR_STATE_UNCHANGED = 0x00,
  199. DDR_PWR_STATE_ON = 0x01,
  200. DDR_PWR_STATE_OFFLOWLAT = 0x02,
  201. DDR_PWR_STATE_OFFHIGHLAT = 0x03
  202. };
  203. #include <linux/mfd/db8500-prcmu.h>
  204. #if defined(CONFIG_UX500_SOC_DB8500)
  205. #include <mach/id.h>
  206. static inline void __init prcmu_early_init(void)
  207. {
  208. return db8500_prcmu_early_init();
  209. }
  210. static inline int prcmu_set_power_state(u8 state, bool keep_ulp_clk,
  211. bool keep_ap_pll)
  212. {
  213. return db8500_prcmu_set_power_state(state, keep_ulp_clk,
  214. keep_ap_pll);
  215. }
  216. static inline u8 prcmu_get_power_state_result(void)
  217. {
  218. return db8500_prcmu_get_power_state_result();
  219. }
  220. static inline int prcmu_gic_decouple(void)
  221. {
  222. return db8500_prcmu_gic_decouple();
  223. }
  224. static inline int prcmu_gic_recouple(void)
  225. {
  226. return db8500_prcmu_gic_recouple();
  227. }
  228. static inline bool prcmu_gic_pending_irq(void)
  229. {
  230. return db8500_prcmu_gic_pending_irq();
  231. }
  232. static inline bool prcmu_is_cpu_in_wfi(int cpu)
  233. {
  234. return db8500_prcmu_is_cpu_in_wfi(cpu);
  235. }
  236. static inline int prcmu_copy_gic_settings(void)
  237. {
  238. return db8500_prcmu_copy_gic_settings();
  239. }
  240. static inline bool prcmu_pending_irq(void)
  241. {
  242. return db8500_prcmu_pending_irq();
  243. }
  244. static inline int prcmu_set_epod(u16 epod_id, u8 epod_state)
  245. {
  246. return db8500_prcmu_set_epod(epod_id, epod_state);
  247. }
  248. static inline void prcmu_enable_wakeups(u32 wakeups)
  249. {
  250. db8500_prcmu_enable_wakeups(wakeups);
  251. }
  252. static inline void prcmu_disable_wakeups(void)
  253. {
  254. prcmu_enable_wakeups(0);
  255. }
  256. static inline void prcmu_config_abb_event_readout(u32 abb_events)
  257. {
  258. db8500_prcmu_config_abb_event_readout(abb_events);
  259. }
  260. static inline void prcmu_get_abb_event_buffer(void __iomem **buf)
  261. {
  262. db8500_prcmu_get_abb_event_buffer(buf);
  263. }
  264. int prcmu_abb_read(u8 slave, u8 reg, u8 *value, u8 size);
  265. int prcmu_abb_write(u8 slave, u8 reg, u8 *value, u8 size);
  266. int prcmu_abb_write_masked(u8 slave, u8 reg, u8 *value, u8 *mask, u8 size);
  267. int prcmu_config_clkout(u8 clkout, u8 source, u8 div);
  268. static inline int prcmu_request_clock(u8 clock, bool enable)
  269. {
  270. return db8500_prcmu_request_clock(clock, enable);
  271. }
  272. unsigned long prcmu_clock_rate(u8 clock);
  273. long prcmu_round_clock_rate(u8 clock, unsigned long rate);
  274. int prcmu_set_clock_rate(u8 clock, unsigned long rate);
  275. static inline int prcmu_set_ddr_opp(u8 opp)
  276. {
  277. return db8500_prcmu_set_ddr_opp(opp);
  278. }
  279. static inline int prcmu_get_ddr_opp(void)
  280. {
  281. return db8500_prcmu_get_ddr_opp();
  282. }
  283. static inline int prcmu_set_arm_opp(u8 opp)
  284. {
  285. return db8500_prcmu_set_arm_opp(opp);
  286. }
  287. static inline int prcmu_get_arm_opp(void)
  288. {
  289. return db8500_prcmu_get_arm_opp();
  290. }
  291. static inline int prcmu_set_ape_opp(u8 opp)
  292. {
  293. return db8500_prcmu_set_ape_opp(opp);
  294. }
  295. static inline int prcmu_get_ape_opp(void)
  296. {
  297. return db8500_prcmu_get_ape_opp();
  298. }
  299. static inline void prcmu_system_reset(u16 reset_code)
  300. {
  301. return db8500_prcmu_system_reset(reset_code);
  302. }
  303. static inline u16 prcmu_get_reset_code(void)
  304. {
  305. return db8500_prcmu_get_reset_code();
  306. }
  307. int prcmu_ac_wake_req(void);
  308. void prcmu_ac_sleep_req(void);
  309. static inline void prcmu_modem_reset(void)
  310. {
  311. return db8500_prcmu_modem_reset();
  312. }
  313. static inline bool prcmu_is_ac_wake_requested(void)
  314. {
  315. return db8500_prcmu_is_ac_wake_requested();
  316. }
  317. static inline int prcmu_set_display_clocks(void)
  318. {
  319. return db8500_prcmu_set_display_clocks();
  320. }
  321. static inline int prcmu_disable_dsipll(void)
  322. {
  323. return db8500_prcmu_disable_dsipll();
  324. }
  325. static inline int prcmu_enable_dsipll(void)
  326. {
  327. return db8500_prcmu_enable_dsipll();
  328. }
  329. static inline int prcmu_config_esram0_deep_sleep(u8 state)
  330. {
  331. return db8500_prcmu_config_esram0_deep_sleep(state);
  332. }
  333. static inline int prcmu_config_hotdog(u8 threshold)
  334. {
  335. return db8500_prcmu_config_hotdog(threshold);
  336. }
  337. static inline int prcmu_config_hotmon(u8 low, u8 high)
  338. {
  339. return db8500_prcmu_config_hotmon(low, high);
  340. }
  341. static inline int prcmu_start_temp_sense(u16 cycles32k)
  342. {
  343. return db8500_prcmu_start_temp_sense(cycles32k);
  344. }
  345. static inline int prcmu_stop_temp_sense(void)
  346. {
  347. return db8500_prcmu_stop_temp_sense();
  348. }
  349. static inline u32 prcmu_read(unsigned int reg)
  350. {
  351. return db8500_prcmu_read(reg);
  352. }
  353. static inline void prcmu_write(unsigned int reg, u32 value)
  354. {
  355. db8500_prcmu_write(reg, value);
  356. }
  357. static inline void prcmu_write_masked(unsigned int reg, u32 mask, u32 value)
  358. {
  359. db8500_prcmu_write_masked(reg, mask, value);
  360. }
  361. static inline int prcmu_enable_a9wdog(u8 id)
  362. {
  363. return db8500_prcmu_enable_a9wdog(id);
  364. }
  365. static inline int prcmu_disable_a9wdog(u8 id)
  366. {
  367. return db8500_prcmu_disable_a9wdog(id);
  368. }
  369. static inline int prcmu_kick_a9wdog(u8 id)
  370. {
  371. return db8500_prcmu_kick_a9wdog(id);
  372. }
  373. static inline int prcmu_load_a9wdog(u8 id, u32 timeout)
  374. {
  375. return db8500_prcmu_load_a9wdog(id, timeout);
  376. }
  377. static inline int prcmu_config_a9wdog(u8 num, bool sleep_auto_off)
  378. {
  379. return db8500_prcmu_config_a9wdog(num, sleep_auto_off);
  380. }
  381. #else
  382. static inline void __init prcmu_early_init(void) {}
  383. static inline int prcmu_set_power_state(u8 state, bool keep_ulp_clk,
  384. bool keep_ap_pll)
  385. {
  386. return 0;
  387. }
  388. static inline int prcmu_set_epod(u16 epod_id, u8 epod_state)
  389. {
  390. return 0;
  391. }
  392. static inline void prcmu_enable_wakeups(u32 wakeups) {}
  393. static inline void prcmu_disable_wakeups(void) {}
  394. static inline int prcmu_abb_read(u8 slave, u8 reg, u8 *value, u8 size)
  395. {
  396. return -ENOSYS;
  397. }
  398. static inline int prcmu_abb_write(u8 slave, u8 reg, u8 *value, u8 size)
  399. {
  400. return -ENOSYS;
  401. }
  402. static inline int prcmu_abb_write_masked(u8 slave, u8 reg, u8 *value, u8 *mask,
  403. u8 size)
  404. {
  405. return -ENOSYS;
  406. }
  407. static inline int prcmu_config_clkout(u8 clkout, u8 source, u8 div)
  408. {
  409. return 0;
  410. }
  411. static inline int prcmu_request_clock(u8 clock, bool enable)
  412. {
  413. return 0;
  414. }
  415. static inline long prcmu_round_clock_rate(u8 clock, unsigned long rate)
  416. {
  417. return 0;
  418. }
  419. static inline int prcmu_set_clock_rate(u8 clock, unsigned long rate)
  420. {
  421. return 0;
  422. }
  423. static inline unsigned long prcmu_clock_rate(u8 clock)
  424. {
  425. return 0;
  426. }
  427. static inline int prcmu_set_ape_opp(u8 opp)
  428. {
  429. return 0;
  430. }
  431. static inline int prcmu_get_ape_opp(void)
  432. {
  433. return APE_100_OPP;
  434. }
  435. static inline int prcmu_set_arm_opp(u8 opp)
  436. {
  437. return 0;
  438. }
  439. static inline int prcmu_get_arm_opp(void)
  440. {
  441. return ARM_100_OPP;
  442. }
  443. static inline int prcmu_set_ddr_opp(u8 opp)
  444. {
  445. return 0;
  446. }
  447. static inline int prcmu_get_ddr_opp(void)
  448. {
  449. return DDR_100_OPP;
  450. }
  451. static inline void prcmu_system_reset(u16 reset_code) {}
  452. static inline u16 prcmu_get_reset_code(void)
  453. {
  454. return 0;
  455. }
  456. static inline int prcmu_ac_wake_req(void)
  457. {
  458. return 0;
  459. }
  460. static inline void prcmu_ac_sleep_req(void) {}
  461. static inline void prcmu_modem_reset(void) {}
  462. static inline bool prcmu_is_ac_wake_requested(void)
  463. {
  464. return false;
  465. }
  466. static inline int prcmu_set_display_clocks(void)
  467. {
  468. return 0;
  469. }
  470. static inline int prcmu_disable_dsipll(void)
  471. {
  472. return 0;
  473. }
  474. static inline int prcmu_enable_dsipll(void)
  475. {
  476. return 0;
  477. }
  478. static inline int prcmu_config_esram0_deep_sleep(u8 state)
  479. {
  480. return 0;
  481. }
  482. static inline void prcmu_config_abb_event_readout(u32 abb_events) {}
  483. static inline void prcmu_get_abb_event_buffer(void __iomem **buf)
  484. {
  485. *buf = NULL;
  486. }
  487. static inline int prcmu_config_hotdog(u8 threshold)
  488. {
  489. return 0;
  490. }
  491. static inline int prcmu_config_hotmon(u8 low, u8 high)
  492. {
  493. return 0;
  494. }
  495. static inline int prcmu_start_temp_sense(u16 cycles32k)
  496. {
  497. return 0;
  498. }
  499. static inline int prcmu_stop_temp_sense(void)
  500. {
  501. return 0;
  502. }
  503. static inline u32 prcmu_read(unsigned int reg)
  504. {
  505. return 0;
  506. }
  507. static inline void prcmu_write(unsigned int reg, u32 value) {}
  508. static inline void prcmu_write_masked(unsigned int reg, u32 mask, u32 value) {}
  509. #endif
  510. static inline void prcmu_set(unsigned int reg, u32 bits)
  511. {
  512. prcmu_write_masked(reg, bits, bits);
  513. }
  514. static inline void prcmu_clear(unsigned int reg, u32 bits)
  515. {
  516. prcmu_write_masked(reg, bits, 0);
  517. }
  518. #if defined(CONFIG_UX500_SOC_DB8500)
  519. /**
  520. * prcmu_enable_spi2 - Enables pin muxing for SPI2 on OtherAlternateC1.
  521. */
  522. static inline void prcmu_enable_spi2(void)
  523. {
  524. if (cpu_is_u8500())
  525. prcmu_set(DB8500_PRCM_GPIOCR, DB8500_PRCM_GPIOCR_SPI2_SELECT);
  526. }
  527. /**
  528. * prcmu_disable_spi2 - Disables pin muxing for SPI2 on OtherAlternateC1.
  529. */
  530. static inline void prcmu_disable_spi2(void)
  531. {
  532. if (cpu_is_u8500())
  533. prcmu_clear(DB8500_PRCM_GPIOCR, DB8500_PRCM_GPIOCR_SPI2_SELECT);
  534. }
  535. /**
  536. * prcmu_enable_stm_mod_uart - Enables pin muxing for STMMOD
  537. * and UARTMOD on OtherAlternateC3.
  538. */
  539. static inline void prcmu_enable_stm_mod_uart(void)
  540. {
  541. if (cpu_is_u8500()) {
  542. prcmu_set(DB8500_PRCM_GPIOCR,
  543. (DB8500_PRCM_GPIOCR_DBG_STM_MOD_CMD1 |
  544. DB8500_PRCM_GPIOCR_DBG_UARTMOD_CMD0));
  545. }
  546. }
  547. /**
  548. * prcmu_disable_stm_mod_uart - Disables pin muxing for STMMOD
  549. * and UARTMOD on OtherAlternateC3.
  550. */
  551. static inline void prcmu_disable_stm_mod_uart(void)
  552. {
  553. if (cpu_is_u8500()) {
  554. prcmu_clear(DB8500_PRCM_GPIOCR,
  555. (DB8500_PRCM_GPIOCR_DBG_STM_MOD_CMD1 |
  556. DB8500_PRCM_GPIOCR_DBG_UARTMOD_CMD0));
  557. }
  558. }
  559. /**
  560. * prcmu_enable_stm_ape - Enables pin muxing for STM APE on OtherAlternateC1.
  561. */
  562. static inline void prcmu_enable_stm_ape(void)
  563. {
  564. if (cpu_is_u8500()) {
  565. prcmu_set(DB8500_PRCM_GPIOCR,
  566. DB8500_PRCM_GPIOCR_DBG_STM_APE_CMD);
  567. }
  568. }
  569. /**
  570. * prcmu_disable_stm_ape - Disables pin muxing for STM APE on OtherAlternateC1.
  571. */
  572. static inline void prcmu_disable_stm_ape(void)
  573. {
  574. if (cpu_is_u8500()) {
  575. prcmu_clear(DB8500_PRCM_GPIOCR,
  576. DB8500_PRCM_GPIOCR_DBG_STM_APE_CMD);
  577. }
  578. }
  579. #else
  580. static inline void prcmu_enable_spi2(void) {}
  581. static inline void prcmu_disable_spi2(void) {}
  582. static inline void prcmu_enable_stm_mod_uart(void) {}
  583. static inline void prcmu_disable_stm_mod_uart(void) {}
  584. static inline void prcmu_enable_stm_ape(void) {}
  585. static inline void prcmu_disable_stm_ape(void) {}
  586. #endif
  587. /* PRCMU QoS APE OPP class */
  588. #define PRCMU_QOS_APE_OPP 1
  589. #define PRCMU_QOS_DDR_OPP 2
  590. #define PRCMU_QOS_ARM_OPP 3
  591. #define PRCMU_QOS_DEFAULT_VALUE -1
  592. #ifdef CONFIG_DBX500_PRCMU_QOS_POWER
  593. unsigned long prcmu_qos_get_cpufreq_opp_delay(void);
  594. void prcmu_qos_set_cpufreq_opp_delay(unsigned long);
  595. void prcmu_qos_force_opp(int, s32);
  596. int prcmu_qos_requirement(int pm_qos_class);
  597. int prcmu_qos_add_requirement(int pm_qos_class, char *name, s32 value);
  598. int prcmu_qos_update_requirement(int pm_qos_class, char *name, s32 new_value);
  599. void prcmu_qos_remove_requirement(int pm_qos_class, char *name);
  600. int prcmu_qos_add_notifier(int prcmu_qos_class,
  601. struct notifier_block *notifier);
  602. int prcmu_qos_remove_notifier(int prcmu_qos_class,
  603. struct notifier_block *notifier);
  604. #else
  605. static inline unsigned long prcmu_qos_get_cpufreq_opp_delay(void)
  606. {
  607. return 0;
  608. }
  609. static inline void prcmu_qos_set_cpufreq_opp_delay(unsigned long n) {}
  610. static inline void prcmu_qos_force_opp(int prcmu_qos_class, s32 i) {}
  611. static inline int prcmu_qos_requirement(int prcmu_qos_class)
  612. {
  613. return 0;
  614. }
  615. static inline int prcmu_qos_add_requirement(int prcmu_qos_class,
  616. char *name, s32 value)
  617. {
  618. return 0;
  619. }
  620. static inline int prcmu_qos_update_requirement(int prcmu_qos_class,
  621. char *name, s32 new_value)
  622. {
  623. return 0;
  624. }
  625. static inline void prcmu_qos_remove_requirement(int prcmu_qos_class, char *name)
  626. {
  627. }
  628. static inline int prcmu_qos_add_notifier(int prcmu_qos_class,
  629. struct notifier_block *notifier)
  630. {
  631. return 0;
  632. }
  633. static inline int prcmu_qos_remove_notifier(int prcmu_qos_class,
  634. struct notifier_block *notifier)
  635. {
  636. return 0;
  637. }
  638. #endif
  639. #endif /* __MACH_PRCMU_H */