ct-ca9x4.c 5.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251
  1. /*
  2. * Versatile Express Core Tile Cortex A9x4 Support
  3. */
  4. #include <linux/init.h>
  5. #include <linux/gfp.h>
  6. #include <linux/device.h>
  7. #include <linux/dma-mapping.h>
  8. #include <linux/platform_device.h>
  9. #include <linux/amba/bus.h>
  10. #include <linux/amba/clcd.h>
  11. #include <asm/clkdev.h>
  12. #include <asm/pgtable.h>
  13. #include <asm/hardware/arm_timer.h>
  14. #include <asm/hardware/cache-l2x0.h>
  15. #include <asm/hardware/gic.h>
  16. #include <asm/mach-types.h>
  17. #include <asm/pmu.h>
  18. #include <mach/clkdev.h>
  19. #include <mach/ct-ca9x4.h>
  20. #include <plat/timer-sp.h>
  21. #include <asm/mach/arch.h>
  22. #include <asm/mach/map.h>
  23. #include <asm/mach/time.h>
  24. #include "core.h"
  25. #include <mach/motherboard.h>
  26. #define V2M_PA_CS7 0x10000000
  27. static struct map_desc ct_ca9x4_io_desc[] __initdata = {
  28. {
  29. .virtual = __MMIO_P2V(CT_CA9X4_MPIC),
  30. .pfn = __phys_to_pfn(CT_CA9X4_MPIC),
  31. .length = SZ_16K,
  32. .type = MT_DEVICE,
  33. }, {
  34. .virtual = __MMIO_P2V(CT_CA9X4_SP804_TIMER),
  35. .pfn = __phys_to_pfn(CT_CA9X4_SP804_TIMER),
  36. .length = SZ_4K,
  37. .type = MT_DEVICE,
  38. }, {
  39. .virtual = __MMIO_P2V(CT_CA9X4_L2CC),
  40. .pfn = __phys_to_pfn(CT_CA9X4_L2CC),
  41. .length = SZ_4K,
  42. .type = MT_DEVICE,
  43. },
  44. };
  45. static void __init ct_ca9x4_map_io(void)
  46. {
  47. v2m_map_io(ct_ca9x4_io_desc, ARRAY_SIZE(ct_ca9x4_io_desc));
  48. }
  49. void __iomem *gic_cpu_base_addr;
  50. static void __init ct_ca9x4_init_irq(void)
  51. {
  52. gic_cpu_base_addr = MMIO_P2V(A9_MPCORE_GIC_CPU);
  53. gic_dist_init(0, MMIO_P2V(A9_MPCORE_GIC_DIST), 29);
  54. gic_cpu_init(0, gic_cpu_base_addr);
  55. }
  56. #if 0
  57. static void ct_ca9x4_timer_init(void)
  58. {
  59. writel(0, MMIO_P2V(CT_CA9X4_TIMER0) + TIMER_CTRL);
  60. writel(0, MMIO_P2V(CT_CA9X4_TIMER1) + TIMER_CTRL);
  61. sp804_clocksource_init(MMIO_P2V(CT_CA9X4_TIMER1));
  62. sp804_clockevents_init(MMIO_P2V(CT_CA9X4_TIMER0), IRQ_CT_CA9X4_TIMER0);
  63. }
  64. static struct sys_timer ct_ca9x4_timer = {
  65. .init = ct_ca9x4_timer_init,
  66. };
  67. #endif
  68. static struct clcd_panel xvga_panel = {
  69. .mode = {
  70. .name = "XVGA",
  71. .refresh = 60,
  72. .xres = 1024,
  73. .yres = 768,
  74. .pixclock = 15384,
  75. .left_margin = 168,
  76. .right_margin = 8,
  77. .upper_margin = 29,
  78. .lower_margin = 3,
  79. .hsync_len = 144,
  80. .vsync_len = 6,
  81. .sync = 0,
  82. .vmode = FB_VMODE_NONINTERLACED,
  83. },
  84. .width = -1,
  85. .height = -1,
  86. .tim2 = TIM2_BCD | TIM2_IPC,
  87. .cntl = CNTL_LCDTFT | CNTL_BGR | CNTL_LCDVCOMP(1),
  88. .bpp = 16,
  89. };
  90. static void ct_ca9x4_clcd_enable(struct clcd_fb *fb)
  91. {
  92. v2m_cfg_write(SYS_CFG_MUXFPGA | SYS_CFG_SITE_DB1, 0);
  93. v2m_cfg_write(SYS_CFG_DVIMODE | SYS_CFG_SITE_DB1, 2);
  94. }
  95. static int ct_ca9x4_clcd_setup(struct clcd_fb *fb)
  96. {
  97. unsigned long framesize = 1024 * 768 * 2;
  98. dma_addr_t dma;
  99. fb->panel = &xvga_panel;
  100. fb->fb.screen_base = dma_alloc_writecombine(&fb->dev->dev, framesize,
  101. &dma, GFP_KERNEL);
  102. if (!fb->fb.screen_base) {
  103. printk(KERN_ERR "CLCD: unable to map frame buffer\n");
  104. return -ENOMEM;
  105. }
  106. fb->fb.fix.smem_start = dma;
  107. fb->fb.fix.smem_len = framesize;
  108. return 0;
  109. }
  110. static int ct_ca9x4_clcd_mmap(struct clcd_fb *fb, struct vm_area_struct *vma)
  111. {
  112. return dma_mmap_writecombine(&fb->dev->dev, vma, fb->fb.screen_base,
  113. fb->fb.fix.smem_start, fb->fb.fix.smem_len);
  114. }
  115. static void ct_ca9x4_clcd_remove(struct clcd_fb *fb)
  116. {
  117. dma_free_writecombine(&fb->dev->dev, fb->fb.fix.smem_len,
  118. fb->fb.screen_base, fb->fb.fix.smem_start);
  119. }
  120. static struct clcd_board ct_ca9x4_clcd_data = {
  121. .name = "CT-CA9X4",
  122. .check = clcdfb_check,
  123. .decode = clcdfb_decode,
  124. .enable = ct_ca9x4_clcd_enable,
  125. .setup = ct_ca9x4_clcd_setup,
  126. .mmap = ct_ca9x4_clcd_mmap,
  127. .remove = ct_ca9x4_clcd_remove,
  128. };
  129. static AMBA_DEVICE(clcd, "ct:clcd", CT_CA9X4_CLCDC, &ct_ca9x4_clcd_data);
  130. static AMBA_DEVICE(dmc, "ct:dmc", CT_CA9X4_DMC, NULL);
  131. static AMBA_DEVICE(smc, "ct:smc", CT_CA9X4_SMC, NULL);
  132. static AMBA_DEVICE(gpio, "ct:gpio", CT_CA9X4_GPIO, NULL);
  133. static struct amba_device *ct_ca9x4_amba_devs[] __initdata = {
  134. &clcd_device,
  135. &dmc_device,
  136. &smc_device,
  137. &gpio_device,
  138. };
  139. static long ct_round(struct clk *clk, unsigned long rate)
  140. {
  141. return rate;
  142. }
  143. static int ct_set(struct clk *clk, unsigned long rate)
  144. {
  145. return v2m_cfg_write(SYS_CFG_OSC | SYS_CFG_SITE_DB1 | 1, rate);
  146. }
  147. static const struct clk_ops osc1_clk_ops = {
  148. .round = ct_round,
  149. .set = ct_set,
  150. };
  151. static struct clk osc1_clk = {
  152. .ops = &osc1_clk_ops,
  153. .rate = 24000000,
  154. };
  155. static struct clk_lookup lookups[] = {
  156. { /* CLCD */
  157. .dev_id = "ct:clcd",
  158. .clk = &osc1_clk,
  159. },
  160. };
  161. static struct resource pmu_resources[] = {
  162. [0] = {
  163. .start = IRQ_CT_CA9X4_PMU_CPU0,
  164. .end = IRQ_CT_CA9X4_PMU_CPU0,
  165. .flags = IORESOURCE_IRQ,
  166. },
  167. [1] = {
  168. .start = IRQ_CT_CA9X4_PMU_CPU1,
  169. .end = IRQ_CT_CA9X4_PMU_CPU1,
  170. .flags = IORESOURCE_IRQ,
  171. },
  172. [2] = {
  173. .start = IRQ_CT_CA9X4_PMU_CPU2,
  174. .end = IRQ_CT_CA9X4_PMU_CPU2,
  175. .flags = IORESOURCE_IRQ,
  176. },
  177. [3] = {
  178. .start = IRQ_CT_CA9X4_PMU_CPU3,
  179. .end = IRQ_CT_CA9X4_PMU_CPU3,
  180. .flags = IORESOURCE_IRQ,
  181. },
  182. };
  183. static struct platform_device pmu_device = {
  184. .name = "arm-pmu",
  185. .id = ARM_PMU_DEVICE_CPU,
  186. .num_resources = ARRAY_SIZE(pmu_resources),
  187. .resource = pmu_resources,
  188. };
  189. static void ct_ca9x4_init(void)
  190. {
  191. int i;
  192. #ifdef CONFIG_CACHE_L2X0
  193. l2x0_init(MMIO_P2V(CT_CA9X4_L2CC), 0x00000000, 0xfe0fffff);
  194. #endif
  195. clkdev_add_table(lookups, ARRAY_SIZE(lookups));
  196. for (i = 0; i < ARRAY_SIZE(ct_ca9x4_amba_devs); i++)
  197. amba_device_register(ct_ca9x4_amba_devs[i], &iomem_resource);
  198. platform_device_register(&pmu_device);
  199. }
  200. MACHINE_START(VEXPRESS, "ARM-Versatile Express CA9x4")
  201. .phys_io = V2M_UART0 & SECTION_MASK,
  202. .io_pg_offst = (__MMIO_P2V(V2M_UART0) >> 18) & 0xfffc,
  203. .boot_params = PHYS_OFFSET + 0x00000100,
  204. .map_io = ct_ca9x4_map_io,
  205. .init_irq = ct_ca9x4_init_irq,
  206. #if 0
  207. .timer = &ct_ca9x4_timer,
  208. #else
  209. .timer = &v2m_timer,
  210. #endif
  211. .init_machine = ct_ca9x4_init,
  212. MACHINE_END