main.c 33 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257
  1. /*
  2. * Copyright (c) 2004, 2005 Topspin Communications. All rights reserved.
  3. * Copyright (c) 2005 Sun Microsystems, Inc. All rights reserved.
  4. * Copyright (c) 2005, 2006, 2007, 2008 Mellanox Technologies. All rights reserved.
  5. * Copyright (c) 2006, 2007 Cisco Systems, Inc. All rights reserved.
  6. *
  7. * This software is available to you under a choice of one of two
  8. * licenses. You may choose to be licensed under the terms of the GNU
  9. * General Public License (GPL) Version 2, available from the file
  10. * COPYING in the main directory of this source tree, or the
  11. * OpenIB.org BSD license below:
  12. *
  13. * Redistribution and use in source and binary forms, with or
  14. * without modification, are permitted provided that the following
  15. * conditions are met:
  16. *
  17. * - Redistributions of source code must retain the above
  18. * copyright notice, this list of conditions and the following
  19. * disclaimer.
  20. *
  21. * - Redistributions in binary form must reproduce the above
  22. * copyright notice, this list of conditions and the following
  23. * disclaimer in the documentation and/or other materials
  24. * provided with the distribution.
  25. *
  26. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  27. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  28. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  29. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  30. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  31. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  32. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  33. * SOFTWARE.
  34. */
  35. #include <linux/module.h>
  36. #include <linux/init.h>
  37. #include <linux/errno.h>
  38. #include <linux/pci.h>
  39. #include <linux/dma-mapping.h>
  40. #include <linux/mlx4/device.h>
  41. #include <linux/mlx4/doorbell.h>
  42. #include "mlx4.h"
  43. #include "fw.h"
  44. #include "icm.h"
  45. MODULE_AUTHOR("Roland Dreier");
  46. MODULE_DESCRIPTION("Mellanox ConnectX HCA low-level driver");
  47. MODULE_LICENSE("Dual BSD/GPL");
  48. MODULE_VERSION(DRV_VERSION);
  49. #ifdef CONFIG_MLX4_DEBUG
  50. int mlx4_debug_level = 0;
  51. module_param_named(debug_level, mlx4_debug_level, int, 0644);
  52. MODULE_PARM_DESC(debug_level, "Enable debug tracing if > 0");
  53. #endif /* CONFIG_MLX4_DEBUG */
  54. #ifdef CONFIG_PCI_MSI
  55. static int msi_x = 1;
  56. module_param(msi_x, int, 0444);
  57. MODULE_PARM_DESC(msi_x, "attempt to use MSI-X if nonzero");
  58. #else /* CONFIG_PCI_MSI */
  59. #define msi_x (0)
  60. #endif /* CONFIG_PCI_MSI */
  61. static char mlx4_version[] __devinitdata =
  62. DRV_NAME ": Mellanox ConnectX core driver v"
  63. DRV_VERSION " (" DRV_RELDATE ")\n";
  64. static struct mlx4_profile default_profile = {
  65. .num_qp = 1 << 17,
  66. .num_srq = 1 << 16,
  67. .rdmarc_per_qp = 1 << 4,
  68. .num_cq = 1 << 16,
  69. .num_mcg = 1 << 13,
  70. .num_mpt = 1 << 17,
  71. .num_mtt = 1 << 20,
  72. };
  73. static int log_num_mac = 2;
  74. module_param_named(log_num_mac, log_num_mac, int, 0444);
  75. MODULE_PARM_DESC(log_num_mac, "Log2 max number of MACs per ETH port (1-7)");
  76. static int log_num_vlan;
  77. module_param_named(log_num_vlan, log_num_vlan, int, 0444);
  78. MODULE_PARM_DESC(log_num_vlan, "Log2 max number of VLANs per ETH port (0-7)");
  79. static int use_prio;
  80. module_param_named(use_prio, use_prio, bool, 0444);
  81. MODULE_PARM_DESC(use_prio, "Enable steering by VLAN priority on ETH ports "
  82. "(0/1, default 0)");
  83. static int mlx4_check_port_params(struct mlx4_dev *dev,
  84. enum mlx4_port_type *port_type)
  85. {
  86. int i;
  87. for (i = 0; i < dev->caps.num_ports - 1; i++) {
  88. if (port_type[i] != port_type[i+1] &&
  89. !(dev->caps.flags & MLX4_DEV_CAP_FLAG_DPDP)) {
  90. mlx4_err(dev, "Only same port types supported "
  91. "on this HCA, aborting.\n");
  92. return -EINVAL;
  93. }
  94. }
  95. if ((port_type[0] == MLX4_PORT_TYPE_ETH) &&
  96. (port_type[1] == MLX4_PORT_TYPE_IB)) {
  97. mlx4_err(dev, "eth-ib configuration is not supported.\n");
  98. return -EINVAL;
  99. }
  100. for (i = 0; i < dev->caps.num_ports; i++) {
  101. if (!(port_type[i] & dev->caps.supported_type[i+1])) {
  102. mlx4_err(dev, "Requested port type for port %d is not "
  103. "supported on this HCA\n", i + 1);
  104. return -EINVAL;
  105. }
  106. }
  107. return 0;
  108. }
  109. static void mlx4_set_port_mask(struct mlx4_dev *dev)
  110. {
  111. int i;
  112. dev->caps.port_mask = 0;
  113. for (i = 1; i <= dev->caps.num_ports; ++i)
  114. if (dev->caps.port_type[i] == MLX4_PORT_TYPE_IB)
  115. dev->caps.port_mask |= 1 << (i - 1);
  116. }
  117. static int mlx4_dev_cap(struct mlx4_dev *dev, struct mlx4_dev_cap *dev_cap)
  118. {
  119. int err;
  120. int i;
  121. err = mlx4_QUERY_DEV_CAP(dev, dev_cap);
  122. if (err) {
  123. mlx4_err(dev, "QUERY_DEV_CAP command failed, aborting.\n");
  124. return err;
  125. }
  126. if (dev_cap->min_page_sz > PAGE_SIZE) {
  127. mlx4_err(dev, "HCA minimum page size of %d bigger than "
  128. "kernel PAGE_SIZE of %ld, aborting.\n",
  129. dev_cap->min_page_sz, PAGE_SIZE);
  130. return -ENODEV;
  131. }
  132. if (dev_cap->num_ports > MLX4_MAX_PORTS) {
  133. mlx4_err(dev, "HCA has %d ports, but we only support %d, "
  134. "aborting.\n",
  135. dev_cap->num_ports, MLX4_MAX_PORTS);
  136. return -ENODEV;
  137. }
  138. if (dev_cap->uar_size > pci_resource_len(dev->pdev, 2)) {
  139. mlx4_err(dev, "HCA reported UAR size of 0x%x bigger than "
  140. "PCI resource 2 size of 0x%llx, aborting.\n",
  141. dev_cap->uar_size,
  142. (unsigned long long) pci_resource_len(dev->pdev, 2));
  143. return -ENODEV;
  144. }
  145. dev->caps.num_ports = dev_cap->num_ports;
  146. for (i = 1; i <= dev->caps.num_ports; ++i) {
  147. dev->caps.vl_cap[i] = dev_cap->max_vl[i];
  148. dev->caps.ib_mtu_cap[i] = dev_cap->ib_mtu[i];
  149. dev->caps.gid_table_len[i] = dev_cap->max_gids[i];
  150. dev->caps.pkey_table_len[i] = dev_cap->max_pkeys[i];
  151. dev->caps.port_width_cap[i] = dev_cap->max_port_width[i];
  152. dev->caps.eth_mtu_cap[i] = dev_cap->eth_mtu[i];
  153. dev->caps.def_mac[i] = dev_cap->def_mac[i];
  154. dev->caps.supported_type[i] = dev_cap->supported_port_types[i];
  155. }
  156. dev->caps.num_uars = dev_cap->uar_size / PAGE_SIZE;
  157. dev->caps.local_ca_ack_delay = dev_cap->local_ca_ack_delay;
  158. dev->caps.bf_reg_size = dev_cap->bf_reg_size;
  159. dev->caps.bf_regs_per_page = dev_cap->bf_regs_per_page;
  160. dev->caps.max_sq_sg = dev_cap->max_sq_sg;
  161. dev->caps.max_rq_sg = dev_cap->max_rq_sg;
  162. dev->caps.max_wqes = dev_cap->max_qp_sz;
  163. dev->caps.max_qp_init_rdma = dev_cap->max_requester_per_qp;
  164. dev->caps.max_srq_wqes = dev_cap->max_srq_sz;
  165. dev->caps.max_srq_sge = dev_cap->max_rq_sg - 1;
  166. dev->caps.reserved_srqs = dev_cap->reserved_srqs;
  167. dev->caps.max_sq_desc_sz = dev_cap->max_sq_desc_sz;
  168. dev->caps.max_rq_desc_sz = dev_cap->max_rq_desc_sz;
  169. dev->caps.num_qp_per_mgm = MLX4_QP_PER_MGM;
  170. /*
  171. * Subtract 1 from the limit because we need to allocate a
  172. * spare CQE so the HCA HW can tell the difference between an
  173. * empty CQ and a full CQ.
  174. */
  175. dev->caps.max_cqes = dev_cap->max_cq_sz - 1;
  176. dev->caps.reserved_cqs = dev_cap->reserved_cqs;
  177. dev->caps.reserved_eqs = dev_cap->reserved_eqs;
  178. dev->caps.reserved_mtts = DIV_ROUND_UP(dev_cap->reserved_mtts,
  179. MLX4_MTT_ENTRY_PER_SEG);
  180. dev->caps.reserved_mrws = dev_cap->reserved_mrws;
  181. dev->caps.reserved_uars = dev_cap->reserved_uars;
  182. dev->caps.reserved_pds = dev_cap->reserved_pds;
  183. dev->caps.mtt_entry_sz = MLX4_MTT_ENTRY_PER_SEG * dev_cap->mtt_entry_sz;
  184. dev->caps.max_msg_sz = dev_cap->max_msg_sz;
  185. dev->caps.page_size_cap = ~(u32) (dev_cap->min_page_sz - 1);
  186. dev->caps.flags = dev_cap->flags;
  187. dev->caps.bmme_flags = dev_cap->bmme_flags;
  188. dev->caps.reserved_lkey = dev_cap->reserved_lkey;
  189. dev->caps.stat_rate_support = dev_cap->stat_rate_support;
  190. dev->caps.max_gso_sz = dev_cap->max_gso_sz;
  191. dev->caps.log_num_macs = log_num_mac;
  192. dev->caps.log_num_vlans = log_num_vlan;
  193. dev->caps.log_num_prios = use_prio ? 3 : 0;
  194. for (i = 1; i <= dev->caps.num_ports; ++i) {
  195. if (dev->caps.supported_type[i] != MLX4_PORT_TYPE_ETH)
  196. dev->caps.port_type[i] = MLX4_PORT_TYPE_IB;
  197. else
  198. dev->caps.port_type[i] = MLX4_PORT_TYPE_ETH;
  199. if (dev->caps.log_num_macs > dev_cap->log_max_macs[i]) {
  200. dev->caps.log_num_macs = dev_cap->log_max_macs[i];
  201. mlx4_warn(dev, "Requested number of MACs is too much "
  202. "for port %d, reducing to %d.\n",
  203. i, 1 << dev->caps.log_num_macs);
  204. }
  205. if (dev->caps.log_num_vlans > dev_cap->log_max_vlans[i]) {
  206. dev->caps.log_num_vlans = dev_cap->log_max_vlans[i];
  207. mlx4_warn(dev, "Requested number of VLANs is too much "
  208. "for port %d, reducing to %d.\n",
  209. i, 1 << dev->caps.log_num_vlans);
  210. }
  211. }
  212. mlx4_set_port_mask(dev);
  213. dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW] = dev_cap->reserved_qps;
  214. dev->caps.reserved_qps_cnt[MLX4_QP_REGION_ETH_ADDR] =
  215. dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FC_ADDR] =
  216. (1 << dev->caps.log_num_macs) *
  217. (1 << dev->caps.log_num_vlans) *
  218. (1 << dev->caps.log_num_prios) *
  219. dev->caps.num_ports;
  220. dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FC_EXCH] = MLX4_NUM_FEXCH;
  221. dev->caps.reserved_qps = dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW] +
  222. dev->caps.reserved_qps_cnt[MLX4_QP_REGION_ETH_ADDR] +
  223. dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FC_ADDR] +
  224. dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FC_EXCH];
  225. return 0;
  226. }
  227. /*
  228. * Change the port configuration of the device.
  229. * Every user of this function must hold the port mutex.
  230. */
  231. static int mlx4_change_port_types(struct mlx4_dev *dev,
  232. enum mlx4_port_type *port_types)
  233. {
  234. int err = 0;
  235. int change = 0;
  236. int port;
  237. for (port = 0; port < dev->caps.num_ports; port++) {
  238. if (port_types[port] != dev->caps.port_type[port + 1]) {
  239. change = 1;
  240. dev->caps.port_type[port + 1] = port_types[port];
  241. }
  242. }
  243. if (change) {
  244. mlx4_unregister_device(dev);
  245. for (port = 1; port <= dev->caps.num_ports; port++) {
  246. mlx4_CLOSE_PORT(dev, port);
  247. err = mlx4_SET_PORT(dev, port);
  248. if (err) {
  249. mlx4_err(dev, "Failed to set port %d, "
  250. "aborting\n", port);
  251. goto out;
  252. }
  253. }
  254. mlx4_set_port_mask(dev);
  255. err = mlx4_register_device(dev);
  256. }
  257. out:
  258. return err;
  259. }
  260. static ssize_t show_port_type(struct device *dev,
  261. struct device_attribute *attr,
  262. char *buf)
  263. {
  264. struct mlx4_port_info *info = container_of(attr, struct mlx4_port_info,
  265. port_attr);
  266. struct mlx4_dev *mdev = info->dev;
  267. return sprintf(buf, "%s\n",
  268. mdev->caps.port_type[info->port] == MLX4_PORT_TYPE_IB ?
  269. "ib" : "eth");
  270. }
  271. static ssize_t set_port_type(struct device *dev,
  272. struct device_attribute *attr,
  273. const char *buf, size_t count)
  274. {
  275. struct mlx4_port_info *info = container_of(attr, struct mlx4_port_info,
  276. port_attr);
  277. struct mlx4_dev *mdev = info->dev;
  278. struct mlx4_priv *priv = mlx4_priv(mdev);
  279. enum mlx4_port_type types[MLX4_MAX_PORTS];
  280. int i;
  281. int err = 0;
  282. if (!strcmp(buf, "ib\n"))
  283. info->tmp_type = MLX4_PORT_TYPE_IB;
  284. else if (!strcmp(buf, "eth\n"))
  285. info->tmp_type = MLX4_PORT_TYPE_ETH;
  286. else {
  287. mlx4_err(mdev, "%s is not supported port type\n", buf);
  288. return -EINVAL;
  289. }
  290. mutex_lock(&priv->port_mutex);
  291. for (i = 0; i < mdev->caps.num_ports; i++)
  292. types[i] = priv->port[i+1].tmp_type ? priv->port[i+1].tmp_type :
  293. mdev->caps.port_type[i+1];
  294. err = mlx4_check_port_params(mdev, types);
  295. if (err)
  296. goto out;
  297. for (i = 1; i <= mdev->caps.num_ports; i++)
  298. priv->port[i].tmp_type = 0;
  299. err = mlx4_change_port_types(mdev, types);
  300. out:
  301. mutex_unlock(&priv->port_mutex);
  302. return err ? err : count;
  303. }
  304. static int mlx4_load_fw(struct mlx4_dev *dev)
  305. {
  306. struct mlx4_priv *priv = mlx4_priv(dev);
  307. int err;
  308. priv->fw.fw_icm = mlx4_alloc_icm(dev, priv->fw.fw_pages,
  309. GFP_HIGHUSER | __GFP_NOWARN, 0);
  310. if (!priv->fw.fw_icm) {
  311. mlx4_err(dev, "Couldn't allocate FW area, aborting.\n");
  312. return -ENOMEM;
  313. }
  314. err = mlx4_MAP_FA(dev, priv->fw.fw_icm);
  315. if (err) {
  316. mlx4_err(dev, "MAP_FA command failed, aborting.\n");
  317. goto err_free;
  318. }
  319. err = mlx4_RUN_FW(dev);
  320. if (err) {
  321. mlx4_err(dev, "RUN_FW command failed, aborting.\n");
  322. goto err_unmap_fa;
  323. }
  324. return 0;
  325. err_unmap_fa:
  326. mlx4_UNMAP_FA(dev);
  327. err_free:
  328. mlx4_free_icm(dev, priv->fw.fw_icm, 0);
  329. return err;
  330. }
  331. static int mlx4_init_cmpt_table(struct mlx4_dev *dev, u64 cmpt_base,
  332. int cmpt_entry_sz)
  333. {
  334. struct mlx4_priv *priv = mlx4_priv(dev);
  335. int err;
  336. err = mlx4_init_icm_table(dev, &priv->qp_table.cmpt_table,
  337. cmpt_base +
  338. ((u64) (MLX4_CMPT_TYPE_QP *
  339. cmpt_entry_sz) << MLX4_CMPT_SHIFT),
  340. cmpt_entry_sz, dev->caps.num_qps,
  341. dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW],
  342. 0, 0);
  343. if (err)
  344. goto err;
  345. err = mlx4_init_icm_table(dev, &priv->srq_table.cmpt_table,
  346. cmpt_base +
  347. ((u64) (MLX4_CMPT_TYPE_SRQ *
  348. cmpt_entry_sz) << MLX4_CMPT_SHIFT),
  349. cmpt_entry_sz, dev->caps.num_srqs,
  350. dev->caps.reserved_srqs, 0, 0);
  351. if (err)
  352. goto err_qp;
  353. err = mlx4_init_icm_table(dev, &priv->cq_table.cmpt_table,
  354. cmpt_base +
  355. ((u64) (MLX4_CMPT_TYPE_CQ *
  356. cmpt_entry_sz) << MLX4_CMPT_SHIFT),
  357. cmpt_entry_sz, dev->caps.num_cqs,
  358. dev->caps.reserved_cqs, 0, 0);
  359. if (err)
  360. goto err_srq;
  361. err = mlx4_init_icm_table(dev, &priv->eq_table.cmpt_table,
  362. cmpt_base +
  363. ((u64) (MLX4_CMPT_TYPE_EQ *
  364. cmpt_entry_sz) << MLX4_CMPT_SHIFT),
  365. cmpt_entry_sz,
  366. roundup_pow_of_two(MLX4_NUM_EQ +
  367. dev->caps.reserved_eqs),
  368. MLX4_NUM_EQ + dev->caps.reserved_eqs, 0, 0);
  369. if (err)
  370. goto err_cq;
  371. return 0;
  372. err_cq:
  373. mlx4_cleanup_icm_table(dev, &priv->cq_table.cmpt_table);
  374. err_srq:
  375. mlx4_cleanup_icm_table(dev, &priv->srq_table.cmpt_table);
  376. err_qp:
  377. mlx4_cleanup_icm_table(dev, &priv->qp_table.cmpt_table);
  378. err:
  379. return err;
  380. }
  381. static int mlx4_init_icm(struct mlx4_dev *dev, struct mlx4_dev_cap *dev_cap,
  382. struct mlx4_init_hca_param *init_hca, u64 icm_size)
  383. {
  384. struct mlx4_priv *priv = mlx4_priv(dev);
  385. u64 aux_pages;
  386. int err;
  387. err = mlx4_SET_ICM_SIZE(dev, icm_size, &aux_pages);
  388. if (err) {
  389. mlx4_err(dev, "SET_ICM_SIZE command failed, aborting.\n");
  390. return err;
  391. }
  392. mlx4_dbg(dev, "%lld KB of HCA context requires %lld KB aux memory.\n",
  393. (unsigned long long) icm_size >> 10,
  394. (unsigned long long) aux_pages << 2);
  395. priv->fw.aux_icm = mlx4_alloc_icm(dev, aux_pages,
  396. GFP_HIGHUSER | __GFP_NOWARN, 0);
  397. if (!priv->fw.aux_icm) {
  398. mlx4_err(dev, "Couldn't allocate aux memory, aborting.\n");
  399. return -ENOMEM;
  400. }
  401. err = mlx4_MAP_ICM_AUX(dev, priv->fw.aux_icm);
  402. if (err) {
  403. mlx4_err(dev, "MAP_ICM_AUX command failed, aborting.\n");
  404. goto err_free_aux;
  405. }
  406. err = mlx4_init_cmpt_table(dev, init_hca->cmpt_base, dev_cap->cmpt_entry_sz);
  407. if (err) {
  408. mlx4_err(dev, "Failed to map cMPT context memory, aborting.\n");
  409. goto err_unmap_aux;
  410. }
  411. err = mlx4_map_eq_icm(dev, init_hca->eqc_base);
  412. if (err) {
  413. mlx4_err(dev, "Failed to map EQ context memory, aborting.\n");
  414. goto err_unmap_cmpt;
  415. }
  416. /*
  417. * Reserved MTT entries must be aligned up to a cacheline
  418. * boundary, since the FW will write to them, while the driver
  419. * writes to all other MTT entries. (The variable
  420. * dev->caps.mtt_entry_sz below is really the MTT segment
  421. * size, not the raw entry size)
  422. */
  423. dev->caps.reserved_mtts =
  424. ALIGN(dev->caps.reserved_mtts * dev->caps.mtt_entry_sz,
  425. dma_get_cache_alignment()) / dev->caps.mtt_entry_sz;
  426. err = mlx4_init_icm_table(dev, &priv->mr_table.mtt_table,
  427. init_hca->mtt_base,
  428. dev->caps.mtt_entry_sz,
  429. dev->caps.num_mtt_segs,
  430. dev->caps.reserved_mtts, 1, 0);
  431. if (err) {
  432. mlx4_err(dev, "Failed to map MTT context memory, aborting.\n");
  433. goto err_unmap_eq;
  434. }
  435. err = mlx4_init_icm_table(dev, &priv->mr_table.dmpt_table,
  436. init_hca->dmpt_base,
  437. dev_cap->dmpt_entry_sz,
  438. dev->caps.num_mpts,
  439. dev->caps.reserved_mrws, 1, 1);
  440. if (err) {
  441. mlx4_err(dev, "Failed to map dMPT context memory, aborting.\n");
  442. goto err_unmap_mtt;
  443. }
  444. err = mlx4_init_icm_table(dev, &priv->qp_table.qp_table,
  445. init_hca->qpc_base,
  446. dev_cap->qpc_entry_sz,
  447. dev->caps.num_qps,
  448. dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW],
  449. 0, 0);
  450. if (err) {
  451. mlx4_err(dev, "Failed to map QP context memory, aborting.\n");
  452. goto err_unmap_dmpt;
  453. }
  454. err = mlx4_init_icm_table(dev, &priv->qp_table.auxc_table,
  455. init_hca->auxc_base,
  456. dev_cap->aux_entry_sz,
  457. dev->caps.num_qps,
  458. dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW],
  459. 0, 0);
  460. if (err) {
  461. mlx4_err(dev, "Failed to map AUXC context memory, aborting.\n");
  462. goto err_unmap_qp;
  463. }
  464. err = mlx4_init_icm_table(dev, &priv->qp_table.altc_table,
  465. init_hca->altc_base,
  466. dev_cap->altc_entry_sz,
  467. dev->caps.num_qps,
  468. dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW],
  469. 0, 0);
  470. if (err) {
  471. mlx4_err(dev, "Failed to map ALTC context memory, aborting.\n");
  472. goto err_unmap_auxc;
  473. }
  474. err = mlx4_init_icm_table(dev, &priv->qp_table.rdmarc_table,
  475. init_hca->rdmarc_base,
  476. dev_cap->rdmarc_entry_sz << priv->qp_table.rdmarc_shift,
  477. dev->caps.num_qps,
  478. dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW],
  479. 0, 0);
  480. if (err) {
  481. mlx4_err(dev, "Failed to map RDMARC context memory, aborting\n");
  482. goto err_unmap_altc;
  483. }
  484. err = mlx4_init_icm_table(dev, &priv->cq_table.table,
  485. init_hca->cqc_base,
  486. dev_cap->cqc_entry_sz,
  487. dev->caps.num_cqs,
  488. dev->caps.reserved_cqs, 0, 0);
  489. if (err) {
  490. mlx4_err(dev, "Failed to map CQ context memory, aborting.\n");
  491. goto err_unmap_rdmarc;
  492. }
  493. err = mlx4_init_icm_table(dev, &priv->srq_table.table,
  494. init_hca->srqc_base,
  495. dev_cap->srq_entry_sz,
  496. dev->caps.num_srqs,
  497. dev->caps.reserved_srqs, 0, 0);
  498. if (err) {
  499. mlx4_err(dev, "Failed to map SRQ context memory, aborting.\n");
  500. goto err_unmap_cq;
  501. }
  502. /*
  503. * It's not strictly required, but for simplicity just map the
  504. * whole multicast group table now. The table isn't very big
  505. * and it's a lot easier than trying to track ref counts.
  506. */
  507. err = mlx4_init_icm_table(dev, &priv->mcg_table.table,
  508. init_hca->mc_base, MLX4_MGM_ENTRY_SIZE,
  509. dev->caps.num_mgms + dev->caps.num_amgms,
  510. dev->caps.num_mgms + dev->caps.num_amgms,
  511. 0, 0);
  512. if (err) {
  513. mlx4_err(dev, "Failed to map MCG context memory, aborting.\n");
  514. goto err_unmap_srq;
  515. }
  516. return 0;
  517. err_unmap_srq:
  518. mlx4_cleanup_icm_table(dev, &priv->srq_table.table);
  519. err_unmap_cq:
  520. mlx4_cleanup_icm_table(dev, &priv->cq_table.table);
  521. err_unmap_rdmarc:
  522. mlx4_cleanup_icm_table(dev, &priv->qp_table.rdmarc_table);
  523. err_unmap_altc:
  524. mlx4_cleanup_icm_table(dev, &priv->qp_table.altc_table);
  525. err_unmap_auxc:
  526. mlx4_cleanup_icm_table(dev, &priv->qp_table.auxc_table);
  527. err_unmap_qp:
  528. mlx4_cleanup_icm_table(dev, &priv->qp_table.qp_table);
  529. err_unmap_dmpt:
  530. mlx4_cleanup_icm_table(dev, &priv->mr_table.dmpt_table);
  531. err_unmap_mtt:
  532. mlx4_cleanup_icm_table(dev, &priv->mr_table.mtt_table);
  533. err_unmap_eq:
  534. mlx4_unmap_eq_icm(dev);
  535. err_unmap_cmpt:
  536. mlx4_cleanup_icm_table(dev, &priv->eq_table.cmpt_table);
  537. mlx4_cleanup_icm_table(dev, &priv->cq_table.cmpt_table);
  538. mlx4_cleanup_icm_table(dev, &priv->srq_table.cmpt_table);
  539. mlx4_cleanup_icm_table(dev, &priv->qp_table.cmpt_table);
  540. err_unmap_aux:
  541. mlx4_UNMAP_ICM_AUX(dev);
  542. err_free_aux:
  543. mlx4_free_icm(dev, priv->fw.aux_icm, 0);
  544. return err;
  545. }
  546. static void mlx4_free_icms(struct mlx4_dev *dev)
  547. {
  548. struct mlx4_priv *priv = mlx4_priv(dev);
  549. mlx4_cleanup_icm_table(dev, &priv->mcg_table.table);
  550. mlx4_cleanup_icm_table(dev, &priv->srq_table.table);
  551. mlx4_cleanup_icm_table(dev, &priv->cq_table.table);
  552. mlx4_cleanup_icm_table(dev, &priv->qp_table.rdmarc_table);
  553. mlx4_cleanup_icm_table(dev, &priv->qp_table.altc_table);
  554. mlx4_cleanup_icm_table(dev, &priv->qp_table.auxc_table);
  555. mlx4_cleanup_icm_table(dev, &priv->qp_table.qp_table);
  556. mlx4_cleanup_icm_table(dev, &priv->mr_table.dmpt_table);
  557. mlx4_cleanup_icm_table(dev, &priv->mr_table.mtt_table);
  558. mlx4_cleanup_icm_table(dev, &priv->eq_table.cmpt_table);
  559. mlx4_cleanup_icm_table(dev, &priv->cq_table.cmpt_table);
  560. mlx4_cleanup_icm_table(dev, &priv->srq_table.cmpt_table);
  561. mlx4_cleanup_icm_table(dev, &priv->qp_table.cmpt_table);
  562. mlx4_unmap_eq_icm(dev);
  563. mlx4_UNMAP_ICM_AUX(dev);
  564. mlx4_free_icm(dev, priv->fw.aux_icm, 0);
  565. }
  566. static void mlx4_close_hca(struct mlx4_dev *dev)
  567. {
  568. mlx4_CLOSE_HCA(dev, 0);
  569. mlx4_free_icms(dev);
  570. mlx4_UNMAP_FA(dev);
  571. mlx4_free_icm(dev, mlx4_priv(dev)->fw.fw_icm, 0);
  572. }
  573. static int mlx4_init_hca(struct mlx4_dev *dev)
  574. {
  575. struct mlx4_priv *priv = mlx4_priv(dev);
  576. struct mlx4_adapter adapter;
  577. struct mlx4_dev_cap dev_cap;
  578. struct mlx4_mod_stat_cfg mlx4_cfg;
  579. struct mlx4_profile profile;
  580. struct mlx4_init_hca_param init_hca;
  581. u64 icm_size;
  582. int err;
  583. err = mlx4_QUERY_FW(dev);
  584. if (err) {
  585. mlx4_err(dev, "QUERY_FW command failed, aborting.\n");
  586. return err;
  587. }
  588. err = mlx4_load_fw(dev);
  589. if (err) {
  590. mlx4_err(dev, "Failed to start FW, aborting.\n");
  591. return err;
  592. }
  593. mlx4_cfg.log_pg_sz_m = 1;
  594. mlx4_cfg.log_pg_sz = 0;
  595. err = mlx4_MOD_STAT_CFG(dev, &mlx4_cfg);
  596. if (err)
  597. mlx4_warn(dev, "Failed to override log_pg_sz parameter\n");
  598. err = mlx4_dev_cap(dev, &dev_cap);
  599. if (err) {
  600. mlx4_err(dev, "QUERY_DEV_CAP command failed, aborting.\n");
  601. goto err_stop_fw;
  602. }
  603. profile = default_profile;
  604. icm_size = mlx4_make_profile(dev, &profile, &dev_cap, &init_hca);
  605. if ((long long) icm_size < 0) {
  606. err = icm_size;
  607. goto err_stop_fw;
  608. }
  609. init_hca.log_uar_sz = ilog2(dev->caps.num_uars);
  610. err = mlx4_init_icm(dev, &dev_cap, &init_hca, icm_size);
  611. if (err)
  612. goto err_stop_fw;
  613. err = mlx4_INIT_HCA(dev, &init_hca);
  614. if (err) {
  615. mlx4_err(dev, "INIT_HCA command failed, aborting.\n");
  616. goto err_free_icm;
  617. }
  618. err = mlx4_QUERY_ADAPTER(dev, &adapter);
  619. if (err) {
  620. mlx4_err(dev, "QUERY_ADAPTER command failed, aborting.\n");
  621. goto err_close;
  622. }
  623. priv->eq_table.inta_pin = adapter.inta_pin;
  624. memcpy(dev->board_id, adapter.board_id, sizeof dev->board_id);
  625. return 0;
  626. err_close:
  627. mlx4_close_hca(dev);
  628. err_free_icm:
  629. mlx4_free_icms(dev);
  630. err_stop_fw:
  631. mlx4_UNMAP_FA(dev);
  632. mlx4_free_icm(dev, priv->fw.fw_icm, 0);
  633. return err;
  634. }
  635. static int mlx4_setup_hca(struct mlx4_dev *dev)
  636. {
  637. struct mlx4_priv *priv = mlx4_priv(dev);
  638. int err;
  639. int port;
  640. __be32 ib_port_default_caps;
  641. err = mlx4_init_uar_table(dev);
  642. if (err) {
  643. mlx4_err(dev, "Failed to initialize "
  644. "user access region table, aborting.\n");
  645. return err;
  646. }
  647. err = mlx4_uar_alloc(dev, &priv->driver_uar);
  648. if (err) {
  649. mlx4_err(dev, "Failed to allocate driver access region, "
  650. "aborting.\n");
  651. goto err_uar_table_free;
  652. }
  653. priv->kar = ioremap(priv->driver_uar.pfn << PAGE_SHIFT, PAGE_SIZE);
  654. if (!priv->kar) {
  655. mlx4_err(dev, "Couldn't map kernel access region, "
  656. "aborting.\n");
  657. err = -ENOMEM;
  658. goto err_uar_free;
  659. }
  660. err = mlx4_init_pd_table(dev);
  661. if (err) {
  662. mlx4_err(dev, "Failed to initialize "
  663. "protection domain table, aborting.\n");
  664. goto err_kar_unmap;
  665. }
  666. err = mlx4_init_mr_table(dev);
  667. if (err) {
  668. mlx4_err(dev, "Failed to initialize "
  669. "memory region table, aborting.\n");
  670. goto err_pd_table_free;
  671. }
  672. err = mlx4_init_eq_table(dev);
  673. if (err) {
  674. mlx4_err(dev, "Failed to initialize "
  675. "event queue table, aborting.\n");
  676. goto err_mr_table_free;
  677. }
  678. err = mlx4_cmd_use_events(dev);
  679. if (err) {
  680. mlx4_err(dev, "Failed to switch to event-driven "
  681. "firmware commands, aborting.\n");
  682. goto err_eq_table_free;
  683. }
  684. err = mlx4_NOP(dev);
  685. if (err) {
  686. if (dev->flags & MLX4_FLAG_MSI_X) {
  687. mlx4_warn(dev, "NOP command failed to generate MSI-X "
  688. "interrupt IRQ %d).\n",
  689. priv->eq_table.eq[MLX4_EQ_ASYNC].irq);
  690. mlx4_warn(dev, "Trying again without MSI-X.\n");
  691. } else {
  692. mlx4_err(dev, "NOP command failed to generate interrupt "
  693. "(IRQ %d), aborting.\n",
  694. priv->eq_table.eq[MLX4_EQ_ASYNC].irq);
  695. mlx4_err(dev, "BIOS or ACPI interrupt routing problem?\n");
  696. }
  697. goto err_cmd_poll;
  698. }
  699. mlx4_dbg(dev, "NOP command IRQ test passed\n");
  700. err = mlx4_init_cq_table(dev);
  701. if (err) {
  702. mlx4_err(dev, "Failed to initialize "
  703. "completion queue table, aborting.\n");
  704. goto err_cmd_poll;
  705. }
  706. err = mlx4_init_srq_table(dev);
  707. if (err) {
  708. mlx4_err(dev, "Failed to initialize "
  709. "shared receive queue table, aborting.\n");
  710. goto err_cq_table_free;
  711. }
  712. err = mlx4_init_qp_table(dev);
  713. if (err) {
  714. mlx4_err(dev, "Failed to initialize "
  715. "queue pair table, aborting.\n");
  716. goto err_srq_table_free;
  717. }
  718. err = mlx4_init_mcg_table(dev);
  719. if (err) {
  720. mlx4_err(dev, "Failed to initialize "
  721. "multicast group table, aborting.\n");
  722. goto err_qp_table_free;
  723. }
  724. for (port = 1; port <= dev->caps.num_ports; port++) {
  725. ib_port_default_caps = 0;
  726. err = mlx4_get_port_ib_caps(dev, port, &ib_port_default_caps);
  727. if (err)
  728. mlx4_warn(dev, "failed to get port %d default "
  729. "ib capabilities (%d). Continuing with "
  730. "caps = 0\n", port, err);
  731. dev->caps.ib_port_def_cap[port] = ib_port_default_caps;
  732. err = mlx4_SET_PORT(dev, port);
  733. if (err) {
  734. mlx4_err(dev, "Failed to set port %d, aborting\n",
  735. port);
  736. goto err_mcg_table_free;
  737. }
  738. }
  739. return 0;
  740. err_mcg_table_free:
  741. mlx4_cleanup_mcg_table(dev);
  742. err_qp_table_free:
  743. mlx4_cleanup_qp_table(dev);
  744. err_srq_table_free:
  745. mlx4_cleanup_srq_table(dev);
  746. err_cq_table_free:
  747. mlx4_cleanup_cq_table(dev);
  748. err_cmd_poll:
  749. mlx4_cmd_use_polling(dev);
  750. err_eq_table_free:
  751. mlx4_cleanup_eq_table(dev);
  752. err_mr_table_free:
  753. mlx4_cleanup_mr_table(dev);
  754. err_pd_table_free:
  755. mlx4_cleanup_pd_table(dev);
  756. err_kar_unmap:
  757. iounmap(priv->kar);
  758. err_uar_free:
  759. mlx4_uar_free(dev, &priv->driver_uar);
  760. err_uar_table_free:
  761. mlx4_cleanup_uar_table(dev);
  762. return err;
  763. }
  764. static void mlx4_enable_msi_x(struct mlx4_dev *dev)
  765. {
  766. struct mlx4_priv *priv = mlx4_priv(dev);
  767. struct msix_entry entries[MLX4_NUM_EQ];
  768. int err;
  769. int i;
  770. if (msi_x) {
  771. for (i = 0; i < MLX4_NUM_EQ; ++i)
  772. entries[i].entry = i;
  773. err = pci_enable_msix(dev->pdev, entries, ARRAY_SIZE(entries));
  774. if (err) {
  775. if (err > 0)
  776. mlx4_info(dev, "Only %d MSI-X vectors available, "
  777. "not using MSI-X\n", err);
  778. goto no_msi;
  779. }
  780. for (i = 0; i < MLX4_NUM_EQ; ++i)
  781. priv->eq_table.eq[i].irq = entries[i].vector;
  782. dev->flags |= MLX4_FLAG_MSI_X;
  783. return;
  784. }
  785. no_msi:
  786. for (i = 0; i < MLX4_NUM_EQ; ++i)
  787. priv->eq_table.eq[i].irq = dev->pdev->irq;
  788. }
  789. static int mlx4_init_port_info(struct mlx4_dev *dev, int port)
  790. {
  791. struct mlx4_port_info *info = &mlx4_priv(dev)->port[port];
  792. int err = 0;
  793. info->dev = dev;
  794. info->port = port;
  795. mlx4_init_mac_table(dev, &info->mac_table);
  796. mlx4_init_vlan_table(dev, &info->vlan_table);
  797. sprintf(info->dev_name, "mlx4_port%d", port);
  798. info->port_attr.attr.name = info->dev_name;
  799. info->port_attr.attr.mode = S_IRUGO | S_IWUSR;
  800. info->port_attr.show = show_port_type;
  801. info->port_attr.store = set_port_type;
  802. err = device_create_file(&dev->pdev->dev, &info->port_attr);
  803. if (err) {
  804. mlx4_err(dev, "Failed to create file for port %d\n", port);
  805. info->port = -1;
  806. }
  807. return err;
  808. }
  809. static void mlx4_cleanup_port_info(struct mlx4_port_info *info)
  810. {
  811. if (info->port < 0)
  812. return;
  813. device_remove_file(&info->dev->pdev->dev, &info->port_attr);
  814. }
  815. static int __mlx4_init_one(struct pci_dev *pdev, const struct pci_device_id *id)
  816. {
  817. struct mlx4_priv *priv;
  818. struct mlx4_dev *dev;
  819. int err;
  820. int port;
  821. printk(KERN_INFO PFX "Initializing %s\n",
  822. pci_name(pdev));
  823. err = pci_enable_device(pdev);
  824. if (err) {
  825. dev_err(&pdev->dev, "Cannot enable PCI device, "
  826. "aborting.\n");
  827. return err;
  828. }
  829. /*
  830. * Check for BARs. We expect 0: 1MB
  831. */
  832. if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM) ||
  833. pci_resource_len(pdev, 0) != 1 << 20) {
  834. dev_err(&pdev->dev, "Missing DCS, aborting.\n");
  835. err = -ENODEV;
  836. goto err_disable_pdev;
  837. }
  838. if (!(pci_resource_flags(pdev, 2) & IORESOURCE_MEM)) {
  839. dev_err(&pdev->dev, "Missing UAR, aborting.\n");
  840. err = -ENODEV;
  841. goto err_disable_pdev;
  842. }
  843. err = pci_request_region(pdev, 0, DRV_NAME);
  844. if (err) {
  845. dev_err(&pdev->dev, "Cannot request control region, aborting.\n");
  846. goto err_disable_pdev;
  847. }
  848. err = pci_request_region(pdev, 2, DRV_NAME);
  849. if (err) {
  850. dev_err(&pdev->dev, "Cannot request UAR region, aborting.\n");
  851. goto err_release_bar0;
  852. }
  853. pci_set_master(pdev);
  854. err = pci_set_dma_mask(pdev, DMA_64BIT_MASK);
  855. if (err) {
  856. dev_warn(&pdev->dev, "Warning: couldn't set 64-bit PCI DMA mask.\n");
  857. err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  858. if (err) {
  859. dev_err(&pdev->dev, "Can't set PCI DMA mask, aborting.\n");
  860. goto err_release_bar2;
  861. }
  862. }
  863. err = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
  864. if (err) {
  865. dev_warn(&pdev->dev, "Warning: couldn't set 64-bit "
  866. "consistent PCI DMA mask.\n");
  867. err = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
  868. if (err) {
  869. dev_err(&pdev->dev, "Can't set consistent PCI DMA mask, "
  870. "aborting.\n");
  871. goto err_release_bar2;
  872. }
  873. }
  874. priv = kzalloc(sizeof *priv, GFP_KERNEL);
  875. if (!priv) {
  876. dev_err(&pdev->dev, "Device struct alloc failed, "
  877. "aborting.\n");
  878. err = -ENOMEM;
  879. goto err_release_bar2;
  880. }
  881. dev = &priv->dev;
  882. dev->pdev = pdev;
  883. INIT_LIST_HEAD(&priv->ctx_list);
  884. spin_lock_init(&priv->ctx_lock);
  885. mutex_init(&priv->port_mutex);
  886. INIT_LIST_HEAD(&priv->pgdir_list);
  887. mutex_init(&priv->pgdir_mutex);
  888. /*
  889. * Now reset the HCA before we touch the PCI capabilities or
  890. * attempt a firmware command, since a boot ROM may have left
  891. * the HCA in an undefined state.
  892. */
  893. err = mlx4_reset(dev);
  894. if (err) {
  895. mlx4_err(dev, "Failed to reset HCA, aborting.\n");
  896. goto err_free_dev;
  897. }
  898. if (mlx4_cmd_init(dev)) {
  899. mlx4_err(dev, "Failed to init command interface, aborting.\n");
  900. goto err_free_dev;
  901. }
  902. err = mlx4_init_hca(dev);
  903. if (err)
  904. goto err_cmd;
  905. mlx4_enable_msi_x(dev);
  906. err = mlx4_setup_hca(dev);
  907. if (err == -EBUSY && (dev->flags & MLX4_FLAG_MSI_X)) {
  908. dev->flags &= ~MLX4_FLAG_MSI_X;
  909. pci_disable_msix(pdev);
  910. err = mlx4_setup_hca(dev);
  911. }
  912. if (err)
  913. goto err_close;
  914. for (port = 1; port <= dev->caps.num_ports; port++) {
  915. err = mlx4_init_port_info(dev, port);
  916. if (err)
  917. goto err_port;
  918. }
  919. err = mlx4_register_device(dev);
  920. if (err)
  921. goto err_port;
  922. pci_set_drvdata(pdev, dev);
  923. return 0;
  924. err_port:
  925. for (port = 1; port <= dev->caps.num_ports; port++)
  926. mlx4_cleanup_port_info(&priv->port[port]);
  927. mlx4_cleanup_mcg_table(dev);
  928. mlx4_cleanup_qp_table(dev);
  929. mlx4_cleanup_srq_table(dev);
  930. mlx4_cleanup_cq_table(dev);
  931. mlx4_cmd_use_polling(dev);
  932. mlx4_cleanup_eq_table(dev);
  933. mlx4_cleanup_mr_table(dev);
  934. mlx4_cleanup_pd_table(dev);
  935. mlx4_cleanup_uar_table(dev);
  936. err_close:
  937. if (dev->flags & MLX4_FLAG_MSI_X)
  938. pci_disable_msix(pdev);
  939. mlx4_close_hca(dev);
  940. err_cmd:
  941. mlx4_cmd_cleanup(dev);
  942. err_free_dev:
  943. kfree(priv);
  944. err_release_bar2:
  945. pci_release_region(pdev, 2);
  946. err_release_bar0:
  947. pci_release_region(pdev, 0);
  948. err_disable_pdev:
  949. pci_disable_device(pdev);
  950. pci_set_drvdata(pdev, NULL);
  951. return err;
  952. }
  953. static int __devinit mlx4_init_one(struct pci_dev *pdev,
  954. const struct pci_device_id *id)
  955. {
  956. static int mlx4_version_printed;
  957. if (!mlx4_version_printed) {
  958. printk(KERN_INFO "%s", mlx4_version);
  959. ++mlx4_version_printed;
  960. }
  961. return __mlx4_init_one(pdev, id);
  962. }
  963. static void mlx4_remove_one(struct pci_dev *pdev)
  964. {
  965. struct mlx4_dev *dev = pci_get_drvdata(pdev);
  966. struct mlx4_priv *priv = mlx4_priv(dev);
  967. int p;
  968. if (dev) {
  969. mlx4_unregister_device(dev);
  970. for (p = 1; p <= dev->caps.num_ports; p++) {
  971. mlx4_cleanup_port_info(&priv->port[p]);
  972. mlx4_CLOSE_PORT(dev, p);
  973. }
  974. mlx4_cleanup_mcg_table(dev);
  975. mlx4_cleanup_qp_table(dev);
  976. mlx4_cleanup_srq_table(dev);
  977. mlx4_cleanup_cq_table(dev);
  978. mlx4_cmd_use_polling(dev);
  979. mlx4_cleanup_eq_table(dev);
  980. mlx4_cleanup_mr_table(dev);
  981. mlx4_cleanup_pd_table(dev);
  982. iounmap(priv->kar);
  983. mlx4_uar_free(dev, &priv->driver_uar);
  984. mlx4_cleanup_uar_table(dev);
  985. mlx4_close_hca(dev);
  986. mlx4_cmd_cleanup(dev);
  987. if (dev->flags & MLX4_FLAG_MSI_X)
  988. pci_disable_msix(pdev);
  989. kfree(priv);
  990. pci_release_region(pdev, 2);
  991. pci_release_region(pdev, 0);
  992. pci_disable_device(pdev);
  993. pci_set_drvdata(pdev, NULL);
  994. }
  995. }
  996. int mlx4_restart_one(struct pci_dev *pdev)
  997. {
  998. mlx4_remove_one(pdev);
  999. return __mlx4_init_one(pdev, NULL);
  1000. }
  1001. static struct pci_device_id mlx4_pci_table[] = {
  1002. { PCI_VDEVICE(MELLANOX, 0x6340) }, /* MT25408 "Hermon" SDR */
  1003. { PCI_VDEVICE(MELLANOX, 0x634a) }, /* MT25408 "Hermon" DDR */
  1004. { PCI_VDEVICE(MELLANOX, 0x6354) }, /* MT25408 "Hermon" QDR */
  1005. { PCI_VDEVICE(MELLANOX, 0x6732) }, /* MT25408 "Hermon" DDR PCIe gen2 */
  1006. { PCI_VDEVICE(MELLANOX, 0x673c) }, /* MT25408 "Hermon" QDR PCIe gen2 */
  1007. { PCI_VDEVICE(MELLANOX, 0x6368) }, /* MT25408 "Hermon" EN 10GigE */
  1008. { PCI_VDEVICE(MELLANOX, 0x6750) }, /* MT25408 "Hermon" EN 10GigE PCIe gen2 */
  1009. { 0, }
  1010. };
  1011. MODULE_DEVICE_TABLE(pci, mlx4_pci_table);
  1012. static struct pci_driver mlx4_driver = {
  1013. .name = DRV_NAME,
  1014. .id_table = mlx4_pci_table,
  1015. .probe = mlx4_init_one,
  1016. .remove = __devexit_p(mlx4_remove_one)
  1017. };
  1018. static int __init mlx4_verify_params(void)
  1019. {
  1020. if ((log_num_mac < 0) || (log_num_mac > 7)) {
  1021. printk(KERN_WARNING "mlx4_core: bad num_mac: %d\n", log_num_mac);
  1022. return -1;
  1023. }
  1024. if ((log_num_vlan < 0) || (log_num_vlan > 7)) {
  1025. printk(KERN_WARNING "mlx4_core: bad num_vlan: %d\n", log_num_vlan);
  1026. return -1;
  1027. }
  1028. return 0;
  1029. }
  1030. static int __init mlx4_init(void)
  1031. {
  1032. int ret;
  1033. if (mlx4_verify_params())
  1034. return -EINVAL;
  1035. ret = mlx4_catas_init();
  1036. if (ret)
  1037. return ret;
  1038. ret = pci_register_driver(&mlx4_driver);
  1039. return ret < 0 ? ret : 0;
  1040. }
  1041. static void __exit mlx4_cleanup(void)
  1042. {
  1043. pci_unregister_driver(&mlx4_driver);
  1044. mlx4_catas_cleanup();
  1045. }
  1046. module_init(mlx4_init);
  1047. module_exit(mlx4_cleanup);