main.c 125 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843
  1. /*
  2. Broadcom B43 wireless driver
  3. Copyright (c) 2005 Martin Langer <martin-langer@gmx.de>
  4. Copyright (c) 2005 Stefano Brivio <stefano.brivio@polimi.it>
  5. Copyright (c) 2005, 2006 Michael Buesch <mb@bu3sch.de>
  6. Copyright (c) 2005 Danny van Dyk <kugelfang@gentoo.org>
  7. Copyright (c) 2005 Andreas Jaggi <andreas.jaggi@waterwave.ch>
  8. Some parts of the code in this file are derived from the ipw2200
  9. driver Copyright(c) 2003 - 2004 Intel Corporation.
  10. This program is free software; you can redistribute it and/or modify
  11. it under the terms of the GNU General Public License as published by
  12. the Free Software Foundation; either version 2 of the License, or
  13. (at your option) any later version.
  14. This program is distributed in the hope that it will be useful,
  15. but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. GNU General Public License for more details.
  18. You should have received a copy of the GNU General Public License
  19. along with this program; see the file COPYING. If not, write to
  20. the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
  21. Boston, MA 02110-1301, USA.
  22. */
  23. #include <linux/delay.h>
  24. #include <linux/init.h>
  25. #include <linux/moduleparam.h>
  26. #include <linux/if_arp.h>
  27. #include <linux/etherdevice.h>
  28. #include <linux/firmware.h>
  29. #include <linux/wireless.h>
  30. #include <linux/workqueue.h>
  31. #include <linux/skbuff.h>
  32. #include <linux/io.h>
  33. #include <linux/dma-mapping.h>
  34. #include <asm/unaligned.h>
  35. #include "b43.h"
  36. #include "main.h"
  37. #include "debugfs.h"
  38. #include "phy_common.h"
  39. #include "phy_g.h"
  40. #include "phy_n.h"
  41. #include "dma.h"
  42. #include "pio.h"
  43. #include "sysfs.h"
  44. #include "xmit.h"
  45. #include "lo.h"
  46. #include "pcmcia.h"
  47. MODULE_DESCRIPTION("Broadcom B43 wireless driver");
  48. MODULE_AUTHOR("Martin Langer");
  49. MODULE_AUTHOR("Stefano Brivio");
  50. MODULE_AUTHOR("Michael Buesch");
  51. MODULE_LICENSE("GPL");
  52. MODULE_FIRMWARE(B43_SUPPORTED_FIRMWARE_ID);
  53. static int modparam_bad_frames_preempt;
  54. module_param_named(bad_frames_preempt, modparam_bad_frames_preempt, int, 0444);
  55. MODULE_PARM_DESC(bad_frames_preempt,
  56. "enable(1) / disable(0) Bad Frames Preemption");
  57. static char modparam_fwpostfix[16];
  58. module_param_string(fwpostfix, modparam_fwpostfix, 16, 0444);
  59. MODULE_PARM_DESC(fwpostfix, "Postfix for the .fw files to load.");
  60. static int modparam_hwpctl;
  61. module_param_named(hwpctl, modparam_hwpctl, int, 0444);
  62. MODULE_PARM_DESC(hwpctl, "Enable hardware-side power control (default off)");
  63. static int modparam_nohwcrypt;
  64. module_param_named(nohwcrypt, modparam_nohwcrypt, int, 0444);
  65. MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption.");
  66. int b43_modparam_qos = 1;
  67. module_param_named(qos, b43_modparam_qos, int, 0444);
  68. MODULE_PARM_DESC(qos, "Enable QOS support (default on)");
  69. static int modparam_btcoex = 1;
  70. module_param_named(btcoex, modparam_btcoex, int, 0444);
  71. MODULE_PARM_DESC(btcoex, "Enable Bluetooth coexistance (default on)");
  72. static const struct ssb_device_id b43_ssb_tbl[] = {
  73. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 5),
  74. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 6),
  75. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 7),
  76. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 9),
  77. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 10),
  78. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 11),
  79. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 13),
  80. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 15),
  81. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 16),
  82. SSB_DEVTABLE_END
  83. };
  84. MODULE_DEVICE_TABLE(ssb, b43_ssb_tbl);
  85. /* Channel and ratetables are shared for all devices.
  86. * They can't be const, because ieee80211 puts some precalculated
  87. * data in there. This data is the same for all devices, so we don't
  88. * get concurrency issues */
  89. #define RATETAB_ENT(_rateid, _flags) \
  90. { \
  91. .bitrate = B43_RATE_TO_BASE100KBPS(_rateid), \
  92. .hw_value = (_rateid), \
  93. .flags = (_flags), \
  94. }
  95. /*
  96. * NOTE: When changing this, sync with xmit.c's
  97. * b43_plcp_get_bitrate_idx_* functions!
  98. */
  99. static struct ieee80211_rate __b43_ratetable[] = {
  100. RATETAB_ENT(B43_CCK_RATE_1MB, 0),
  101. RATETAB_ENT(B43_CCK_RATE_2MB, IEEE80211_RATE_SHORT_PREAMBLE),
  102. RATETAB_ENT(B43_CCK_RATE_5MB, IEEE80211_RATE_SHORT_PREAMBLE),
  103. RATETAB_ENT(B43_CCK_RATE_11MB, IEEE80211_RATE_SHORT_PREAMBLE),
  104. RATETAB_ENT(B43_OFDM_RATE_6MB, 0),
  105. RATETAB_ENT(B43_OFDM_RATE_9MB, 0),
  106. RATETAB_ENT(B43_OFDM_RATE_12MB, 0),
  107. RATETAB_ENT(B43_OFDM_RATE_18MB, 0),
  108. RATETAB_ENT(B43_OFDM_RATE_24MB, 0),
  109. RATETAB_ENT(B43_OFDM_RATE_36MB, 0),
  110. RATETAB_ENT(B43_OFDM_RATE_48MB, 0),
  111. RATETAB_ENT(B43_OFDM_RATE_54MB, 0),
  112. };
  113. #define b43_a_ratetable (__b43_ratetable + 4)
  114. #define b43_a_ratetable_size 8
  115. #define b43_b_ratetable (__b43_ratetable + 0)
  116. #define b43_b_ratetable_size 4
  117. #define b43_g_ratetable (__b43_ratetable + 0)
  118. #define b43_g_ratetable_size 12
  119. #define CHAN4G(_channel, _freq, _flags) { \
  120. .band = IEEE80211_BAND_2GHZ, \
  121. .center_freq = (_freq), \
  122. .hw_value = (_channel), \
  123. .flags = (_flags), \
  124. .max_antenna_gain = 0, \
  125. .max_power = 30, \
  126. }
  127. static struct ieee80211_channel b43_2ghz_chantable[] = {
  128. CHAN4G(1, 2412, 0),
  129. CHAN4G(2, 2417, 0),
  130. CHAN4G(3, 2422, 0),
  131. CHAN4G(4, 2427, 0),
  132. CHAN4G(5, 2432, 0),
  133. CHAN4G(6, 2437, 0),
  134. CHAN4G(7, 2442, 0),
  135. CHAN4G(8, 2447, 0),
  136. CHAN4G(9, 2452, 0),
  137. CHAN4G(10, 2457, 0),
  138. CHAN4G(11, 2462, 0),
  139. CHAN4G(12, 2467, 0),
  140. CHAN4G(13, 2472, 0),
  141. CHAN4G(14, 2484, 0),
  142. };
  143. #undef CHAN4G
  144. #define CHAN5G(_channel, _flags) { \
  145. .band = IEEE80211_BAND_5GHZ, \
  146. .center_freq = 5000 + (5 * (_channel)), \
  147. .hw_value = (_channel), \
  148. .flags = (_flags), \
  149. .max_antenna_gain = 0, \
  150. .max_power = 30, \
  151. }
  152. static struct ieee80211_channel b43_5ghz_nphy_chantable[] = {
  153. CHAN5G(32, 0), CHAN5G(34, 0),
  154. CHAN5G(36, 0), CHAN5G(38, 0),
  155. CHAN5G(40, 0), CHAN5G(42, 0),
  156. CHAN5G(44, 0), CHAN5G(46, 0),
  157. CHAN5G(48, 0), CHAN5G(50, 0),
  158. CHAN5G(52, 0), CHAN5G(54, 0),
  159. CHAN5G(56, 0), CHAN5G(58, 0),
  160. CHAN5G(60, 0), CHAN5G(62, 0),
  161. CHAN5G(64, 0), CHAN5G(66, 0),
  162. CHAN5G(68, 0), CHAN5G(70, 0),
  163. CHAN5G(72, 0), CHAN5G(74, 0),
  164. CHAN5G(76, 0), CHAN5G(78, 0),
  165. CHAN5G(80, 0), CHAN5G(82, 0),
  166. CHAN5G(84, 0), CHAN5G(86, 0),
  167. CHAN5G(88, 0), CHAN5G(90, 0),
  168. CHAN5G(92, 0), CHAN5G(94, 0),
  169. CHAN5G(96, 0), CHAN5G(98, 0),
  170. CHAN5G(100, 0), CHAN5G(102, 0),
  171. CHAN5G(104, 0), CHAN5G(106, 0),
  172. CHAN5G(108, 0), CHAN5G(110, 0),
  173. CHAN5G(112, 0), CHAN5G(114, 0),
  174. CHAN5G(116, 0), CHAN5G(118, 0),
  175. CHAN5G(120, 0), CHAN5G(122, 0),
  176. CHAN5G(124, 0), CHAN5G(126, 0),
  177. CHAN5G(128, 0), CHAN5G(130, 0),
  178. CHAN5G(132, 0), CHAN5G(134, 0),
  179. CHAN5G(136, 0), CHAN5G(138, 0),
  180. CHAN5G(140, 0), CHAN5G(142, 0),
  181. CHAN5G(144, 0), CHAN5G(145, 0),
  182. CHAN5G(146, 0), CHAN5G(147, 0),
  183. CHAN5G(148, 0), CHAN5G(149, 0),
  184. CHAN5G(150, 0), CHAN5G(151, 0),
  185. CHAN5G(152, 0), CHAN5G(153, 0),
  186. CHAN5G(154, 0), CHAN5G(155, 0),
  187. CHAN5G(156, 0), CHAN5G(157, 0),
  188. CHAN5G(158, 0), CHAN5G(159, 0),
  189. CHAN5G(160, 0), CHAN5G(161, 0),
  190. CHAN5G(162, 0), CHAN5G(163, 0),
  191. CHAN5G(164, 0), CHAN5G(165, 0),
  192. CHAN5G(166, 0), CHAN5G(168, 0),
  193. CHAN5G(170, 0), CHAN5G(172, 0),
  194. CHAN5G(174, 0), CHAN5G(176, 0),
  195. CHAN5G(178, 0), CHAN5G(180, 0),
  196. CHAN5G(182, 0), CHAN5G(184, 0),
  197. CHAN5G(186, 0), CHAN5G(188, 0),
  198. CHAN5G(190, 0), CHAN5G(192, 0),
  199. CHAN5G(194, 0), CHAN5G(196, 0),
  200. CHAN5G(198, 0), CHAN5G(200, 0),
  201. CHAN5G(202, 0), CHAN5G(204, 0),
  202. CHAN5G(206, 0), CHAN5G(208, 0),
  203. CHAN5G(210, 0), CHAN5G(212, 0),
  204. CHAN5G(214, 0), CHAN5G(216, 0),
  205. CHAN5G(218, 0), CHAN5G(220, 0),
  206. CHAN5G(222, 0), CHAN5G(224, 0),
  207. CHAN5G(226, 0), CHAN5G(228, 0),
  208. };
  209. static struct ieee80211_channel b43_5ghz_aphy_chantable[] = {
  210. CHAN5G(34, 0), CHAN5G(36, 0),
  211. CHAN5G(38, 0), CHAN5G(40, 0),
  212. CHAN5G(42, 0), CHAN5G(44, 0),
  213. CHAN5G(46, 0), CHAN5G(48, 0),
  214. CHAN5G(52, 0), CHAN5G(56, 0),
  215. CHAN5G(60, 0), CHAN5G(64, 0),
  216. CHAN5G(100, 0), CHAN5G(104, 0),
  217. CHAN5G(108, 0), CHAN5G(112, 0),
  218. CHAN5G(116, 0), CHAN5G(120, 0),
  219. CHAN5G(124, 0), CHAN5G(128, 0),
  220. CHAN5G(132, 0), CHAN5G(136, 0),
  221. CHAN5G(140, 0), CHAN5G(149, 0),
  222. CHAN5G(153, 0), CHAN5G(157, 0),
  223. CHAN5G(161, 0), CHAN5G(165, 0),
  224. CHAN5G(184, 0), CHAN5G(188, 0),
  225. CHAN5G(192, 0), CHAN5G(196, 0),
  226. CHAN5G(200, 0), CHAN5G(204, 0),
  227. CHAN5G(208, 0), CHAN5G(212, 0),
  228. CHAN5G(216, 0),
  229. };
  230. #undef CHAN5G
  231. static struct ieee80211_supported_band b43_band_5GHz_nphy = {
  232. .band = IEEE80211_BAND_5GHZ,
  233. .channels = b43_5ghz_nphy_chantable,
  234. .n_channels = ARRAY_SIZE(b43_5ghz_nphy_chantable),
  235. .bitrates = b43_a_ratetable,
  236. .n_bitrates = b43_a_ratetable_size,
  237. };
  238. static struct ieee80211_supported_band b43_band_5GHz_aphy = {
  239. .band = IEEE80211_BAND_5GHZ,
  240. .channels = b43_5ghz_aphy_chantable,
  241. .n_channels = ARRAY_SIZE(b43_5ghz_aphy_chantable),
  242. .bitrates = b43_a_ratetable,
  243. .n_bitrates = b43_a_ratetable_size,
  244. };
  245. static struct ieee80211_supported_band b43_band_2GHz = {
  246. .band = IEEE80211_BAND_2GHZ,
  247. .channels = b43_2ghz_chantable,
  248. .n_channels = ARRAY_SIZE(b43_2ghz_chantable),
  249. .bitrates = b43_g_ratetable,
  250. .n_bitrates = b43_g_ratetable_size,
  251. };
  252. static void b43_wireless_core_exit(struct b43_wldev *dev);
  253. static int b43_wireless_core_init(struct b43_wldev *dev);
  254. static void b43_wireless_core_stop(struct b43_wldev *dev);
  255. static int b43_wireless_core_start(struct b43_wldev *dev);
  256. static int b43_ratelimit(struct b43_wl *wl)
  257. {
  258. if (!wl || !wl->current_dev)
  259. return 1;
  260. if (b43_status(wl->current_dev) < B43_STAT_STARTED)
  261. return 1;
  262. /* We are up and running.
  263. * Ratelimit the messages to avoid DoS over the net. */
  264. return net_ratelimit();
  265. }
  266. void b43info(struct b43_wl *wl, const char *fmt, ...)
  267. {
  268. va_list args;
  269. if (!b43_ratelimit(wl))
  270. return;
  271. va_start(args, fmt);
  272. printk(KERN_INFO "b43-%s: ",
  273. (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan");
  274. vprintk(fmt, args);
  275. va_end(args);
  276. }
  277. void b43err(struct b43_wl *wl, const char *fmt, ...)
  278. {
  279. va_list args;
  280. if (!b43_ratelimit(wl))
  281. return;
  282. va_start(args, fmt);
  283. printk(KERN_ERR "b43-%s ERROR: ",
  284. (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan");
  285. vprintk(fmt, args);
  286. va_end(args);
  287. }
  288. void b43warn(struct b43_wl *wl, const char *fmt, ...)
  289. {
  290. va_list args;
  291. if (!b43_ratelimit(wl))
  292. return;
  293. va_start(args, fmt);
  294. printk(KERN_WARNING "b43-%s warning: ",
  295. (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan");
  296. vprintk(fmt, args);
  297. va_end(args);
  298. }
  299. #if B43_DEBUG
  300. void b43dbg(struct b43_wl *wl, const char *fmt, ...)
  301. {
  302. va_list args;
  303. va_start(args, fmt);
  304. printk(KERN_DEBUG "b43-%s debug: ",
  305. (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan");
  306. vprintk(fmt, args);
  307. va_end(args);
  308. }
  309. #endif /* DEBUG */
  310. static void b43_ram_write(struct b43_wldev *dev, u16 offset, u32 val)
  311. {
  312. u32 macctl;
  313. B43_WARN_ON(offset % 4 != 0);
  314. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  315. if (macctl & B43_MACCTL_BE)
  316. val = swab32(val);
  317. b43_write32(dev, B43_MMIO_RAM_CONTROL, offset);
  318. mmiowb();
  319. b43_write32(dev, B43_MMIO_RAM_DATA, val);
  320. }
  321. static inline void b43_shm_control_word(struct b43_wldev *dev,
  322. u16 routing, u16 offset)
  323. {
  324. u32 control;
  325. /* "offset" is the WORD offset. */
  326. control = routing;
  327. control <<= 16;
  328. control |= offset;
  329. b43_write32(dev, B43_MMIO_SHM_CONTROL, control);
  330. }
  331. u32 __b43_shm_read32(struct b43_wldev *dev, u16 routing, u16 offset)
  332. {
  333. u32 ret;
  334. if (routing == B43_SHM_SHARED) {
  335. B43_WARN_ON(offset & 0x0001);
  336. if (offset & 0x0003) {
  337. /* Unaligned access */
  338. b43_shm_control_word(dev, routing, offset >> 2);
  339. ret = b43_read16(dev, B43_MMIO_SHM_DATA_UNALIGNED);
  340. ret <<= 16;
  341. b43_shm_control_word(dev, routing, (offset >> 2) + 1);
  342. ret |= b43_read16(dev, B43_MMIO_SHM_DATA);
  343. goto out;
  344. }
  345. offset >>= 2;
  346. }
  347. b43_shm_control_word(dev, routing, offset);
  348. ret = b43_read32(dev, B43_MMIO_SHM_DATA);
  349. out:
  350. return ret;
  351. }
  352. u32 b43_shm_read32(struct b43_wldev *dev, u16 routing, u16 offset)
  353. {
  354. struct b43_wl *wl = dev->wl;
  355. unsigned long flags;
  356. u32 ret;
  357. spin_lock_irqsave(&wl->shm_lock, flags);
  358. ret = __b43_shm_read32(dev, routing, offset);
  359. spin_unlock_irqrestore(&wl->shm_lock, flags);
  360. return ret;
  361. }
  362. u16 __b43_shm_read16(struct b43_wldev *dev, u16 routing, u16 offset)
  363. {
  364. u16 ret;
  365. if (routing == B43_SHM_SHARED) {
  366. B43_WARN_ON(offset & 0x0001);
  367. if (offset & 0x0003) {
  368. /* Unaligned access */
  369. b43_shm_control_word(dev, routing, offset >> 2);
  370. ret = b43_read16(dev, B43_MMIO_SHM_DATA_UNALIGNED);
  371. goto out;
  372. }
  373. offset >>= 2;
  374. }
  375. b43_shm_control_word(dev, routing, offset);
  376. ret = b43_read16(dev, B43_MMIO_SHM_DATA);
  377. out:
  378. return ret;
  379. }
  380. u16 b43_shm_read16(struct b43_wldev *dev, u16 routing, u16 offset)
  381. {
  382. struct b43_wl *wl = dev->wl;
  383. unsigned long flags;
  384. u16 ret;
  385. spin_lock_irqsave(&wl->shm_lock, flags);
  386. ret = __b43_shm_read16(dev, routing, offset);
  387. spin_unlock_irqrestore(&wl->shm_lock, flags);
  388. return ret;
  389. }
  390. void __b43_shm_write32(struct b43_wldev *dev, u16 routing, u16 offset, u32 value)
  391. {
  392. if (routing == B43_SHM_SHARED) {
  393. B43_WARN_ON(offset & 0x0001);
  394. if (offset & 0x0003) {
  395. /* Unaligned access */
  396. b43_shm_control_word(dev, routing, offset >> 2);
  397. b43_write16(dev, B43_MMIO_SHM_DATA_UNALIGNED,
  398. (value >> 16) & 0xffff);
  399. b43_shm_control_word(dev, routing, (offset >> 2) + 1);
  400. b43_write16(dev, B43_MMIO_SHM_DATA, value & 0xffff);
  401. return;
  402. }
  403. offset >>= 2;
  404. }
  405. b43_shm_control_word(dev, routing, offset);
  406. b43_write32(dev, B43_MMIO_SHM_DATA, value);
  407. }
  408. void b43_shm_write32(struct b43_wldev *dev, u16 routing, u16 offset, u32 value)
  409. {
  410. struct b43_wl *wl = dev->wl;
  411. unsigned long flags;
  412. spin_lock_irqsave(&wl->shm_lock, flags);
  413. __b43_shm_write32(dev, routing, offset, value);
  414. spin_unlock_irqrestore(&wl->shm_lock, flags);
  415. }
  416. void __b43_shm_write16(struct b43_wldev *dev, u16 routing, u16 offset, u16 value)
  417. {
  418. if (routing == B43_SHM_SHARED) {
  419. B43_WARN_ON(offset & 0x0001);
  420. if (offset & 0x0003) {
  421. /* Unaligned access */
  422. b43_shm_control_word(dev, routing, offset >> 2);
  423. b43_write16(dev, B43_MMIO_SHM_DATA_UNALIGNED, value);
  424. return;
  425. }
  426. offset >>= 2;
  427. }
  428. b43_shm_control_word(dev, routing, offset);
  429. b43_write16(dev, B43_MMIO_SHM_DATA, value);
  430. }
  431. void b43_shm_write16(struct b43_wldev *dev, u16 routing, u16 offset, u16 value)
  432. {
  433. struct b43_wl *wl = dev->wl;
  434. unsigned long flags;
  435. spin_lock_irqsave(&wl->shm_lock, flags);
  436. __b43_shm_write16(dev, routing, offset, value);
  437. spin_unlock_irqrestore(&wl->shm_lock, flags);
  438. }
  439. /* Read HostFlags */
  440. u64 b43_hf_read(struct b43_wldev * dev)
  441. {
  442. u64 ret;
  443. ret = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFHI);
  444. ret <<= 16;
  445. ret |= b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFMI);
  446. ret <<= 16;
  447. ret |= b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFLO);
  448. return ret;
  449. }
  450. /* Write HostFlags */
  451. void b43_hf_write(struct b43_wldev *dev, u64 value)
  452. {
  453. u16 lo, mi, hi;
  454. lo = (value & 0x00000000FFFFULL);
  455. mi = (value & 0x0000FFFF0000ULL) >> 16;
  456. hi = (value & 0xFFFF00000000ULL) >> 32;
  457. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFLO, lo);
  458. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFMI, mi);
  459. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFHI, hi);
  460. }
  461. void b43_tsf_read(struct b43_wldev *dev, u64 *tsf)
  462. {
  463. u32 low, high;
  464. B43_WARN_ON(dev->dev->id.revision < 3);
  465. /* The hardware guarantees us an atomic read, if we
  466. * read the low register first. */
  467. low = b43_read32(dev, B43_MMIO_REV3PLUS_TSF_LOW);
  468. high = b43_read32(dev, B43_MMIO_REV3PLUS_TSF_HIGH);
  469. *tsf = high;
  470. *tsf <<= 32;
  471. *tsf |= low;
  472. }
  473. static void b43_time_lock(struct b43_wldev *dev)
  474. {
  475. u32 macctl;
  476. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  477. macctl |= B43_MACCTL_TBTTHOLD;
  478. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  479. /* Commit the write */
  480. b43_read32(dev, B43_MMIO_MACCTL);
  481. }
  482. static void b43_time_unlock(struct b43_wldev *dev)
  483. {
  484. u32 macctl;
  485. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  486. macctl &= ~B43_MACCTL_TBTTHOLD;
  487. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  488. /* Commit the write */
  489. b43_read32(dev, B43_MMIO_MACCTL);
  490. }
  491. static void b43_tsf_write_locked(struct b43_wldev *dev, u64 tsf)
  492. {
  493. u32 low, high;
  494. B43_WARN_ON(dev->dev->id.revision < 3);
  495. low = tsf;
  496. high = (tsf >> 32);
  497. /* The hardware guarantees us an atomic write, if we
  498. * write the low register first. */
  499. b43_write32(dev, B43_MMIO_REV3PLUS_TSF_LOW, low);
  500. mmiowb();
  501. b43_write32(dev, B43_MMIO_REV3PLUS_TSF_HIGH, high);
  502. mmiowb();
  503. }
  504. void b43_tsf_write(struct b43_wldev *dev, u64 tsf)
  505. {
  506. b43_time_lock(dev);
  507. b43_tsf_write_locked(dev, tsf);
  508. b43_time_unlock(dev);
  509. }
  510. static
  511. void b43_macfilter_set(struct b43_wldev *dev, u16 offset, const u8 * mac)
  512. {
  513. static const u8 zero_addr[ETH_ALEN] = { 0 };
  514. u16 data;
  515. if (!mac)
  516. mac = zero_addr;
  517. offset |= 0x0020;
  518. b43_write16(dev, B43_MMIO_MACFILTER_CONTROL, offset);
  519. data = mac[0];
  520. data |= mac[1] << 8;
  521. b43_write16(dev, B43_MMIO_MACFILTER_DATA, data);
  522. data = mac[2];
  523. data |= mac[3] << 8;
  524. b43_write16(dev, B43_MMIO_MACFILTER_DATA, data);
  525. data = mac[4];
  526. data |= mac[5] << 8;
  527. b43_write16(dev, B43_MMIO_MACFILTER_DATA, data);
  528. }
  529. static void b43_write_mac_bssid_templates(struct b43_wldev *dev)
  530. {
  531. const u8 *mac;
  532. const u8 *bssid;
  533. u8 mac_bssid[ETH_ALEN * 2];
  534. int i;
  535. u32 tmp;
  536. bssid = dev->wl->bssid;
  537. mac = dev->wl->mac_addr;
  538. b43_macfilter_set(dev, B43_MACFILTER_BSSID, bssid);
  539. memcpy(mac_bssid, mac, ETH_ALEN);
  540. memcpy(mac_bssid + ETH_ALEN, bssid, ETH_ALEN);
  541. /* Write our MAC address and BSSID to template ram */
  542. for (i = 0; i < ARRAY_SIZE(mac_bssid); i += sizeof(u32)) {
  543. tmp = (u32) (mac_bssid[i + 0]);
  544. tmp |= (u32) (mac_bssid[i + 1]) << 8;
  545. tmp |= (u32) (mac_bssid[i + 2]) << 16;
  546. tmp |= (u32) (mac_bssid[i + 3]) << 24;
  547. b43_ram_write(dev, 0x20 + i, tmp);
  548. }
  549. }
  550. static void b43_upload_card_macaddress(struct b43_wldev *dev)
  551. {
  552. b43_write_mac_bssid_templates(dev);
  553. b43_macfilter_set(dev, B43_MACFILTER_SELF, dev->wl->mac_addr);
  554. }
  555. static void b43_set_slot_time(struct b43_wldev *dev, u16 slot_time)
  556. {
  557. /* slot_time is in usec. */
  558. if (dev->phy.type != B43_PHYTYPE_G)
  559. return;
  560. b43_write16(dev, 0x684, 510 + slot_time);
  561. b43_shm_write16(dev, B43_SHM_SHARED, 0x0010, slot_time);
  562. }
  563. static void b43_short_slot_timing_enable(struct b43_wldev *dev)
  564. {
  565. b43_set_slot_time(dev, 9);
  566. }
  567. static void b43_short_slot_timing_disable(struct b43_wldev *dev)
  568. {
  569. b43_set_slot_time(dev, 20);
  570. }
  571. /* Enable a Generic IRQ. "mask" is the mask of which IRQs to enable.
  572. * Returns the _previously_ enabled IRQ mask.
  573. */
  574. static inline u32 b43_interrupt_enable(struct b43_wldev *dev, u32 mask)
  575. {
  576. u32 old_mask;
  577. old_mask = b43_read32(dev, B43_MMIO_GEN_IRQ_MASK);
  578. b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, old_mask | mask);
  579. return old_mask;
  580. }
  581. /* Disable a Generic IRQ. "mask" is the mask of which IRQs to disable.
  582. * Returns the _previously_ enabled IRQ mask.
  583. */
  584. static inline u32 b43_interrupt_disable(struct b43_wldev *dev, u32 mask)
  585. {
  586. u32 old_mask;
  587. old_mask = b43_read32(dev, B43_MMIO_GEN_IRQ_MASK);
  588. b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, old_mask & ~mask);
  589. return old_mask;
  590. }
  591. /* Synchronize IRQ top- and bottom-half.
  592. * IRQs must be masked before calling this.
  593. * This must not be called with the irq_lock held.
  594. */
  595. static void b43_synchronize_irq(struct b43_wldev *dev)
  596. {
  597. synchronize_irq(dev->dev->irq);
  598. tasklet_kill(&dev->isr_tasklet);
  599. }
  600. /* DummyTransmission function, as documented on
  601. * http://bcm-specs.sipsolutions.net/DummyTransmission
  602. */
  603. void b43_dummy_transmission(struct b43_wldev *dev)
  604. {
  605. struct b43_wl *wl = dev->wl;
  606. struct b43_phy *phy = &dev->phy;
  607. unsigned int i, max_loop;
  608. u16 value;
  609. u32 buffer[5] = {
  610. 0x00000000,
  611. 0x00D40000,
  612. 0x00000000,
  613. 0x01000000,
  614. 0x00000000,
  615. };
  616. switch (phy->type) {
  617. case B43_PHYTYPE_A:
  618. max_loop = 0x1E;
  619. buffer[0] = 0x000201CC;
  620. break;
  621. case B43_PHYTYPE_B:
  622. case B43_PHYTYPE_G:
  623. max_loop = 0xFA;
  624. buffer[0] = 0x000B846E;
  625. break;
  626. default:
  627. B43_WARN_ON(1);
  628. return;
  629. }
  630. spin_lock_irq(&wl->irq_lock);
  631. write_lock(&wl->tx_lock);
  632. for (i = 0; i < 5; i++)
  633. b43_ram_write(dev, i * 4, buffer[i]);
  634. /* Commit writes */
  635. b43_read32(dev, B43_MMIO_MACCTL);
  636. b43_write16(dev, 0x0568, 0x0000);
  637. b43_write16(dev, 0x07C0, 0x0000);
  638. value = ((phy->type == B43_PHYTYPE_A) ? 1 : 0);
  639. b43_write16(dev, 0x050C, value);
  640. b43_write16(dev, 0x0508, 0x0000);
  641. b43_write16(dev, 0x050A, 0x0000);
  642. b43_write16(dev, 0x054C, 0x0000);
  643. b43_write16(dev, 0x056A, 0x0014);
  644. b43_write16(dev, 0x0568, 0x0826);
  645. b43_write16(dev, 0x0500, 0x0000);
  646. b43_write16(dev, 0x0502, 0x0030);
  647. if (phy->radio_ver == 0x2050 && phy->radio_rev <= 0x5)
  648. b43_radio_write16(dev, 0x0051, 0x0017);
  649. for (i = 0x00; i < max_loop; i++) {
  650. value = b43_read16(dev, 0x050E);
  651. if (value & 0x0080)
  652. break;
  653. udelay(10);
  654. }
  655. for (i = 0x00; i < 0x0A; i++) {
  656. value = b43_read16(dev, 0x050E);
  657. if (value & 0x0400)
  658. break;
  659. udelay(10);
  660. }
  661. for (i = 0x00; i < 0x19; i++) {
  662. value = b43_read16(dev, 0x0690);
  663. if (!(value & 0x0100))
  664. break;
  665. udelay(10);
  666. }
  667. if (phy->radio_ver == 0x2050 && phy->radio_rev <= 0x5)
  668. b43_radio_write16(dev, 0x0051, 0x0037);
  669. write_unlock(&wl->tx_lock);
  670. spin_unlock_irq(&wl->irq_lock);
  671. }
  672. static void key_write(struct b43_wldev *dev,
  673. u8 index, u8 algorithm, const u8 * key)
  674. {
  675. unsigned int i;
  676. u32 offset;
  677. u16 value;
  678. u16 kidx;
  679. /* Key index/algo block */
  680. kidx = b43_kidx_to_fw(dev, index);
  681. value = ((kidx << 4) | algorithm);
  682. b43_shm_write16(dev, B43_SHM_SHARED,
  683. B43_SHM_SH_KEYIDXBLOCK + (kidx * 2), value);
  684. /* Write the key to the Key Table Pointer offset */
  685. offset = dev->ktp + (index * B43_SEC_KEYSIZE);
  686. for (i = 0; i < B43_SEC_KEYSIZE; i += 2) {
  687. value = key[i];
  688. value |= (u16) (key[i + 1]) << 8;
  689. b43_shm_write16(dev, B43_SHM_SHARED, offset + i, value);
  690. }
  691. }
  692. static void keymac_write(struct b43_wldev *dev, u8 index, const u8 * addr)
  693. {
  694. u32 addrtmp[2] = { 0, 0, };
  695. u8 per_sta_keys_start = 8;
  696. if (b43_new_kidx_api(dev))
  697. per_sta_keys_start = 4;
  698. B43_WARN_ON(index < per_sta_keys_start);
  699. /* We have two default TX keys and possibly two default RX keys.
  700. * Physical mac 0 is mapped to physical key 4 or 8, depending
  701. * on the firmware version.
  702. * So we must adjust the index here.
  703. */
  704. index -= per_sta_keys_start;
  705. if (addr) {
  706. addrtmp[0] = addr[0];
  707. addrtmp[0] |= ((u32) (addr[1]) << 8);
  708. addrtmp[0] |= ((u32) (addr[2]) << 16);
  709. addrtmp[0] |= ((u32) (addr[3]) << 24);
  710. addrtmp[1] = addr[4];
  711. addrtmp[1] |= ((u32) (addr[5]) << 8);
  712. }
  713. if (dev->dev->id.revision >= 5) {
  714. /* Receive match transmitter address mechanism */
  715. b43_shm_write32(dev, B43_SHM_RCMTA,
  716. (index * 2) + 0, addrtmp[0]);
  717. b43_shm_write16(dev, B43_SHM_RCMTA,
  718. (index * 2) + 1, addrtmp[1]);
  719. } else {
  720. /* RXE (Receive Engine) and
  721. * PSM (Programmable State Machine) mechanism
  722. */
  723. if (index < 8) {
  724. /* TODO write to RCM 16, 19, 22 and 25 */
  725. } else {
  726. b43_shm_write32(dev, B43_SHM_SHARED,
  727. B43_SHM_SH_PSM + (index * 6) + 0,
  728. addrtmp[0]);
  729. b43_shm_write16(dev, B43_SHM_SHARED,
  730. B43_SHM_SH_PSM + (index * 6) + 4,
  731. addrtmp[1]);
  732. }
  733. }
  734. }
  735. static void do_key_write(struct b43_wldev *dev,
  736. u8 index, u8 algorithm,
  737. const u8 * key, size_t key_len, const u8 * mac_addr)
  738. {
  739. u8 buf[B43_SEC_KEYSIZE] = { 0, };
  740. u8 per_sta_keys_start = 8;
  741. if (b43_new_kidx_api(dev))
  742. per_sta_keys_start = 4;
  743. B43_WARN_ON(index >= dev->max_nr_keys);
  744. B43_WARN_ON(key_len > B43_SEC_KEYSIZE);
  745. if (index >= per_sta_keys_start)
  746. keymac_write(dev, index, NULL); /* First zero out mac. */
  747. if (key)
  748. memcpy(buf, key, key_len);
  749. key_write(dev, index, algorithm, buf);
  750. if (index >= per_sta_keys_start)
  751. keymac_write(dev, index, mac_addr);
  752. dev->key[index].algorithm = algorithm;
  753. }
  754. static int b43_key_write(struct b43_wldev *dev,
  755. int index, u8 algorithm,
  756. const u8 * key, size_t key_len,
  757. const u8 * mac_addr,
  758. struct ieee80211_key_conf *keyconf)
  759. {
  760. int i;
  761. int sta_keys_start;
  762. if (key_len > B43_SEC_KEYSIZE)
  763. return -EINVAL;
  764. for (i = 0; i < dev->max_nr_keys; i++) {
  765. /* Check that we don't already have this key. */
  766. B43_WARN_ON(dev->key[i].keyconf == keyconf);
  767. }
  768. if (index < 0) {
  769. /* Pairwise key. Get an empty slot for the key. */
  770. if (b43_new_kidx_api(dev))
  771. sta_keys_start = 4;
  772. else
  773. sta_keys_start = 8;
  774. for (i = sta_keys_start; i < dev->max_nr_keys; i++) {
  775. if (!dev->key[i].keyconf) {
  776. /* found empty */
  777. index = i;
  778. break;
  779. }
  780. }
  781. if (index < 0) {
  782. b43warn(dev->wl, "Out of hardware key memory\n");
  783. return -ENOSPC;
  784. }
  785. } else
  786. B43_WARN_ON(index > 3);
  787. do_key_write(dev, index, algorithm, key, key_len, mac_addr);
  788. if ((index <= 3) && !b43_new_kidx_api(dev)) {
  789. /* Default RX key */
  790. B43_WARN_ON(mac_addr);
  791. do_key_write(dev, index + 4, algorithm, key, key_len, NULL);
  792. }
  793. keyconf->hw_key_idx = index;
  794. dev->key[index].keyconf = keyconf;
  795. return 0;
  796. }
  797. static int b43_key_clear(struct b43_wldev *dev, int index)
  798. {
  799. if (B43_WARN_ON((index < 0) || (index >= dev->max_nr_keys)))
  800. return -EINVAL;
  801. do_key_write(dev, index, B43_SEC_ALGO_NONE,
  802. NULL, B43_SEC_KEYSIZE, NULL);
  803. if ((index <= 3) && !b43_new_kidx_api(dev)) {
  804. do_key_write(dev, index + 4, B43_SEC_ALGO_NONE,
  805. NULL, B43_SEC_KEYSIZE, NULL);
  806. }
  807. dev->key[index].keyconf = NULL;
  808. return 0;
  809. }
  810. static void b43_clear_keys(struct b43_wldev *dev)
  811. {
  812. int i;
  813. for (i = 0; i < dev->max_nr_keys; i++)
  814. b43_key_clear(dev, i);
  815. }
  816. static void b43_dump_keymemory(struct b43_wldev *dev)
  817. {
  818. unsigned int i, index, offset;
  819. DECLARE_MAC_BUF(macbuf);
  820. u8 mac[ETH_ALEN];
  821. u16 algo;
  822. u32 rcmta0;
  823. u16 rcmta1;
  824. u64 hf;
  825. struct b43_key *key;
  826. if (!b43_debug(dev, B43_DBG_KEYS))
  827. return;
  828. hf = b43_hf_read(dev);
  829. b43dbg(dev->wl, "Hardware key memory dump: USEDEFKEYS=%u\n",
  830. !!(hf & B43_HF_USEDEFKEYS));
  831. for (index = 0; index < dev->max_nr_keys; index++) {
  832. key = &(dev->key[index]);
  833. printk(KERN_DEBUG "Key slot %02u: %s",
  834. index, (key->keyconf == NULL) ? " " : "*");
  835. offset = dev->ktp + (index * B43_SEC_KEYSIZE);
  836. for (i = 0; i < B43_SEC_KEYSIZE; i += 2) {
  837. u16 tmp = b43_shm_read16(dev, B43_SHM_SHARED, offset + i);
  838. printk("%02X%02X", (tmp & 0xFF), ((tmp >> 8) & 0xFF));
  839. }
  840. algo = b43_shm_read16(dev, B43_SHM_SHARED,
  841. B43_SHM_SH_KEYIDXBLOCK + (index * 2));
  842. printk(" Algo: %04X/%02X", algo, key->algorithm);
  843. if (index >= 4) {
  844. rcmta0 = b43_shm_read32(dev, B43_SHM_RCMTA,
  845. ((index - 4) * 2) + 0);
  846. rcmta1 = b43_shm_read16(dev, B43_SHM_RCMTA,
  847. ((index - 4) * 2) + 1);
  848. *((__le32 *)(&mac[0])) = cpu_to_le32(rcmta0);
  849. *((__le16 *)(&mac[4])) = cpu_to_le16(rcmta1);
  850. printk(" MAC: %s",
  851. print_mac(macbuf, mac));
  852. } else
  853. printk(" DEFAULT KEY");
  854. printk("\n");
  855. }
  856. }
  857. void b43_power_saving_ctl_bits(struct b43_wldev *dev, unsigned int ps_flags)
  858. {
  859. u32 macctl;
  860. u16 ucstat;
  861. bool hwps;
  862. bool awake;
  863. int i;
  864. B43_WARN_ON((ps_flags & B43_PS_ENABLED) &&
  865. (ps_flags & B43_PS_DISABLED));
  866. B43_WARN_ON((ps_flags & B43_PS_AWAKE) && (ps_flags & B43_PS_ASLEEP));
  867. if (ps_flags & B43_PS_ENABLED) {
  868. hwps = 1;
  869. } else if (ps_flags & B43_PS_DISABLED) {
  870. hwps = 0;
  871. } else {
  872. //TODO: If powersave is not off and FIXME is not set and we are not in adhoc
  873. // and thus is not an AP and we are associated, set bit 25
  874. }
  875. if (ps_flags & B43_PS_AWAKE) {
  876. awake = 1;
  877. } else if (ps_flags & B43_PS_ASLEEP) {
  878. awake = 0;
  879. } else {
  880. //TODO: If the device is awake or this is an AP, or we are scanning, or FIXME,
  881. // or we are associated, or FIXME, or the latest PS-Poll packet sent was
  882. // successful, set bit26
  883. }
  884. /* FIXME: For now we force awake-on and hwps-off */
  885. hwps = 0;
  886. awake = 1;
  887. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  888. if (hwps)
  889. macctl |= B43_MACCTL_HWPS;
  890. else
  891. macctl &= ~B43_MACCTL_HWPS;
  892. if (awake)
  893. macctl |= B43_MACCTL_AWAKE;
  894. else
  895. macctl &= ~B43_MACCTL_AWAKE;
  896. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  897. /* Commit write */
  898. b43_read32(dev, B43_MMIO_MACCTL);
  899. if (awake && dev->dev->id.revision >= 5) {
  900. /* Wait for the microcode to wake up. */
  901. for (i = 0; i < 100; i++) {
  902. ucstat = b43_shm_read16(dev, B43_SHM_SHARED,
  903. B43_SHM_SH_UCODESTAT);
  904. if (ucstat != B43_SHM_SH_UCODESTAT_SLEEP)
  905. break;
  906. udelay(10);
  907. }
  908. }
  909. }
  910. void b43_wireless_core_reset(struct b43_wldev *dev, u32 flags)
  911. {
  912. u32 tmslow;
  913. u32 macctl;
  914. flags |= B43_TMSLOW_PHYCLKEN;
  915. flags |= B43_TMSLOW_PHYRESET;
  916. ssb_device_enable(dev->dev, flags);
  917. msleep(2); /* Wait for the PLL to turn on. */
  918. /* Now take the PHY out of Reset again */
  919. tmslow = ssb_read32(dev->dev, SSB_TMSLOW);
  920. tmslow |= SSB_TMSLOW_FGC;
  921. tmslow &= ~B43_TMSLOW_PHYRESET;
  922. ssb_write32(dev->dev, SSB_TMSLOW, tmslow);
  923. ssb_read32(dev->dev, SSB_TMSLOW); /* flush */
  924. msleep(1);
  925. tmslow &= ~SSB_TMSLOW_FGC;
  926. ssb_write32(dev->dev, SSB_TMSLOW, tmslow);
  927. ssb_read32(dev->dev, SSB_TMSLOW); /* flush */
  928. msleep(1);
  929. /* Turn Analog ON, but only if we already know the PHY-type.
  930. * This protects against very early setup where we don't know the
  931. * PHY-type, yet. wireless_core_reset will be called once again later,
  932. * when we know the PHY-type. */
  933. if (dev->phy.ops)
  934. dev->phy.ops->switch_analog(dev, 1);
  935. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  936. macctl &= ~B43_MACCTL_GMODE;
  937. if (flags & B43_TMSLOW_GMODE)
  938. macctl |= B43_MACCTL_GMODE;
  939. macctl |= B43_MACCTL_IHR_ENABLED;
  940. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  941. }
  942. static void handle_irq_transmit_status(struct b43_wldev *dev)
  943. {
  944. u32 v0, v1;
  945. u16 tmp;
  946. struct b43_txstatus stat;
  947. while (1) {
  948. v0 = b43_read32(dev, B43_MMIO_XMITSTAT_0);
  949. if (!(v0 & 0x00000001))
  950. break;
  951. v1 = b43_read32(dev, B43_MMIO_XMITSTAT_1);
  952. stat.cookie = (v0 >> 16);
  953. stat.seq = (v1 & 0x0000FFFF);
  954. stat.phy_stat = ((v1 & 0x00FF0000) >> 16);
  955. tmp = (v0 & 0x0000FFFF);
  956. stat.frame_count = ((tmp & 0xF000) >> 12);
  957. stat.rts_count = ((tmp & 0x0F00) >> 8);
  958. stat.supp_reason = ((tmp & 0x001C) >> 2);
  959. stat.pm_indicated = !!(tmp & 0x0080);
  960. stat.intermediate = !!(tmp & 0x0040);
  961. stat.for_ampdu = !!(tmp & 0x0020);
  962. stat.acked = !!(tmp & 0x0002);
  963. b43_handle_txstatus(dev, &stat);
  964. }
  965. }
  966. static void drain_txstatus_queue(struct b43_wldev *dev)
  967. {
  968. u32 dummy;
  969. if (dev->dev->id.revision < 5)
  970. return;
  971. /* Read all entries from the microcode TXstatus FIFO
  972. * and throw them away.
  973. */
  974. while (1) {
  975. dummy = b43_read32(dev, B43_MMIO_XMITSTAT_0);
  976. if (!(dummy & 0x00000001))
  977. break;
  978. dummy = b43_read32(dev, B43_MMIO_XMITSTAT_1);
  979. }
  980. }
  981. static u32 b43_jssi_read(struct b43_wldev *dev)
  982. {
  983. u32 val = 0;
  984. val = b43_shm_read16(dev, B43_SHM_SHARED, 0x08A);
  985. val <<= 16;
  986. val |= b43_shm_read16(dev, B43_SHM_SHARED, 0x088);
  987. return val;
  988. }
  989. static void b43_jssi_write(struct b43_wldev *dev, u32 jssi)
  990. {
  991. b43_shm_write16(dev, B43_SHM_SHARED, 0x088, (jssi & 0x0000FFFF));
  992. b43_shm_write16(dev, B43_SHM_SHARED, 0x08A, (jssi & 0xFFFF0000) >> 16);
  993. }
  994. static void b43_generate_noise_sample(struct b43_wldev *dev)
  995. {
  996. b43_jssi_write(dev, 0x7F7F7F7F);
  997. b43_write32(dev, B43_MMIO_MACCMD,
  998. b43_read32(dev, B43_MMIO_MACCMD) | B43_MACCMD_BGNOISE);
  999. }
  1000. static void b43_calculate_link_quality(struct b43_wldev *dev)
  1001. {
  1002. /* Top half of Link Quality calculation. */
  1003. if (dev->phy.type != B43_PHYTYPE_G)
  1004. return;
  1005. if (dev->noisecalc.calculation_running)
  1006. return;
  1007. dev->noisecalc.calculation_running = 1;
  1008. dev->noisecalc.nr_samples = 0;
  1009. b43_generate_noise_sample(dev);
  1010. }
  1011. static void handle_irq_noise(struct b43_wldev *dev)
  1012. {
  1013. struct b43_phy_g *phy = dev->phy.g;
  1014. u16 tmp;
  1015. u8 noise[4];
  1016. u8 i, j;
  1017. s32 average;
  1018. /* Bottom half of Link Quality calculation. */
  1019. if (dev->phy.type != B43_PHYTYPE_G)
  1020. return;
  1021. /* Possible race condition: It might be possible that the user
  1022. * changed to a different channel in the meantime since we
  1023. * started the calculation. We ignore that fact, since it's
  1024. * not really that much of a problem. The background noise is
  1025. * an estimation only anyway. Slightly wrong results will get damped
  1026. * by the averaging of the 8 sample rounds. Additionally the
  1027. * value is shortlived. So it will be replaced by the next noise
  1028. * calculation round soon. */
  1029. B43_WARN_ON(!dev->noisecalc.calculation_running);
  1030. *((__le32 *)noise) = cpu_to_le32(b43_jssi_read(dev));
  1031. if (noise[0] == 0x7F || noise[1] == 0x7F ||
  1032. noise[2] == 0x7F || noise[3] == 0x7F)
  1033. goto generate_new;
  1034. /* Get the noise samples. */
  1035. B43_WARN_ON(dev->noisecalc.nr_samples >= 8);
  1036. i = dev->noisecalc.nr_samples;
  1037. noise[0] = clamp_val(noise[0], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
  1038. noise[1] = clamp_val(noise[1], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
  1039. noise[2] = clamp_val(noise[2], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
  1040. noise[3] = clamp_val(noise[3], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
  1041. dev->noisecalc.samples[i][0] = phy->nrssi_lt[noise[0]];
  1042. dev->noisecalc.samples[i][1] = phy->nrssi_lt[noise[1]];
  1043. dev->noisecalc.samples[i][2] = phy->nrssi_lt[noise[2]];
  1044. dev->noisecalc.samples[i][3] = phy->nrssi_lt[noise[3]];
  1045. dev->noisecalc.nr_samples++;
  1046. if (dev->noisecalc.nr_samples == 8) {
  1047. /* Calculate the Link Quality by the noise samples. */
  1048. average = 0;
  1049. for (i = 0; i < 8; i++) {
  1050. for (j = 0; j < 4; j++)
  1051. average += dev->noisecalc.samples[i][j];
  1052. }
  1053. average /= (8 * 4);
  1054. average *= 125;
  1055. average += 64;
  1056. average /= 128;
  1057. tmp = b43_shm_read16(dev, B43_SHM_SHARED, 0x40C);
  1058. tmp = (tmp / 128) & 0x1F;
  1059. if (tmp >= 8)
  1060. average += 2;
  1061. else
  1062. average -= 25;
  1063. if (tmp == 8)
  1064. average -= 72;
  1065. else
  1066. average -= 48;
  1067. dev->stats.link_noise = average;
  1068. dev->noisecalc.calculation_running = 0;
  1069. return;
  1070. }
  1071. generate_new:
  1072. b43_generate_noise_sample(dev);
  1073. }
  1074. static void handle_irq_tbtt_indication(struct b43_wldev *dev)
  1075. {
  1076. if (b43_is_mode(dev->wl, NL80211_IFTYPE_AP)) {
  1077. ///TODO: PS TBTT
  1078. } else {
  1079. if (1 /*FIXME: the last PSpoll frame was sent successfully */ )
  1080. b43_power_saving_ctl_bits(dev, 0);
  1081. }
  1082. if (b43_is_mode(dev->wl, NL80211_IFTYPE_ADHOC))
  1083. dev->dfq_valid = 1;
  1084. }
  1085. static void handle_irq_atim_end(struct b43_wldev *dev)
  1086. {
  1087. if (dev->dfq_valid) {
  1088. b43_write32(dev, B43_MMIO_MACCMD,
  1089. b43_read32(dev, B43_MMIO_MACCMD)
  1090. | B43_MACCMD_DFQ_VALID);
  1091. dev->dfq_valid = 0;
  1092. }
  1093. }
  1094. static void handle_irq_pmq(struct b43_wldev *dev)
  1095. {
  1096. u32 tmp;
  1097. //TODO: AP mode.
  1098. while (1) {
  1099. tmp = b43_read32(dev, B43_MMIO_PS_STATUS);
  1100. if (!(tmp & 0x00000008))
  1101. break;
  1102. }
  1103. /* 16bit write is odd, but correct. */
  1104. b43_write16(dev, B43_MMIO_PS_STATUS, 0x0002);
  1105. }
  1106. static void b43_write_template_common(struct b43_wldev *dev,
  1107. const u8 * data, u16 size,
  1108. u16 ram_offset,
  1109. u16 shm_size_offset, u8 rate)
  1110. {
  1111. u32 i, tmp;
  1112. struct b43_plcp_hdr4 plcp;
  1113. plcp.data = 0;
  1114. b43_generate_plcp_hdr(&plcp, size + FCS_LEN, rate);
  1115. b43_ram_write(dev, ram_offset, le32_to_cpu(plcp.data));
  1116. ram_offset += sizeof(u32);
  1117. /* The PLCP is 6 bytes long, but we only wrote 4 bytes, yet.
  1118. * So leave the first two bytes of the next write blank.
  1119. */
  1120. tmp = (u32) (data[0]) << 16;
  1121. tmp |= (u32) (data[1]) << 24;
  1122. b43_ram_write(dev, ram_offset, tmp);
  1123. ram_offset += sizeof(u32);
  1124. for (i = 2; i < size; i += sizeof(u32)) {
  1125. tmp = (u32) (data[i + 0]);
  1126. if (i + 1 < size)
  1127. tmp |= (u32) (data[i + 1]) << 8;
  1128. if (i + 2 < size)
  1129. tmp |= (u32) (data[i + 2]) << 16;
  1130. if (i + 3 < size)
  1131. tmp |= (u32) (data[i + 3]) << 24;
  1132. b43_ram_write(dev, ram_offset + i - 2, tmp);
  1133. }
  1134. b43_shm_write16(dev, B43_SHM_SHARED, shm_size_offset,
  1135. size + sizeof(struct b43_plcp_hdr6));
  1136. }
  1137. /* Check if the use of the antenna that ieee80211 told us to
  1138. * use is possible. This will fall back to DEFAULT.
  1139. * "antenna_nr" is the antenna identifier we got from ieee80211. */
  1140. u8 b43_ieee80211_antenna_sanitize(struct b43_wldev *dev,
  1141. u8 antenna_nr)
  1142. {
  1143. u8 antenna_mask;
  1144. if (antenna_nr == 0) {
  1145. /* Zero means "use default antenna". That's always OK. */
  1146. return 0;
  1147. }
  1148. /* Get the mask of available antennas. */
  1149. if (dev->phy.gmode)
  1150. antenna_mask = dev->dev->bus->sprom.ant_available_bg;
  1151. else
  1152. antenna_mask = dev->dev->bus->sprom.ant_available_a;
  1153. if (!(antenna_mask & (1 << (antenna_nr - 1)))) {
  1154. /* This antenna is not available. Fall back to default. */
  1155. return 0;
  1156. }
  1157. return antenna_nr;
  1158. }
  1159. /* Convert a b43 antenna number value to the PHY TX control value. */
  1160. static u16 b43_antenna_to_phyctl(int antenna)
  1161. {
  1162. switch (antenna) {
  1163. case B43_ANTENNA0:
  1164. return B43_TXH_PHY_ANT0;
  1165. case B43_ANTENNA1:
  1166. return B43_TXH_PHY_ANT1;
  1167. case B43_ANTENNA2:
  1168. return B43_TXH_PHY_ANT2;
  1169. case B43_ANTENNA3:
  1170. return B43_TXH_PHY_ANT3;
  1171. case B43_ANTENNA_AUTO:
  1172. return B43_TXH_PHY_ANT01AUTO;
  1173. }
  1174. B43_WARN_ON(1);
  1175. return 0;
  1176. }
  1177. static void b43_write_beacon_template(struct b43_wldev *dev,
  1178. u16 ram_offset,
  1179. u16 shm_size_offset)
  1180. {
  1181. unsigned int i, len, variable_len;
  1182. const struct ieee80211_mgmt *bcn;
  1183. const u8 *ie;
  1184. bool tim_found = 0;
  1185. unsigned int rate;
  1186. u16 ctl;
  1187. int antenna;
  1188. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(dev->wl->current_beacon);
  1189. bcn = (const struct ieee80211_mgmt *)(dev->wl->current_beacon->data);
  1190. len = min((size_t) dev->wl->current_beacon->len,
  1191. 0x200 - sizeof(struct b43_plcp_hdr6));
  1192. rate = ieee80211_get_tx_rate(dev->wl->hw, info)->hw_value;
  1193. b43_write_template_common(dev, (const u8 *)bcn,
  1194. len, ram_offset, shm_size_offset, rate);
  1195. /* Write the PHY TX control parameters. */
  1196. antenna = B43_ANTENNA_DEFAULT;
  1197. antenna = b43_antenna_to_phyctl(antenna);
  1198. ctl = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_BEACPHYCTL);
  1199. /* We can't send beacons with short preamble. Would get PHY errors. */
  1200. ctl &= ~B43_TXH_PHY_SHORTPRMBL;
  1201. ctl &= ~B43_TXH_PHY_ANT;
  1202. ctl &= ~B43_TXH_PHY_ENC;
  1203. ctl |= antenna;
  1204. if (b43_is_cck_rate(rate))
  1205. ctl |= B43_TXH_PHY_ENC_CCK;
  1206. else
  1207. ctl |= B43_TXH_PHY_ENC_OFDM;
  1208. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_BEACPHYCTL, ctl);
  1209. /* Find the position of the TIM and the DTIM_period value
  1210. * and write them to SHM. */
  1211. ie = bcn->u.beacon.variable;
  1212. variable_len = len - offsetof(struct ieee80211_mgmt, u.beacon.variable);
  1213. for (i = 0; i < variable_len - 2; ) {
  1214. uint8_t ie_id, ie_len;
  1215. ie_id = ie[i];
  1216. ie_len = ie[i + 1];
  1217. if (ie_id == 5) {
  1218. u16 tim_position;
  1219. u16 dtim_period;
  1220. /* This is the TIM Information Element */
  1221. /* Check whether the ie_len is in the beacon data range. */
  1222. if (variable_len < ie_len + 2 + i)
  1223. break;
  1224. /* A valid TIM is at least 4 bytes long. */
  1225. if (ie_len < 4)
  1226. break;
  1227. tim_found = 1;
  1228. tim_position = sizeof(struct b43_plcp_hdr6);
  1229. tim_position += offsetof(struct ieee80211_mgmt, u.beacon.variable);
  1230. tim_position += i;
  1231. dtim_period = ie[i + 3];
  1232. b43_shm_write16(dev, B43_SHM_SHARED,
  1233. B43_SHM_SH_TIMBPOS, tim_position);
  1234. b43_shm_write16(dev, B43_SHM_SHARED,
  1235. B43_SHM_SH_DTIMPER, dtim_period);
  1236. break;
  1237. }
  1238. i += ie_len + 2;
  1239. }
  1240. if (!tim_found) {
  1241. /*
  1242. * If ucode wants to modify TIM do it behind the beacon, this
  1243. * will happen, for example, when doing mesh networking.
  1244. */
  1245. b43_shm_write16(dev, B43_SHM_SHARED,
  1246. B43_SHM_SH_TIMBPOS,
  1247. len + sizeof(struct b43_plcp_hdr6));
  1248. b43_shm_write16(dev, B43_SHM_SHARED,
  1249. B43_SHM_SH_DTIMPER, 0);
  1250. }
  1251. b43dbg(dev->wl, "Updated beacon template at 0x%x\n", ram_offset);
  1252. }
  1253. static void b43_write_probe_resp_plcp(struct b43_wldev *dev,
  1254. u16 shm_offset, u16 size,
  1255. struct ieee80211_rate *rate)
  1256. {
  1257. struct b43_plcp_hdr4 plcp;
  1258. u32 tmp;
  1259. __le16 dur;
  1260. plcp.data = 0;
  1261. b43_generate_plcp_hdr(&plcp, size + FCS_LEN, rate->hw_value);
  1262. dur = ieee80211_generic_frame_duration(dev->wl->hw,
  1263. dev->wl->vif, size,
  1264. rate);
  1265. /* Write PLCP in two parts and timing for packet transfer */
  1266. tmp = le32_to_cpu(plcp.data);
  1267. b43_shm_write16(dev, B43_SHM_SHARED, shm_offset, tmp & 0xFFFF);
  1268. b43_shm_write16(dev, B43_SHM_SHARED, shm_offset + 2, tmp >> 16);
  1269. b43_shm_write16(dev, B43_SHM_SHARED, shm_offset + 6, le16_to_cpu(dur));
  1270. }
  1271. /* Instead of using custom probe response template, this function
  1272. * just patches custom beacon template by:
  1273. * 1) Changing packet type
  1274. * 2) Patching duration field
  1275. * 3) Stripping TIM
  1276. */
  1277. static const u8 * b43_generate_probe_resp(struct b43_wldev *dev,
  1278. u16 *dest_size,
  1279. struct ieee80211_rate *rate)
  1280. {
  1281. const u8 *src_data;
  1282. u8 *dest_data;
  1283. u16 src_size, elem_size, src_pos, dest_pos;
  1284. __le16 dur;
  1285. struct ieee80211_hdr *hdr;
  1286. size_t ie_start;
  1287. src_size = dev->wl->current_beacon->len;
  1288. src_data = (const u8 *)dev->wl->current_beacon->data;
  1289. /* Get the start offset of the variable IEs in the packet. */
  1290. ie_start = offsetof(struct ieee80211_mgmt, u.probe_resp.variable);
  1291. B43_WARN_ON(ie_start != offsetof(struct ieee80211_mgmt, u.beacon.variable));
  1292. if (B43_WARN_ON(src_size < ie_start))
  1293. return NULL;
  1294. dest_data = kmalloc(src_size, GFP_ATOMIC);
  1295. if (unlikely(!dest_data))
  1296. return NULL;
  1297. /* Copy the static data and all Information Elements, except the TIM. */
  1298. memcpy(dest_data, src_data, ie_start);
  1299. src_pos = ie_start;
  1300. dest_pos = ie_start;
  1301. for ( ; src_pos < src_size - 2; src_pos += elem_size) {
  1302. elem_size = src_data[src_pos + 1] + 2;
  1303. if (src_data[src_pos] == 5) {
  1304. /* This is the TIM. */
  1305. continue;
  1306. }
  1307. memcpy(dest_data + dest_pos, src_data + src_pos,
  1308. elem_size);
  1309. dest_pos += elem_size;
  1310. }
  1311. *dest_size = dest_pos;
  1312. hdr = (struct ieee80211_hdr *)dest_data;
  1313. /* Set the frame control. */
  1314. hdr->frame_control = cpu_to_le16(IEEE80211_FTYPE_MGMT |
  1315. IEEE80211_STYPE_PROBE_RESP);
  1316. dur = ieee80211_generic_frame_duration(dev->wl->hw,
  1317. dev->wl->vif, *dest_size,
  1318. rate);
  1319. hdr->duration_id = dur;
  1320. return dest_data;
  1321. }
  1322. static void b43_write_probe_resp_template(struct b43_wldev *dev,
  1323. u16 ram_offset,
  1324. u16 shm_size_offset,
  1325. struct ieee80211_rate *rate)
  1326. {
  1327. const u8 *probe_resp_data;
  1328. u16 size;
  1329. size = dev->wl->current_beacon->len;
  1330. probe_resp_data = b43_generate_probe_resp(dev, &size, rate);
  1331. if (unlikely(!probe_resp_data))
  1332. return;
  1333. /* Looks like PLCP headers plus packet timings are stored for
  1334. * all possible basic rates
  1335. */
  1336. b43_write_probe_resp_plcp(dev, 0x31A, size, &b43_b_ratetable[0]);
  1337. b43_write_probe_resp_plcp(dev, 0x32C, size, &b43_b_ratetable[1]);
  1338. b43_write_probe_resp_plcp(dev, 0x33E, size, &b43_b_ratetable[2]);
  1339. b43_write_probe_resp_plcp(dev, 0x350, size, &b43_b_ratetable[3]);
  1340. size = min((size_t) size, 0x200 - sizeof(struct b43_plcp_hdr6));
  1341. b43_write_template_common(dev, probe_resp_data,
  1342. size, ram_offset, shm_size_offset,
  1343. rate->hw_value);
  1344. kfree(probe_resp_data);
  1345. }
  1346. static void b43_upload_beacon0(struct b43_wldev *dev)
  1347. {
  1348. struct b43_wl *wl = dev->wl;
  1349. if (wl->beacon0_uploaded)
  1350. return;
  1351. b43_write_beacon_template(dev, 0x68, 0x18);
  1352. /* FIXME: Probe resp upload doesn't really belong here,
  1353. * but we don't use that feature anyway. */
  1354. b43_write_probe_resp_template(dev, 0x268, 0x4A,
  1355. &__b43_ratetable[3]);
  1356. wl->beacon0_uploaded = 1;
  1357. }
  1358. static void b43_upload_beacon1(struct b43_wldev *dev)
  1359. {
  1360. struct b43_wl *wl = dev->wl;
  1361. if (wl->beacon1_uploaded)
  1362. return;
  1363. b43_write_beacon_template(dev, 0x468, 0x1A);
  1364. wl->beacon1_uploaded = 1;
  1365. }
  1366. static void handle_irq_beacon(struct b43_wldev *dev)
  1367. {
  1368. struct b43_wl *wl = dev->wl;
  1369. u32 cmd, beacon0_valid, beacon1_valid;
  1370. if (!b43_is_mode(wl, NL80211_IFTYPE_AP) &&
  1371. !b43_is_mode(wl, NL80211_IFTYPE_MESH_POINT))
  1372. return;
  1373. /* This is the bottom half of the asynchronous beacon update. */
  1374. /* Ignore interrupt in the future. */
  1375. dev->irq_savedstate &= ~B43_IRQ_BEACON;
  1376. cmd = b43_read32(dev, B43_MMIO_MACCMD);
  1377. beacon0_valid = (cmd & B43_MACCMD_BEACON0_VALID);
  1378. beacon1_valid = (cmd & B43_MACCMD_BEACON1_VALID);
  1379. /* Schedule interrupt manually, if busy. */
  1380. if (beacon0_valid && beacon1_valid) {
  1381. b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, B43_IRQ_BEACON);
  1382. dev->irq_savedstate |= B43_IRQ_BEACON;
  1383. return;
  1384. }
  1385. if (unlikely(wl->beacon_templates_virgin)) {
  1386. /* We never uploaded a beacon before.
  1387. * Upload both templates now, but only mark one valid. */
  1388. wl->beacon_templates_virgin = 0;
  1389. b43_upload_beacon0(dev);
  1390. b43_upload_beacon1(dev);
  1391. cmd = b43_read32(dev, B43_MMIO_MACCMD);
  1392. cmd |= B43_MACCMD_BEACON0_VALID;
  1393. b43_write32(dev, B43_MMIO_MACCMD, cmd);
  1394. } else {
  1395. if (!beacon0_valid) {
  1396. b43_upload_beacon0(dev);
  1397. cmd = b43_read32(dev, B43_MMIO_MACCMD);
  1398. cmd |= B43_MACCMD_BEACON0_VALID;
  1399. b43_write32(dev, B43_MMIO_MACCMD, cmd);
  1400. } else if (!beacon1_valid) {
  1401. b43_upload_beacon1(dev);
  1402. cmd = b43_read32(dev, B43_MMIO_MACCMD);
  1403. cmd |= B43_MACCMD_BEACON1_VALID;
  1404. b43_write32(dev, B43_MMIO_MACCMD, cmd);
  1405. }
  1406. }
  1407. }
  1408. static void b43_beacon_update_trigger_work(struct work_struct *work)
  1409. {
  1410. struct b43_wl *wl = container_of(work, struct b43_wl,
  1411. beacon_update_trigger);
  1412. struct b43_wldev *dev;
  1413. mutex_lock(&wl->mutex);
  1414. dev = wl->current_dev;
  1415. if (likely(dev && (b43_status(dev) >= B43_STAT_INITIALIZED))) {
  1416. spin_lock_irq(&wl->irq_lock);
  1417. /* update beacon right away or defer to irq */
  1418. dev->irq_savedstate = b43_read32(dev, B43_MMIO_GEN_IRQ_MASK);
  1419. handle_irq_beacon(dev);
  1420. /* The handler might have updated the IRQ mask. */
  1421. b43_write32(dev, B43_MMIO_GEN_IRQ_MASK,
  1422. dev->irq_savedstate);
  1423. mmiowb();
  1424. spin_unlock_irq(&wl->irq_lock);
  1425. }
  1426. mutex_unlock(&wl->mutex);
  1427. }
  1428. /* Asynchronously update the packet templates in template RAM.
  1429. * Locking: Requires wl->irq_lock to be locked. */
  1430. static void b43_update_templates(struct b43_wl *wl)
  1431. {
  1432. struct sk_buff *beacon;
  1433. /* This is the top half of the ansynchronous beacon update.
  1434. * The bottom half is the beacon IRQ.
  1435. * Beacon update must be asynchronous to avoid sending an
  1436. * invalid beacon. This can happen for example, if the firmware
  1437. * transmits a beacon while we are updating it. */
  1438. /* We could modify the existing beacon and set the aid bit in
  1439. * the TIM field, but that would probably require resizing and
  1440. * moving of data within the beacon template.
  1441. * Simply request a new beacon and let mac80211 do the hard work. */
  1442. beacon = ieee80211_beacon_get(wl->hw, wl->vif);
  1443. if (unlikely(!beacon))
  1444. return;
  1445. if (wl->current_beacon)
  1446. dev_kfree_skb_any(wl->current_beacon);
  1447. wl->current_beacon = beacon;
  1448. wl->beacon0_uploaded = 0;
  1449. wl->beacon1_uploaded = 0;
  1450. queue_work(wl->hw->workqueue, &wl->beacon_update_trigger);
  1451. }
  1452. static void b43_set_beacon_int(struct b43_wldev *dev, u16 beacon_int)
  1453. {
  1454. b43_time_lock(dev);
  1455. if (dev->dev->id.revision >= 3) {
  1456. b43_write32(dev, B43_MMIO_TSF_CFP_REP, (beacon_int << 16));
  1457. b43_write32(dev, B43_MMIO_TSF_CFP_START, (beacon_int << 10));
  1458. } else {
  1459. b43_write16(dev, 0x606, (beacon_int >> 6));
  1460. b43_write16(dev, 0x610, beacon_int);
  1461. }
  1462. b43_time_unlock(dev);
  1463. b43dbg(dev->wl, "Set beacon interval to %u\n", beacon_int);
  1464. }
  1465. static void b43_handle_firmware_panic(struct b43_wldev *dev)
  1466. {
  1467. u16 reason;
  1468. /* Read the register that contains the reason code for the panic. */
  1469. reason = b43_shm_read16(dev, B43_SHM_SCRATCH, B43_FWPANIC_REASON_REG);
  1470. b43err(dev->wl, "Whoopsy, firmware panic! Reason: %u\n", reason);
  1471. switch (reason) {
  1472. default:
  1473. b43dbg(dev->wl, "The panic reason is unknown.\n");
  1474. /* fallthrough */
  1475. case B43_FWPANIC_DIE:
  1476. /* Do not restart the controller or firmware.
  1477. * The device is nonfunctional from now on.
  1478. * Restarting would result in this panic to trigger again,
  1479. * so we avoid that recursion. */
  1480. break;
  1481. case B43_FWPANIC_RESTART:
  1482. b43_controller_restart(dev, "Microcode panic");
  1483. break;
  1484. }
  1485. }
  1486. static void handle_irq_ucode_debug(struct b43_wldev *dev)
  1487. {
  1488. unsigned int i, cnt;
  1489. u16 reason, marker_id, marker_line;
  1490. __le16 *buf;
  1491. /* The proprietary firmware doesn't have this IRQ. */
  1492. if (!dev->fw.opensource)
  1493. return;
  1494. /* Read the register that contains the reason code for this IRQ. */
  1495. reason = b43_shm_read16(dev, B43_SHM_SCRATCH, B43_DEBUGIRQ_REASON_REG);
  1496. switch (reason) {
  1497. case B43_DEBUGIRQ_PANIC:
  1498. b43_handle_firmware_panic(dev);
  1499. break;
  1500. case B43_DEBUGIRQ_DUMP_SHM:
  1501. if (!B43_DEBUG)
  1502. break; /* Only with driver debugging enabled. */
  1503. buf = kmalloc(4096, GFP_ATOMIC);
  1504. if (!buf) {
  1505. b43dbg(dev->wl, "SHM-dump: Failed to allocate memory\n");
  1506. goto out;
  1507. }
  1508. for (i = 0; i < 4096; i += 2) {
  1509. u16 tmp = b43_shm_read16(dev, B43_SHM_SHARED, i);
  1510. buf[i / 2] = cpu_to_le16(tmp);
  1511. }
  1512. b43info(dev->wl, "Shared memory dump:\n");
  1513. print_hex_dump(KERN_INFO, "", DUMP_PREFIX_OFFSET,
  1514. 16, 2, buf, 4096, 1);
  1515. kfree(buf);
  1516. break;
  1517. case B43_DEBUGIRQ_DUMP_REGS:
  1518. if (!B43_DEBUG)
  1519. break; /* Only with driver debugging enabled. */
  1520. b43info(dev->wl, "Microcode register dump:\n");
  1521. for (i = 0, cnt = 0; i < 64; i++) {
  1522. u16 tmp = b43_shm_read16(dev, B43_SHM_SCRATCH, i);
  1523. if (cnt == 0)
  1524. printk(KERN_INFO);
  1525. printk("r%02u: 0x%04X ", i, tmp);
  1526. cnt++;
  1527. if (cnt == 6) {
  1528. printk("\n");
  1529. cnt = 0;
  1530. }
  1531. }
  1532. printk("\n");
  1533. break;
  1534. case B43_DEBUGIRQ_MARKER:
  1535. if (!B43_DEBUG)
  1536. break; /* Only with driver debugging enabled. */
  1537. marker_id = b43_shm_read16(dev, B43_SHM_SCRATCH,
  1538. B43_MARKER_ID_REG);
  1539. marker_line = b43_shm_read16(dev, B43_SHM_SCRATCH,
  1540. B43_MARKER_LINE_REG);
  1541. b43info(dev->wl, "The firmware just executed the MARKER(%u) "
  1542. "at line number %u\n",
  1543. marker_id, marker_line);
  1544. break;
  1545. default:
  1546. b43dbg(dev->wl, "Debug-IRQ triggered for unknown reason: %u\n",
  1547. reason);
  1548. }
  1549. out:
  1550. /* Acknowledge the debug-IRQ, so the firmware can continue. */
  1551. b43_shm_write16(dev, B43_SHM_SCRATCH,
  1552. B43_DEBUGIRQ_REASON_REG, B43_DEBUGIRQ_ACK);
  1553. }
  1554. /* Interrupt handler bottom-half */
  1555. static void b43_interrupt_tasklet(struct b43_wldev *dev)
  1556. {
  1557. u32 reason;
  1558. u32 dma_reason[ARRAY_SIZE(dev->dma_reason)];
  1559. u32 merged_dma_reason = 0;
  1560. int i;
  1561. unsigned long flags;
  1562. spin_lock_irqsave(&dev->wl->irq_lock, flags);
  1563. B43_WARN_ON(b43_status(dev) != B43_STAT_STARTED);
  1564. reason = dev->irq_reason;
  1565. for (i = 0; i < ARRAY_SIZE(dma_reason); i++) {
  1566. dma_reason[i] = dev->dma_reason[i];
  1567. merged_dma_reason |= dma_reason[i];
  1568. }
  1569. if (unlikely(reason & B43_IRQ_MAC_TXERR))
  1570. b43err(dev->wl, "MAC transmission error\n");
  1571. if (unlikely(reason & B43_IRQ_PHY_TXERR)) {
  1572. b43err(dev->wl, "PHY transmission error\n");
  1573. rmb();
  1574. if (unlikely(atomic_dec_and_test(&dev->phy.txerr_cnt))) {
  1575. atomic_set(&dev->phy.txerr_cnt,
  1576. B43_PHY_TX_BADNESS_LIMIT);
  1577. b43err(dev->wl, "Too many PHY TX errors, "
  1578. "restarting the controller\n");
  1579. b43_controller_restart(dev, "PHY TX errors");
  1580. }
  1581. }
  1582. if (unlikely(merged_dma_reason & (B43_DMAIRQ_FATALMASK |
  1583. B43_DMAIRQ_NONFATALMASK))) {
  1584. if (merged_dma_reason & B43_DMAIRQ_FATALMASK) {
  1585. b43err(dev->wl, "Fatal DMA error: "
  1586. "0x%08X, 0x%08X, 0x%08X, "
  1587. "0x%08X, 0x%08X, 0x%08X\n",
  1588. dma_reason[0], dma_reason[1],
  1589. dma_reason[2], dma_reason[3],
  1590. dma_reason[4], dma_reason[5]);
  1591. b43_controller_restart(dev, "DMA error");
  1592. mmiowb();
  1593. spin_unlock_irqrestore(&dev->wl->irq_lock, flags);
  1594. return;
  1595. }
  1596. if (merged_dma_reason & B43_DMAIRQ_NONFATALMASK) {
  1597. b43err(dev->wl, "DMA error: "
  1598. "0x%08X, 0x%08X, 0x%08X, "
  1599. "0x%08X, 0x%08X, 0x%08X\n",
  1600. dma_reason[0], dma_reason[1],
  1601. dma_reason[2], dma_reason[3],
  1602. dma_reason[4], dma_reason[5]);
  1603. }
  1604. }
  1605. if (unlikely(reason & B43_IRQ_UCODE_DEBUG))
  1606. handle_irq_ucode_debug(dev);
  1607. if (reason & B43_IRQ_TBTT_INDI)
  1608. handle_irq_tbtt_indication(dev);
  1609. if (reason & B43_IRQ_ATIM_END)
  1610. handle_irq_atim_end(dev);
  1611. if (reason & B43_IRQ_BEACON)
  1612. handle_irq_beacon(dev);
  1613. if (reason & B43_IRQ_PMQ)
  1614. handle_irq_pmq(dev);
  1615. if (reason & B43_IRQ_TXFIFO_FLUSH_OK)
  1616. ;/* TODO */
  1617. if (reason & B43_IRQ_NOISESAMPLE_OK)
  1618. handle_irq_noise(dev);
  1619. /* Check the DMA reason registers for received data. */
  1620. if (dma_reason[0] & B43_DMAIRQ_RX_DONE) {
  1621. if (b43_using_pio_transfers(dev))
  1622. b43_pio_rx(dev->pio.rx_queue);
  1623. else
  1624. b43_dma_rx(dev->dma.rx_ring);
  1625. }
  1626. B43_WARN_ON(dma_reason[1] & B43_DMAIRQ_RX_DONE);
  1627. B43_WARN_ON(dma_reason[2] & B43_DMAIRQ_RX_DONE);
  1628. B43_WARN_ON(dma_reason[3] & B43_DMAIRQ_RX_DONE);
  1629. B43_WARN_ON(dma_reason[4] & B43_DMAIRQ_RX_DONE);
  1630. B43_WARN_ON(dma_reason[5] & B43_DMAIRQ_RX_DONE);
  1631. if (reason & B43_IRQ_TX_OK)
  1632. handle_irq_transmit_status(dev);
  1633. b43_interrupt_enable(dev, dev->irq_savedstate);
  1634. mmiowb();
  1635. spin_unlock_irqrestore(&dev->wl->irq_lock, flags);
  1636. }
  1637. static void b43_interrupt_ack(struct b43_wldev *dev, u32 reason)
  1638. {
  1639. b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, reason);
  1640. b43_write32(dev, B43_MMIO_DMA0_REASON, dev->dma_reason[0]);
  1641. b43_write32(dev, B43_MMIO_DMA1_REASON, dev->dma_reason[1]);
  1642. b43_write32(dev, B43_MMIO_DMA2_REASON, dev->dma_reason[2]);
  1643. b43_write32(dev, B43_MMIO_DMA3_REASON, dev->dma_reason[3]);
  1644. b43_write32(dev, B43_MMIO_DMA4_REASON, dev->dma_reason[4]);
  1645. b43_write32(dev, B43_MMIO_DMA5_REASON, dev->dma_reason[5]);
  1646. }
  1647. /* Interrupt handler top-half */
  1648. static irqreturn_t b43_interrupt_handler(int irq, void *dev_id)
  1649. {
  1650. irqreturn_t ret = IRQ_NONE;
  1651. struct b43_wldev *dev = dev_id;
  1652. u32 reason;
  1653. if (!dev)
  1654. return IRQ_NONE;
  1655. spin_lock(&dev->wl->irq_lock);
  1656. if (b43_status(dev) < B43_STAT_STARTED)
  1657. goto out;
  1658. reason = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
  1659. if (reason == 0xffffffff) /* shared IRQ */
  1660. goto out;
  1661. ret = IRQ_HANDLED;
  1662. reason &= b43_read32(dev, B43_MMIO_GEN_IRQ_MASK);
  1663. if (!reason)
  1664. goto out;
  1665. dev->dma_reason[0] = b43_read32(dev, B43_MMIO_DMA0_REASON)
  1666. & 0x0001DC00;
  1667. dev->dma_reason[1] = b43_read32(dev, B43_MMIO_DMA1_REASON)
  1668. & 0x0000DC00;
  1669. dev->dma_reason[2] = b43_read32(dev, B43_MMIO_DMA2_REASON)
  1670. & 0x0000DC00;
  1671. dev->dma_reason[3] = b43_read32(dev, B43_MMIO_DMA3_REASON)
  1672. & 0x0001DC00;
  1673. dev->dma_reason[4] = b43_read32(dev, B43_MMIO_DMA4_REASON)
  1674. & 0x0000DC00;
  1675. dev->dma_reason[5] = b43_read32(dev, B43_MMIO_DMA5_REASON)
  1676. & 0x0000DC00;
  1677. b43_interrupt_ack(dev, reason);
  1678. /* disable all IRQs. They are enabled again in the bottom half. */
  1679. dev->irq_savedstate = b43_interrupt_disable(dev, B43_IRQ_ALL);
  1680. /* save the reason code and call our bottom half. */
  1681. dev->irq_reason = reason;
  1682. tasklet_schedule(&dev->isr_tasklet);
  1683. out:
  1684. mmiowb();
  1685. spin_unlock(&dev->wl->irq_lock);
  1686. return ret;
  1687. }
  1688. static void do_release_fw(struct b43_firmware_file *fw)
  1689. {
  1690. release_firmware(fw->data);
  1691. fw->data = NULL;
  1692. fw->filename = NULL;
  1693. }
  1694. static void b43_release_firmware(struct b43_wldev *dev)
  1695. {
  1696. do_release_fw(&dev->fw.ucode);
  1697. do_release_fw(&dev->fw.pcm);
  1698. do_release_fw(&dev->fw.initvals);
  1699. do_release_fw(&dev->fw.initvals_band);
  1700. }
  1701. static void b43_print_fw_helptext(struct b43_wl *wl, bool error)
  1702. {
  1703. const char *text;
  1704. text = "You must go to "
  1705. "http://wireless.kernel.org/en/users/Drivers/b43#devicefirmware "
  1706. "and download the correct firmware for this driver version. "
  1707. "Please carefully read all instructions on this website.\n";
  1708. if (error)
  1709. b43err(wl, text);
  1710. else
  1711. b43warn(wl, text);
  1712. }
  1713. static int do_request_fw(struct b43_wldev *dev,
  1714. const char *name,
  1715. struct b43_firmware_file *fw,
  1716. bool silent)
  1717. {
  1718. char path[sizeof(modparam_fwpostfix) + 32];
  1719. const struct firmware *blob;
  1720. struct b43_fw_header *hdr;
  1721. u32 size;
  1722. int err;
  1723. if (!name) {
  1724. /* Don't fetch anything. Free possibly cached firmware. */
  1725. do_release_fw(fw);
  1726. return 0;
  1727. }
  1728. if (fw->filename) {
  1729. if (strcmp(fw->filename, name) == 0)
  1730. return 0; /* Already have this fw. */
  1731. /* Free the cached firmware first. */
  1732. do_release_fw(fw);
  1733. }
  1734. snprintf(path, ARRAY_SIZE(path),
  1735. "b43%s/%s.fw",
  1736. modparam_fwpostfix, name);
  1737. err = request_firmware(&blob, path, dev->dev->dev);
  1738. if (err == -ENOENT) {
  1739. if (!silent) {
  1740. b43err(dev->wl, "Firmware file \"%s\" not found\n",
  1741. path);
  1742. }
  1743. return err;
  1744. } else if (err) {
  1745. b43err(dev->wl, "Firmware file \"%s\" request failed (err=%d)\n",
  1746. path, err);
  1747. return err;
  1748. }
  1749. if (blob->size < sizeof(struct b43_fw_header))
  1750. goto err_format;
  1751. hdr = (struct b43_fw_header *)(blob->data);
  1752. switch (hdr->type) {
  1753. case B43_FW_TYPE_UCODE:
  1754. case B43_FW_TYPE_PCM:
  1755. size = be32_to_cpu(hdr->size);
  1756. if (size != blob->size - sizeof(struct b43_fw_header))
  1757. goto err_format;
  1758. /* fallthrough */
  1759. case B43_FW_TYPE_IV:
  1760. if (hdr->ver != 1)
  1761. goto err_format;
  1762. break;
  1763. default:
  1764. goto err_format;
  1765. }
  1766. fw->data = blob;
  1767. fw->filename = name;
  1768. return 0;
  1769. err_format:
  1770. b43err(dev->wl, "Firmware file \"%s\" format error.\n", path);
  1771. release_firmware(blob);
  1772. return -EPROTO;
  1773. }
  1774. static int b43_request_firmware(struct b43_wldev *dev)
  1775. {
  1776. struct b43_firmware *fw = &dev->fw;
  1777. const u8 rev = dev->dev->id.revision;
  1778. const char *filename;
  1779. u32 tmshigh;
  1780. int err;
  1781. /* Get microcode */
  1782. tmshigh = ssb_read32(dev->dev, SSB_TMSHIGH);
  1783. if ((rev >= 5) && (rev <= 10))
  1784. filename = "ucode5";
  1785. else if ((rev >= 11) && (rev <= 12))
  1786. filename = "ucode11";
  1787. else if (rev >= 13)
  1788. filename = "ucode13";
  1789. else
  1790. goto err_no_ucode;
  1791. err = do_request_fw(dev, filename, &fw->ucode, 0);
  1792. if (err)
  1793. goto err_load;
  1794. /* Get PCM code */
  1795. if ((rev >= 5) && (rev <= 10))
  1796. filename = "pcm5";
  1797. else if (rev >= 11)
  1798. filename = NULL;
  1799. else
  1800. goto err_no_pcm;
  1801. fw->pcm_request_failed = 0;
  1802. err = do_request_fw(dev, filename, &fw->pcm, 1);
  1803. if (err == -ENOENT) {
  1804. /* We did not find a PCM file? Not fatal, but
  1805. * core rev <= 10 must do without hwcrypto then. */
  1806. fw->pcm_request_failed = 1;
  1807. } else if (err)
  1808. goto err_load;
  1809. /* Get initvals */
  1810. switch (dev->phy.type) {
  1811. case B43_PHYTYPE_A:
  1812. if ((rev >= 5) && (rev <= 10)) {
  1813. if (tmshigh & B43_TMSHIGH_HAVE_2GHZ_PHY)
  1814. filename = "a0g1initvals5";
  1815. else
  1816. filename = "a0g0initvals5";
  1817. } else
  1818. goto err_no_initvals;
  1819. break;
  1820. case B43_PHYTYPE_G:
  1821. if ((rev >= 5) && (rev <= 10))
  1822. filename = "b0g0initvals5";
  1823. else if (rev >= 13)
  1824. filename = "b0g0initvals13";
  1825. else
  1826. goto err_no_initvals;
  1827. break;
  1828. case B43_PHYTYPE_N:
  1829. if ((rev >= 11) && (rev <= 12))
  1830. filename = "n0initvals11";
  1831. else
  1832. goto err_no_initvals;
  1833. break;
  1834. default:
  1835. goto err_no_initvals;
  1836. }
  1837. err = do_request_fw(dev, filename, &fw->initvals, 0);
  1838. if (err)
  1839. goto err_load;
  1840. /* Get bandswitch initvals */
  1841. switch (dev->phy.type) {
  1842. case B43_PHYTYPE_A:
  1843. if ((rev >= 5) && (rev <= 10)) {
  1844. if (tmshigh & B43_TMSHIGH_HAVE_2GHZ_PHY)
  1845. filename = "a0g1bsinitvals5";
  1846. else
  1847. filename = "a0g0bsinitvals5";
  1848. } else if (rev >= 11)
  1849. filename = NULL;
  1850. else
  1851. goto err_no_initvals;
  1852. break;
  1853. case B43_PHYTYPE_G:
  1854. if ((rev >= 5) && (rev <= 10))
  1855. filename = "b0g0bsinitvals5";
  1856. else if (rev >= 11)
  1857. filename = NULL;
  1858. else
  1859. goto err_no_initvals;
  1860. break;
  1861. case B43_PHYTYPE_N:
  1862. if ((rev >= 11) && (rev <= 12))
  1863. filename = "n0bsinitvals11";
  1864. else
  1865. goto err_no_initvals;
  1866. break;
  1867. default:
  1868. goto err_no_initvals;
  1869. }
  1870. err = do_request_fw(dev, filename, &fw->initvals_band, 0);
  1871. if (err)
  1872. goto err_load;
  1873. return 0;
  1874. err_load:
  1875. b43_print_fw_helptext(dev->wl, 1);
  1876. goto error;
  1877. err_no_ucode:
  1878. err = -ENODEV;
  1879. b43err(dev->wl, "No microcode available for core rev %u\n", rev);
  1880. goto error;
  1881. err_no_pcm:
  1882. err = -ENODEV;
  1883. b43err(dev->wl, "No PCM available for core rev %u\n", rev);
  1884. goto error;
  1885. err_no_initvals:
  1886. err = -ENODEV;
  1887. b43err(dev->wl, "No Initial Values firmware file for PHY %u, "
  1888. "core rev %u\n", dev->phy.type, rev);
  1889. goto error;
  1890. error:
  1891. b43_release_firmware(dev);
  1892. return err;
  1893. }
  1894. static int b43_upload_microcode(struct b43_wldev *dev)
  1895. {
  1896. const size_t hdr_len = sizeof(struct b43_fw_header);
  1897. const __be32 *data;
  1898. unsigned int i, len;
  1899. u16 fwrev, fwpatch, fwdate, fwtime;
  1900. u32 tmp, macctl;
  1901. int err = 0;
  1902. /* Jump the microcode PSM to offset 0 */
  1903. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  1904. B43_WARN_ON(macctl & B43_MACCTL_PSM_RUN);
  1905. macctl |= B43_MACCTL_PSM_JMP0;
  1906. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  1907. /* Zero out all microcode PSM registers and shared memory. */
  1908. for (i = 0; i < 64; i++)
  1909. b43_shm_write16(dev, B43_SHM_SCRATCH, i, 0);
  1910. for (i = 0; i < 4096; i += 2)
  1911. b43_shm_write16(dev, B43_SHM_SHARED, i, 0);
  1912. /* Upload Microcode. */
  1913. data = (__be32 *) (dev->fw.ucode.data->data + hdr_len);
  1914. len = (dev->fw.ucode.data->size - hdr_len) / sizeof(__be32);
  1915. b43_shm_control_word(dev, B43_SHM_UCODE | B43_SHM_AUTOINC_W, 0x0000);
  1916. for (i = 0; i < len; i++) {
  1917. b43_write32(dev, B43_MMIO_SHM_DATA, be32_to_cpu(data[i]));
  1918. udelay(10);
  1919. }
  1920. if (dev->fw.pcm.data) {
  1921. /* Upload PCM data. */
  1922. data = (__be32 *) (dev->fw.pcm.data->data + hdr_len);
  1923. len = (dev->fw.pcm.data->size - hdr_len) / sizeof(__be32);
  1924. b43_shm_control_word(dev, B43_SHM_HW, 0x01EA);
  1925. b43_write32(dev, B43_MMIO_SHM_DATA, 0x00004000);
  1926. /* No need for autoinc bit in SHM_HW */
  1927. b43_shm_control_word(dev, B43_SHM_HW, 0x01EB);
  1928. for (i = 0; i < len; i++) {
  1929. b43_write32(dev, B43_MMIO_SHM_DATA, be32_to_cpu(data[i]));
  1930. udelay(10);
  1931. }
  1932. }
  1933. b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, B43_IRQ_ALL);
  1934. /* Start the microcode PSM */
  1935. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  1936. macctl &= ~B43_MACCTL_PSM_JMP0;
  1937. macctl |= B43_MACCTL_PSM_RUN;
  1938. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  1939. /* Wait for the microcode to load and respond */
  1940. i = 0;
  1941. while (1) {
  1942. tmp = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
  1943. if (tmp == B43_IRQ_MAC_SUSPENDED)
  1944. break;
  1945. i++;
  1946. if (i >= 20) {
  1947. b43err(dev->wl, "Microcode not responding\n");
  1948. b43_print_fw_helptext(dev->wl, 1);
  1949. err = -ENODEV;
  1950. goto error;
  1951. }
  1952. msleep_interruptible(50);
  1953. if (signal_pending(current)) {
  1954. err = -EINTR;
  1955. goto error;
  1956. }
  1957. }
  1958. b43_read32(dev, B43_MMIO_GEN_IRQ_REASON); /* dummy read */
  1959. /* Get and check the revisions. */
  1960. fwrev = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODEREV);
  1961. fwpatch = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODEPATCH);
  1962. fwdate = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODEDATE);
  1963. fwtime = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODETIME);
  1964. if (fwrev <= 0x128) {
  1965. b43err(dev->wl, "YOUR FIRMWARE IS TOO OLD. Firmware from "
  1966. "binary drivers older than version 4.x is unsupported. "
  1967. "You must upgrade your firmware files.\n");
  1968. b43_print_fw_helptext(dev->wl, 1);
  1969. err = -EOPNOTSUPP;
  1970. goto error;
  1971. }
  1972. dev->fw.rev = fwrev;
  1973. dev->fw.patch = fwpatch;
  1974. dev->fw.opensource = (fwdate == 0xFFFF);
  1975. if (dev->fw.opensource) {
  1976. /* Patchlevel info is encoded in the "time" field. */
  1977. dev->fw.patch = fwtime;
  1978. b43info(dev->wl, "Loading OpenSource firmware version %u.%u%s\n",
  1979. dev->fw.rev, dev->fw.patch,
  1980. dev->fw.pcm_request_failed ? " (Hardware crypto not supported)" : "");
  1981. } else {
  1982. b43info(dev->wl, "Loading firmware version %u.%u "
  1983. "(20%.2i-%.2i-%.2i %.2i:%.2i:%.2i)\n",
  1984. fwrev, fwpatch,
  1985. (fwdate >> 12) & 0xF, (fwdate >> 8) & 0xF, fwdate & 0xFF,
  1986. (fwtime >> 11) & 0x1F, (fwtime >> 5) & 0x3F, fwtime & 0x1F);
  1987. if (dev->fw.pcm_request_failed) {
  1988. b43warn(dev->wl, "No \"pcm5.fw\" firmware file found. "
  1989. "Hardware accelerated cryptography is disabled.\n");
  1990. b43_print_fw_helptext(dev->wl, 0);
  1991. }
  1992. }
  1993. if (b43_is_old_txhdr_format(dev)) {
  1994. /* We're over the deadline, but we keep support for old fw
  1995. * until it turns out to be in major conflict with something new. */
  1996. b43warn(dev->wl, "You are using an old firmware image. "
  1997. "Support for old firmware will be removed soon "
  1998. "(official deadline was July 2008).\n");
  1999. b43_print_fw_helptext(dev->wl, 0);
  2000. }
  2001. return 0;
  2002. error:
  2003. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  2004. macctl &= ~B43_MACCTL_PSM_RUN;
  2005. macctl |= B43_MACCTL_PSM_JMP0;
  2006. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  2007. return err;
  2008. }
  2009. static int b43_write_initvals(struct b43_wldev *dev,
  2010. const struct b43_iv *ivals,
  2011. size_t count,
  2012. size_t array_size)
  2013. {
  2014. const struct b43_iv *iv;
  2015. u16 offset;
  2016. size_t i;
  2017. bool bit32;
  2018. BUILD_BUG_ON(sizeof(struct b43_iv) != 6);
  2019. iv = ivals;
  2020. for (i = 0; i < count; i++) {
  2021. if (array_size < sizeof(iv->offset_size))
  2022. goto err_format;
  2023. array_size -= sizeof(iv->offset_size);
  2024. offset = be16_to_cpu(iv->offset_size);
  2025. bit32 = !!(offset & B43_IV_32BIT);
  2026. offset &= B43_IV_OFFSET_MASK;
  2027. if (offset >= 0x1000)
  2028. goto err_format;
  2029. if (bit32) {
  2030. u32 value;
  2031. if (array_size < sizeof(iv->data.d32))
  2032. goto err_format;
  2033. array_size -= sizeof(iv->data.d32);
  2034. value = get_unaligned_be32(&iv->data.d32);
  2035. b43_write32(dev, offset, value);
  2036. iv = (const struct b43_iv *)((const uint8_t *)iv +
  2037. sizeof(__be16) +
  2038. sizeof(__be32));
  2039. } else {
  2040. u16 value;
  2041. if (array_size < sizeof(iv->data.d16))
  2042. goto err_format;
  2043. array_size -= sizeof(iv->data.d16);
  2044. value = be16_to_cpu(iv->data.d16);
  2045. b43_write16(dev, offset, value);
  2046. iv = (const struct b43_iv *)((const uint8_t *)iv +
  2047. sizeof(__be16) +
  2048. sizeof(__be16));
  2049. }
  2050. }
  2051. if (array_size)
  2052. goto err_format;
  2053. return 0;
  2054. err_format:
  2055. b43err(dev->wl, "Initial Values Firmware file-format error.\n");
  2056. b43_print_fw_helptext(dev->wl, 1);
  2057. return -EPROTO;
  2058. }
  2059. static int b43_upload_initvals(struct b43_wldev *dev)
  2060. {
  2061. const size_t hdr_len = sizeof(struct b43_fw_header);
  2062. const struct b43_fw_header *hdr;
  2063. struct b43_firmware *fw = &dev->fw;
  2064. const struct b43_iv *ivals;
  2065. size_t count;
  2066. int err;
  2067. hdr = (const struct b43_fw_header *)(fw->initvals.data->data);
  2068. ivals = (const struct b43_iv *)(fw->initvals.data->data + hdr_len);
  2069. count = be32_to_cpu(hdr->size);
  2070. err = b43_write_initvals(dev, ivals, count,
  2071. fw->initvals.data->size - hdr_len);
  2072. if (err)
  2073. goto out;
  2074. if (fw->initvals_band.data) {
  2075. hdr = (const struct b43_fw_header *)(fw->initvals_band.data->data);
  2076. ivals = (const struct b43_iv *)(fw->initvals_band.data->data + hdr_len);
  2077. count = be32_to_cpu(hdr->size);
  2078. err = b43_write_initvals(dev, ivals, count,
  2079. fw->initvals_band.data->size - hdr_len);
  2080. if (err)
  2081. goto out;
  2082. }
  2083. out:
  2084. return err;
  2085. }
  2086. /* Initialize the GPIOs
  2087. * http://bcm-specs.sipsolutions.net/GPIO
  2088. */
  2089. static int b43_gpio_init(struct b43_wldev *dev)
  2090. {
  2091. struct ssb_bus *bus = dev->dev->bus;
  2092. struct ssb_device *gpiodev, *pcidev = NULL;
  2093. u32 mask, set;
  2094. b43_write32(dev, B43_MMIO_MACCTL, b43_read32(dev, B43_MMIO_MACCTL)
  2095. & ~B43_MACCTL_GPOUTSMSK);
  2096. b43_write16(dev, B43_MMIO_GPIO_MASK, b43_read16(dev, B43_MMIO_GPIO_MASK)
  2097. | 0x000F);
  2098. mask = 0x0000001F;
  2099. set = 0x0000000F;
  2100. if (dev->dev->bus->chip_id == 0x4301) {
  2101. mask |= 0x0060;
  2102. set |= 0x0060;
  2103. }
  2104. if (0 /* FIXME: conditional unknown */ ) {
  2105. b43_write16(dev, B43_MMIO_GPIO_MASK,
  2106. b43_read16(dev, B43_MMIO_GPIO_MASK)
  2107. | 0x0100);
  2108. mask |= 0x0180;
  2109. set |= 0x0180;
  2110. }
  2111. if (dev->dev->bus->sprom.boardflags_lo & B43_BFL_PACTRL) {
  2112. b43_write16(dev, B43_MMIO_GPIO_MASK,
  2113. b43_read16(dev, B43_MMIO_GPIO_MASK)
  2114. | 0x0200);
  2115. mask |= 0x0200;
  2116. set |= 0x0200;
  2117. }
  2118. if (dev->dev->id.revision >= 2)
  2119. mask |= 0x0010; /* FIXME: This is redundant. */
  2120. #ifdef CONFIG_SSB_DRIVER_PCICORE
  2121. pcidev = bus->pcicore.dev;
  2122. #endif
  2123. gpiodev = bus->chipco.dev ? : pcidev;
  2124. if (!gpiodev)
  2125. return 0;
  2126. ssb_write32(gpiodev, B43_GPIO_CONTROL,
  2127. (ssb_read32(gpiodev, B43_GPIO_CONTROL)
  2128. & mask) | set);
  2129. return 0;
  2130. }
  2131. /* Turn off all GPIO stuff. Call this on module unload, for example. */
  2132. static void b43_gpio_cleanup(struct b43_wldev *dev)
  2133. {
  2134. struct ssb_bus *bus = dev->dev->bus;
  2135. struct ssb_device *gpiodev, *pcidev = NULL;
  2136. #ifdef CONFIG_SSB_DRIVER_PCICORE
  2137. pcidev = bus->pcicore.dev;
  2138. #endif
  2139. gpiodev = bus->chipco.dev ? : pcidev;
  2140. if (!gpiodev)
  2141. return;
  2142. ssb_write32(gpiodev, B43_GPIO_CONTROL, 0);
  2143. }
  2144. /* http://bcm-specs.sipsolutions.net/EnableMac */
  2145. void b43_mac_enable(struct b43_wldev *dev)
  2146. {
  2147. if (b43_debug(dev, B43_DBG_FIRMWARE)) {
  2148. u16 fwstate;
  2149. fwstate = b43_shm_read16(dev, B43_SHM_SHARED,
  2150. B43_SHM_SH_UCODESTAT);
  2151. if ((fwstate != B43_SHM_SH_UCODESTAT_SUSP) &&
  2152. (fwstate != B43_SHM_SH_UCODESTAT_SLEEP)) {
  2153. b43err(dev->wl, "b43_mac_enable(): The firmware "
  2154. "should be suspended, but current state is %u\n",
  2155. fwstate);
  2156. }
  2157. }
  2158. dev->mac_suspended--;
  2159. B43_WARN_ON(dev->mac_suspended < 0);
  2160. if (dev->mac_suspended == 0) {
  2161. b43_write32(dev, B43_MMIO_MACCTL,
  2162. b43_read32(dev, B43_MMIO_MACCTL)
  2163. | B43_MACCTL_ENABLED);
  2164. b43_write32(dev, B43_MMIO_GEN_IRQ_REASON,
  2165. B43_IRQ_MAC_SUSPENDED);
  2166. /* Commit writes */
  2167. b43_read32(dev, B43_MMIO_MACCTL);
  2168. b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
  2169. b43_power_saving_ctl_bits(dev, 0);
  2170. }
  2171. }
  2172. /* http://bcm-specs.sipsolutions.net/SuspendMAC */
  2173. void b43_mac_suspend(struct b43_wldev *dev)
  2174. {
  2175. int i;
  2176. u32 tmp;
  2177. might_sleep();
  2178. B43_WARN_ON(dev->mac_suspended < 0);
  2179. if (dev->mac_suspended == 0) {
  2180. b43_power_saving_ctl_bits(dev, B43_PS_AWAKE);
  2181. b43_write32(dev, B43_MMIO_MACCTL,
  2182. b43_read32(dev, B43_MMIO_MACCTL)
  2183. & ~B43_MACCTL_ENABLED);
  2184. /* force pci to flush the write */
  2185. b43_read32(dev, B43_MMIO_MACCTL);
  2186. for (i = 35; i; i--) {
  2187. tmp = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
  2188. if (tmp & B43_IRQ_MAC_SUSPENDED)
  2189. goto out;
  2190. udelay(10);
  2191. }
  2192. /* Hm, it seems this will take some time. Use msleep(). */
  2193. for (i = 40; i; i--) {
  2194. tmp = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
  2195. if (tmp & B43_IRQ_MAC_SUSPENDED)
  2196. goto out;
  2197. msleep(1);
  2198. }
  2199. b43err(dev->wl, "MAC suspend failed\n");
  2200. }
  2201. out:
  2202. dev->mac_suspended++;
  2203. }
  2204. static void b43_adjust_opmode(struct b43_wldev *dev)
  2205. {
  2206. struct b43_wl *wl = dev->wl;
  2207. u32 ctl;
  2208. u16 cfp_pretbtt;
  2209. ctl = b43_read32(dev, B43_MMIO_MACCTL);
  2210. /* Reset status to STA infrastructure mode. */
  2211. ctl &= ~B43_MACCTL_AP;
  2212. ctl &= ~B43_MACCTL_KEEP_CTL;
  2213. ctl &= ~B43_MACCTL_KEEP_BADPLCP;
  2214. ctl &= ~B43_MACCTL_KEEP_BAD;
  2215. ctl &= ~B43_MACCTL_PROMISC;
  2216. ctl &= ~B43_MACCTL_BEACPROMISC;
  2217. ctl |= B43_MACCTL_INFRA;
  2218. if (b43_is_mode(wl, NL80211_IFTYPE_AP) ||
  2219. b43_is_mode(wl, NL80211_IFTYPE_MESH_POINT))
  2220. ctl |= B43_MACCTL_AP;
  2221. else if (b43_is_mode(wl, NL80211_IFTYPE_ADHOC))
  2222. ctl &= ~B43_MACCTL_INFRA;
  2223. if (wl->filter_flags & FIF_CONTROL)
  2224. ctl |= B43_MACCTL_KEEP_CTL;
  2225. if (wl->filter_flags & FIF_FCSFAIL)
  2226. ctl |= B43_MACCTL_KEEP_BAD;
  2227. if (wl->filter_flags & FIF_PLCPFAIL)
  2228. ctl |= B43_MACCTL_KEEP_BADPLCP;
  2229. if (wl->filter_flags & FIF_PROMISC_IN_BSS)
  2230. ctl |= B43_MACCTL_PROMISC;
  2231. if (wl->filter_flags & FIF_BCN_PRBRESP_PROMISC)
  2232. ctl |= B43_MACCTL_BEACPROMISC;
  2233. /* Workaround: On old hardware the HW-MAC-address-filter
  2234. * doesn't work properly, so always run promisc in filter
  2235. * it in software. */
  2236. if (dev->dev->id.revision <= 4)
  2237. ctl |= B43_MACCTL_PROMISC;
  2238. b43_write32(dev, B43_MMIO_MACCTL, ctl);
  2239. cfp_pretbtt = 2;
  2240. if ((ctl & B43_MACCTL_INFRA) && !(ctl & B43_MACCTL_AP)) {
  2241. if (dev->dev->bus->chip_id == 0x4306 &&
  2242. dev->dev->bus->chip_rev == 3)
  2243. cfp_pretbtt = 100;
  2244. else
  2245. cfp_pretbtt = 50;
  2246. }
  2247. b43_write16(dev, 0x612, cfp_pretbtt);
  2248. }
  2249. static void b43_rate_memory_write(struct b43_wldev *dev, u16 rate, int is_ofdm)
  2250. {
  2251. u16 offset;
  2252. if (is_ofdm) {
  2253. offset = 0x480;
  2254. offset += (b43_plcp_get_ratecode_ofdm(rate) & 0x000F) * 2;
  2255. } else {
  2256. offset = 0x4C0;
  2257. offset += (b43_plcp_get_ratecode_cck(rate) & 0x000F) * 2;
  2258. }
  2259. b43_shm_write16(dev, B43_SHM_SHARED, offset + 0x20,
  2260. b43_shm_read16(dev, B43_SHM_SHARED, offset));
  2261. }
  2262. static void b43_rate_memory_init(struct b43_wldev *dev)
  2263. {
  2264. switch (dev->phy.type) {
  2265. case B43_PHYTYPE_A:
  2266. case B43_PHYTYPE_G:
  2267. case B43_PHYTYPE_N:
  2268. b43_rate_memory_write(dev, B43_OFDM_RATE_6MB, 1);
  2269. b43_rate_memory_write(dev, B43_OFDM_RATE_12MB, 1);
  2270. b43_rate_memory_write(dev, B43_OFDM_RATE_18MB, 1);
  2271. b43_rate_memory_write(dev, B43_OFDM_RATE_24MB, 1);
  2272. b43_rate_memory_write(dev, B43_OFDM_RATE_36MB, 1);
  2273. b43_rate_memory_write(dev, B43_OFDM_RATE_48MB, 1);
  2274. b43_rate_memory_write(dev, B43_OFDM_RATE_54MB, 1);
  2275. if (dev->phy.type == B43_PHYTYPE_A)
  2276. break;
  2277. /* fallthrough */
  2278. case B43_PHYTYPE_B:
  2279. b43_rate_memory_write(dev, B43_CCK_RATE_1MB, 0);
  2280. b43_rate_memory_write(dev, B43_CCK_RATE_2MB, 0);
  2281. b43_rate_memory_write(dev, B43_CCK_RATE_5MB, 0);
  2282. b43_rate_memory_write(dev, B43_CCK_RATE_11MB, 0);
  2283. break;
  2284. default:
  2285. B43_WARN_ON(1);
  2286. }
  2287. }
  2288. /* Set the default values for the PHY TX Control Words. */
  2289. static void b43_set_phytxctl_defaults(struct b43_wldev *dev)
  2290. {
  2291. u16 ctl = 0;
  2292. ctl |= B43_TXH_PHY_ENC_CCK;
  2293. ctl |= B43_TXH_PHY_ANT01AUTO;
  2294. ctl |= B43_TXH_PHY_TXPWR;
  2295. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_BEACPHYCTL, ctl);
  2296. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_ACKCTSPHYCTL, ctl);
  2297. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRPHYCTL, ctl);
  2298. }
  2299. /* Set the TX-Antenna for management frames sent by firmware. */
  2300. static void b43_mgmtframe_txantenna(struct b43_wldev *dev, int antenna)
  2301. {
  2302. u16 ant;
  2303. u16 tmp;
  2304. ant = b43_antenna_to_phyctl(antenna);
  2305. /* For ACK/CTS */
  2306. tmp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_ACKCTSPHYCTL);
  2307. tmp = (tmp & ~B43_TXH_PHY_ANT) | ant;
  2308. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_ACKCTSPHYCTL, tmp);
  2309. /* For Probe Resposes */
  2310. tmp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_PRPHYCTL);
  2311. tmp = (tmp & ~B43_TXH_PHY_ANT) | ant;
  2312. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRPHYCTL, tmp);
  2313. }
  2314. /* This is the opposite of b43_chip_init() */
  2315. static void b43_chip_exit(struct b43_wldev *dev)
  2316. {
  2317. b43_phy_exit(dev);
  2318. b43_gpio_cleanup(dev);
  2319. /* firmware is released later */
  2320. }
  2321. /* Initialize the chip
  2322. * http://bcm-specs.sipsolutions.net/ChipInit
  2323. */
  2324. static int b43_chip_init(struct b43_wldev *dev)
  2325. {
  2326. struct b43_phy *phy = &dev->phy;
  2327. int err;
  2328. u32 value32, macctl;
  2329. u16 value16;
  2330. /* Initialize the MAC control */
  2331. macctl = B43_MACCTL_IHR_ENABLED | B43_MACCTL_SHM_ENABLED;
  2332. if (dev->phy.gmode)
  2333. macctl |= B43_MACCTL_GMODE;
  2334. macctl |= B43_MACCTL_INFRA;
  2335. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  2336. err = b43_request_firmware(dev);
  2337. if (err)
  2338. goto out;
  2339. err = b43_upload_microcode(dev);
  2340. if (err)
  2341. goto out; /* firmware is released later */
  2342. err = b43_gpio_init(dev);
  2343. if (err)
  2344. goto out; /* firmware is released later */
  2345. err = b43_upload_initvals(dev);
  2346. if (err)
  2347. goto err_gpio_clean;
  2348. /* Turn the Analog on and initialize the PHY. */
  2349. phy->ops->switch_analog(dev, 1);
  2350. err = b43_phy_init(dev);
  2351. if (err)
  2352. goto err_gpio_clean;
  2353. /* Disable Interference Mitigation. */
  2354. if (phy->ops->interf_mitigation)
  2355. phy->ops->interf_mitigation(dev, B43_INTERFMODE_NONE);
  2356. /* Select the antennae */
  2357. if (phy->ops->set_rx_antenna)
  2358. phy->ops->set_rx_antenna(dev, B43_ANTENNA_DEFAULT);
  2359. b43_mgmtframe_txantenna(dev, B43_ANTENNA_DEFAULT);
  2360. if (phy->type == B43_PHYTYPE_B) {
  2361. value16 = b43_read16(dev, 0x005E);
  2362. value16 |= 0x0004;
  2363. b43_write16(dev, 0x005E, value16);
  2364. }
  2365. b43_write32(dev, 0x0100, 0x01000000);
  2366. if (dev->dev->id.revision < 5)
  2367. b43_write32(dev, 0x010C, 0x01000000);
  2368. b43_write32(dev, B43_MMIO_MACCTL, b43_read32(dev, B43_MMIO_MACCTL)
  2369. & ~B43_MACCTL_INFRA);
  2370. b43_write32(dev, B43_MMIO_MACCTL, b43_read32(dev, B43_MMIO_MACCTL)
  2371. | B43_MACCTL_INFRA);
  2372. /* Probe Response Timeout value */
  2373. /* FIXME: Default to 0, has to be set by ioctl probably... :-/ */
  2374. b43_shm_write16(dev, B43_SHM_SHARED, 0x0074, 0x0000);
  2375. /* Initially set the wireless operation mode. */
  2376. b43_adjust_opmode(dev);
  2377. if (dev->dev->id.revision < 3) {
  2378. b43_write16(dev, 0x060E, 0x0000);
  2379. b43_write16(dev, 0x0610, 0x8000);
  2380. b43_write16(dev, 0x0604, 0x0000);
  2381. b43_write16(dev, 0x0606, 0x0200);
  2382. } else {
  2383. b43_write32(dev, 0x0188, 0x80000000);
  2384. b43_write32(dev, 0x018C, 0x02000000);
  2385. }
  2386. b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, 0x00004000);
  2387. b43_write32(dev, B43_MMIO_DMA0_IRQ_MASK, 0x0001DC00);
  2388. b43_write32(dev, B43_MMIO_DMA1_IRQ_MASK, 0x0000DC00);
  2389. b43_write32(dev, B43_MMIO_DMA2_IRQ_MASK, 0x0000DC00);
  2390. b43_write32(dev, B43_MMIO_DMA3_IRQ_MASK, 0x0001DC00);
  2391. b43_write32(dev, B43_MMIO_DMA4_IRQ_MASK, 0x0000DC00);
  2392. b43_write32(dev, B43_MMIO_DMA5_IRQ_MASK, 0x0000DC00);
  2393. value32 = ssb_read32(dev->dev, SSB_TMSLOW);
  2394. value32 |= 0x00100000;
  2395. ssb_write32(dev->dev, SSB_TMSLOW, value32);
  2396. b43_write16(dev, B43_MMIO_POWERUP_DELAY,
  2397. dev->dev->bus->chipco.fast_pwrup_delay);
  2398. err = 0;
  2399. b43dbg(dev->wl, "Chip initialized\n");
  2400. out:
  2401. return err;
  2402. err_gpio_clean:
  2403. b43_gpio_cleanup(dev);
  2404. return err;
  2405. }
  2406. static void b43_periodic_every60sec(struct b43_wldev *dev)
  2407. {
  2408. const struct b43_phy_operations *ops = dev->phy.ops;
  2409. if (ops->pwork_60sec)
  2410. ops->pwork_60sec(dev);
  2411. /* Force check the TX power emission now. */
  2412. b43_phy_txpower_check(dev, B43_TXPWR_IGNORE_TIME);
  2413. }
  2414. static void b43_periodic_every30sec(struct b43_wldev *dev)
  2415. {
  2416. /* Update device statistics. */
  2417. b43_calculate_link_quality(dev);
  2418. }
  2419. static void b43_periodic_every15sec(struct b43_wldev *dev)
  2420. {
  2421. struct b43_phy *phy = &dev->phy;
  2422. u16 wdr;
  2423. if (dev->fw.opensource) {
  2424. /* Check if the firmware is still alive.
  2425. * It will reset the watchdog counter to 0 in its idle loop. */
  2426. wdr = b43_shm_read16(dev, B43_SHM_SCRATCH, B43_WATCHDOG_REG);
  2427. if (unlikely(wdr)) {
  2428. b43err(dev->wl, "Firmware watchdog: The firmware died!\n");
  2429. b43_controller_restart(dev, "Firmware watchdog");
  2430. return;
  2431. } else {
  2432. b43_shm_write16(dev, B43_SHM_SCRATCH,
  2433. B43_WATCHDOG_REG, 1);
  2434. }
  2435. }
  2436. if (phy->ops->pwork_15sec)
  2437. phy->ops->pwork_15sec(dev);
  2438. atomic_set(&phy->txerr_cnt, B43_PHY_TX_BADNESS_LIMIT);
  2439. wmb();
  2440. }
  2441. static void do_periodic_work(struct b43_wldev *dev)
  2442. {
  2443. unsigned int state;
  2444. state = dev->periodic_state;
  2445. if (state % 4 == 0)
  2446. b43_periodic_every60sec(dev);
  2447. if (state % 2 == 0)
  2448. b43_periodic_every30sec(dev);
  2449. b43_periodic_every15sec(dev);
  2450. }
  2451. /* Periodic work locking policy:
  2452. * The whole periodic work handler is protected by
  2453. * wl->mutex. If another lock is needed somewhere in the
  2454. * pwork callchain, it's aquired in-place, where it's needed.
  2455. */
  2456. static void b43_periodic_work_handler(struct work_struct *work)
  2457. {
  2458. struct b43_wldev *dev = container_of(work, struct b43_wldev,
  2459. periodic_work.work);
  2460. struct b43_wl *wl = dev->wl;
  2461. unsigned long delay;
  2462. mutex_lock(&wl->mutex);
  2463. if (unlikely(b43_status(dev) != B43_STAT_STARTED))
  2464. goto out;
  2465. if (b43_debug(dev, B43_DBG_PWORK_STOP))
  2466. goto out_requeue;
  2467. do_periodic_work(dev);
  2468. dev->periodic_state++;
  2469. out_requeue:
  2470. if (b43_debug(dev, B43_DBG_PWORK_FAST))
  2471. delay = msecs_to_jiffies(50);
  2472. else
  2473. delay = round_jiffies_relative(HZ * 15);
  2474. queue_delayed_work(wl->hw->workqueue, &dev->periodic_work, delay);
  2475. out:
  2476. mutex_unlock(&wl->mutex);
  2477. }
  2478. static void b43_periodic_tasks_setup(struct b43_wldev *dev)
  2479. {
  2480. struct delayed_work *work = &dev->periodic_work;
  2481. dev->periodic_state = 0;
  2482. INIT_DELAYED_WORK(work, b43_periodic_work_handler);
  2483. queue_delayed_work(dev->wl->hw->workqueue, work, 0);
  2484. }
  2485. /* Check if communication with the device works correctly. */
  2486. static int b43_validate_chipaccess(struct b43_wldev *dev)
  2487. {
  2488. u32 v, backup;
  2489. backup = b43_shm_read32(dev, B43_SHM_SHARED, 0);
  2490. /* Check for read/write and endianness problems. */
  2491. b43_shm_write32(dev, B43_SHM_SHARED, 0, 0x55AAAA55);
  2492. if (b43_shm_read32(dev, B43_SHM_SHARED, 0) != 0x55AAAA55)
  2493. goto error;
  2494. b43_shm_write32(dev, B43_SHM_SHARED, 0, 0xAA5555AA);
  2495. if (b43_shm_read32(dev, B43_SHM_SHARED, 0) != 0xAA5555AA)
  2496. goto error;
  2497. b43_shm_write32(dev, B43_SHM_SHARED, 0, backup);
  2498. if ((dev->dev->id.revision >= 3) && (dev->dev->id.revision <= 10)) {
  2499. /* The 32bit register shadows the two 16bit registers
  2500. * with update sideeffects. Validate this. */
  2501. b43_write16(dev, B43_MMIO_TSF_CFP_START, 0xAAAA);
  2502. b43_write32(dev, B43_MMIO_TSF_CFP_START, 0xCCCCBBBB);
  2503. if (b43_read16(dev, B43_MMIO_TSF_CFP_START_LOW) != 0xBBBB)
  2504. goto error;
  2505. if (b43_read16(dev, B43_MMIO_TSF_CFP_START_HIGH) != 0xCCCC)
  2506. goto error;
  2507. }
  2508. b43_write32(dev, B43_MMIO_TSF_CFP_START, 0);
  2509. v = b43_read32(dev, B43_MMIO_MACCTL);
  2510. v |= B43_MACCTL_GMODE;
  2511. if (v != (B43_MACCTL_GMODE | B43_MACCTL_IHR_ENABLED))
  2512. goto error;
  2513. return 0;
  2514. error:
  2515. b43err(dev->wl, "Failed to validate the chipaccess\n");
  2516. return -ENODEV;
  2517. }
  2518. static void b43_security_init(struct b43_wldev *dev)
  2519. {
  2520. dev->max_nr_keys = (dev->dev->id.revision >= 5) ? 58 : 20;
  2521. B43_WARN_ON(dev->max_nr_keys > ARRAY_SIZE(dev->key));
  2522. dev->ktp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_KTP);
  2523. /* KTP is a word address, but we address SHM bytewise.
  2524. * So multiply by two.
  2525. */
  2526. dev->ktp *= 2;
  2527. if (dev->dev->id.revision >= 5) {
  2528. /* Number of RCMTA address slots */
  2529. b43_write16(dev, B43_MMIO_RCMTA_COUNT, dev->max_nr_keys - 8);
  2530. }
  2531. b43_clear_keys(dev);
  2532. }
  2533. static int b43_rng_read(struct hwrng *rng, u32 * data)
  2534. {
  2535. struct b43_wl *wl = (struct b43_wl *)rng->priv;
  2536. unsigned long flags;
  2537. /* Don't take wl->mutex here, as it could deadlock with
  2538. * hwrng internal locking. It's not needed to take
  2539. * wl->mutex here, anyway. */
  2540. spin_lock_irqsave(&wl->irq_lock, flags);
  2541. *data = b43_read16(wl->current_dev, B43_MMIO_RNG);
  2542. spin_unlock_irqrestore(&wl->irq_lock, flags);
  2543. return (sizeof(u16));
  2544. }
  2545. static void b43_rng_exit(struct b43_wl *wl)
  2546. {
  2547. if (wl->rng_initialized)
  2548. hwrng_unregister(&wl->rng);
  2549. }
  2550. static int b43_rng_init(struct b43_wl *wl)
  2551. {
  2552. int err;
  2553. snprintf(wl->rng_name, ARRAY_SIZE(wl->rng_name),
  2554. "%s_%s", KBUILD_MODNAME, wiphy_name(wl->hw->wiphy));
  2555. wl->rng.name = wl->rng_name;
  2556. wl->rng.data_read = b43_rng_read;
  2557. wl->rng.priv = (unsigned long)wl;
  2558. wl->rng_initialized = 1;
  2559. err = hwrng_register(&wl->rng);
  2560. if (err) {
  2561. wl->rng_initialized = 0;
  2562. b43err(wl, "Failed to register the random "
  2563. "number generator (%d)\n", err);
  2564. }
  2565. return err;
  2566. }
  2567. static int b43_op_tx(struct ieee80211_hw *hw,
  2568. struct sk_buff *skb)
  2569. {
  2570. struct b43_wl *wl = hw_to_b43_wl(hw);
  2571. struct b43_wldev *dev = wl->current_dev;
  2572. unsigned long flags;
  2573. int err;
  2574. if (unlikely(skb->len < 2 + 2 + 6)) {
  2575. /* Too short, this can't be a valid frame. */
  2576. goto drop_packet;
  2577. }
  2578. B43_WARN_ON(skb_shinfo(skb)->nr_frags);
  2579. if (unlikely(!dev))
  2580. goto drop_packet;
  2581. /* Transmissions on seperate queues can run concurrently. */
  2582. read_lock_irqsave(&wl->tx_lock, flags);
  2583. err = -ENODEV;
  2584. if (likely(b43_status(dev) >= B43_STAT_STARTED)) {
  2585. if (b43_using_pio_transfers(dev))
  2586. err = b43_pio_tx(dev, skb);
  2587. else
  2588. err = b43_dma_tx(dev, skb);
  2589. }
  2590. read_unlock_irqrestore(&wl->tx_lock, flags);
  2591. if (unlikely(err))
  2592. goto drop_packet;
  2593. return NETDEV_TX_OK;
  2594. drop_packet:
  2595. /* We can not transmit this packet. Drop it. */
  2596. dev_kfree_skb_any(skb);
  2597. return NETDEV_TX_OK;
  2598. }
  2599. /* Locking: wl->irq_lock */
  2600. static void b43_qos_params_upload(struct b43_wldev *dev,
  2601. const struct ieee80211_tx_queue_params *p,
  2602. u16 shm_offset)
  2603. {
  2604. u16 params[B43_NR_QOSPARAMS];
  2605. int bslots, tmp;
  2606. unsigned int i;
  2607. bslots = b43_read16(dev, B43_MMIO_RNG) & p->cw_min;
  2608. memset(&params, 0, sizeof(params));
  2609. params[B43_QOSPARAM_TXOP] = p->txop * 32;
  2610. params[B43_QOSPARAM_CWMIN] = p->cw_min;
  2611. params[B43_QOSPARAM_CWMAX] = p->cw_max;
  2612. params[B43_QOSPARAM_CWCUR] = p->cw_min;
  2613. params[B43_QOSPARAM_AIFS] = p->aifs;
  2614. params[B43_QOSPARAM_BSLOTS] = bslots;
  2615. params[B43_QOSPARAM_REGGAP] = bslots + p->aifs;
  2616. for (i = 0; i < ARRAY_SIZE(params); i++) {
  2617. if (i == B43_QOSPARAM_STATUS) {
  2618. tmp = b43_shm_read16(dev, B43_SHM_SHARED,
  2619. shm_offset + (i * 2));
  2620. /* Mark the parameters as updated. */
  2621. tmp |= 0x100;
  2622. b43_shm_write16(dev, B43_SHM_SHARED,
  2623. shm_offset + (i * 2),
  2624. tmp);
  2625. } else {
  2626. b43_shm_write16(dev, B43_SHM_SHARED,
  2627. shm_offset + (i * 2),
  2628. params[i]);
  2629. }
  2630. }
  2631. }
  2632. /* Mapping of mac80211 queue numbers to b43 QoS SHM offsets. */
  2633. static const u16 b43_qos_shm_offsets[] = {
  2634. /* [mac80211-queue-nr] = SHM_OFFSET, */
  2635. [0] = B43_QOS_VOICE,
  2636. [1] = B43_QOS_VIDEO,
  2637. [2] = B43_QOS_BESTEFFORT,
  2638. [3] = B43_QOS_BACKGROUND,
  2639. };
  2640. /* Update all QOS parameters in hardware. */
  2641. static void b43_qos_upload_all(struct b43_wldev *dev)
  2642. {
  2643. struct b43_wl *wl = dev->wl;
  2644. struct b43_qos_params *params;
  2645. unsigned int i;
  2646. BUILD_BUG_ON(ARRAY_SIZE(b43_qos_shm_offsets) !=
  2647. ARRAY_SIZE(wl->qos_params));
  2648. b43_mac_suspend(dev);
  2649. for (i = 0; i < ARRAY_SIZE(wl->qos_params); i++) {
  2650. params = &(wl->qos_params[i]);
  2651. b43_qos_params_upload(dev, &(params->p),
  2652. b43_qos_shm_offsets[i]);
  2653. }
  2654. b43_mac_enable(dev);
  2655. }
  2656. static void b43_qos_clear(struct b43_wl *wl)
  2657. {
  2658. struct b43_qos_params *params;
  2659. unsigned int i;
  2660. /* Initialize QoS parameters to sane defaults. */
  2661. BUILD_BUG_ON(ARRAY_SIZE(b43_qos_shm_offsets) !=
  2662. ARRAY_SIZE(wl->qos_params));
  2663. for (i = 0; i < ARRAY_SIZE(wl->qos_params); i++) {
  2664. params = &(wl->qos_params[i]);
  2665. switch (b43_qos_shm_offsets[i]) {
  2666. case B43_QOS_VOICE:
  2667. params->p.txop = 0;
  2668. params->p.aifs = 2;
  2669. params->p.cw_min = 0x0001;
  2670. params->p.cw_max = 0x0001;
  2671. break;
  2672. case B43_QOS_VIDEO:
  2673. params->p.txop = 0;
  2674. params->p.aifs = 2;
  2675. params->p.cw_min = 0x0001;
  2676. params->p.cw_max = 0x0001;
  2677. break;
  2678. case B43_QOS_BESTEFFORT:
  2679. params->p.txop = 0;
  2680. params->p.aifs = 3;
  2681. params->p.cw_min = 0x0001;
  2682. params->p.cw_max = 0x03FF;
  2683. break;
  2684. case B43_QOS_BACKGROUND:
  2685. params->p.txop = 0;
  2686. params->p.aifs = 7;
  2687. params->p.cw_min = 0x0001;
  2688. params->p.cw_max = 0x03FF;
  2689. break;
  2690. default:
  2691. B43_WARN_ON(1);
  2692. }
  2693. }
  2694. }
  2695. /* Initialize the core's QOS capabilities */
  2696. static void b43_qos_init(struct b43_wldev *dev)
  2697. {
  2698. /* Upload the current QOS parameters. */
  2699. b43_qos_upload_all(dev);
  2700. /* Enable QOS support. */
  2701. b43_hf_write(dev, b43_hf_read(dev) | B43_HF_EDCF);
  2702. b43_write16(dev, B43_MMIO_IFSCTL,
  2703. b43_read16(dev, B43_MMIO_IFSCTL)
  2704. | B43_MMIO_IFSCTL_USE_EDCF);
  2705. }
  2706. static int b43_op_conf_tx(struct ieee80211_hw *hw, u16 _queue,
  2707. const struct ieee80211_tx_queue_params *params)
  2708. {
  2709. struct b43_wl *wl = hw_to_b43_wl(hw);
  2710. struct b43_wldev *dev;
  2711. unsigned int queue = (unsigned int)_queue;
  2712. int err = -ENODEV;
  2713. if (queue >= ARRAY_SIZE(wl->qos_params)) {
  2714. /* Queue not available or don't support setting
  2715. * params on this queue. Return success to not
  2716. * confuse mac80211. */
  2717. return 0;
  2718. }
  2719. BUILD_BUG_ON(ARRAY_SIZE(b43_qos_shm_offsets) !=
  2720. ARRAY_SIZE(wl->qos_params));
  2721. mutex_lock(&wl->mutex);
  2722. dev = wl->current_dev;
  2723. if (unlikely(!dev || (b43_status(dev) < B43_STAT_INITIALIZED)))
  2724. goto out_unlock;
  2725. memcpy(&(wl->qos_params[queue].p), params, sizeof(*params));
  2726. b43_mac_suspend(dev);
  2727. b43_qos_params_upload(dev, &(wl->qos_params[queue].p),
  2728. b43_qos_shm_offsets[queue]);
  2729. b43_mac_enable(dev);
  2730. err = 0;
  2731. out_unlock:
  2732. mutex_unlock(&wl->mutex);
  2733. return err;
  2734. }
  2735. static int b43_op_get_tx_stats(struct ieee80211_hw *hw,
  2736. struct ieee80211_tx_queue_stats *stats)
  2737. {
  2738. struct b43_wl *wl = hw_to_b43_wl(hw);
  2739. struct b43_wldev *dev = wl->current_dev;
  2740. unsigned long flags;
  2741. int err = -ENODEV;
  2742. if (!dev)
  2743. goto out;
  2744. spin_lock_irqsave(&wl->irq_lock, flags);
  2745. if (likely(b43_status(dev) >= B43_STAT_STARTED)) {
  2746. if (b43_using_pio_transfers(dev))
  2747. b43_pio_get_tx_stats(dev, stats);
  2748. else
  2749. b43_dma_get_tx_stats(dev, stats);
  2750. err = 0;
  2751. }
  2752. spin_unlock_irqrestore(&wl->irq_lock, flags);
  2753. out:
  2754. return err;
  2755. }
  2756. static int b43_op_get_stats(struct ieee80211_hw *hw,
  2757. struct ieee80211_low_level_stats *stats)
  2758. {
  2759. struct b43_wl *wl = hw_to_b43_wl(hw);
  2760. unsigned long flags;
  2761. spin_lock_irqsave(&wl->irq_lock, flags);
  2762. memcpy(stats, &wl->ieee_stats, sizeof(*stats));
  2763. spin_unlock_irqrestore(&wl->irq_lock, flags);
  2764. return 0;
  2765. }
  2766. static void b43_put_phy_into_reset(struct b43_wldev *dev)
  2767. {
  2768. struct ssb_device *sdev = dev->dev;
  2769. u32 tmslow;
  2770. tmslow = ssb_read32(sdev, SSB_TMSLOW);
  2771. tmslow &= ~B43_TMSLOW_GMODE;
  2772. tmslow |= B43_TMSLOW_PHYRESET;
  2773. tmslow |= SSB_TMSLOW_FGC;
  2774. ssb_write32(sdev, SSB_TMSLOW, tmslow);
  2775. msleep(1);
  2776. tmslow = ssb_read32(sdev, SSB_TMSLOW);
  2777. tmslow &= ~SSB_TMSLOW_FGC;
  2778. tmslow |= B43_TMSLOW_PHYRESET;
  2779. ssb_write32(sdev, SSB_TMSLOW, tmslow);
  2780. msleep(1);
  2781. }
  2782. static const char * band_to_string(enum ieee80211_band band)
  2783. {
  2784. switch (band) {
  2785. case IEEE80211_BAND_5GHZ:
  2786. return "5";
  2787. case IEEE80211_BAND_2GHZ:
  2788. return "2.4";
  2789. default:
  2790. break;
  2791. }
  2792. B43_WARN_ON(1);
  2793. return "";
  2794. }
  2795. /* Expects wl->mutex locked */
  2796. static int b43_switch_band(struct b43_wl *wl, struct ieee80211_channel *chan)
  2797. {
  2798. struct b43_wldev *up_dev = NULL;
  2799. struct b43_wldev *down_dev;
  2800. struct b43_wldev *d;
  2801. int err;
  2802. bool uninitialized_var(gmode);
  2803. int prev_status;
  2804. /* Find a device and PHY which supports the band. */
  2805. list_for_each_entry(d, &wl->devlist, list) {
  2806. switch (chan->band) {
  2807. case IEEE80211_BAND_5GHZ:
  2808. if (d->phy.supports_5ghz) {
  2809. up_dev = d;
  2810. gmode = 0;
  2811. }
  2812. break;
  2813. case IEEE80211_BAND_2GHZ:
  2814. if (d->phy.supports_2ghz) {
  2815. up_dev = d;
  2816. gmode = 1;
  2817. }
  2818. break;
  2819. default:
  2820. B43_WARN_ON(1);
  2821. return -EINVAL;
  2822. }
  2823. if (up_dev)
  2824. break;
  2825. }
  2826. if (!up_dev) {
  2827. b43err(wl, "Could not find a device for %s-GHz band operation\n",
  2828. band_to_string(chan->band));
  2829. return -ENODEV;
  2830. }
  2831. if ((up_dev == wl->current_dev) &&
  2832. (!!wl->current_dev->phy.gmode == !!gmode)) {
  2833. /* This device is already running. */
  2834. return 0;
  2835. }
  2836. b43dbg(wl, "Switching to %s-GHz band\n",
  2837. band_to_string(chan->band));
  2838. down_dev = wl->current_dev;
  2839. prev_status = b43_status(down_dev);
  2840. /* Shutdown the currently running core. */
  2841. if (prev_status >= B43_STAT_STARTED)
  2842. b43_wireless_core_stop(down_dev);
  2843. if (prev_status >= B43_STAT_INITIALIZED)
  2844. b43_wireless_core_exit(down_dev);
  2845. if (down_dev != up_dev) {
  2846. /* We switch to a different core, so we put PHY into
  2847. * RESET on the old core. */
  2848. b43_put_phy_into_reset(down_dev);
  2849. }
  2850. /* Now start the new core. */
  2851. up_dev->phy.gmode = gmode;
  2852. if (prev_status >= B43_STAT_INITIALIZED) {
  2853. err = b43_wireless_core_init(up_dev);
  2854. if (err) {
  2855. b43err(wl, "Fatal: Could not initialize device for "
  2856. "selected %s-GHz band\n",
  2857. band_to_string(chan->band));
  2858. goto init_failure;
  2859. }
  2860. }
  2861. if (prev_status >= B43_STAT_STARTED) {
  2862. err = b43_wireless_core_start(up_dev);
  2863. if (err) {
  2864. b43err(wl, "Fatal: Coult not start device for "
  2865. "selected %s-GHz band\n",
  2866. band_to_string(chan->band));
  2867. b43_wireless_core_exit(up_dev);
  2868. goto init_failure;
  2869. }
  2870. }
  2871. B43_WARN_ON(b43_status(up_dev) != prev_status);
  2872. wl->current_dev = up_dev;
  2873. return 0;
  2874. init_failure:
  2875. /* Whoops, failed to init the new core. No core is operating now. */
  2876. wl->current_dev = NULL;
  2877. return err;
  2878. }
  2879. /* Write the short and long frame retry limit values. */
  2880. static void b43_set_retry_limits(struct b43_wldev *dev,
  2881. unsigned int short_retry,
  2882. unsigned int long_retry)
  2883. {
  2884. /* The retry limit is a 4-bit counter. Enforce this to avoid overflowing
  2885. * the chip-internal counter. */
  2886. short_retry = min(short_retry, (unsigned int)0xF);
  2887. long_retry = min(long_retry, (unsigned int)0xF);
  2888. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_SRLIMIT,
  2889. short_retry);
  2890. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_LRLIMIT,
  2891. long_retry);
  2892. }
  2893. static int b43_op_config(struct ieee80211_hw *hw, u32 changed)
  2894. {
  2895. struct b43_wl *wl = hw_to_b43_wl(hw);
  2896. struct b43_wldev *dev;
  2897. struct b43_phy *phy;
  2898. struct ieee80211_conf *conf = &hw->conf;
  2899. unsigned long flags;
  2900. int antenna;
  2901. int err = 0;
  2902. mutex_lock(&wl->mutex);
  2903. /* Switch the band (if necessary). This might change the active core. */
  2904. err = b43_switch_band(wl, conf->channel);
  2905. if (err)
  2906. goto out_unlock_mutex;
  2907. dev = wl->current_dev;
  2908. phy = &dev->phy;
  2909. b43_mac_suspend(dev);
  2910. if (changed & IEEE80211_CONF_CHANGE_RETRY_LIMITS)
  2911. b43_set_retry_limits(dev, conf->short_frame_max_tx_count,
  2912. conf->long_frame_max_tx_count);
  2913. changed &= ~IEEE80211_CONF_CHANGE_RETRY_LIMITS;
  2914. if (!changed)
  2915. goto out_mac_enable;
  2916. /* Switch to the requested channel.
  2917. * The firmware takes care of races with the TX handler. */
  2918. if (conf->channel->hw_value != phy->channel)
  2919. b43_switch_channel(dev, conf->channel->hw_value);
  2920. dev->wl->radiotap_enabled = !!(conf->flags & IEEE80211_CONF_RADIOTAP);
  2921. /* Adjust the desired TX power level. */
  2922. if (conf->power_level != 0) {
  2923. spin_lock_irqsave(&wl->irq_lock, flags);
  2924. if (conf->power_level != phy->desired_txpower) {
  2925. phy->desired_txpower = conf->power_level;
  2926. b43_phy_txpower_check(dev, B43_TXPWR_IGNORE_TIME |
  2927. B43_TXPWR_IGNORE_TSSI);
  2928. }
  2929. spin_unlock_irqrestore(&wl->irq_lock, flags);
  2930. }
  2931. /* Antennas for RX and management frame TX. */
  2932. antenna = B43_ANTENNA_DEFAULT;
  2933. b43_mgmtframe_txantenna(dev, antenna);
  2934. antenna = B43_ANTENNA_DEFAULT;
  2935. if (phy->ops->set_rx_antenna)
  2936. phy->ops->set_rx_antenna(dev, antenna);
  2937. /* Update templates for AP/mesh mode. */
  2938. if (b43_is_mode(wl, NL80211_IFTYPE_AP) ||
  2939. b43_is_mode(wl, NL80211_IFTYPE_MESH_POINT))
  2940. b43_set_beacon_int(dev, conf->beacon_int);
  2941. if (!!conf->radio_enabled != phy->radio_on) {
  2942. if (conf->radio_enabled) {
  2943. b43_software_rfkill(dev, RFKILL_STATE_UNBLOCKED);
  2944. b43info(dev->wl, "Radio turned on by software\n");
  2945. if (!dev->radio_hw_enable) {
  2946. b43info(dev->wl, "The hardware RF-kill button "
  2947. "still turns the radio physically off. "
  2948. "Press the button to turn it on.\n");
  2949. }
  2950. } else {
  2951. b43_software_rfkill(dev, RFKILL_STATE_SOFT_BLOCKED);
  2952. b43info(dev->wl, "Radio turned off by software\n");
  2953. }
  2954. }
  2955. out_mac_enable:
  2956. b43_mac_enable(dev);
  2957. out_unlock_mutex:
  2958. mutex_unlock(&wl->mutex);
  2959. return err;
  2960. }
  2961. static void b43_update_basic_rates(struct b43_wldev *dev, u64 brates)
  2962. {
  2963. struct ieee80211_supported_band *sband =
  2964. dev->wl->hw->wiphy->bands[b43_current_band(dev->wl)];
  2965. struct ieee80211_rate *rate;
  2966. int i;
  2967. u16 basic, direct, offset, basic_offset, rateptr;
  2968. for (i = 0; i < sband->n_bitrates; i++) {
  2969. rate = &sband->bitrates[i];
  2970. if (b43_is_cck_rate(rate->hw_value)) {
  2971. direct = B43_SHM_SH_CCKDIRECT;
  2972. basic = B43_SHM_SH_CCKBASIC;
  2973. offset = b43_plcp_get_ratecode_cck(rate->hw_value);
  2974. offset &= 0xF;
  2975. } else {
  2976. direct = B43_SHM_SH_OFDMDIRECT;
  2977. basic = B43_SHM_SH_OFDMBASIC;
  2978. offset = b43_plcp_get_ratecode_ofdm(rate->hw_value);
  2979. offset &= 0xF;
  2980. }
  2981. rate = ieee80211_get_response_rate(sband, brates, rate->bitrate);
  2982. if (b43_is_cck_rate(rate->hw_value)) {
  2983. basic_offset = b43_plcp_get_ratecode_cck(rate->hw_value);
  2984. basic_offset &= 0xF;
  2985. } else {
  2986. basic_offset = b43_plcp_get_ratecode_ofdm(rate->hw_value);
  2987. basic_offset &= 0xF;
  2988. }
  2989. /*
  2990. * Get the pointer that we need to point to
  2991. * from the direct map
  2992. */
  2993. rateptr = b43_shm_read16(dev, B43_SHM_SHARED,
  2994. direct + 2 * basic_offset);
  2995. /* and write it to the basic map */
  2996. b43_shm_write16(dev, B43_SHM_SHARED, basic + 2 * offset,
  2997. rateptr);
  2998. }
  2999. }
  3000. static void b43_op_bss_info_changed(struct ieee80211_hw *hw,
  3001. struct ieee80211_vif *vif,
  3002. struct ieee80211_bss_conf *conf,
  3003. u32 changed)
  3004. {
  3005. struct b43_wl *wl = hw_to_b43_wl(hw);
  3006. struct b43_wldev *dev;
  3007. mutex_lock(&wl->mutex);
  3008. dev = wl->current_dev;
  3009. if (!dev || b43_status(dev) < B43_STAT_STARTED)
  3010. goto out_unlock_mutex;
  3011. b43_mac_suspend(dev);
  3012. if (changed & BSS_CHANGED_BASIC_RATES)
  3013. b43_update_basic_rates(dev, conf->basic_rates);
  3014. if (changed & BSS_CHANGED_ERP_SLOT) {
  3015. if (conf->use_short_slot)
  3016. b43_short_slot_timing_enable(dev);
  3017. else
  3018. b43_short_slot_timing_disable(dev);
  3019. }
  3020. b43_mac_enable(dev);
  3021. out_unlock_mutex:
  3022. mutex_unlock(&wl->mutex);
  3023. return;
  3024. }
  3025. static int b43_op_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
  3026. struct ieee80211_vif *vif, struct ieee80211_sta *sta,
  3027. struct ieee80211_key_conf *key)
  3028. {
  3029. struct b43_wl *wl = hw_to_b43_wl(hw);
  3030. struct b43_wldev *dev;
  3031. u8 algorithm;
  3032. u8 index;
  3033. int err;
  3034. #if B43_DEBUG
  3035. static const u8 bcast_addr[ETH_ALEN] = {0xff, 0xff, 0xff, 0xff, 0xff, 0xff};
  3036. #endif
  3037. if (modparam_nohwcrypt)
  3038. return -ENOSPC; /* User disabled HW-crypto */
  3039. mutex_lock(&wl->mutex);
  3040. spin_lock_irq(&wl->irq_lock);
  3041. write_lock(&wl->tx_lock);
  3042. /* Why do we need all this locking here?
  3043. * mutex -> Every config operation must take it.
  3044. * irq_lock -> We modify the dev->key array, which is accessed
  3045. * in the IRQ handlers.
  3046. * tx_lock -> We modify the dev->key array, which is accessed
  3047. * in the TX handler.
  3048. */
  3049. dev = wl->current_dev;
  3050. err = -ENODEV;
  3051. if (!dev || b43_status(dev) < B43_STAT_INITIALIZED)
  3052. goto out_unlock;
  3053. if (dev->fw.pcm_request_failed) {
  3054. /* We don't have firmware for the crypto engine.
  3055. * Must use software-crypto. */
  3056. err = -EOPNOTSUPP;
  3057. goto out_unlock;
  3058. }
  3059. err = -EINVAL;
  3060. switch (key->alg) {
  3061. case ALG_WEP:
  3062. if (key->keylen == LEN_WEP40)
  3063. algorithm = B43_SEC_ALGO_WEP40;
  3064. else
  3065. algorithm = B43_SEC_ALGO_WEP104;
  3066. break;
  3067. case ALG_TKIP:
  3068. algorithm = B43_SEC_ALGO_TKIP;
  3069. break;
  3070. case ALG_CCMP:
  3071. algorithm = B43_SEC_ALGO_AES;
  3072. break;
  3073. default:
  3074. B43_WARN_ON(1);
  3075. goto out_unlock;
  3076. }
  3077. index = (u8) (key->keyidx);
  3078. if (index > 3)
  3079. goto out_unlock;
  3080. switch (cmd) {
  3081. case SET_KEY:
  3082. if (algorithm == B43_SEC_ALGO_TKIP) {
  3083. /* FIXME: No TKIP hardware encryption for now. */
  3084. err = -EOPNOTSUPP;
  3085. goto out_unlock;
  3086. }
  3087. if (key->flags & IEEE80211_KEY_FLAG_PAIRWISE) {
  3088. if (WARN_ON(!sta)) {
  3089. err = -EOPNOTSUPP;
  3090. goto out_unlock;
  3091. }
  3092. /* Pairwise key with an assigned MAC address. */
  3093. err = b43_key_write(dev, -1, algorithm,
  3094. key->key, key->keylen,
  3095. sta->addr, key);
  3096. } else {
  3097. /* Group key */
  3098. err = b43_key_write(dev, index, algorithm,
  3099. key->key, key->keylen, NULL, key);
  3100. }
  3101. if (err)
  3102. goto out_unlock;
  3103. if (algorithm == B43_SEC_ALGO_WEP40 ||
  3104. algorithm == B43_SEC_ALGO_WEP104) {
  3105. b43_hf_write(dev, b43_hf_read(dev) | B43_HF_USEDEFKEYS);
  3106. } else {
  3107. b43_hf_write(dev,
  3108. b43_hf_read(dev) & ~B43_HF_USEDEFKEYS);
  3109. }
  3110. key->flags |= IEEE80211_KEY_FLAG_GENERATE_IV;
  3111. break;
  3112. case DISABLE_KEY: {
  3113. err = b43_key_clear(dev, key->hw_key_idx);
  3114. if (err)
  3115. goto out_unlock;
  3116. break;
  3117. }
  3118. default:
  3119. B43_WARN_ON(1);
  3120. }
  3121. out_unlock:
  3122. if (!err) {
  3123. b43dbg(wl, "%s hardware based encryption for keyidx: %d, "
  3124. "mac: %pM\n",
  3125. cmd == SET_KEY ? "Using" : "Disabling", key->keyidx,
  3126. sta ? sta->addr : bcast_addr);
  3127. b43_dump_keymemory(dev);
  3128. }
  3129. write_unlock(&wl->tx_lock);
  3130. spin_unlock_irq(&wl->irq_lock);
  3131. mutex_unlock(&wl->mutex);
  3132. return err;
  3133. }
  3134. static void b43_op_configure_filter(struct ieee80211_hw *hw,
  3135. unsigned int changed, unsigned int *fflags,
  3136. int mc_count, struct dev_addr_list *mc_list)
  3137. {
  3138. struct b43_wl *wl = hw_to_b43_wl(hw);
  3139. struct b43_wldev *dev = wl->current_dev;
  3140. unsigned long flags;
  3141. if (!dev) {
  3142. *fflags = 0;
  3143. return;
  3144. }
  3145. spin_lock_irqsave(&wl->irq_lock, flags);
  3146. *fflags &= FIF_PROMISC_IN_BSS |
  3147. FIF_ALLMULTI |
  3148. FIF_FCSFAIL |
  3149. FIF_PLCPFAIL |
  3150. FIF_CONTROL |
  3151. FIF_OTHER_BSS |
  3152. FIF_BCN_PRBRESP_PROMISC;
  3153. changed &= FIF_PROMISC_IN_BSS |
  3154. FIF_ALLMULTI |
  3155. FIF_FCSFAIL |
  3156. FIF_PLCPFAIL |
  3157. FIF_CONTROL |
  3158. FIF_OTHER_BSS |
  3159. FIF_BCN_PRBRESP_PROMISC;
  3160. wl->filter_flags = *fflags;
  3161. if (changed && b43_status(dev) >= B43_STAT_INITIALIZED)
  3162. b43_adjust_opmode(dev);
  3163. spin_unlock_irqrestore(&wl->irq_lock, flags);
  3164. }
  3165. static int b43_op_config_interface(struct ieee80211_hw *hw,
  3166. struct ieee80211_vif *vif,
  3167. struct ieee80211_if_conf *conf)
  3168. {
  3169. struct b43_wl *wl = hw_to_b43_wl(hw);
  3170. struct b43_wldev *dev = wl->current_dev;
  3171. unsigned long flags;
  3172. if (!dev)
  3173. return -ENODEV;
  3174. mutex_lock(&wl->mutex);
  3175. spin_lock_irqsave(&wl->irq_lock, flags);
  3176. B43_WARN_ON(wl->vif != vif);
  3177. if (conf->bssid)
  3178. memcpy(wl->bssid, conf->bssid, ETH_ALEN);
  3179. else
  3180. memset(wl->bssid, 0, ETH_ALEN);
  3181. if (b43_status(dev) >= B43_STAT_INITIALIZED) {
  3182. if (b43_is_mode(wl, NL80211_IFTYPE_AP) ||
  3183. b43_is_mode(wl, NL80211_IFTYPE_MESH_POINT)) {
  3184. B43_WARN_ON(vif->type != wl->if_type);
  3185. if (conf->changed & IEEE80211_IFCC_BEACON)
  3186. b43_update_templates(wl);
  3187. } else if (b43_is_mode(wl, NL80211_IFTYPE_ADHOC)) {
  3188. if (conf->changed & IEEE80211_IFCC_BEACON)
  3189. b43_update_templates(wl);
  3190. }
  3191. b43_write_mac_bssid_templates(dev);
  3192. }
  3193. spin_unlock_irqrestore(&wl->irq_lock, flags);
  3194. mutex_unlock(&wl->mutex);
  3195. return 0;
  3196. }
  3197. /* Locking: wl->mutex */
  3198. static void b43_wireless_core_stop(struct b43_wldev *dev)
  3199. {
  3200. struct b43_wl *wl = dev->wl;
  3201. unsigned long flags;
  3202. if (b43_status(dev) < B43_STAT_STARTED)
  3203. return;
  3204. /* Disable and sync interrupts. We must do this before than
  3205. * setting the status to INITIALIZED, as the interrupt handler
  3206. * won't care about IRQs then. */
  3207. spin_lock_irqsave(&wl->irq_lock, flags);
  3208. dev->irq_savedstate = b43_interrupt_disable(dev, B43_IRQ_ALL);
  3209. b43_read32(dev, B43_MMIO_GEN_IRQ_MASK); /* flush */
  3210. spin_unlock_irqrestore(&wl->irq_lock, flags);
  3211. b43_synchronize_irq(dev);
  3212. write_lock_irqsave(&wl->tx_lock, flags);
  3213. b43_set_status(dev, B43_STAT_INITIALIZED);
  3214. write_unlock_irqrestore(&wl->tx_lock, flags);
  3215. b43_pio_stop(dev);
  3216. mutex_unlock(&wl->mutex);
  3217. /* Must unlock as it would otherwise deadlock. No races here.
  3218. * Cancel the possibly running self-rearming periodic work. */
  3219. cancel_delayed_work_sync(&dev->periodic_work);
  3220. mutex_lock(&wl->mutex);
  3221. b43_mac_suspend(dev);
  3222. free_irq(dev->dev->irq, dev);
  3223. b43dbg(wl, "Wireless interface stopped\n");
  3224. }
  3225. /* Locking: wl->mutex */
  3226. static int b43_wireless_core_start(struct b43_wldev *dev)
  3227. {
  3228. int err;
  3229. B43_WARN_ON(b43_status(dev) != B43_STAT_INITIALIZED);
  3230. drain_txstatus_queue(dev);
  3231. err = request_irq(dev->dev->irq, b43_interrupt_handler,
  3232. IRQF_SHARED, KBUILD_MODNAME, dev);
  3233. if (err) {
  3234. b43err(dev->wl, "Cannot request IRQ-%d\n", dev->dev->irq);
  3235. goto out;
  3236. }
  3237. /* We are ready to run. */
  3238. b43_set_status(dev, B43_STAT_STARTED);
  3239. /* Start data flow (TX/RX). */
  3240. b43_mac_enable(dev);
  3241. b43_interrupt_enable(dev, dev->irq_savedstate);
  3242. /* Start maintainance work */
  3243. b43_periodic_tasks_setup(dev);
  3244. b43dbg(dev->wl, "Wireless interface started\n");
  3245. out:
  3246. return err;
  3247. }
  3248. /* Get PHY and RADIO versioning numbers */
  3249. static int b43_phy_versioning(struct b43_wldev *dev)
  3250. {
  3251. struct b43_phy *phy = &dev->phy;
  3252. u32 tmp;
  3253. u8 analog_type;
  3254. u8 phy_type;
  3255. u8 phy_rev;
  3256. u16 radio_manuf;
  3257. u16 radio_ver;
  3258. u16 radio_rev;
  3259. int unsupported = 0;
  3260. /* Get PHY versioning */
  3261. tmp = b43_read16(dev, B43_MMIO_PHY_VER);
  3262. analog_type = (tmp & B43_PHYVER_ANALOG) >> B43_PHYVER_ANALOG_SHIFT;
  3263. phy_type = (tmp & B43_PHYVER_TYPE) >> B43_PHYVER_TYPE_SHIFT;
  3264. phy_rev = (tmp & B43_PHYVER_VERSION);
  3265. switch (phy_type) {
  3266. case B43_PHYTYPE_A:
  3267. if (phy_rev >= 4)
  3268. unsupported = 1;
  3269. break;
  3270. case B43_PHYTYPE_B:
  3271. if (phy_rev != 2 && phy_rev != 4 && phy_rev != 6
  3272. && phy_rev != 7)
  3273. unsupported = 1;
  3274. break;
  3275. case B43_PHYTYPE_G:
  3276. if (phy_rev > 9)
  3277. unsupported = 1;
  3278. break;
  3279. #ifdef CONFIG_B43_NPHY
  3280. case B43_PHYTYPE_N:
  3281. if (phy_rev > 4)
  3282. unsupported = 1;
  3283. break;
  3284. #endif
  3285. #ifdef CONFIG_B43_PHY_LP
  3286. case B43_PHYTYPE_LP:
  3287. if (phy_rev > 1)
  3288. unsupported = 1;
  3289. break;
  3290. #endif
  3291. default:
  3292. unsupported = 1;
  3293. };
  3294. if (unsupported) {
  3295. b43err(dev->wl, "FOUND UNSUPPORTED PHY "
  3296. "(Analog %u, Type %u, Revision %u)\n",
  3297. analog_type, phy_type, phy_rev);
  3298. return -EOPNOTSUPP;
  3299. }
  3300. b43dbg(dev->wl, "Found PHY: Analog %u, Type %u, Revision %u\n",
  3301. analog_type, phy_type, phy_rev);
  3302. /* Get RADIO versioning */
  3303. if (dev->dev->bus->chip_id == 0x4317) {
  3304. if (dev->dev->bus->chip_rev == 0)
  3305. tmp = 0x3205017F;
  3306. else if (dev->dev->bus->chip_rev == 1)
  3307. tmp = 0x4205017F;
  3308. else
  3309. tmp = 0x5205017F;
  3310. } else {
  3311. b43_write16(dev, B43_MMIO_RADIO_CONTROL, B43_RADIOCTL_ID);
  3312. tmp = b43_read16(dev, B43_MMIO_RADIO_DATA_LOW);
  3313. b43_write16(dev, B43_MMIO_RADIO_CONTROL, B43_RADIOCTL_ID);
  3314. tmp |= (u32)b43_read16(dev, B43_MMIO_RADIO_DATA_HIGH) << 16;
  3315. }
  3316. radio_manuf = (tmp & 0x00000FFF);
  3317. radio_ver = (tmp & 0x0FFFF000) >> 12;
  3318. radio_rev = (tmp & 0xF0000000) >> 28;
  3319. if (radio_manuf != 0x17F /* Broadcom */)
  3320. unsupported = 1;
  3321. switch (phy_type) {
  3322. case B43_PHYTYPE_A:
  3323. if (radio_ver != 0x2060)
  3324. unsupported = 1;
  3325. if (radio_rev != 1)
  3326. unsupported = 1;
  3327. if (radio_manuf != 0x17F)
  3328. unsupported = 1;
  3329. break;
  3330. case B43_PHYTYPE_B:
  3331. if ((radio_ver & 0xFFF0) != 0x2050)
  3332. unsupported = 1;
  3333. break;
  3334. case B43_PHYTYPE_G:
  3335. if (radio_ver != 0x2050)
  3336. unsupported = 1;
  3337. break;
  3338. case B43_PHYTYPE_N:
  3339. if (radio_ver != 0x2055 && radio_ver != 0x2056)
  3340. unsupported = 1;
  3341. break;
  3342. case B43_PHYTYPE_LP:
  3343. if (radio_ver != 0x2062)
  3344. unsupported = 1;
  3345. break;
  3346. default:
  3347. B43_WARN_ON(1);
  3348. }
  3349. if (unsupported) {
  3350. b43err(dev->wl, "FOUND UNSUPPORTED RADIO "
  3351. "(Manuf 0x%X, Version 0x%X, Revision %u)\n",
  3352. radio_manuf, radio_ver, radio_rev);
  3353. return -EOPNOTSUPP;
  3354. }
  3355. b43dbg(dev->wl, "Found Radio: Manuf 0x%X, Version 0x%X, Revision %u\n",
  3356. radio_manuf, radio_ver, radio_rev);
  3357. phy->radio_manuf = radio_manuf;
  3358. phy->radio_ver = radio_ver;
  3359. phy->radio_rev = radio_rev;
  3360. phy->analog = analog_type;
  3361. phy->type = phy_type;
  3362. phy->rev = phy_rev;
  3363. return 0;
  3364. }
  3365. static void setup_struct_phy_for_init(struct b43_wldev *dev,
  3366. struct b43_phy *phy)
  3367. {
  3368. phy->hardware_power_control = !!modparam_hwpctl;
  3369. phy->next_txpwr_check_time = jiffies;
  3370. /* PHY TX errors counter. */
  3371. atomic_set(&phy->txerr_cnt, B43_PHY_TX_BADNESS_LIMIT);
  3372. }
  3373. static void setup_struct_wldev_for_init(struct b43_wldev *dev)
  3374. {
  3375. dev->dfq_valid = 0;
  3376. /* Assume the radio is enabled. If it's not enabled, the state will
  3377. * immediately get fixed on the first periodic work run. */
  3378. dev->radio_hw_enable = 1;
  3379. /* Stats */
  3380. memset(&dev->stats, 0, sizeof(dev->stats));
  3381. setup_struct_phy_for_init(dev, &dev->phy);
  3382. /* IRQ related flags */
  3383. dev->irq_reason = 0;
  3384. memset(dev->dma_reason, 0, sizeof(dev->dma_reason));
  3385. dev->irq_savedstate = B43_IRQ_MASKTEMPLATE;
  3386. dev->mac_suspended = 1;
  3387. /* Noise calculation context */
  3388. memset(&dev->noisecalc, 0, sizeof(dev->noisecalc));
  3389. }
  3390. static void b43_bluetooth_coext_enable(struct b43_wldev *dev)
  3391. {
  3392. struct ssb_sprom *sprom = &dev->dev->bus->sprom;
  3393. u64 hf;
  3394. if (!modparam_btcoex)
  3395. return;
  3396. if (!(sprom->boardflags_lo & B43_BFL_BTCOEXIST))
  3397. return;
  3398. if (dev->phy.type != B43_PHYTYPE_B && !dev->phy.gmode)
  3399. return;
  3400. hf = b43_hf_read(dev);
  3401. if (sprom->boardflags_lo & B43_BFL_BTCMOD)
  3402. hf |= B43_HF_BTCOEXALT;
  3403. else
  3404. hf |= B43_HF_BTCOEX;
  3405. b43_hf_write(dev, hf);
  3406. }
  3407. static void b43_bluetooth_coext_disable(struct b43_wldev *dev)
  3408. {
  3409. if (!modparam_btcoex)
  3410. return;
  3411. //TODO
  3412. }
  3413. static void b43_imcfglo_timeouts_workaround(struct b43_wldev *dev)
  3414. {
  3415. #ifdef CONFIG_SSB_DRIVER_PCICORE
  3416. struct ssb_bus *bus = dev->dev->bus;
  3417. u32 tmp;
  3418. if (bus->pcicore.dev &&
  3419. bus->pcicore.dev->id.coreid == SSB_DEV_PCI &&
  3420. bus->pcicore.dev->id.revision <= 5) {
  3421. /* IMCFGLO timeouts workaround. */
  3422. tmp = ssb_read32(dev->dev, SSB_IMCFGLO);
  3423. tmp &= ~SSB_IMCFGLO_REQTO;
  3424. tmp &= ~SSB_IMCFGLO_SERTO;
  3425. switch (bus->bustype) {
  3426. case SSB_BUSTYPE_PCI:
  3427. case SSB_BUSTYPE_PCMCIA:
  3428. tmp |= 0x32;
  3429. break;
  3430. case SSB_BUSTYPE_SSB:
  3431. tmp |= 0x53;
  3432. break;
  3433. }
  3434. ssb_write32(dev->dev, SSB_IMCFGLO, tmp);
  3435. }
  3436. #endif /* CONFIG_SSB_DRIVER_PCICORE */
  3437. }
  3438. static void b43_set_synth_pu_delay(struct b43_wldev *dev, bool idle)
  3439. {
  3440. u16 pu_delay;
  3441. /* The time value is in microseconds. */
  3442. if (dev->phy.type == B43_PHYTYPE_A)
  3443. pu_delay = 3700;
  3444. else
  3445. pu_delay = 1050;
  3446. if (b43_is_mode(dev->wl, NL80211_IFTYPE_ADHOC) || idle)
  3447. pu_delay = 500;
  3448. if ((dev->phy.radio_ver == 0x2050) && (dev->phy.radio_rev == 8))
  3449. pu_delay = max(pu_delay, (u16)2400);
  3450. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_SPUWKUP, pu_delay);
  3451. }
  3452. /* Set the TSF CFP pre-TargetBeaconTransmissionTime. */
  3453. static void b43_set_pretbtt(struct b43_wldev *dev)
  3454. {
  3455. u16 pretbtt;
  3456. /* The time value is in microseconds. */
  3457. if (b43_is_mode(dev->wl, NL80211_IFTYPE_ADHOC)) {
  3458. pretbtt = 2;
  3459. } else {
  3460. if (dev->phy.type == B43_PHYTYPE_A)
  3461. pretbtt = 120;
  3462. else
  3463. pretbtt = 250;
  3464. }
  3465. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRETBTT, pretbtt);
  3466. b43_write16(dev, B43_MMIO_TSF_CFP_PRETBTT, pretbtt);
  3467. }
  3468. /* Shutdown a wireless core */
  3469. /* Locking: wl->mutex */
  3470. static void b43_wireless_core_exit(struct b43_wldev *dev)
  3471. {
  3472. u32 macctl;
  3473. B43_WARN_ON(b43_status(dev) > B43_STAT_INITIALIZED);
  3474. if (b43_status(dev) != B43_STAT_INITIALIZED)
  3475. return;
  3476. b43_set_status(dev, B43_STAT_UNINIT);
  3477. /* Stop the microcode PSM. */
  3478. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  3479. macctl &= ~B43_MACCTL_PSM_RUN;
  3480. macctl |= B43_MACCTL_PSM_JMP0;
  3481. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  3482. if (!dev->suspend_in_progress) {
  3483. b43_leds_exit(dev);
  3484. b43_rng_exit(dev->wl);
  3485. }
  3486. b43_dma_free(dev);
  3487. b43_pio_free(dev);
  3488. b43_chip_exit(dev);
  3489. dev->phy.ops->switch_analog(dev, 0);
  3490. if (dev->wl->current_beacon) {
  3491. dev_kfree_skb_any(dev->wl->current_beacon);
  3492. dev->wl->current_beacon = NULL;
  3493. }
  3494. ssb_device_disable(dev->dev, 0);
  3495. ssb_bus_may_powerdown(dev->dev->bus);
  3496. }
  3497. /* Initialize a wireless core */
  3498. static int b43_wireless_core_init(struct b43_wldev *dev)
  3499. {
  3500. struct b43_wl *wl = dev->wl;
  3501. struct ssb_bus *bus = dev->dev->bus;
  3502. struct ssb_sprom *sprom = &bus->sprom;
  3503. struct b43_phy *phy = &dev->phy;
  3504. int err;
  3505. u64 hf;
  3506. u32 tmp;
  3507. B43_WARN_ON(b43_status(dev) != B43_STAT_UNINIT);
  3508. err = ssb_bus_powerup(bus, 0);
  3509. if (err)
  3510. goto out;
  3511. if (!ssb_device_is_enabled(dev->dev)) {
  3512. tmp = phy->gmode ? B43_TMSLOW_GMODE : 0;
  3513. b43_wireless_core_reset(dev, tmp);
  3514. }
  3515. /* Reset all data structures. */
  3516. setup_struct_wldev_for_init(dev);
  3517. phy->ops->prepare_structs(dev);
  3518. /* Enable IRQ routing to this device. */
  3519. ssb_pcicore_dev_irqvecs_enable(&bus->pcicore, dev->dev);
  3520. b43_imcfglo_timeouts_workaround(dev);
  3521. b43_bluetooth_coext_disable(dev);
  3522. if (phy->ops->prepare_hardware) {
  3523. err = phy->ops->prepare_hardware(dev);
  3524. if (err)
  3525. goto err_busdown;
  3526. }
  3527. err = b43_chip_init(dev);
  3528. if (err)
  3529. goto err_busdown;
  3530. b43_shm_write16(dev, B43_SHM_SHARED,
  3531. B43_SHM_SH_WLCOREREV, dev->dev->id.revision);
  3532. hf = b43_hf_read(dev);
  3533. if (phy->type == B43_PHYTYPE_G) {
  3534. hf |= B43_HF_SYMW;
  3535. if (phy->rev == 1)
  3536. hf |= B43_HF_GDCW;
  3537. if (sprom->boardflags_lo & B43_BFL_PACTRL)
  3538. hf |= B43_HF_OFDMPABOOST;
  3539. } else if (phy->type == B43_PHYTYPE_B) {
  3540. hf |= B43_HF_SYMW;
  3541. if (phy->rev >= 2 && phy->radio_ver == 0x2050)
  3542. hf &= ~B43_HF_GDCW;
  3543. }
  3544. b43_hf_write(dev, hf);
  3545. b43_set_retry_limits(dev, B43_DEFAULT_SHORT_RETRY_LIMIT,
  3546. B43_DEFAULT_LONG_RETRY_LIMIT);
  3547. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_SFFBLIM, 3);
  3548. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_LFFBLIM, 2);
  3549. /* Disable sending probe responses from firmware.
  3550. * Setting the MaxTime to one usec will always trigger
  3551. * a timeout, so we never send any probe resp.
  3552. * A timeout of zero is infinite. */
  3553. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRMAXTIME, 1);
  3554. b43_rate_memory_init(dev);
  3555. b43_set_phytxctl_defaults(dev);
  3556. /* Minimum Contention Window */
  3557. if (phy->type == B43_PHYTYPE_B) {
  3558. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_MINCONT, 0x1F);
  3559. } else {
  3560. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_MINCONT, 0xF);
  3561. }
  3562. /* Maximum Contention Window */
  3563. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_MAXCONT, 0x3FF);
  3564. if ((dev->dev->bus->bustype == SSB_BUSTYPE_PCMCIA) || B43_FORCE_PIO) {
  3565. dev->__using_pio_transfers = 1;
  3566. err = b43_pio_init(dev);
  3567. } else {
  3568. dev->__using_pio_transfers = 0;
  3569. err = b43_dma_init(dev);
  3570. }
  3571. if (err)
  3572. goto err_chip_exit;
  3573. b43_qos_init(dev);
  3574. b43_set_synth_pu_delay(dev, 1);
  3575. b43_bluetooth_coext_enable(dev);
  3576. ssb_bus_powerup(bus, 1); /* Enable dynamic PCTL */
  3577. b43_upload_card_macaddress(dev);
  3578. b43_security_init(dev);
  3579. if (!dev->suspend_in_progress)
  3580. b43_rng_init(wl);
  3581. b43_set_status(dev, B43_STAT_INITIALIZED);
  3582. if (!dev->suspend_in_progress)
  3583. b43_leds_init(dev);
  3584. out:
  3585. return err;
  3586. err_chip_exit:
  3587. b43_chip_exit(dev);
  3588. err_busdown:
  3589. ssb_bus_may_powerdown(bus);
  3590. B43_WARN_ON(b43_status(dev) != B43_STAT_UNINIT);
  3591. return err;
  3592. }
  3593. static int b43_op_add_interface(struct ieee80211_hw *hw,
  3594. struct ieee80211_if_init_conf *conf)
  3595. {
  3596. struct b43_wl *wl = hw_to_b43_wl(hw);
  3597. struct b43_wldev *dev;
  3598. unsigned long flags;
  3599. int err = -EOPNOTSUPP;
  3600. /* TODO: allow WDS/AP devices to coexist */
  3601. if (conf->type != NL80211_IFTYPE_AP &&
  3602. conf->type != NL80211_IFTYPE_MESH_POINT &&
  3603. conf->type != NL80211_IFTYPE_STATION &&
  3604. conf->type != NL80211_IFTYPE_WDS &&
  3605. conf->type != NL80211_IFTYPE_ADHOC)
  3606. return -EOPNOTSUPP;
  3607. mutex_lock(&wl->mutex);
  3608. if (wl->operating)
  3609. goto out_mutex_unlock;
  3610. b43dbg(wl, "Adding Interface type %d\n", conf->type);
  3611. dev = wl->current_dev;
  3612. wl->operating = 1;
  3613. wl->vif = conf->vif;
  3614. wl->if_type = conf->type;
  3615. memcpy(wl->mac_addr, conf->mac_addr, ETH_ALEN);
  3616. spin_lock_irqsave(&wl->irq_lock, flags);
  3617. b43_adjust_opmode(dev);
  3618. b43_set_pretbtt(dev);
  3619. b43_set_synth_pu_delay(dev, 0);
  3620. b43_upload_card_macaddress(dev);
  3621. spin_unlock_irqrestore(&wl->irq_lock, flags);
  3622. err = 0;
  3623. out_mutex_unlock:
  3624. mutex_unlock(&wl->mutex);
  3625. return err;
  3626. }
  3627. static void b43_op_remove_interface(struct ieee80211_hw *hw,
  3628. struct ieee80211_if_init_conf *conf)
  3629. {
  3630. struct b43_wl *wl = hw_to_b43_wl(hw);
  3631. struct b43_wldev *dev = wl->current_dev;
  3632. unsigned long flags;
  3633. b43dbg(wl, "Removing Interface type %d\n", conf->type);
  3634. mutex_lock(&wl->mutex);
  3635. B43_WARN_ON(!wl->operating);
  3636. B43_WARN_ON(wl->vif != conf->vif);
  3637. wl->vif = NULL;
  3638. wl->operating = 0;
  3639. spin_lock_irqsave(&wl->irq_lock, flags);
  3640. b43_adjust_opmode(dev);
  3641. memset(wl->mac_addr, 0, ETH_ALEN);
  3642. b43_upload_card_macaddress(dev);
  3643. spin_unlock_irqrestore(&wl->irq_lock, flags);
  3644. mutex_unlock(&wl->mutex);
  3645. }
  3646. static int b43_op_start(struct ieee80211_hw *hw)
  3647. {
  3648. struct b43_wl *wl = hw_to_b43_wl(hw);
  3649. struct b43_wldev *dev = wl->current_dev;
  3650. int did_init = 0;
  3651. int err = 0;
  3652. bool do_rfkill_exit = 0;
  3653. /* Kill all old instance specific information to make sure
  3654. * the card won't use it in the short timeframe between start
  3655. * and mac80211 reconfiguring it. */
  3656. memset(wl->bssid, 0, ETH_ALEN);
  3657. memset(wl->mac_addr, 0, ETH_ALEN);
  3658. wl->filter_flags = 0;
  3659. wl->radiotap_enabled = 0;
  3660. b43_qos_clear(wl);
  3661. wl->beacon0_uploaded = 0;
  3662. wl->beacon1_uploaded = 0;
  3663. wl->beacon_templates_virgin = 1;
  3664. /* First register RFkill.
  3665. * LEDs that are registered later depend on it. */
  3666. b43_rfkill_init(dev);
  3667. mutex_lock(&wl->mutex);
  3668. if (b43_status(dev) < B43_STAT_INITIALIZED) {
  3669. err = b43_wireless_core_init(dev);
  3670. if (err) {
  3671. do_rfkill_exit = 1;
  3672. goto out_mutex_unlock;
  3673. }
  3674. did_init = 1;
  3675. }
  3676. if (b43_status(dev) < B43_STAT_STARTED) {
  3677. err = b43_wireless_core_start(dev);
  3678. if (err) {
  3679. if (did_init)
  3680. b43_wireless_core_exit(dev);
  3681. do_rfkill_exit = 1;
  3682. goto out_mutex_unlock;
  3683. }
  3684. }
  3685. out_mutex_unlock:
  3686. mutex_unlock(&wl->mutex);
  3687. if (do_rfkill_exit)
  3688. b43_rfkill_exit(dev);
  3689. return err;
  3690. }
  3691. static void b43_op_stop(struct ieee80211_hw *hw)
  3692. {
  3693. struct b43_wl *wl = hw_to_b43_wl(hw);
  3694. struct b43_wldev *dev = wl->current_dev;
  3695. b43_rfkill_exit(dev);
  3696. cancel_work_sync(&(wl->beacon_update_trigger));
  3697. mutex_lock(&wl->mutex);
  3698. if (b43_status(dev) >= B43_STAT_STARTED)
  3699. b43_wireless_core_stop(dev);
  3700. b43_wireless_core_exit(dev);
  3701. mutex_unlock(&wl->mutex);
  3702. cancel_work_sync(&(wl->txpower_adjust_work));
  3703. }
  3704. static int b43_op_beacon_set_tim(struct ieee80211_hw *hw,
  3705. struct ieee80211_sta *sta, bool set)
  3706. {
  3707. struct b43_wl *wl = hw_to_b43_wl(hw);
  3708. unsigned long flags;
  3709. spin_lock_irqsave(&wl->irq_lock, flags);
  3710. b43_update_templates(wl);
  3711. spin_unlock_irqrestore(&wl->irq_lock, flags);
  3712. return 0;
  3713. }
  3714. static void b43_op_sta_notify(struct ieee80211_hw *hw,
  3715. struct ieee80211_vif *vif,
  3716. enum sta_notify_cmd notify_cmd,
  3717. struct ieee80211_sta *sta)
  3718. {
  3719. struct b43_wl *wl = hw_to_b43_wl(hw);
  3720. B43_WARN_ON(!vif || wl->vif != vif);
  3721. }
  3722. static const struct ieee80211_ops b43_hw_ops = {
  3723. .tx = b43_op_tx,
  3724. .conf_tx = b43_op_conf_tx,
  3725. .add_interface = b43_op_add_interface,
  3726. .remove_interface = b43_op_remove_interface,
  3727. .config = b43_op_config,
  3728. .bss_info_changed = b43_op_bss_info_changed,
  3729. .config_interface = b43_op_config_interface,
  3730. .configure_filter = b43_op_configure_filter,
  3731. .set_key = b43_op_set_key,
  3732. .get_stats = b43_op_get_stats,
  3733. .get_tx_stats = b43_op_get_tx_stats,
  3734. .start = b43_op_start,
  3735. .stop = b43_op_stop,
  3736. .set_tim = b43_op_beacon_set_tim,
  3737. .sta_notify = b43_op_sta_notify,
  3738. };
  3739. /* Hard-reset the chip. Do not call this directly.
  3740. * Use b43_controller_restart()
  3741. */
  3742. static void b43_chip_reset(struct work_struct *work)
  3743. {
  3744. struct b43_wldev *dev =
  3745. container_of(work, struct b43_wldev, restart_work);
  3746. struct b43_wl *wl = dev->wl;
  3747. int err = 0;
  3748. int prev_status;
  3749. mutex_lock(&wl->mutex);
  3750. prev_status = b43_status(dev);
  3751. /* Bring the device down... */
  3752. if (prev_status >= B43_STAT_STARTED)
  3753. b43_wireless_core_stop(dev);
  3754. if (prev_status >= B43_STAT_INITIALIZED)
  3755. b43_wireless_core_exit(dev);
  3756. /* ...and up again. */
  3757. if (prev_status >= B43_STAT_INITIALIZED) {
  3758. err = b43_wireless_core_init(dev);
  3759. if (err)
  3760. goto out;
  3761. }
  3762. if (prev_status >= B43_STAT_STARTED) {
  3763. err = b43_wireless_core_start(dev);
  3764. if (err) {
  3765. b43_wireless_core_exit(dev);
  3766. goto out;
  3767. }
  3768. }
  3769. out:
  3770. if (err)
  3771. wl->current_dev = NULL; /* Failed to init the dev. */
  3772. mutex_unlock(&wl->mutex);
  3773. if (err)
  3774. b43err(wl, "Controller restart FAILED\n");
  3775. else
  3776. b43info(wl, "Controller restarted\n");
  3777. }
  3778. static int b43_setup_bands(struct b43_wldev *dev,
  3779. bool have_2ghz_phy, bool have_5ghz_phy)
  3780. {
  3781. struct ieee80211_hw *hw = dev->wl->hw;
  3782. if (have_2ghz_phy)
  3783. hw->wiphy->bands[IEEE80211_BAND_2GHZ] = &b43_band_2GHz;
  3784. if (dev->phy.type == B43_PHYTYPE_N) {
  3785. if (have_5ghz_phy)
  3786. hw->wiphy->bands[IEEE80211_BAND_5GHZ] = &b43_band_5GHz_nphy;
  3787. } else {
  3788. if (have_5ghz_phy)
  3789. hw->wiphy->bands[IEEE80211_BAND_5GHZ] = &b43_band_5GHz_aphy;
  3790. }
  3791. dev->phy.supports_2ghz = have_2ghz_phy;
  3792. dev->phy.supports_5ghz = have_5ghz_phy;
  3793. return 0;
  3794. }
  3795. static void b43_wireless_core_detach(struct b43_wldev *dev)
  3796. {
  3797. /* We release firmware that late to not be required to re-request
  3798. * is all the time when we reinit the core. */
  3799. b43_release_firmware(dev);
  3800. b43_phy_free(dev);
  3801. }
  3802. static int b43_wireless_core_attach(struct b43_wldev *dev)
  3803. {
  3804. struct b43_wl *wl = dev->wl;
  3805. struct ssb_bus *bus = dev->dev->bus;
  3806. struct pci_dev *pdev = bus->host_pci;
  3807. int err;
  3808. bool have_2ghz_phy = 0, have_5ghz_phy = 0;
  3809. u32 tmp;
  3810. /* Do NOT do any device initialization here.
  3811. * Do it in wireless_core_init() instead.
  3812. * This function is for gathering basic information about the HW, only.
  3813. * Also some structs may be set up here. But most likely you want to have
  3814. * that in core_init(), too.
  3815. */
  3816. err = ssb_bus_powerup(bus, 0);
  3817. if (err) {
  3818. b43err(wl, "Bus powerup failed\n");
  3819. goto out;
  3820. }
  3821. /* Get the PHY type. */
  3822. if (dev->dev->id.revision >= 5) {
  3823. u32 tmshigh;
  3824. tmshigh = ssb_read32(dev->dev, SSB_TMSHIGH);
  3825. have_2ghz_phy = !!(tmshigh & B43_TMSHIGH_HAVE_2GHZ_PHY);
  3826. have_5ghz_phy = !!(tmshigh & B43_TMSHIGH_HAVE_5GHZ_PHY);
  3827. } else
  3828. B43_WARN_ON(1);
  3829. dev->phy.gmode = have_2ghz_phy;
  3830. tmp = dev->phy.gmode ? B43_TMSLOW_GMODE : 0;
  3831. b43_wireless_core_reset(dev, tmp);
  3832. err = b43_phy_versioning(dev);
  3833. if (err)
  3834. goto err_powerdown;
  3835. /* Check if this device supports multiband. */
  3836. if (!pdev ||
  3837. (pdev->device != 0x4312 &&
  3838. pdev->device != 0x4319 && pdev->device != 0x4324)) {
  3839. /* No multiband support. */
  3840. have_2ghz_phy = 0;
  3841. have_5ghz_phy = 0;
  3842. switch (dev->phy.type) {
  3843. case B43_PHYTYPE_A:
  3844. have_5ghz_phy = 1;
  3845. break;
  3846. case B43_PHYTYPE_G:
  3847. case B43_PHYTYPE_N:
  3848. case B43_PHYTYPE_LP:
  3849. have_2ghz_phy = 1;
  3850. break;
  3851. default:
  3852. B43_WARN_ON(1);
  3853. }
  3854. }
  3855. if (dev->phy.type == B43_PHYTYPE_A) {
  3856. /* FIXME */
  3857. b43err(wl, "IEEE 802.11a devices are unsupported\n");
  3858. err = -EOPNOTSUPP;
  3859. goto err_powerdown;
  3860. }
  3861. if (1 /* disable A-PHY */) {
  3862. /* FIXME: For now we disable the A-PHY on multi-PHY devices. */
  3863. if (dev->phy.type != B43_PHYTYPE_N) {
  3864. have_2ghz_phy = 1;
  3865. have_5ghz_phy = 0;
  3866. }
  3867. }
  3868. err = b43_phy_allocate(dev);
  3869. if (err)
  3870. goto err_powerdown;
  3871. dev->phy.gmode = have_2ghz_phy;
  3872. tmp = dev->phy.gmode ? B43_TMSLOW_GMODE : 0;
  3873. b43_wireless_core_reset(dev, tmp);
  3874. err = b43_validate_chipaccess(dev);
  3875. if (err)
  3876. goto err_phy_free;
  3877. err = b43_setup_bands(dev, have_2ghz_phy, have_5ghz_phy);
  3878. if (err)
  3879. goto err_phy_free;
  3880. /* Now set some default "current_dev" */
  3881. if (!wl->current_dev)
  3882. wl->current_dev = dev;
  3883. INIT_WORK(&dev->restart_work, b43_chip_reset);
  3884. dev->phy.ops->switch_analog(dev, 0);
  3885. ssb_device_disable(dev->dev, 0);
  3886. ssb_bus_may_powerdown(bus);
  3887. out:
  3888. return err;
  3889. err_phy_free:
  3890. b43_phy_free(dev);
  3891. err_powerdown:
  3892. ssb_bus_may_powerdown(bus);
  3893. return err;
  3894. }
  3895. static void b43_one_core_detach(struct ssb_device *dev)
  3896. {
  3897. struct b43_wldev *wldev;
  3898. struct b43_wl *wl;
  3899. /* Do not cancel ieee80211-workqueue based work here.
  3900. * See comment in b43_remove(). */
  3901. wldev = ssb_get_drvdata(dev);
  3902. wl = wldev->wl;
  3903. b43_debugfs_remove_device(wldev);
  3904. b43_wireless_core_detach(wldev);
  3905. list_del(&wldev->list);
  3906. wl->nr_devs--;
  3907. ssb_set_drvdata(dev, NULL);
  3908. kfree(wldev);
  3909. }
  3910. static int b43_one_core_attach(struct ssb_device *dev, struct b43_wl *wl)
  3911. {
  3912. struct b43_wldev *wldev;
  3913. struct pci_dev *pdev;
  3914. int err = -ENOMEM;
  3915. if (!list_empty(&wl->devlist)) {
  3916. /* We are not the first core on this chip. */
  3917. pdev = dev->bus->host_pci;
  3918. /* Only special chips support more than one wireless
  3919. * core, although some of the other chips have more than
  3920. * one wireless core as well. Check for this and
  3921. * bail out early.
  3922. */
  3923. if (!pdev ||
  3924. ((pdev->device != 0x4321) &&
  3925. (pdev->device != 0x4313) && (pdev->device != 0x431A))) {
  3926. b43dbg(wl, "Ignoring unconnected 802.11 core\n");
  3927. return -ENODEV;
  3928. }
  3929. }
  3930. wldev = kzalloc(sizeof(*wldev), GFP_KERNEL);
  3931. if (!wldev)
  3932. goto out;
  3933. wldev->dev = dev;
  3934. wldev->wl = wl;
  3935. b43_set_status(wldev, B43_STAT_UNINIT);
  3936. wldev->bad_frames_preempt = modparam_bad_frames_preempt;
  3937. tasklet_init(&wldev->isr_tasklet,
  3938. (void (*)(unsigned long))b43_interrupt_tasklet,
  3939. (unsigned long)wldev);
  3940. INIT_LIST_HEAD(&wldev->list);
  3941. err = b43_wireless_core_attach(wldev);
  3942. if (err)
  3943. goto err_kfree_wldev;
  3944. list_add(&wldev->list, &wl->devlist);
  3945. wl->nr_devs++;
  3946. ssb_set_drvdata(dev, wldev);
  3947. b43_debugfs_add_device(wldev);
  3948. out:
  3949. return err;
  3950. err_kfree_wldev:
  3951. kfree(wldev);
  3952. return err;
  3953. }
  3954. #define IS_PDEV(pdev, _vendor, _device, _subvendor, _subdevice) ( \
  3955. (pdev->vendor == PCI_VENDOR_ID_##_vendor) && \
  3956. (pdev->device == _device) && \
  3957. (pdev->subsystem_vendor == PCI_VENDOR_ID_##_subvendor) && \
  3958. (pdev->subsystem_device == _subdevice) )
  3959. static void b43_sprom_fixup(struct ssb_bus *bus)
  3960. {
  3961. struct pci_dev *pdev;
  3962. /* boardflags workarounds */
  3963. if (bus->boardinfo.vendor == SSB_BOARDVENDOR_DELL &&
  3964. bus->chip_id == 0x4301 && bus->boardinfo.rev == 0x74)
  3965. bus->sprom.boardflags_lo |= B43_BFL_BTCOEXIST;
  3966. if (bus->boardinfo.vendor == PCI_VENDOR_ID_APPLE &&
  3967. bus->boardinfo.type == 0x4E && bus->boardinfo.rev > 0x40)
  3968. bus->sprom.boardflags_lo |= B43_BFL_PACTRL;
  3969. if (bus->bustype == SSB_BUSTYPE_PCI) {
  3970. pdev = bus->host_pci;
  3971. if (IS_PDEV(pdev, BROADCOM, 0x4318, ASUSTEK, 0x100F) ||
  3972. IS_PDEV(pdev, BROADCOM, 0x4320, DELL, 0x0003) ||
  3973. IS_PDEV(pdev, BROADCOM, 0x4320, HP, 0x12f8) ||
  3974. IS_PDEV(pdev, BROADCOM, 0x4320, LINKSYS, 0x0015) ||
  3975. IS_PDEV(pdev, BROADCOM, 0x4320, LINKSYS, 0x0014) ||
  3976. IS_PDEV(pdev, BROADCOM, 0x4320, LINKSYS, 0x0013) ||
  3977. IS_PDEV(pdev, BROADCOM, 0x4320, MOTOROLA, 0x7010))
  3978. bus->sprom.boardflags_lo &= ~B43_BFL_BTCOEXIST;
  3979. }
  3980. }
  3981. static void b43_wireless_exit(struct ssb_device *dev, struct b43_wl *wl)
  3982. {
  3983. struct ieee80211_hw *hw = wl->hw;
  3984. ssb_set_devtypedata(dev, NULL);
  3985. ieee80211_free_hw(hw);
  3986. }
  3987. static int b43_wireless_init(struct ssb_device *dev)
  3988. {
  3989. struct ssb_sprom *sprom = &dev->bus->sprom;
  3990. struct ieee80211_hw *hw;
  3991. struct b43_wl *wl;
  3992. int err = -ENOMEM;
  3993. b43_sprom_fixup(dev->bus);
  3994. hw = ieee80211_alloc_hw(sizeof(*wl), &b43_hw_ops);
  3995. if (!hw) {
  3996. b43err(NULL, "Could not allocate ieee80211 device\n");
  3997. goto out;
  3998. }
  3999. /* fill hw info */
  4000. hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
  4001. IEEE80211_HW_SIGNAL_DBM |
  4002. IEEE80211_HW_NOISE_DBM;
  4003. hw->wiphy->interface_modes =
  4004. BIT(NL80211_IFTYPE_AP) |
  4005. BIT(NL80211_IFTYPE_MESH_POINT) |
  4006. BIT(NL80211_IFTYPE_STATION) |
  4007. BIT(NL80211_IFTYPE_WDS) |
  4008. BIT(NL80211_IFTYPE_ADHOC);
  4009. hw->queues = b43_modparam_qos ? 4 : 1;
  4010. hw->max_rates = 2;
  4011. SET_IEEE80211_DEV(hw, dev->dev);
  4012. if (is_valid_ether_addr(sprom->et1mac))
  4013. SET_IEEE80211_PERM_ADDR(hw, sprom->et1mac);
  4014. else
  4015. SET_IEEE80211_PERM_ADDR(hw, sprom->il0mac);
  4016. /* Get and initialize struct b43_wl */
  4017. wl = hw_to_b43_wl(hw);
  4018. memset(wl, 0, sizeof(*wl));
  4019. wl->hw = hw;
  4020. spin_lock_init(&wl->irq_lock);
  4021. rwlock_init(&wl->tx_lock);
  4022. spin_lock_init(&wl->leds_lock);
  4023. spin_lock_init(&wl->shm_lock);
  4024. mutex_init(&wl->mutex);
  4025. INIT_LIST_HEAD(&wl->devlist);
  4026. INIT_WORK(&wl->beacon_update_trigger, b43_beacon_update_trigger_work);
  4027. INIT_WORK(&wl->txpower_adjust_work, b43_phy_txpower_adjust_work);
  4028. ssb_set_devtypedata(dev, wl);
  4029. b43info(wl, "Broadcom %04X WLAN found\n", dev->bus->chip_id);
  4030. err = 0;
  4031. out:
  4032. return err;
  4033. }
  4034. static int b43_probe(struct ssb_device *dev, const struct ssb_device_id *id)
  4035. {
  4036. struct b43_wl *wl;
  4037. int err;
  4038. int first = 0;
  4039. wl = ssb_get_devtypedata(dev);
  4040. if (!wl) {
  4041. /* Probing the first core. Must setup common struct b43_wl */
  4042. first = 1;
  4043. err = b43_wireless_init(dev);
  4044. if (err)
  4045. goto out;
  4046. wl = ssb_get_devtypedata(dev);
  4047. B43_WARN_ON(!wl);
  4048. }
  4049. err = b43_one_core_attach(dev, wl);
  4050. if (err)
  4051. goto err_wireless_exit;
  4052. if (first) {
  4053. err = ieee80211_register_hw(wl->hw);
  4054. if (err)
  4055. goto err_one_core_detach;
  4056. }
  4057. out:
  4058. return err;
  4059. err_one_core_detach:
  4060. b43_one_core_detach(dev);
  4061. err_wireless_exit:
  4062. if (first)
  4063. b43_wireless_exit(dev, wl);
  4064. return err;
  4065. }
  4066. static void b43_remove(struct ssb_device *dev)
  4067. {
  4068. struct b43_wl *wl = ssb_get_devtypedata(dev);
  4069. struct b43_wldev *wldev = ssb_get_drvdata(dev);
  4070. /* We must cancel any work here before unregistering from ieee80211,
  4071. * as the ieee80211 unreg will destroy the workqueue. */
  4072. cancel_work_sync(&wldev->restart_work);
  4073. B43_WARN_ON(!wl);
  4074. if (wl->current_dev == wldev)
  4075. ieee80211_unregister_hw(wl->hw);
  4076. b43_one_core_detach(dev);
  4077. if (list_empty(&wl->devlist)) {
  4078. /* Last core on the chip unregistered.
  4079. * We can destroy common struct b43_wl.
  4080. */
  4081. b43_wireless_exit(dev, wl);
  4082. }
  4083. }
  4084. /* Perform a hardware reset. This can be called from any context. */
  4085. void b43_controller_restart(struct b43_wldev *dev, const char *reason)
  4086. {
  4087. /* Must avoid requeueing, if we are in shutdown. */
  4088. if (b43_status(dev) < B43_STAT_INITIALIZED)
  4089. return;
  4090. b43info(dev->wl, "Controller RESET (%s) ...\n", reason);
  4091. queue_work(dev->wl->hw->workqueue, &dev->restart_work);
  4092. }
  4093. #ifdef CONFIG_PM
  4094. static int b43_suspend(struct ssb_device *dev, pm_message_t state)
  4095. {
  4096. struct b43_wldev *wldev = ssb_get_drvdata(dev);
  4097. struct b43_wl *wl = wldev->wl;
  4098. b43dbg(wl, "Suspending...\n");
  4099. mutex_lock(&wl->mutex);
  4100. wldev->suspend_in_progress = true;
  4101. wldev->suspend_init_status = b43_status(wldev);
  4102. if (wldev->suspend_init_status >= B43_STAT_STARTED)
  4103. b43_wireless_core_stop(wldev);
  4104. if (wldev->suspend_init_status >= B43_STAT_INITIALIZED)
  4105. b43_wireless_core_exit(wldev);
  4106. mutex_unlock(&wl->mutex);
  4107. b43dbg(wl, "Device suspended.\n");
  4108. return 0;
  4109. }
  4110. static int b43_resume(struct ssb_device *dev)
  4111. {
  4112. struct b43_wldev *wldev = ssb_get_drvdata(dev);
  4113. struct b43_wl *wl = wldev->wl;
  4114. int err = 0;
  4115. b43dbg(wl, "Resuming...\n");
  4116. mutex_lock(&wl->mutex);
  4117. if (wldev->suspend_init_status >= B43_STAT_INITIALIZED) {
  4118. err = b43_wireless_core_init(wldev);
  4119. if (err) {
  4120. b43err(wl, "Resume failed at core init\n");
  4121. goto out;
  4122. }
  4123. }
  4124. if (wldev->suspend_init_status >= B43_STAT_STARTED) {
  4125. err = b43_wireless_core_start(wldev);
  4126. if (err) {
  4127. b43_leds_exit(wldev);
  4128. b43_rng_exit(wldev->wl);
  4129. b43_wireless_core_exit(wldev);
  4130. b43err(wl, "Resume failed at core start\n");
  4131. goto out;
  4132. }
  4133. }
  4134. b43dbg(wl, "Device resumed.\n");
  4135. out:
  4136. wldev->suspend_in_progress = false;
  4137. mutex_unlock(&wl->mutex);
  4138. return err;
  4139. }
  4140. #else /* CONFIG_PM */
  4141. # define b43_suspend NULL
  4142. # define b43_resume NULL
  4143. #endif /* CONFIG_PM */
  4144. static struct ssb_driver b43_ssb_driver = {
  4145. .name = KBUILD_MODNAME,
  4146. .id_table = b43_ssb_tbl,
  4147. .probe = b43_probe,
  4148. .remove = b43_remove,
  4149. .suspend = b43_suspend,
  4150. .resume = b43_resume,
  4151. };
  4152. static void b43_print_driverinfo(void)
  4153. {
  4154. const char *feat_pci = "", *feat_pcmcia = "", *feat_nphy = "",
  4155. *feat_leds = "", *feat_rfkill = "";
  4156. #ifdef CONFIG_B43_PCI_AUTOSELECT
  4157. feat_pci = "P";
  4158. #endif
  4159. #ifdef CONFIG_B43_PCMCIA
  4160. feat_pcmcia = "M";
  4161. #endif
  4162. #ifdef CONFIG_B43_NPHY
  4163. feat_nphy = "N";
  4164. #endif
  4165. #ifdef CONFIG_B43_LEDS
  4166. feat_leds = "L";
  4167. #endif
  4168. #ifdef CONFIG_B43_RFKILL
  4169. feat_rfkill = "R";
  4170. #endif
  4171. printk(KERN_INFO "Broadcom 43xx driver loaded "
  4172. "[ Features: %s%s%s%s%s, Firmware-ID: "
  4173. B43_SUPPORTED_FIRMWARE_ID " ]\n",
  4174. feat_pci, feat_pcmcia, feat_nphy,
  4175. feat_leds, feat_rfkill);
  4176. }
  4177. static int __init b43_init(void)
  4178. {
  4179. int err;
  4180. b43_debugfs_init();
  4181. err = b43_pcmcia_init();
  4182. if (err)
  4183. goto err_dfs_exit;
  4184. err = ssb_driver_register(&b43_ssb_driver);
  4185. if (err)
  4186. goto err_pcmcia_exit;
  4187. b43_print_driverinfo();
  4188. return err;
  4189. err_pcmcia_exit:
  4190. b43_pcmcia_exit();
  4191. err_dfs_exit:
  4192. b43_debugfs_exit();
  4193. return err;
  4194. }
  4195. static void __exit b43_exit(void)
  4196. {
  4197. ssb_driver_unregister(&b43_ssb_driver);
  4198. b43_pcmcia_exit();
  4199. b43_debugfs_exit();
  4200. }
  4201. module_init(b43_init)
  4202. module_exit(b43_exit)