kuser32.S 3.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119
  1. /*
  2. * Low-level user helpers placed in the vectors page for AArch32.
  3. * Based on the kuser helpers in arch/arm/kernel/entry-armv.S.
  4. *
  5. * Copyright (C) 2005-2011 Nicolas Pitre <nico@fluxnic.net>
  6. * Copyright (C) 2012 ARM Ltd.
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  19. *
  20. *
  21. * AArch32 user helpers.
  22. *
  23. * Each segment is 32-byte aligned and will be moved to the top of the high
  24. * vector page. New segments (if ever needed) must be added in front of
  25. * existing ones. This mechanism should be used only for things that are
  26. * really small and justified, and not be abused freely.
  27. *
  28. * See Documentation/arm/kernel_user_helpers.txt for formal definitions.
  29. */
  30. #include <asm/unistd32.h>
  31. .align 5
  32. .globl __kuser_helper_start
  33. __kuser_helper_start:
  34. __kuser_cmpxchg64: // 0xffff0f60
  35. .inst 0xe92d00f0 // push {r4, r5, r6, r7}
  36. .inst 0xe1c040d0 // ldrd r4, r5, [r0]
  37. .inst 0xe1c160d0 // ldrd r6, r7, [r1]
  38. .inst 0xf57ff05f // dmb sy
  39. .inst 0xe1b20f9f // 1: ldrexd r0, r1, [r2]
  40. .inst 0xe0303004 // eors r3, r0, r4
  41. .inst 0x00313005 // eoreqs r3, r1, r5
  42. .inst 0x01a23f96 // strexdeq r3, r6, [r2]
  43. .inst 0x03330001 // teqeq r3, #1
  44. .inst 0x0afffff9 // beq 1b
  45. .inst 0xf57ff05f // dmb sy
  46. .inst 0xe2730000 // rsbs r0, r3, #0
  47. .inst 0xe8bd00f0 // pop {r4, r5, r6, r7}
  48. .inst 0xe12fff1e // bx lr
  49. .align 5
  50. __kuser_memory_barrier: // 0xffff0fa0
  51. .inst 0xf57ff05f // dmb sy
  52. .inst 0xe12fff1e // bx lr
  53. .align 5
  54. __kuser_cmpxchg: // 0xffff0fc0
  55. .inst 0xf57ff05f // dmb sy
  56. .inst 0xe1923f9f // 1: ldrex r3, [r2]
  57. .inst 0xe0533000 // subs r3, r3, r0
  58. .inst 0x01823f91 // strexeq r3, r1, [r2]
  59. .inst 0x03330001 // teqeq r3, #1
  60. .inst 0x0afffffa // beq 1b
  61. .inst 0xe2730000 // rsbs r0, r3, #0
  62. .inst 0xeaffffef // b <__kuser_memory_barrier>
  63. .align 5
  64. __kuser_get_tls: // 0xffff0fe0
  65. .inst 0xee1d0f70 // mrc p15, 0, r0, c13, c0, 3
  66. .inst 0xe12fff1e // bx lr
  67. .rep 5
  68. .word 0
  69. .endr
  70. __kuser_helper_version: // 0xffff0ffc
  71. .word ((__kuser_helper_end - __kuser_helper_start) >> 5)
  72. .globl __kuser_helper_end
  73. __kuser_helper_end:
  74. /*
  75. * AArch32 sigreturn code
  76. *
  77. * For ARM syscalls, the syscall number has to be loaded into r7.
  78. * We do not support an OABI userspace.
  79. *
  80. * For Thumb syscalls, we also pass the syscall number via r7. We therefore
  81. * need two 16-bit instructions.
  82. */
  83. .globl __aarch32_sigret_code_start
  84. __aarch32_sigret_code_start:
  85. /*
  86. * ARM Code
  87. */
  88. .byte __NR_compat_sigreturn, 0x70, 0xa0, 0xe3 // mov r7, #__NR_compat_sigreturn
  89. .byte __NR_compat_sigreturn, 0x00, 0x00, 0xef // svc #__NR_compat_sigreturn
  90. /*
  91. * Thumb code
  92. */
  93. .byte __NR_compat_sigreturn, 0x27 // svc #__NR_compat_sigreturn
  94. .byte __NR_compat_sigreturn, 0xdf // mov r7, #__NR_compat_sigreturn
  95. /*
  96. * ARM code
  97. */
  98. .byte __NR_compat_rt_sigreturn, 0x70, 0xa0, 0xe3 // mov r7, #__NR_compat_rt_sigreturn
  99. .byte __NR_compat_rt_sigreturn, 0x00, 0x00, 0xef // svc #__NR_compat_rt_sigreturn
  100. /*
  101. * Thumb code
  102. */
  103. .byte __NR_compat_rt_sigreturn, 0x27 // svc #__NR_compat_rt_sigreturn
  104. .byte __NR_compat_rt_sigreturn, 0xdf // mov r7, #__NR_compat_rt_sigreturn
  105. .globl __aarch32_sigret_code_end
  106. __aarch32_sigret_code_end: