intel_sideband.c 5.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181
  1. /*
  2. * Copyright © 2013 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. */
  24. #include "i915_drv.h"
  25. #include "intel_drv.h"
  26. /* IOSF sideband */
  27. static int vlv_sideband_rw(struct drm_i915_private *dev_priv, u32 devfn,
  28. u32 port, u32 opcode, u32 addr, u32 *val)
  29. {
  30. u32 cmd, be = 0xf, bar = 0;
  31. bool is_read = (opcode == PUNIT_OPCODE_REG_READ ||
  32. opcode == DPIO_OPCODE_REG_READ);
  33. cmd = (devfn << IOSF_DEVFN_SHIFT) | (opcode << IOSF_OPCODE_SHIFT) |
  34. (port << IOSF_PORT_SHIFT) | (be << IOSF_BYTE_ENABLES_SHIFT) |
  35. (bar << IOSF_BAR_SHIFT);
  36. WARN_ON(!mutex_is_locked(&dev_priv->dpio_lock));
  37. if (wait_for((I915_READ(VLV_IOSF_DOORBELL_REQ) & IOSF_SB_BUSY) == 0, 5)) {
  38. DRM_DEBUG_DRIVER("IOSF sideband idle wait (%s) timed out\n",
  39. is_read ? "read" : "write");
  40. return -EAGAIN;
  41. }
  42. I915_WRITE(VLV_IOSF_ADDR, addr);
  43. if (!is_read)
  44. I915_WRITE(VLV_IOSF_DATA, *val);
  45. I915_WRITE(VLV_IOSF_DOORBELL_REQ, cmd);
  46. if (wait_for((I915_READ(VLV_IOSF_DOORBELL_REQ) & IOSF_SB_BUSY) == 0, 5)) {
  47. DRM_DEBUG_DRIVER("IOSF sideband finish wait (%s) timed out\n",
  48. is_read ? "read" : "write");
  49. return -ETIMEDOUT;
  50. }
  51. if (is_read)
  52. *val = I915_READ(VLV_IOSF_DATA);
  53. I915_WRITE(VLV_IOSF_DATA, 0);
  54. return 0;
  55. }
  56. int valleyview_punit_read(struct drm_i915_private *dev_priv, u8 addr, u32 *val)
  57. {
  58. int ret;
  59. WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
  60. mutex_lock(&dev_priv->dpio_lock);
  61. ret = vlv_sideband_rw(dev_priv, PCI_DEVFN(2, 0), IOSF_PORT_PUNIT,
  62. PUNIT_OPCODE_REG_READ, addr, val);
  63. mutex_unlock(&dev_priv->dpio_lock);
  64. return ret;
  65. }
  66. int valleyview_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val)
  67. {
  68. int ret;
  69. WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
  70. mutex_lock(&dev_priv->dpio_lock);
  71. ret = vlv_sideband_rw(dev_priv, PCI_DEVFN(2, 0), IOSF_PORT_PUNIT,
  72. PUNIT_OPCODE_REG_WRITE, addr, &val);
  73. mutex_unlock(&dev_priv->dpio_lock);
  74. return ret;
  75. }
  76. int valleyview_nc_read(struct drm_i915_private *dev_priv, u8 addr, u32 *val)
  77. {
  78. int ret;
  79. WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
  80. mutex_lock(&dev_priv->dpio_lock);
  81. ret = vlv_sideband_rw(dev_priv, PCI_DEVFN(2, 0), IOSF_PORT_NC,
  82. PUNIT_OPCODE_REG_READ, addr, val);
  83. mutex_unlock(&dev_priv->dpio_lock);
  84. return ret;
  85. }
  86. u32 intel_dpio_read(struct drm_i915_private *dev_priv, int reg)
  87. {
  88. u32 val = 0;
  89. vlv_sideband_rw(dev_priv, DPIO_DEVFN, IOSF_PORT_DPIO,
  90. DPIO_OPCODE_REG_READ, reg, &val);
  91. return val;
  92. }
  93. void intel_dpio_write(struct drm_i915_private *dev_priv, int reg, u32 val)
  94. {
  95. vlv_sideband_rw(dev_priv, DPIO_DEVFN, IOSF_PORT_DPIO,
  96. DPIO_OPCODE_REG_WRITE, reg, &val);
  97. }
  98. /* SBI access */
  99. u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
  100. enum intel_sbi_destination destination)
  101. {
  102. u32 value = 0;
  103. WARN_ON(!mutex_is_locked(&dev_priv->dpio_lock));
  104. if (wait_for((I915_READ(SBI_CTL_STAT) & SBI_BUSY) == 0,
  105. 100)) {
  106. DRM_ERROR("timeout waiting for SBI to become ready\n");
  107. return 0;
  108. }
  109. I915_WRITE(SBI_ADDR, (reg << 16));
  110. if (destination == SBI_ICLK)
  111. value = SBI_CTL_DEST_ICLK | SBI_CTL_OP_CRRD;
  112. else
  113. value = SBI_CTL_DEST_MPHY | SBI_CTL_OP_IORD;
  114. I915_WRITE(SBI_CTL_STAT, value | SBI_BUSY);
  115. if (wait_for((I915_READ(SBI_CTL_STAT) & (SBI_BUSY | SBI_RESPONSE_FAIL)) == 0,
  116. 100)) {
  117. DRM_ERROR("timeout waiting for SBI to complete read transaction\n");
  118. return 0;
  119. }
  120. return I915_READ(SBI_DATA);
  121. }
  122. void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
  123. enum intel_sbi_destination destination)
  124. {
  125. u32 tmp;
  126. WARN_ON(!mutex_is_locked(&dev_priv->dpio_lock));
  127. if (wait_for((I915_READ(SBI_CTL_STAT) & SBI_BUSY) == 0,
  128. 100)) {
  129. DRM_ERROR("timeout waiting for SBI to become ready\n");
  130. return;
  131. }
  132. I915_WRITE(SBI_ADDR, (reg << 16));
  133. I915_WRITE(SBI_DATA, value);
  134. if (destination == SBI_ICLK)
  135. tmp = SBI_CTL_DEST_ICLK | SBI_CTL_OP_CRWR;
  136. else
  137. tmp = SBI_CTL_DEST_MPHY | SBI_CTL_OP_IOWR;
  138. I915_WRITE(SBI_CTL_STAT, SBI_BUSY | tmp);
  139. if (wait_for((I915_READ(SBI_CTL_STAT) & (SBI_BUSY | SBI_RESPONSE_FAIL)) == 0,
  140. 100)) {
  141. DRM_ERROR("timeout waiting for SBI to complete write transaction\n");
  142. return;
  143. }
  144. }