intel_dvo.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561
  1. /*
  2. * Copyright 2006 Dave Airlie <airlied@linux.ie>
  3. * Copyright © 2006-2007 Intel Corporation
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice (including the next
  13. * paragraph) shall be included in all copies or substantial portions of the
  14. * Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  20. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  21. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  22. * DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors:
  25. * Eric Anholt <eric@anholt.net>
  26. */
  27. #include <linux/i2c.h>
  28. #include <linux/slab.h>
  29. #include <drm/drmP.h>
  30. #include <drm/drm_crtc.h>
  31. #include "intel_drv.h"
  32. #include <drm/i915_drm.h>
  33. #include "i915_drv.h"
  34. #include "dvo.h"
  35. #define SIL164_ADDR 0x38
  36. #define CH7xxx_ADDR 0x76
  37. #define TFP410_ADDR 0x38
  38. #define NS2501_ADDR 0x38
  39. static const struct intel_dvo_device intel_dvo_devices[] = {
  40. {
  41. .type = INTEL_DVO_CHIP_TMDS,
  42. .name = "sil164",
  43. .dvo_reg = DVOC,
  44. .slave_addr = SIL164_ADDR,
  45. .dev_ops = &sil164_ops,
  46. },
  47. {
  48. .type = INTEL_DVO_CHIP_TMDS,
  49. .name = "ch7xxx",
  50. .dvo_reg = DVOC,
  51. .slave_addr = CH7xxx_ADDR,
  52. .dev_ops = &ch7xxx_ops,
  53. },
  54. {
  55. .type = INTEL_DVO_CHIP_TMDS,
  56. .name = "ch7xxx",
  57. .dvo_reg = DVOC,
  58. .slave_addr = 0x75, /* For some ch7010 */
  59. .dev_ops = &ch7xxx_ops,
  60. },
  61. {
  62. .type = INTEL_DVO_CHIP_LVDS,
  63. .name = "ivch",
  64. .dvo_reg = DVOA,
  65. .slave_addr = 0x02, /* Might also be 0x44, 0x84, 0xc4 */
  66. .dev_ops = &ivch_ops,
  67. },
  68. {
  69. .type = INTEL_DVO_CHIP_TMDS,
  70. .name = "tfp410",
  71. .dvo_reg = DVOC,
  72. .slave_addr = TFP410_ADDR,
  73. .dev_ops = &tfp410_ops,
  74. },
  75. {
  76. .type = INTEL_DVO_CHIP_LVDS,
  77. .name = "ch7017",
  78. .dvo_reg = DVOC,
  79. .slave_addr = 0x75,
  80. .gpio = GMBUS_PORT_DPB,
  81. .dev_ops = &ch7017_ops,
  82. },
  83. {
  84. .type = INTEL_DVO_CHIP_TMDS,
  85. .name = "ns2501",
  86. .dvo_reg = DVOC,
  87. .slave_addr = NS2501_ADDR,
  88. .dev_ops = &ns2501_ops,
  89. }
  90. };
  91. struct intel_dvo {
  92. struct intel_encoder base;
  93. struct intel_dvo_device dev;
  94. struct drm_display_mode *panel_fixed_mode;
  95. bool panel_wants_dither;
  96. };
  97. static struct intel_dvo *enc_to_intel_dvo(struct drm_encoder *encoder)
  98. {
  99. return container_of(encoder, struct intel_dvo, base.base);
  100. }
  101. static struct intel_dvo *intel_attached_dvo(struct drm_connector *connector)
  102. {
  103. return container_of(intel_attached_encoder(connector),
  104. struct intel_dvo, base);
  105. }
  106. static bool intel_dvo_connector_get_hw_state(struct intel_connector *connector)
  107. {
  108. struct intel_dvo *intel_dvo = intel_attached_dvo(&connector->base);
  109. return intel_dvo->dev.dev_ops->get_hw_state(&intel_dvo->dev);
  110. }
  111. static bool intel_dvo_get_hw_state(struct intel_encoder *encoder,
  112. enum pipe *pipe)
  113. {
  114. struct drm_device *dev = encoder->base.dev;
  115. struct drm_i915_private *dev_priv = dev->dev_private;
  116. struct intel_dvo *intel_dvo = enc_to_intel_dvo(&encoder->base);
  117. u32 tmp;
  118. tmp = I915_READ(intel_dvo->dev.dvo_reg);
  119. if (!(tmp & DVO_ENABLE))
  120. return false;
  121. *pipe = PORT_TO_PIPE(tmp);
  122. return true;
  123. }
  124. static void intel_dvo_get_config(struct intel_encoder *encoder,
  125. struct intel_crtc_config *pipe_config)
  126. {
  127. struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
  128. struct intel_dvo *intel_dvo = enc_to_intel_dvo(&encoder->base);
  129. u32 tmp, flags = 0;
  130. tmp = I915_READ(intel_dvo->dev.dvo_reg);
  131. if (tmp & DVO_HSYNC_ACTIVE_HIGH)
  132. flags |= DRM_MODE_FLAG_PHSYNC;
  133. else
  134. flags |= DRM_MODE_FLAG_NHSYNC;
  135. if (tmp & DVO_VSYNC_ACTIVE_HIGH)
  136. flags |= DRM_MODE_FLAG_PVSYNC;
  137. else
  138. flags |= DRM_MODE_FLAG_NVSYNC;
  139. pipe_config->adjusted_mode.flags |= flags;
  140. }
  141. static void intel_disable_dvo(struct intel_encoder *encoder)
  142. {
  143. struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
  144. struct intel_dvo *intel_dvo = enc_to_intel_dvo(&encoder->base);
  145. u32 dvo_reg = intel_dvo->dev.dvo_reg;
  146. u32 temp = I915_READ(dvo_reg);
  147. intel_dvo->dev.dev_ops->dpms(&intel_dvo->dev, false);
  148. I915_WRITE(dvo_reg, temp & ~DVO_ENABLE);
  149. I915_READ(dvo_reg);
  150. }
  151. static void intel_enable_dvo(struct intel_encoder *encoder)
  152. {
  153. struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
  154. struct intel_dvo *intel_dvo = enc_to_intel_dvo(&encoder->base);
  155. u32 dvo_reg = intel_dvo->dev.dvo_reg;
  156. u32 temp = I915_READ(dvo_reg);
  157. I915_WRITE(dvo_reg, temp | DVO_ENABLE);
  158. I915_READ(dvo_reg);
  159. intel_dvo->dev.dev_ops->dpms(&intel_dvo->dev, true);
  160. }
  161. static void intel_dvo_dpms(struct drm_connector *connector, int mode)
  162. {
  163. struct intel_dvo *intel_dvo = intel_attached_dvo(connector);
  164. struct drm_crtc *crtc;
  165. /* dvo supports only 2 dpms states. */
  166. if (mode != DRM_MODE_DPMS_ON)
  167. mode = DRM_MODE_DPMS_OFF;
  168. if (mode == connector->dpms)
  169. return;
  170. connector->dpms = mode;
  171. /* Only need to change hw state when actually enabled */
  172. crtc = intel_dvo->base.base.crtc;
  173. if (!crtc) {
  174. intel_dvo->base.connectors_active = false;
  175. return;
  176. }
  177. if (mode == DRM_MODE_DPMS_ON) {
  178. intel_dvo->base.connectors_active = true;
  179. intel_crtc_update_dpms(crtc);
  180. intel_dvo->dev.dev_ops->dpms(&intel_dvo->dev, true);
  181. } else {
  182. intel_dvo->dev.dev_ops->dpms(&intel_dvo->dev, false);
  183. intel_dvo->base.connectors_active = false;
  184. intel_crtc_update_dpms(crtc);
  185. }
  186. intel_modeset_check_state(connector->dev);
  187. }
  188. static int intel_dvo_mode_valid(struct drm_connector *connector,
  189. struct drm_display_mode *mode)
  190. {
  191. struct intel_dvo *intel_dvo = intel_attached_dvo(connector);
  192. if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
  193. return MODE_NO_DBLESCAN;
  194. /* XXX: Validate clock range */
  195. if (intel_dvo->panel_fixed_mode) {
  196. if (mode->hdisplay > intel_dvo->panel_fixed_mode->hdisplay)
  197. return MODE_PANEL;
  198. if (mode->vdisplay > intel_dvo->panel_fixed_mode->vdisplay)
  199. return MODE_PANEL;
  200. }
  201. return intel_dvo->dev.dev_ops->mode_valid(&intel_dvo->dev, mode);
  202. }
  203. static bool intel_dvo_mode_fixup(struct drm_encoder *encoder,
  204. const struct drm_display_mode *mode,
  205. struct drm_display_mode *adjusted_mode)
  206. {
  207. struct intel_dvo *intel_dvo = enc_to_intel_dvo(encoder);
  208. /* If we have timings from the BIOS for the panel, put them in
  209. * to the adjusted mode. The CRTC will be set up for this mode,
  210. * with the panel scaling set up to source from the H/VDisplay
  211. * of the original mode.
  212. */
  213. if (intel_dvo->panel_fixed_mode != NULL) {
  214. #define C(x) adjusted_mode->x = intel_dvo->panel_fixed_mode->x
  215. C(hdisplay);
  216. C(hsync_start);
  217. C(hsync_end);
  218. C(htotal);
  219. C(vdisplay);
  220. C(vsync_start);
  221. C(vsync_end);
  222. C(vtotal);
  223. C(clock);
  224. #undef C
  225. }
  226. if (intel_dvo->dev.dev_ops->mode_fixup)
  227. return intel_dvo->dev.dev_ops->mode_fixup(&intel_dvo->dev, mode, adjusted_mode);
  228. return true;
  229. }
  230. static void intel_dvo_mode_set(struct drm_encoder *encoder,
  231. struct drm_display_mode *mode,
  232. struct drm_display_mode *adjusted_mode)
  233. {
  234. struct drm_device *dev = encoder->dev;
  235. struct drm_i915_private *dev_priv = dev->dev_private;
  236. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  237. struct intel_dvo *intel_dvo = enc_to_intel_dvo(encoder);
  238. int pipe = intel_crtc->pipe;
  239. u32 dvo_val;
  240. u32 dvo_reg = intel_dvo->dev.dvo_reg, dvo_srcdim_reg;
  241. int dpll_reg = DPLL(pipe);
  242. switch (dvo_reg) {
  243. case DVOA:
  244. default:
  245. dvo_srcdim_reg = DVOA_SRCDIM;
  246. break;
  247. case DVOB:
  248. dvo_srcdim_reg = DVOB_SRCDIM;
  249. break;
  250. case DVOC:
  251. dvo_srcdim_reg = DVOC_SRCDIM;
  252. break;
  253. }
  254. intel_dvo->dev.dev_ops->mode_set(&intel_dvo->dev, mode, adjusted_mode);
  255. /* Save the data order, since I don't know what it should be set to. */
  256. dvo_val = I915_READ(dvo_reg) &
  257. (DVO_PRESERVE_MASK | DVO_DATA_ORDER_GBRG);
  258. dvo_val |= DVO_DATA_ORDER_FP | DVO_BORDER_ENABLE |
  259. DVO_BLANK_ACTIVE_HIGH;
  260. if (pipe == 1)
  261. dvo_val |= DVO_PIPE_B_SELECT;
  262. dvo_val |= DVO_PIPE_STALL;
  263. if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
  264. dvo_val |= DVO_HSYNC_ACTIVE_HIGH;
  265. if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
  266. dvo_val |= DVO_VSYNC_ACTIVE_HIGH;
  267. I915_WRITE(dpll_reg, I915_READ(dpll_reg) | DPLL_DVO_HIGH_SPEED);
  268. /*I915_WRITE(DVOB_SRCDIM,
  269. (adjusted_mode->hdisplay << DVO_SRCDIM_HORIZONTAL_SHIFT) |
  270. (adjusted_mode->VDisplay << DVO_SRCDIM_VERTICAL_SHIFT));*/
  271. I915_WRITE(dvo_srcdim_reg,
  272. (adjusted_mode->hdisplay << DVO_SRCDIM_HORIZONTAL_SHIFT) |
  273. (adjusted_mode->vdisplay << DVO_SRCDIM_VERTICAL_SHIFT));
  274. /*I915_WRITE(DVOB, dvo_val);*/
  275. I915_WRITE(dvo_reg, dvo_val);
  276. }
  277. /**
  278. * Detect the output connection on our DVO device.
  279. *
  280. * Unimplemented.
  281. */
  282. static enum drm_connector_status
  283. intel_dvo_detect(struct drm_connector *connector, bool force)
  284. {
  285. struct intel_dvo *intel_dvo = intel_attached_dvo(connector);
  286. return intel_dvo->dev.dev_ops->detect(&intel_dvo->dev);
  287. }
  288. static int intel_dvo_get_modes(struct drm_connector *connector)
  289. {
  290. struct intel_dvo *intel_dvo = intel_attached_dvo(connector);
  291. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  292. /* We should probably have an i2c driver get_modes function for those
  293. * devices which will have a fixed set of modes determined by the chip
  294. * (TV-out, for example), but for now with just TMDS and LVDS,
  295. * that's not the case.
  296. */
  297. intel_ddc_get_modes(connector,
  298. intel_gmbus_get_adapter(dev_priv, GMBUS_PORT_DPC));
  299. if (!list_empty(&connector->probed_modes))
  300. return 1;
  301. if (intel_dvo->panel_fixed_mode != NULL) {
  302. struct drm_display_mode *mode;
  303. mode = drm_mode_duplicate(connector->dev, intel_dvo->panel_fixed_mode);
  304. if (mode) {
  305. drm_mode_probed_add(connector, mode);
  306. return 1;
  307. }
  308. }
  309. return 0;
  310. }
  311. static void intel_dvo_destroy(struct drm_connector *connector)
  312. {
  313. drm_sysfs_connector_remove(connector);
  314. drm_connector_cleanup(connector);
  315. kfree(connector);
  316. }
  317. static const struct drm_encoder_helper_funcs intel_dvo_helper_funcs = {
  318. .mode_fixup = intel_dvo_mode_fixup,
  319. .mode_set = intel_dvo_mode_set,
  320. };
  321. static const struct drm_connector_funcs intel_dvo_connector_funcs = {
  322. .dpms = intel_dvo_dpms,
  323. .detect = intel_dvo_detect,
  324. .destroy = intel_dvo_destroy,
  325. .fill_modes = drm_helper_probe_single_connector_modes,
  326. };
  327. static const struct drm_connector_helper_funcs intel_dvo_connector_helper_funcs = {
  328. .mode_valid = intel_dvo_mode_valid,
  329. .get_modes = intel_dvo_get_modes,
  330. .best_encoder = intel_best_encoder,
  331. };
  332. static void intel_dvo_enc_destroy(struct drm_encoder *encoder)
  333. {
  334. struct intel_dvo *intel_dvo = enc_to_intel_dvo(encoder);
  335. if (intel_dvo->dev.dev_ops->destroy)
  336. intel_dvo->dev.dev_ops->destroy(&intel_dvo->dev);
  337. kfree(intel_dvo->panel_fixed_mode);
  338. intel_encoder_destroy(encoder);
  339. }
  340. static const struct drm_encoder_funcs intel_dvo_enc_funcs = {
  341. .destroy = intel_dvo_enc_destroy,
  342. };
  343. /**
  344. * Attempts to get a fixed panel timing for LVDS (currently only the i830).
  345. *
  346. * Other chips with DVO LVDS will need to extend this to deal with the LVDS
  347. * chip being on DVOB/C and having multiple pipes.
  348. */
  349. static struct drm_display_mode *
  350. intel_dvo_get_current_mode(struct drm_connector *connector)
  351. {
  352. struct drm_device *dev = connector->dev;
  353. struct drm_i915_private *dev_priv = dev->dev_private;
  354. struct intel_dvo *intel_dvo = intel_attached_dvo(connector);
  355. uint32_t dvo_val = I915_READ(intel_dvo->dev.dvo_reg);
  356. struct drm_display_mode *mode = NULL;
  357. /* If the DVO port is active, that'll be the LVDS, so we can pull out
  358. * its timings to get how the BIOS set up the panel.
  359. */
  360. if (dvo_val & DVO_ENABLE) {
  361. struct drm_crtc *crtc;
  362. int pipe = (dvo_val & DVO_PIPE_B_SELECT) ? 1 : 0;
  363. crtc = intel_get_crtc_for_pipe(dev, pipe);
  364. if (crtc) {
  365. mode = intel_crtc_mode_get(dev, crtc);
  366. if (mode) {
  367. mode->type |= DRM_MODE_TYPE_PREFERRED;
  368. if (dvo_val & DVO_HSYNC_ACTIVE_HIGH)
  369. mode->flags |= DRM_MODE_FLAG_PHSYNC;
  370. if (dvo_val & DVO_VSYNC_ACTIVE_HIGH)
  371. mode->flags |= DRM_MODE_FLAG_PVSYNC;
  372. }
  373. }
  374. }
  375. return mode;
  376. }
  377. void intel_dvo_init(struct drm_device *dev)
  378. {
  379. struct drm_i915_private *dev_priv = dev->dev_private;
  380. struct intel_encoder *intel_encoder;
  381. struct intel_dvo *intel_dvo;
  382. struct intel_connector *intel_connector;
  383. int i;
  384. int encoder_type = DRM_MODE_ENCODER_NONE;
  385. intel_dvo = kzalloc(sizeof(struct intel_dvo), GFP_KERNEL);
  386. if (!intel_dvo)
  387. return;
  388. intel_connector = kzalloc(sizeof(struct intel_connector), GFP_KERNEL);
  389. if (!intel_connector) {
  390. kfree(intel_dvo);
  391. return;
  392. }
  393. intel_encoder = &intel_dvo->base;
  394. drm_encoder_init(dev, &intel_encoder->base,
  395. &intel_dvo_enc_funcs, encoder_type);
  396. intel_encoder->disable = intel_disable_dvo;
  397. intel_encoder->enable = intel_enable_dvo;
  398. intel_encoder->get_hw_state = intel_dvo_get_hw_state;
  399. intel_encoder->get_config = intel_dvo_get_config;
  400. intel_connector->get_hw_state = intel_dvo_connector_get_hw_state;
  401. /* Now, try to find a controller */
  402. for (i = 0; i < ARRAY_SIZE(intel_dvo_devices); i++) {
  403. struct drm_connector *connector = &intel_connector->base;
  404. const struct intel_dvo_device *dvo = &intel_dvo_devices[i];
  405. struct i2c_adapter *i2c;
  406. int gpio;
  407. bool dvoinit;
  408. /* Allow the I2C driver info to specify the GPIO to be used in
  409. * special cases, but otherwise default to what's defined
  410. * in the spec.
  411. */
  412. if (intel_gmbus_is_port_valid(dvo->gpio))
  413. gpio = dvo->gpio;
  414. else if (dvo->type == INTEL_DVO_CHIP_LVDS)
  415. gpio = GMBUS_PORT_SSC;
  416. else
  417. gpio = GMBUS_PORT_DPB;
  418. /* Set up the I2C bus necessary for the chip we're probing.
  419. * It appears that everything is on GPIOE except for panels
  420. * on i830 laptops, which are on GPIOB (DVOA).
  421. */
  422. i2c = intel_gmbus_get_adapter(dev_priv, gpio);
  423. intel_dvo->dev = *dvo;
  424. /* GMBUS NAK handling seems to be unstable, hence let the
  425. * transmitter detection run in bit banging mode for now.
  426. */
  427. intel_gmbus_force_bit(i2c, true);
  428. dvoinit = dvo->dev_ops->init(&intel_dvo->dev, i2c);
  429. intel_gmbus_force_bit(i2c, false);
  430. if (!dvoinit)
  431. continue;
  432. intel_encoder->type = INTEL_OUTPUT_DVO;
  433. intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
  434. switch (dvo->type) {
  435. case INTEL_DVO_CHIP_TMDS:
  436. intel_encoder->cloneable = true;
  437. drm_connector_init(dev, connector,
  438. &intel_dvo_connector_funcs,
  439. DRM_MODE_CONNECTOR_DVII);
  440. encoder_type = DRM_MODE_ENCODER_TMDS;
  441. break;
  442. case INTEL_DVO_CHIP_LVDS:
  443. intel_encoder->cloneable = false;
  444. drm_connector_init(dev, connector,
  445. &intel_dvo_connector_funcs,
  446. DRM_MODE_CONNECTOR_LVDS);
  447. encoder_type = DRM_MODE_ENCODER_LVDS;
  448. break;
  449. }
  450. drm_connector_helper_add(connector,
  451. &intel_dvo_connector_helper_funcs);
  452. connector->display_info.subpixel_order = SubPixelHorizontalRGB;
  453. connector->interlace_allowed = false;
  454. connector->doublescan_allowed = false;
  455. drm_encoder_helper_add(&intel_encoder->base,
  456. &intel_dvo_helper_funcs);
  457. intel_connector_attach_encoder(intel_connector, intel_encoder);
  458. if (dvo->type == INTEL_DVO_CHIP_LVDS) {
  459. /* For our LVDS chipsets, we should hopefully be able
  460. * to dig the fixed panel mode out of the BIOS data.
  461. * However, it's in a different format from the BIOS
  462. * data on chipsets with integrated LVDS (stored in AIM
  463. * headers, likely), so for now, just get the current
  464. * mode being output through DVO.
  465. */
  466. intel_dvo->panel_fixed_mode =
  467. intel_dvo_get_current_mode(connector);
  468. intel_dvo->panel_wants_dither = true;
  469. }
  470. drm_sysfs_connector_add(connector);
  471. return;
  472. }
  473. drm_encoder_cleanup(&intel_encoder->base);
  474. kfree(intel_dvo);
  475. kfree(intel_connector);
  476. }