wm831x-dcdc.c 26 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060
  1. /*
  2. * wm831x-dcdc.c -- DC-DC buck convertor driver for the WM831x series
  3. *
  4. * Copyright 2009 Wolfson Microelectronics PLC.
  5. *
  6. * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the
  10. * Free Software Foundation; either version 2 of the License, or (at your
  11. * option) any later version.
  12. */
  13. #include <linux/module.h>
  14. #include <linux/moduleparam.h>
  15. #include <linux/init.h>
  16. #include <linux/bitops.h>
  17. #include <linux/err.h>
  18. #include <linux/i2c.h>
  19. #include <linux/platform_device.h>
  20. #include <linux/regulator/driver.h>
  21. #include <linux/regulator/machine.h>
  22. #include <linux/gpio.h>
  23. #include <linux/slab.h>
  24. #include <linux/mfd/wm831x/core.h>
  25. #include <linux/mfd/wm831x/regulator.h>
  26. #include <linux/mfd/wm831x/pdata.h>
  27. #define WM831X_BUCKV_MAX_SELECTOR 0x68
  28. #define WM831X_BUCKP_MAX_SELECTOR 0x66
  29. #define WM831X_DCDC_MODE_FAST 0
  30. #define WM831X_DCDC_MODE_NORMAL 1
  31. #define WM831X_DCDC_MODE_IDLE 2
  32. #define WM831X_DCDC_MODE_STANDBY 3
  33. #define WM831X_DCDC_MAX_NAME 6
  34. /* Register offsets in control block */
  35. #define WM831X_DCDC_CONTROL_1 0
  36. #define WM831X_DCDC_CONTROL_2 1
  37. #define WM831X_DCDC_ON_CONFIG 2
  38. #define WM831X_DCDC_SLEEP_CONTROL 3
  39. #define WM831X_DCDC_DVS_CONTROL 4
  40. /*
  41. * Shared
  42. */
  43. struct wm831x_dcdc {
  44. char name[WM831X_DCDC_MAX_NAME];
  45. struct regulator_desc desc;
  46. int base;
  47. struct wm831x *wm831x;
  48. struct regulator_dev *regulator;
  49. int dvs_gpio;
  50. int dvs_gpio_state;
  51. int on_vsel;
  52. int dvs_vsel;
  53. };
  54. static int wm831x_dcdc_is_enabled(struct regulator_dev *rdev)
  55. {
  56. struct wm831x_dcdc *dcdc = rdev_get_drvdata(rdev);
  57. struct wm831x *wm831x = dcdc->wm831x;
  58. int mask = 1 << rdev_get_id(rdev);
  59. int reg;
  60. reg = wm831x_reg_read(wm831x, WM831X_DCDC_ENABLE);
  61. if (reg < 0)
  62. return reg;
  63. if (reg & mask)
  64. return 1;
  65. else
  66. return 0;
  67. }
  68. static int wm831x_dcdc_enable(struct regulator_dev *rdev)
  69. {
  70. struct wm831x_dcdc *dcdc = rdev_get_drvdata(rdev);
  71. struct wm831x *wm831x = dcdc->wm831x;
  72. int mask = 1 << rdev_get_id(rdev);
  73. return wm831x_set_bits(wm831x, WM831X_DCDC_ENABLE, mask, mask);
  74. }
  75. static int wm831x_dcdc_disable(struct regulator_dev *rdev)
  76. {
  77. struct wm831x_dcdc *dcdc = rdev_get_drvdata(rdev);
  78. struct wm831x *wm831x = dcdc->wm831x;
  79. int mask = 1 << rdev_get_id(rdev);
  80. return wm831x_set_bits(wm831x, WM831X_DCDC_ENABLE, mask, 0);
  81. }
  82. static unsigned int wm831x_dcdc_get_mode(struct regulator_dev *rdev)
  83. {
  84. struct wm831x_dcdc *dcdc = rdev_get_drvdata(rdev);
  85. struct wm831x *wm831x = dcdc->wm831x;
  86. u16 reg = dcdc->base + WM831X_DCDC_ON_CONFIG;
  87. int val;
  88. val = wm831x_reg_read(wm831x, reg);
  89. if (val < 0)
  90. return val;
  91. val = (val & WM831X_DC1_ON_MODE_MASK) >> WM831X_DC1_ON_MODE_SHIFT;
  92. switch (val) {
  93. case WM831X_DCDC_MODE_FAST:
  94. return REGULATOR_MODE_FAST;
  95. case WM831X_DCDC_MODE_NORMAL:
  96. return REGULATOR_MODE_NORMAL;
  97. case WM831X_DCDC_MODE_STANDBY:
  98. return REGULATOR_MODE_STANDBY;
  99. case WM831X_DCDC_MODE_IDLE:
  100. return REGULATOR_MODE_IDLE;
  101. default:
  102. BUG();
  103. return -EINVAL;
  104. }
  105. }
  106. static int wm831x_dcdc_set_mode_int(struct wm831x *wm831x, int reg,
  107. unsigned int mode)
  108. {
  109. int val;
  110. switch (mode) {
  111. case REGULATOR_MODE_FAST:
  112. val = WM831X_DCDC_MODE_FAST;
  113. break;
  114. case REGULATOR_MODE_NORMAL:
  115. val = WM831X_DCDC_MODE_NORMAL;
  116. break;
  117. case REGULATOR_MODE_STANDBY:
  118. val = WM831X_DCDC_MODE_STANDBY;
  119. break;
  120. case REGULATOR_MODE_IDLE:
  121. val = WM831X_DCDC_MODE_IDLE;
  122. break;
  123. default:
  124. return -EINVAL;
  125. }
  126. return wm831x_set_bits(wm831x, reg, WM831X_DC1_ON_MODE_MASK,
  127. val << WM831X_DC1_ON_MODE_SHIFT);
  128. }
  129. static int wm831x_dcdc_set_mode(struct regulator_dev *rdev, unsigned int mode)
  130. {
  131. struct wm831x_dcdc *dcdc = rdev_get_drvdata(rdev);
  132. struct wm831x *wm831x = dcdc->wm831x;
  133. u16 reg = dcdc->base + WM831X_DCDC_ON_CONFIG;
  134. return wm831x_dcdc_set_mode_int(wm831x, reg, mode);
  135. }
  136. static int wm831x_dcdc_set_suspend_mode(struct regulator_dev *rdev,
  137. unsigned int mode)
  138. {
  139. struct wm831x_dcdc *dcdc = rdev_get_drvdata(rdev);
  140. struct wm831x *wm831x = dcdc->wm831x;
  141. u16 reg = dcdc->base + WM831X_DCDC_SLEEP_CONTROL;
  142. return wm831x_dcdc_set_mode_int(wm831x, reg, mode);
  143. }
  144. static int wm831x_dcdc_get_status(struct regulator_dev *rdev)
  145. {
  146. struct wm831x_dcdc *dcdc = rdev_get_drvdata(rdev);
  147. struct wm831x *wm831x = dcdc->wm831x;
  148. int ret;
  149. /* First, check for errors */
  150. ret = wm831x_reg_read(wm831x, WM831X_DCDC_UV_STATUS);
  151. if (ret < 0)
  152. return ret;
  153. if (ret & (1 << rdev_get_id(rdev))) {
  154. dev_dbg(wm831x->dev, "DCDC%d under voltage\n",
  155. rdev_get_id(rdev) + 1);
  156. return REGULATOR_STATUS_ERROR;
  157. }
  158. /* DCDC1 and DCDC2 can additionally detect high voltage/current */
  159. if (rdev_get_id(rdev) < 2) {
  160. if (ret & (WM831X_DC1_OV_STS << rdev_get_id(rdev))) {
  161. dev_dbg(wm831x->dev, "DCDC%d over voltage\n",
  162. rdev_get_id(rdev) + 1);
  163. return REGULATOR_STATUS_ERROR;
  164. }
  165. if (ret & (WM831X_DC1_HC_STS << rdev_get_id(rdev))) {
  166. dev_dbg(wm831x->dev, "DCDC%d over current\n",
  167. rdev_get_id(rdev) + 1);
  168. return REGULATOR_STATUS_ERROR;
  169. }
  170. }
  171. /* Is the regulator on? */
  172. ret = wm831x_reg_read(wm831x, WM831X_DCDC_STATUS);
  173. if (ret < 0)
  174. return ret;
  175. if (!(ret & (1 << rdev_get_id(rdev))))
  176. return REGULATOR_STATUS_OFF;
  177. /* TODO: When we handle hardware control modes so we can report the
  178. * current mode. */
  179. return REGULATOR_STATUS_ON;
  180. }
  181. static irqreturn_t wm831x_dcdc_uv_irq(int irq, void *data)
  182. {
  183. struct wm831x_dcdc *dcdc = data;
  184. regulator_notifier_call_chain(dcdc->regulator,
  185. REGULATOR_EVENT_UNDER_VOLTAGE,
  186. NULL);
  187. return IRQ_HANDLED;
  188. }
  189. static irqreturn_t wm831x_dcdc_oc_irq(int irq, void *data)
  190. {
  191. struct wm831x_dcdc *dcdc = data;
  192. regulator_notifier_call_chain(dcdc->regulator,
  193. REGULATOR_EVENT_OVER_CURRENT,
  194. NULL);
  195. return IRQ_HANDLED;
  196. }
  197. /*
  198. * BUCKV specifics
  199. */
  200. static int wm831x_buckv_list_voltage(struct regulator_dev *rdev,
  201. unsigned selector)
  202. {
  203. if (selector <= 0x8)
  204. return 600000;
  205. if (selector <= WM831X_BUCKV_MAX_SELECTOR)
  206. return 600000 + ((selector - 0x8) * 12500);
  207. return -EINVAL;
  208. }
  209. static int wm831x_buckv_select_min_voltage(struct regulator_dev *rdev,
  210. int min_uV, int max_uV)
  211. {
  212. u16 vsel;
  213. if (min_uV < 600000)
  214. vsel = 0;
  215. else if (min_uV <= 1800000)
  216. vsel = ((min_uV - 600000) / 12500) + 8;
  217. else
  218. return -EINVAL;
  219. if (wm831x_buckv_list_voltage(rdev, vsel) > max_uV)
  220. return -EINVAL;
  221. return vsel;
  222. }
  223. static int wm831x_buckv_select_max_voltage(struct regulator_dev *rdev,
  224. int min_uV, int max_uV)
  225. {
  226. u16 vsel;
  227. if (max_uV < 600000 || max_uV > 1800000)
  228. return -EINVAL;
  229. vsel = ((max_uV - 600000) / 12500) + 8;
  230. if (wm831x_buckv_list_voltage(rdev, vsel) < min_uV ||
  231. wm831x_buckv_list_voltage(rdev, vsel) < max_uV)
  232. return -EINVAL;
  233. return vsel;
  234. }
  235. static int wm831x_buckv_set_dvs(struct regulator_dev *rdev, int state)
  236. {
  237. struct wm831x_dcdc *dcdc = rdev_get_drvdata(rdev);
  238. if (state == dcdc->dvs_gpio_state)
  239. return 0;
  240. dcdc->dvs_gpio_state = state;
  241. gpio_set_value(dcdc->dvs_gpio, state);
  242. /* Should wait for DVS state change to be asserted if we have
  243. * a GPIO for it, for now assume the device is configured
  244. * for the fastest possible transition.
  245. */
  246. return 0;
  247. }
  248. static int wm831x_buckv_set_voltage(struct regulator_dev *rdev,
  249. int min_uV, int max_uV, unsigned *selector)
  250. {
  251. struct wm831x_dcdc *dcdc = rdev_get_drvdata(rdev);
  252. struct wm831x *wm831x = dcdc->wm831x;
  253. int on_reg = dcdc->base + WM831X_DCDC_ON_CONFIG;
  254. int dvs_reg = dcdc->base + WM831X_DCDC_DVS_CONTROL;
  255. int vsel, ret;
  256. vsel = wm831x_buckv_select_min_voltage(rdev, min_uV, max_uV);
  257. if (vsel < 0)
  258. return vsel;
  259. *selector = vsel;
  260. /* If this value is already set then do a GPIO update if we can */
  261. if (dcdc->dvs_gpio && dcdc->on_vsel == vsel)
  262. return wm831x_buckv_set_dvs(rdev, 0);
  263. if (dcdc->dvs_gpio && dcdc->dvs_vsel == vsel)
  264. return wm831x_buckv_set_dvs(rdev, 1);
  265. /* Always set the ON status to the minimum voltage */
  266. ret = wm831x_set_bits(wm831x, on_reg, WM831X_DC1_ON_VSEL_MASK, vsel);
  267. if (ret < 0)
  268. return ret;
  269. dcdc->on_vsel = vsel;
  270. if (!dcdc->dvs_gpio)
  271. return ret;
  272. /* Kick the voltage transition now */
  273. ret = wm831x_buckv_set_dvs(rdev, 0);
  274. if (ret < 0)
  275. return ret;
  276. /* Set the high voltage as the DVS voltage. This is optimised
  277. * for CPUfreq usage, most processors will keep the maximum
  278. * voltage constant and lower the minimum with the frequency. */
  279. vsel = wm831x_buckv_select_max_voltage(rdev, min_uV, max_uV);
  280. if (vsel < 0) {
  281. /* This should never happen - at worst the same vsel
  282. * should be chosen */
  283. WARN_ON(vsel < 0);
  284. return 0;
  285. }
  286. /* Don't bother if it's the same VSEL we're already using */
  287. if (vsel == dcdc->on_vsel)
  288. return 0;
  289. ret = wm831x_set_bits(wm831x, dvs_reg, WM831X_DC1_DVS_VSEL_MASK, vsel);
  290. if (ret == 0)
  291. dcdc->dvs_vsel = vsel;
  292. else
  293. dev_warn(wm831x->dev, "Failed to set DCDC DVS VSEL: %d\n",
  294. ret);
  295. return 0;
  296. }
  297. static int wm831x_buckv_set_suspend_voltage(struct regulator_dev *rdev,
  298. int uV)
  299. {
  300. struct wm831x_dcdc *dcdc = rdev_get_drvdata(rdev);
  301. struct wm831x *wm831x = dcdc->wm831x;
  302. u16 reg = dcdc->base + WM831X_DCDC_SLEEP_CONTROL;
  303. int vsel;
  304. vsel = wm831x_buckv_select_min_voltage(rdev, uV, uV);
  305. if (vsel < 0)
  306. return vsel;
  307. return wm831x_set_bits(wm831x, reg, WM831X_DC1_SLP_VSEL_MASK, vsel);
  308. }
  309. static int wm831x_buckv_get_voltage_sel(struct regulator_dev *rdev)
  310. {
  311. struct wm831x_dcdc *dcdc = rdev_get_drvdata(rdev);
  312. if (dcdc->dvs_gpio && dcdc->dvs_gpio_state)
  313. return dcdc->dvs_vsel;
  314. else
  315. return dcdc->on_vsel;
  316. }
  317. /* Current limit options */
  318. static u16 wm831x_dcdc_ilim[] = {
  319. 125, 250, 375, 500, 625, 750, 875, 1000
  320. };
  321. static int wm831x_buckv_set_current_limit(struct regulator_dev *rdev,
  322. int min_uA, int max_uA)
  323. {
  324. struct wm831x_dcdc *dcdc = rdev_get_drvdata(rdev);
  325. struct wm831x *wm831x = dcdc->wm831x;
  326. u16 reg = dcdc->base + WM831X_DCDC_CONTROL_2;
  327. int i;
  328. for (i = 0; i < ARRAY_SIZE(wm831x_dcdc_ilim); i++) {
  329. if (max_uA <= wm831x_dcdc_ilim[i])
  330. break;
  331. }
  332. if (i == ARRAY_SIZE(wm831x_dcdc_ilim))
  333. return -EINVAL;
  334. return wm831x_set_bits(wm831x, reg, WM831X_DC1_HC_THR_MASK, i);
  335. }
  336. static int wm831x_buckv_get_current_limit(struct regulator_dev *rdev)
  337. {
  338. struct wm831x_dcdc *dcdc = rdev_get_drvdata(rdev);
  339. struct wm831x *wm831x = dcdc->wm831x;
  340. u16 reg = dcdc->base + WM831X_DCDC_CONTROL_2;
  341. int val;
  342. val = wm831x_reg_read(wm831x, reg);
  343. if (val < 0)
  344. return val;
  345. return wm831x_dcdc_ilim[val & WM831X_DC1_HC_THR_MASK];
  346. }
  347. static struct regulator_ops wm831x_buckv_ops = {
  348. .set_voltage = wm831x_buckv_set_voltage,
  349. .get_voltage_sel = wm831x_buckv_get_voltage_sel,
  350. .list_voltage = wm831x_buckv_list_voltage,
  351. .set_suspend_voltage = wm831x_buckv_set_suspend_voltage,
  352. .set_current_limit = wm831x_buckv_set_current_limit,
  353. .get_current_limit = wm831x_buckv_get_current_limit,
  354. .is_enabled = wm831x_dcdc_is_enabled,
  355. .enable = wm831x_dcdc_enable,
  356. .disable = wm831x_dcdc_disable,
  357. .get_status = wm831x_dcdc_get_status,
  358. .get_mode = wm831x_dcdc_get_mode,
  359. .set_mode = wm831x_dcdc_set_mode,
  360. .set_suspend_mode = wm831x_dcdc_set_suspend_mode,
  361. };
  362. /*
  363. * Set up DVS control. We just log errors since we can still run
  364. * (with reduced performance) if we fail.
  365. */
  366. static __devinit void wm831x_buckv_dvs_init(struct wm831x_dcdc *dcdc,
  367. struct wm831x_buckv_pdata *pdata)
  368. {
  369. struct wm831x *wm831x = dcdc->wm831x;
  370. int ret;
  371. u16 ctrl;
  372. if (!pdata || !pdata->dvs_gpio)
  373. return;
  374. switch (pdata->dvs_control_src) {
  375. case 1:
  376. ctrl = 2 << WM831X_DC1_DVS_SRC_SHIFT;
  377. break;
  378. case 2:
  379. ctrl = 3 << WM831X_DC1_DVS_SRC_SHIFT;
  380. break;
  381. default:
  382. dev_err(wm831x->dev, "Invalid DVS control source %d for %s\n",
  383. pdata->dvs_control_src, dcdc->name);
  384. return;
  385. }
  386. ret = wm831x_set_bits(wm831x, dcdc->base + WM831X_DCDC_DVS_CONTROL,
  387. WM831X_DC1_DVS_SRC_MASK, ctrl);
  388. if (ret < 0) {
  389. dev_err(wm831x->dev, "Failed to set %s DVS source: %d\n",
  390. dcdc->name, ret);
  391. return;
  392. }
  393. ret = gpio_request(pdata->dvs_gpio, "DCDC DVS");
  394. if (ret < 0) {
  395. dev_err(wm831x->dev, "Failed to get %s DVS GPIO: %d\n",
  396. dcdc->name, ret);
  397. return;
  398. }
  399. /* gpiolib won't let us read the GPIO status so pick the higher
  400. * of the two existing voltages so we take it as platform data.
  401. */
  402. dcdc->dvs_gpio_state = pdata->dvs_init_state;
  403. ret = gpio_direction_output(pdata->dvs_gpio, dcdc->dvs_gpio_state);
  404. if (ret < 0) {
  405. dev_err(wm831x->dev, "Failed to enable %s DVS GPIO: %d\n",
  406. dcdc->name, ret);
  407. gpio_free(pdata->dvs_gpio);
  408. return;
  409. }
  410. dcdc->dvs_gpio = pdata->dvs_gpio;
  411. }
  412. static __devinit int wm831x_buckv_probe(struct platform_device *pdev)
  413. {
  414. struct wm831x *wm831x = dev_get_drvdata(pdev->dev.parent);
  415. struct wm831x_pdata *pdata = wm831x->dev->platform_data;
  416. int id;
  417. struct wm831x_dcdc *dcdc;
  418. struct resource *res;
  419. int ret, irq;
  420. if (pdata && pdata->wm831x_num)
  421. id = (pdata->wm831x_num * 10) + 1;
  422. else
  423. id = 0;
  424. id = pdev->id - id;
  425. dev_dbg(&pdev->dev, "Probing DCDC%d\n", id + 1);
  426. if (pdata == NULL || pdata->dcdc[id] == NULL)
  427. return -ENODEV;
  428. dcdc = kzalloc(sizeof(struct wm831x_dcdc), GFP_KERNEL);
  429. if (dcdc == NULL) {
  430. dev_err(&pdev->dev, "Unable to allocate private data\n");
  431. return -ENOMEM;
  432. }
  433. dcdc->wm831x = wm831x;
  434. res = platform_get_resource(pdev, IORESOURCE_IO, 0);
  435. if (res == NULL) {
  436. dev_err(&pdev->dev, "No I/O resource\n");
  437. ret = -EINVAL;
  438. goto err;
  439. }
  440. dcdc->base = res->start;
  441. snprintf(dcdc->name, sizeof(dcdc->name), "DCDC%d", id + 1);
  442. dcdc->desc.name = dcdc->name;
  443. dcdc->desc.id = id;
  444. dcdc->desc.type = REGULATOR_VOLTAGE;
  445. dcdc->desc.n_voltages = WM831X_BUCKV_MAX_SELECTOR + 1;
  446. dcdc->desc.ops = &wm831x_buckv_ops;
  447. dcdc->desc.owner = THIS_MODULE;
  448. ret = wm831x_reg_read(wm831x, dcdc->base + WM831X_DCDC_ON_CONFIG);
  449. if (ret < 0) {
  450. dev_err(wm831x->dev, "Failed to read ON VSEL: %d\n", ret);
  451. goto err;
  452. }
  453. dcdc->on_vsel = ret & WM831X_DC1_ON_VSEL_MASK;
  454. ret = wm831x_reg_read(wm831x, dcdc->base + WM831X_DCDC_DVS_CONTROL);
  455. if (ret < 0) {
  456. dev_err(wm831x->dev, "Failed to read DVS VSEL: %d\n", ret);
  457. goto err;
  458. }
  459. dcdc->dvs_vsel = ret & WM831X_DC1_DVS_VSEL_MASK;
  460. if (pdata->dcdc[id])
  461. wm831x_buckv_dvs_init(dcdc, pdata->dcdc[id]->driver_data);
  462. dcdc->regulator = regulator_register(&dcdc->desc, &pdev->dev,
  463. pdata->dcdc[id], dcdc);
  464. if (IS_ERR(dcdc->regulator)) {
  465. ret = PTR_ERR(dcdc->regulator);
  466. dev_err(wm831x->dev, "Failed to register DCDC%d: %d\n",
  467. id + 1, ret);
  468. goto err;
  469. }
  470. irq = platform_get_irq_byname(pdev, "UV");
  471. ret = request_threaded_irq(irq, NULL, wm831x_dcdc_uv_irq,
  472. IRQF_TRIGGER_RISING, dcdc->name, dcdc);
  473. if (ret != 0) {
  474. dev_err(&pdev->dev, "Failed to request UV IRQ %d: %d\n",
  475. irq, ret);
  476. goto err_regulator;
  477. }
  478. irq = platform_get_irq_byname(pdev, "HC");
  479. ret = request_threaded_irq(irq, NULL, wm831x_dcdc_oc_irq,
  480. IRQF_TRIGGER_RISING, dcdc->name, dcdc);
  481. if (ret != 0) {
  482. dev_err(&pdev->dev, "Failed to request HC IRQ %d: %d\n",
  483. irq, ret);
  484. goto err_uv;
  485. }
  486. platform_set_drvdata(pdev, dcdc);
  487. return 0;
  488. err_uv:
  489. free_irq(platform_get_irq_byname(pdev, "UV"), dcdc);
  490. err_regulator:
  491. regulator_unregister(dcdc->regulator);
  492. err:
  493. if (dcdc->dvs_gpio)
  494. gpio_free(dcdc->dvs_gpio);
  495. kfree(dcdc);
  496. return ret;
  497. }
  498. static __devexit int wm831x_buckv_remove(struct platform_device *pdev)
  499. {
  500. struct wm831x_dcdc *dcdc = platform_get_drvdata(pdev);
  501. platform_set_drvdata(pdev, NULL);
  502. free_irq(platform_get_irq_byname(pdev, "HC"), dcdc);
  503. free_irq(platform_get_irq_byname(pdev, "UV"), dcdc);
  504. regulator_unregister(dcdc->regulator);
  505. if (dcdc->dvs_gpio)
  506. gpio_free(dcdc->dvs_gpio);
  507. kfree(dcdc);
  508. return 0;
  509. }
  510. static struct platform_driver wm831x_buckv_driver = {
  511. .probe = wm831x_buckv_probe,
  512. .remove = __devexit_p(wm831x_buckv_remove),
  513. .driver = {
  514. .name = "wm831x-buckv",
  515. .owner = THIS_MODULE,
  516. },
  517. };
  518. /*
  519. * BUCKP specifics
  520. */
  521. static int wm831x_buckp_list_voltage(struct regulator_dev *rdev,
  522. unsigned selector)
  523. {
  524. if (selector <= WM831X_BUCKP_MAX_SELECTOR)
  525. return 850000 + (selector * 25000);
  526. else
  527. return -EINVAL;
  528. }
  529. static int wm831x_buckp_set_voltage_int(struct regulator_dev *rdev, int reg,
  530. int min_uV, int max_uV, int *selector)
  531. {
  532. struct wm831x_dcdc *dcdc = rdev_get_drvdata(rdev);
  533. struct wm831x *wm831x = dcdc->wm831x;
  534. u16 vsel;
  535. if (min_uV <= 34000000)
  536. vsel = (min_uV - 850000) / 25000;
  537. else
  538. return -EINVAL;
  539. if (wm831x_buckp_list_voltage(rdev, vsel) > max_uV)
  540. return -EINVAL;
  541. *selector = vsel;
  542. return wm831x_set_bits(wm831x, reg, WM831X_DC3_ON_VSEL_MASK, vsel);
  543. }
  544. static int wm831x_buckp_set_voltage(struct regulator_dev *rdev,
  545. int min_uV, int max_uV,
  546. unsigned *selector)
  547. {
  548. struct wm831x_dcdc *dcdc = rdev_get_drvdata(rdev);
  549. u16 reg = dcdc->base + WM831X_DCDC_ON_CONFIG;
  550. return wm831x_buckp_set_voltage_int(rdev, reg, min_uV, max_uV,
  551. selector);
  552. }
  553. static int wm831x_buckp_set_suspend_voltage(struct regulator_dev *rdev,
  554. int uV)
  555. {
  556. struct wm831x_dcdc *dcdc = rdev_get_drvdata(rdev);
  557. u16 reg = dcdc->base + WM831X_DCDC_SLEEP_CONTROL;
  558. unsigned selector;
  559. return wm831x_buckp_set_voltage_int(rdev, reg, uV, uV, &selector);
  560. }
  561. static int wm831x_buckp_get_voltage_sel(struct regulator_dev *rdev)
  562. {
  563. struct wm831x_dcdc *dcdc = rdev_get_drvdata(rdev);
  564. struct wm831x *wm831x = dcdc->wm831x;
  565. u16 reg = dcdc->base + WM831X_DCDC_ON_CONFIG;
  566. int val;
  567. val = wm831x_reg_read(wm831x, reg);
  568. if (val < 0)
  569. return val;
  570. return val & WM831X_DC3_ON_VSEL_MASK;
  571. }
  572. static struct regulator_ops wm831x_buckp_ops = {
  573. .set_voltage = wm831x_buckp_set_voltage,
  574. .get_voltage_sel = wm831x_buckp_get_voltage_sel,
  575. .list_voltage = wm831x_buckp_list_voltage,
  576. .set_suspend_voltage = wm831x_buckp_set_suspend_voltage,
  577. .is_enabled = wm831x_dcdc_is_enabled,
  578. .enable = wm831x_dcdc_enable,
  579. .disable = wm831x_dcdc_disable,
  580. .get_status = wm831x_dcdc_get_status,
  581. .get_mode = wm831x_dcdc_get_mode,
  582. .set_mode = wm831x_dcdc_set_mode,
  583. .set_suspend_mode = wm831x_dcdc_set_suspend_mode,
  584. };
  585. static __devinit int wm831x_buckp_probe(struct platform_device *pdev)
  586. {
  587. struct wm831x *wm831x = dev_get_drvdata(pdev->dev.parent);
  588. struct wm831x_pdata *pdata = wm831x->dev->platform_data;
  589. int id;
  590. struct wm831x_dcdc *dcdc;
  591. struct resource *res;
  592. int ret, irq;
  593. if (pdata && pdata->wm831x_num)
  594. id = (pdata->wm831x_num * 10) + 1;
  595. else
  596. id = 0;
  597. id = pdev->id - id;
  598. dev_dbg(&pdev->dev, "Probing DCDC%d\n", id + 1);
  599. if (pdata == NULL || pdata->dcdc[id] == NULL)
  600. return -ENODEV;
  601. dcdc = kzalloc(sizeof(struct wm831x_dcdc), GFP_KERNEL);
  602. if (dcdc == NULL) {
  603. dev_err(&pdev->dev, "Unable to allocate private data\n");
  604. return -ENOMEM;
  605. }
  606. dcdc->wm831x = wm831x;
  607. res = platform_get_resource(pdev, IORESOURCE_IO, 0);
  608. if (res == NULL) {
  609. dev_err(&pdev->dev, "No I/O resource\n");
  610. ret = -EINVAL;
  611. goto err;
  612. }
  613. dcdc->base = res->start;
  614. snprintf(dcdc->name, sizeof(dcdc->name), "DCDC%d", id + 1);
  615. dcdc->desc.name = dcdc->name;
  616. dcdc->desc.id = id;
  617. dcdc->desc.type = REGULATOR_VOLTAGE;
  618. dcdc->desc.n_voltages = WM831X_BUCKP_MAX_SELECTOR + 1;
  619. dcdc->desc.ops = &wm831x_buckp_ops;
  620. dcdc->desc.owner = THIS_MODULE;
  621. dcdc->regulator = regulator_register(&dcdc->desc, &pdev->dev,
  622. pdata->dcdc[id], dcdc);
  623. if (IS_ERR(dcdc->regulator)) {
  624. ret = PTR_ERR(dcdc->regulator);
  625. dev_err(wm831x->dev, "Failed to register DCDC%d: %d\n",
  626. id + 1, ret);
  627. goto err;
  628. }
  629. irq = platform_get_irq_byname(pdev, "UV");
  630. ret = request_threaded_irq(irq, NULL, wm831x_dcdc_uv_irq,
  631. IRQF_TRIGGER_RISING, dcdc->name, dcdc);
  632. if (ret != 0) {
  633. dev_err(&pdev->dev, "Failed to request UV IRQ %d: %d\n",
  634. irq, ret);
  635. goto err_regulator;
  636. }
  637. platform_set_drvdata(pdev, dcdc);
  638. return 0;
  639. err_regulator:
  640. regulator_unregister(dcdc->regulator);
  641. err:
  642. kfree(dcdc);
  643. return ret;
  644. }
  645. static __devexit int wm831x_buckp_remove(struct platform_device *pdev)
  646. {
  647. struct wm831x_dcdc *dcdc = platform_get_drvdata(pdev);
  648. platform_set_drvdata(pdev, NULL);
  649. free_irq(platform_get_irq_byname(pdev, "UV"), dcdc);
  650. regulator_unregister(dcdc->regulator);
  651. kfree(dcdc);
  652. return 0;
  653. }
  654. static struct platform_driver wm831x_buckp_driver = {
  655. .probe = wm831x_buckp_probe,
  656. .remove = __devexit_p(wm831x_buckp_remove),
  657. .driver = {
  658. .name = "wm831x-buckp",
  659. .owner = THIS_MODULE,
  660. },
  661. };
  662. /*
  663. * DCDC boost convertors
  664. */
  665. static int wm831x_boostp_get_status(struct regulator_dev *rdev)
  666. {
  667. struct wm831x_dcdc *dcdc = rdev_get_drvdata(rdev);
  668. struct wm831x *wm831x = dcdc->wm831x;
  669. int ret;
  670. /* First, check for errors */
  671. ret = wm831x_reg_read(wm831x, WM831X_DCDC_UV_STATUS);
  672. if (ret < 0)
  673. return ret;
  674. if (ret & (1 << rdev_get_id(rdev))) {
  675. dev_dbg(wm831x->dev, "DCDC%d under voltage\n",
  676. rdev_get_id(rdev) + 1);
  677. return REGULATOR_STATUS_ERROR;
  678. }
  679. /* Is the regulator on? */
  680. ret = wm831x_reg_read(wm831x, WM831X_DCDC_STATUS);
  681. if (ret < 0)
  682. return ret;
  683. if (ret & (1 << rdev_get_id(rdev)))
  684. return REGULATOR_STATUS_ON;
  685. else
  686. return REGULATOR_STATUS_OFF;
  687. }
  688. static struct regulator_ops wm831x_boostp_ops = {
  689. .get_status = wm831x_boostp_get_status,
  690. .is_enabled = wm831x_dcdc_is_enabled,
  691. .enable = wm831x_dcdc_enable,
  692. .disable = wm831x_dcdc_disable,
  693. };
  694. static __devinit int wm831x_boostp_probe(struct platform_device *pdev)
  695. {
  696. struct wm831x *wm831x = dev_get_drvdata(pdev->dev.parent);
  697. struct wm831x_pdata *pdata = wm831x->dev->platform_data;
  698. int id = pdev->id % ARRAY_SIZE(pdata->dcdc);
  699. struct wm831x_dcdc *dcdc;
  700. struct resource *res;
  701. int ret, irq;
  702. dev_dbg(&pdev->dev, "Probing DCDC%d\n", id + 1);
  703. if (pdata == NULL || pdata->dcdc[id] == NULL)
  704. return -ENODEV;
  705. dcdc = kzalloc(sizeof(struct wm831x_dcdc), GFP_KERNEL);
  706. if (dcdc == NULL) {
  707. dev_err(&pdev->dev, "Unable to allocate private data\n");
  708. return -ENOMEM;
  709. }
  710. dcdc->wm831x = wm831x;
  711. res = platform_get_resource(pdev, IORESOURCE_IO, 0);
  712. if (res == NULL) {
  713. dev_err(&pdev->dev, "No I/O resource\n");
  714. ret = -EINVAL;
  715. goto err;
  716. }
  717. dcdc->base = res->start;
  718. snprintf(dcdc->name, sizeof(dcdc->name), "DCDC%d", id + 1);
  719. dcdc->desc.name = dcdc->name;
  720. dcdc->desc.id = id;
  721. dcdc->desc.type = REGULATOR_VOLTAGE;
  722. dcdc->desc.ops = &wm831x_boostp_ops;
  723. dcdc->desc.owner = THIS_MODULE;
  724. dcdc->regulator = regulator_register(&dcdc->desc, &pdev->dev,
  725. pdata->dcdc[id], dcdc);
  726. if (IS_ERR(dcdc->regulator)) {
  727. ret = PTR_ERR(dcdc->regulator);
  728. dev_err(wm831x->dev, "Failed to register DCDC%d: %d\n",
  729. id + 1, ret);
  730. goto err;
  731. }
  732. irq = platform_get_irq_byname(pdev, "UV");
  733. ret = request_threaded_irq(irq, NULL, wm831x_dcdc_uv_irq,
  734. IRQF_TRIGGER_RISING, dcdc->name,
  735. dcdc);
  736. if (ret != 0) {
  737. dev_err(&pdev->dev, "Failed to request UV IRQ %d: %d\n",
  738. irq, ret);
  739. goto err_regulator;
  740. }
  741. platform_set_drvdata(pdev, dcdc);
  742. return 0;
  743. err_regulator:
  744. regulator_unregister(dcdc->regulator);
  745. err:
  746. kfree(dcdc);
  747. return ret;
  748. }
  749. static __devexit int wm831x_boostp_remove(struct platform_device *pdev)
  750. {
  751. struct wm831x_dcdc *dcdc = platform_get_drvdata(pdev);
  752. platform_set_drvdata(pdev, NULL);
  753. free_irq(platform_get_irq_byname(pdev, "UV"), dcdc);
  754. regulator_unregister(dcdc->regulator);
  755. kfree(dcdc);
  756. return 0;
  757. }
  758. static struct platform_driver wm831x_boostp_driver = {
  759. .probe = wm831x_boostp_probe,
  760. .remove = __devexit_p(wm831x_boostp_remove),
  761. .driver = {
  762. .name = "wm831x-boostp",
  763. .owner = THIS_MODULE,
  764. },
  765. };
  766. /*
  767. * External Power Enable
  768. *
  769. * These aren't actually DCDCs but look like them in hardware so share
  770. * code.
  771. */
  772. #define WM831X_EPE_BASE 6
  773. static struct regulator_ops wm831x_epe_ops = {
  774. .is_enabled = wm831x_dcdc_is_enabled,
  775. .enable = wm831x_dcdc_enable,
  776. .disable = wm831x_dcdc_disable,
  777. .get_status = wm831x_dcdc_get_status,
  778. };
  779. static __devinit int wm831x_epe_probe(struct platform_device *pdev)
  780. {
  781. struct wm831x *wm831x = dev_get_drvdata(pdev->dev.parent);
  782. struct wm831x_pdata *pdata = wm831x->dev->platform_data;
  783. int id = pdev->id % ARRAY_SIZE(pdata->epe);
  784. struct wm831x_dcdc *dcdc;
  785. int ret;
  786. dev_dbg(&pdev->dev, "Probing EPE%d\n", id + 1);
  787. if (pdata == NULL || pdata->epe[id] == NULL)
  788. return -ENODEV;
  789. dcdc = kzalloc(sizeof(struct wm831x_dcdc), GFP_KERNEL);
  790. if (dcdc == NULL) {
  791. dev_err(&pdev->dev, "Unable to allocate private data\n");
  792. return -ENOMEM;
  793. }
  794. dcdc->wm831x = wm831x;
  795. /* For current parts this is correct; probably need to revisit
  796. * in future.
  797. */
  798. snprintf(dcdc->name, sizeof(dcdc->name), "EPE%d", id + 1);
  799. dcdc->desc.name = dcdc->name;
  800. dcdc->desc.id = id + WM831X_EPE_BASE; /* Offset in DCDC registers */
  801. dcdc->desc.ops = &wm831x_epe_ops;
  802. dcdc->desc.type = REGULATOR_VOLTAGE;
  803. dcdc->desc.owner = THIS_MODULE;
  804. dcdc->regulator = regulator_register(&dcdc->desc, &pdev->dev,
  805. pdata->epe[id], dcdc);
  806. if (IS_ERR(dcdc->regulator)) {
  807. ret = PTR_ERR(dcdc->regulator);
  808. dev_err(wm831x->dev, "Failed to register EPE%d: %d\n",
  809. id + 1, ret);
  810. goto err;
  811. }
  812. platform_set_drvdata(pdev, dcdc);
  813. return 0;
  814. err:
  815. kfree(dcdc);
  816. return ret;
  817. }
  818. static __devexit int wm831x_epe_remove(struct platform_device *pdev)
  819. {
  820. struct wm831x_dcdc *dcdc = platform_get_drvdata(pdev);
  821. platform_set_drvdata(pdev, NULL);
  822. regulator_unregister(dcdc->regulator);
  823. kfree(dcdc);
  824. return 0;
  825. }
  826. static struct platform_driver wm831x_epe_driver = {
  827. .probe = wm831x_epe_probe,
  828. .remove = __devexit_p(wm831x_epe_remove),
  829. .driver = {
  830. .name = "wm831x-epe",
  831. .owner = THIS_MODULE,
  832. },
  833. };
  834. static int __init wm831x_dcdc_init(void)
  835. {
  836. int ret;
  837. ret = platform_driver_register(&wm831x_buckv_driver);
  838. if (ret != 0)
  839. pr_err("Failed to register WM831x BUCKV driver: %d\n", ret);
  840. ret = platform_driver_register(&wm831x_buckp_driver);
  841. if (ret != 0)
  842. pr_err("Failed to register WM831x BUCKP driver: %d\n", ret);
  843. ret = platform_driver_register(&wm831x_boostp_driver);
  844. if (ret != 0)
  845. pr_err("Failed to register WM831x BOOST driver: %d\n", ret);
  846. ret = platform_driver_register(&wm831x_epe_driver);
  847. if (ret != 0)
  848. pr_err("Failed to register WM831x EPE driver: %d\n", ret);
  849. return 0;
  850. }
  851. subsys_initcall(wm831x_dcdc_init);
  852. static void __exit wm831x_dcdc_exit(void)
  853. {
  854. platform_driver_unregister(&wm831x_epe_driver);
  855. platform_driver_unregister(&wm831x_boostp_driver);
  856. platform_driver_unregister(&wm831x_buckp_driver);
  857. platform_driver_unregister(&wm831x_buckv_driver);
  858. }
  859. module_exit(wm831x_dcdc_exit);
  860. /* Module information */
  861. MODULE_AUTHOR("Mark Brown");
  862. MODULE_DESCRIPTION("WM831x DC-DC convertor driver");
  863. MODULE_LICENSE("GPL");
  864. MODULE_ALIAS("platform:wm831x-buckv");
  865. MODULE_ALIAS("platform:wm831x-buckp");