platsmp.c 5.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227
  1. /* linux/arch/arm/mach-exynos4/platsmp.c
  2. *
  3. * Copyright (c) 2010-2011 Samsung Electronics Co., Ltd.
  4. * http://www.samsung.com
  5. *
  6. * Cloned from linux/arch/arm/mach-vexpress/platsmp.c
  7. *
  8. * Copyright (C) 2002 ARM Ltd.
  9. * All Rights Reserved
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License version 2 as
  13. * published by the Free Software Foundation.
  14. */
  15. #include <linux/init.h>
  16. #include <linux/errno.h>
  17. #include <linux/delay.h>
  18. #include <linux/device.h>
  19. #include <linux/jiffies.h>
  20. #include <linux/smp.h>
  21. #include <linux/io.h>
  22. #include <asm/cacheflush.h>
  23. #include <asm/hardware/gic.h>
  24. #include <asm/smp_scu.h>
  25. #include <asm/unified.h>
  26. #include <mach/hardware.h>
  27. #include <mach/regs-clock.h>
  28. #include <mach/regs-pmu.h>
  29. #include <plat/cpu.h>
  30. extern unsigned int gic_bank_offset;
  31. extern void exynos4_secondary_startup(void);
  32. #define CPU1_BOOT_REG (samsung_rev() == EXYNOS4210_REV_1_1 ? \
  33. S5P_INFORM5 : S5P_VA_SYSRAM)
  34. /*
  35. * control for which core is the next to come out of the secondary
  36. * boot "holding pen"
  37. */
  38. volatile int __cpuinitdata pen_release = -1;
  39. /*
  40. * Write pen_release in a way that is guaranteed to be visible to all
  41. * observers, irrespective of whether they're taking part in coherency
  42. * or not. This is necessary for the hotplug code to work reliably.
  43. */
  44. static void write_pen_release(int val)
  45. {
  46. pen_release = val;
  47. smp_wmb();
  48. __cpuc_flush_dcache_area((void *)&pen_release, sizeof(pen_release));
  49. outer_clean_range(__pa(&pen_release), __pa(&pen_release + 1));
  50. }
  51. static void __iomem *scu_base_addr(void)
  52. {
  53. return (void __iomem *)(S5P_VA_SCU);
  54. }
  55. static DEFINE_SPINLOCK(boot_lock);
  56. static void __cpuinit exynos4_gic_secondary_init(void)
  57. {
  58. void __iomem *dist_base = S5P_VA_GIC_DIST +
  59. (gic_bank_offset * smp_processor_id());
  60. void __iomem *cpu_base = S5P_VA_GIC_CPU +
  61. (gic_bank_offset * smp_processor_id());
  62. int i;
  63. /*
  64. * Deal with the banked PPI and SGI interrupts - disable all
  65. * PPI interrupts, ensure all SGI interrupts are enabled.
  66. */
  67. __raw_writel(0xffff0000, dist_base + GIC_DIST_ENABLE_CLEAR);
  68. __raw_writel(0x0000ffff, dist_base + GIC_DIST_ENABLE_SET);
  69. /*
  70. * Set priority on PPI and SGI interrupts
  71. */
  72. for (i = 0; i < 32; i += 4)
  73. __raw_writel(0xa0a0a0a0, dist_base + GIC_DIST_PRI + i * 4 / 4);
  74. __raw_writel(0xf0, cpu_base + GIC_CPU_PRIMASK);
  75. __raw_writel(1, cpu_base + GIC_CPU_CTRL);
  76. }
  77. void __cpuinit platform_secondary_init(unsigned int cpu)
  78. {
  79. /*
  80. * if any interrupts are already enabled for the primary
  81. * core (e.g. timer irq), then they will not have been enabled
  82. * for us: do so
  83. */
  84. exynos4_gic_secondary_init();
  85. /*
  86. * let the primary processor know we're out of the
  87. * pen, then head off into the C entry point
  88. */
  89. write_pen_release(-1);
  90. /*
  91. * Synchronise with the boot thread.
  92. */
  93. spin_lock(&boot_lock);
  94. spin_unlock(&boot_lock);
  95. set_cpu_online(cpu, true);
  96. }
  97. int __cpuinit boot_secondary(unsigned int cpu, struct task_struct *idle)
  98. {
  99. unsigned long timeout;
  100. /*
  101. * Set synchronisation state between this boot processor
  102. * and the secondary one
  103. */
  104. spin_lock(&boot_lock);
  105. /*
  106. * The secondary processor is waiting to be released from
  107. * the holding pen - release it, then wait for it to flag
  108. * that it has been released by resetting pen_release.
  109. *
  110. * Note that "pen_release" is the hardware CPU ID, whereas
  111. * "cpu" is Linux's internal ID.
  112. */
  113. write_pen_release(cpu);
  114. if (!(__raw_readl(S5P_ARM_CORE1_STATUS) & S5P_CORE_LOCAL_PWR_EN)) {
  115. __raw_writel(S5P_CORE_LOCAL_PWR_EN,
  116. S5P_ARM_CORE1_CONFIGURATION);
  117. timeout = 10;
  118. /* wait max 10 ms until cpu1 is on */
  119. while ((__raw_readl(S5P_ARM_CORE1_STATUS)
  120. & S5P_CORE_LOCAL_PWR_EN) != S5P_CORE_LOCAL_PWR_EN) {
  121. if (timeout-- == 0)
  122. break;
  123. mdelay(1);
  124. }
  125. if (timeout == 0) {
  126. printk(KERN_ERR "cpu1 power enable failed");
  127. spin_unlock(&boot_lock);
  128. return -ETIMEDOUT;
  129. }
  130. }
  131. /*
  132. * Send the secondary CPU a soft interrupt, thereby causing
  133. * the boot monitor to read the system wide flags register,
  134. * and branch to the address found there.
  135. */
  136. timeout = jiffies + (1 * HZ);
  137. while (time_before(jiffies, timeout)) {
  138. smp_rmb();
  139. __raw_writel(BSYM(virt_to_phys(exynos4_secondary_startup)),
  140. CPU1_BOOT_REG);
  141. gic_raise_softirq(cpumask_of(cpu), 1);
  142. if (pen_release == -1)
  143. break;
  144. udelay(10);
  145. }
  146. /*
  147. * now the secondary core is starting up let it run its
  148. * calibrations, then wait for it to finish
  149. */
  150. spin_unlock(&boot_lock);
  151. return pen_release != -1 ? -ENOSYS : 0;
  152. }
  153. /*
  154. * Initialise the CPU possible map early - this describes the CPUs
  155. * which may be present or become present in the system.
  156. */
  157. void __init smp_init_cpus(void)
  158. {
  159. void __iomem *scu_base = scu_base_addr();
  160. unsigned int i, ncores;
  161. ncores = scu_base ? scu_get_core_count(scu_base) : 1;
  162. /* sanity check */
  163. if (ncores > NR_CPUS) {
  164. printk(KERN_WARNING
  165. "EXYNOS4: no. of cores (%d) greater than configured "
  166. "maximum of %d - clipping\n",
  167. ncores, NR_CPUS);
  168. ncores = NR_CPUS;
  169. }
  170. for (i = 0; i < ncores; i++)
  171. set_cpu_possible(i, true);
  172. set_smp_cross_call(gic_raise_softirq);
  173. }
  174. void __init platform_smp_prepare_cpus(unsigned int max_cpus)
  175. {
  176. scu_enable(scu_base_addr());
  177. /*
  178. * Write the address of secondary startup into the
  179. * system-wide flags register. The boot monitor waits
  180. * until it receives a soft interrupt, and then the
  181. * secondary CPU branches to this address.
  182. */
  183. __raw_writel(BSYM(virt_to_phys(exynos4_secondary_startup)),
  184. CPU1_BOOT_REG);
  185. }