i915_gem_gtt.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830
  1. /*
  2. * Copyright © 2010 Daniel Vetter
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. */
  24. #include <drm/drmP.h>
  25. #include <drm/i915_drm.h>
  26. #include "i915_drv.h"
  27. #include "i915_trace.h"
  28. #include "intel_drv.h"
  29. typedef uint32_t gtt_pte_t;
  30. /* PPGTT stuff */
  31. #define GEN6_GTT_ADDR_ENCODE(addr) ((addr) | (((addr) >> 28) & 0xff0))
  32. #define GEN6_PDE_VALID (1 << 0)
  33. /* gen6+ has bit 11-4 for physical addr bit 39-32 */
  34. #define GEN6_PDE_ADDR_ENCODE(addr) GEN6_GTT_ADDR_ENCODE(addr)
  35. #define GEN6_PTE_VALID (1 << 0)
  36. #define GEN6_PTE_UNCACHED (1 << 1)
  37. #define HSW_PTE_UNCACHED (0)
  38. #define GEN6_PTE_CACHE_LLC (2 << 1)
  39. #define GEN6_PTE_CACHE_LLC_MLC (3 << 1)
  40. #define GEN6_PTE_ADDR_ENCODE(addr) GEN6_GTT_ADDR_ENCODE(addr)
  41. static inline gtt_pte_t gen6_pte_encode(struct drm_device *dev,
  42. dma_addr_t addr,
  43. enum i915_cache_level level)
  44. {
  45. gtt_pte_t pte = GEN6_PTE_VALID;
  46. pte |= GEN6_PTE_ADDR_ENCODE(addr);
  47. switch (level) {
  48. case I915_CACHE_LLC_MLC:
  49. /* Haswell doesn't set L3 this way */
  50. if (IS_HASWELL(dev))
  51. pte |= GEN6_PTE_CACHE_LLC;
  52. else
  53. pte |= GEN6_PTE_CACHE_LLC_MLC;
  54. break;
  55. case I915_CACHE_LLC:
  56. pte |= GEN6_PTE_CACHE_LLC;
  57. break;
  58. case I915_CACHE_NONE:
  59. if (IS_HASWELL(dev))
  60. pte |= HSW_PTE_UNCACHED;
  61. else
  62. pte |= GEN6_PTE_UNCACHED;
  63. break;
  64. default:
  65. BUG();
  66. }
  67. return pte;
  68. }
  69. /* PPGTT support for Sandybdrige/Gen6 and later */
  70. static void gen6_ppgtt_clear_range(struct i915_hw_ppgtt *ppgtt,
  71. unsigned first_entry,
  72. unsigned num_entries)
  73. {
  74. gtt_pte_t *pt_vaddr;
  75. gtt_pte_t scratch_pte;
  76. unsigned act_pt = first_entry / I915_PPGTT_PT_ENTRIES;
  77. unsigned first_pte = first_entry % I915_PPGTT_PT_ENTRIES;
  78. unsigned last_pte, i;
  79. scratch_pte = gen6_pte_encode(ppgtt->dev,
  80. ppgtt->scratch_page_dma_addr,
  81. I915_CACHE_LLC);
  82. while (num_entries) {
  83. last_pte = first_pte + num_entries;
  84. if (last_pte > I915_PPGTT_PT_ENTRIES)
  85. last_pte = I915_PPGTT_PT_ENTRIES;
  86. pt_vaddr = kmap_atomic(ppgtt->pt_pages[act_pt]);
  87. for (i = first_pte; i < last_pte; i++)
  88. pt_vaddr[i] = scratch_pte;
  89. kunmap_atomic(pt_vaddr);
  90. num_entries -= last_pte - first_pte;
  91. first_pte = 0;
  92. act_pt++;
  93. }
  94. }
  95. static void gen6_ppgtt_insert_entries(struct i915_hw_ppgtt *ppgtt,
  96. struct sg_table *pages,
  97. unsigned first_entry,
  98. enum i915_cache_level cache_level)
  99. {
  100. gtt_pte_t *pt_vaddr;
  101. unsigned act_pt = first_entry / I915_PPGTT_PT_ENTRIES;
  102. unsigned act_pte = first_entry % I915_PPGTT_PT_ENTRIES;
  103. struct sg_page_iter sg_iter;
  104. pt_vaddr = kmap_atomic(ppgtt->pt_pages[act_pt]);
  105. for_each_sg_page(pages->sgl, &sg_iter, pages->nents, 0) {
  106. dma_addr_t page_addr;
  107. page_addr = sg_dma_address(sg_iter.sg) +
  108. (sg_iter.sg_pgoffset << PAGE_SHIFT);
  109. pt_vaddr[act_pte] = gen6_pte_encode(ppgtt->dev, page_addr,
  110. cache_level);
  111. if (++act_pte == I915_PPGTT_PT_ENTRIES) {
  112. kunmap_atomic(pt_vaddr);
  113. act_pt++;
  114. pt_vaddr = kmap_atomic(ppgtt->pt_pages[act_pt]);
  115. act_pte = 0;
  116. }
  117. }
  118. kunmap_atomic(pt_vaddr);
  119. }
  120. static void gen6_ppgtt_cleanup(struct i915_hw_ppgtt *ppgtt)
  121. {
  122. int i;
  123. if (ppgtt->pt_dma_addr) {
  124. for (i = 0; i < ppgtt->num_pd_entries; i++)
  125. pci_unmap_page(ppgtt->dev->pdev,
  126. ppgtt->pt_dma_addr[i],
  127. 4096, PCI_DMA_BIDIRECTIONAL);
  128. }
  129. kfree(ppgtt->pt_dma_addr);
  130. for (i = 0; i < ppgtt->num_pd_entries; i++)
  131. __free_page(ppgtt->pt_pages[i]);
  132. kfree(ppgtt->pt_pages);
  133. kfree(ppgtt);
  134. }
  135. static int gen6_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
  136. {
  137. struct drm_device *dev = ppgtt->dev;
  138. struct drm_i915_private *dev_priv = dev->dev_private;
  139. unsigned first_pd_entry_in_global_pt;
  140. int i;
  141. int ret = -ENOMEM;
  142. /* ppgtt PDEs reside in the global gtt pagetable, which has 512*1024
  143. * entries. For aliasing ppgtt support we just steal them at the end for
  144. * now. */
  145. first_pd_entry_in_global_pt =
  146. gtt_total_entries(dev_priv->gtt) - I915_PPGTT_PD_ENTRIES;
  147. ppgtt->num_pd_entries = I915_PPGTT_PD_ENTRIES;
  148. ppgtt->clear_range = gen6_ppgtt_clear_range;
  149. ppgtt->insert_entries = gen6_ppgtt_insert_entries;
  150. ppgtt->cleanup = gen6_ppgtt_cleanup;
  151. ppgtt->pt_pages = kzalloc(sizeof(struct page *)*ppgtt->num_pd_entries,
  152. GFP_KERNEL);
  153. if (!ppgtt->pt_pages)
  154. return -ENOMEM;
  155. for (i = 0; i < ppgtt->num_pd_entries; i++) {
  156. ppgtt->pt_pages[i] = alloc_page(GFP_KERNEL);
  157. if (!ppgtt->pt_pages[i])
  158. goto err_pt_alloc;
  159. }
  160. ppgtt->pt_dma_addr = kzalloc(sizeof(dma_addr_t) *ppgtt->num_pd_entries,
  161. GFP_KERNEL);
  162. if (!ppgtt->pt_dma_addr)
  163. goto err_pt_alloc;
  164. for (i = 0; i < ppgtt->num_pd_entries; i++) {
  165. dma_addr_t pt_addr;
  166. pt_addr = pci_map_page(dev->pdev, ppgtt->pt_pages[i], 0, 4096,
  167. PCI_DMA_BIDIRECTIONAL);
  168. if (pci_dma_mapping_error(dev->pdev, pt_addr)) {
  169. ret = -EIO;
  170. goto err_pd_pin;
  171. }
  172. ppgtt->pt_dma_addr[i] = pt_addr;
  173. }
  174. ppgtt->scratch_page_dma_addr = dev_priv->gtt.scratch_page_dma;
  175. ppgtt->clear_range(ppgtt, 0,
  176. ppgtt->num_pd_entries*I915_PPGTT_PT_ENTRIES);
  177. ppgtt->pd_offset = (first_pd_entry_in_global_pt)*sizeof(gtt_pte_t);
  178. return 0;
  179. err_pd_pin:
  180. if (ppgtt->pt_dma_addr) {
  181. for (i--; i >= 0; i--)
  182. pci_unmap_page(dev->pdev, ppgtt->pt_dma_addr[i],
  183. 4096, PCI_DMA_BIDIRECTIONAL);
  184. }
  185. err_pt_alloc:
  186. kfree(ppgtt->pt_dma_addr);
  187. for (i = 0; i < ppgtt->num_pd_entries; i++) {
  188. if (ppgtt->pt_pages[i])
  189. __free_page(ppgtt->pt_pages[i]);
  190. }
  191. kfree(ppgtt->pt_pages);
  192. return ret;
  193. }
  194. static int i915_gem_init_aliasing_ppgtt(struct drm_device *dev)
  195. {
  196. struct drm_i915_private *dev_priv = dev->dev_private;
  197. struct i915_hw_ppgtt *ppgtt;
  198. int ret;
  199. ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
  200. if (!ppgtt)
  201. return -ENOMEM;
  202. ppgtt->dev = dev;
  203. ret = gen6_ppgtt_init(ppgtt);
  204. if (ret)
  205. kfree(ppgtt);
  206. else
  207. dev_priv->mm.aliasing_ppgtt = ppgtt;
  208. return ret;
  209. }
  210. void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev)
  211. {
  212. struct drm_i915_private *dev_priv = dev->dev_private;
  213. struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
  214. if (!ppgtt)
  215. return;
  216. ppgtt->cleanup(ppgtt);
  217. }
  218. void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt,
  219. struct drm_i915_gem_object *obj,
  220. enum i915_cache_level cache_level)
  221. {
  222. ppgtt->insert_entries(ppgtt, obj->pages,
  223. obj->gtt_space->start >> PAGE_SHIFT,
  224. cache_level);
  225. }
  226. void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt,
  227. struct drm_i915_gem_object *obj)
  228. {
  229. ppgtt->clear_range(ppgtt,
  230. obj->gtt_space->start >> PAGE_SHIFT,
  231. obj->base.size >> PAGE_SHIFT);
  232. }
  233. void i915_gem_init_ppgtt(struct drm_device *dev)
  234. {
  235. drm_i915_private_t *dev_priv = dev->dev_private;
  236. uint32_t pd_offset;
  237. struct intel_ring_buffer *ring;
  238. struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
  239. gtt_pte_t __iomem *pd_addr;
  240. uint32_t pd_entry;
  241. int i;
  242. if (!dev_priv->mm.aliasing_ppgtt)
  243. return;
  244. pd_addr = (gtt_pte_t __iomem*)dev_priv->gtt.gsm + ppgtt->pd_offset/sizeof(gtt_pte_t);
  245. for (i = 0; i < ppgtt->num_pd_entries; i++) {
  246. dma_addr_t pt_addr;
  247. pt_addr = ppgtt->pt_dma_addr[i];
  248. pd_entry = GEN6_PDE_ADDR_ENCODE(pt_addr);
  249. pd_entry |= GEN6_PDE_VALID;
  250. writel(pd_entry, pd_addr + i);
  251. }
  252. readl(pd_addr);
  253. pd_offset = ppgtt->pd_offset;
  254. pd_offset /= 64; /* in cachelines, */
  255. pd_offset <<= 16;
  256. if (INTEL_INFO(dev)->gen == 6) {
  257. uint32_t ecochk, gab_ctl, ecobits;
  258. ecobits = I915_READ(GAC_ECO_BITS);
  259. I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B);
  260. gab_ctl = I915_READ(GAB_CTL);
  261. I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT);
  262. ecochk = I915_READ(GAM_ECOCHK);
  263. I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT |
  264. ECOCHK_PPGTT_CACHE64B);
  265. I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
  266. } else if (INTEL_INFO(dev)->gen >= 7) {
  267. I915_WRITE(GAM_ECOCHK, ECOCHK_PPGTT_CACHE64B);
  268. /* GFX_MODE is per-ring on gen7+ */
  269. }
  270. for_each_ring(ring, dev_priv, i) {
  271. if (INTEL_INFO(dev)->gen >= 7)
  272. I915_WRITE(RING_MODE_GEN7(ring),
  273. _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
  274. I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
  275. I915_WRITE(RING_PP_DIR_BASE(ring), pd_offset);
  276. }
  277. }
  278. extern int intel_iommu_gfx_mapped;
  279. /* Certain Gen5 chipsets require require idling the GPU before
  280. * unmapping anything from the GTT when VT-d is enabled.
  281. */
  282. static inline bool needs_idle_maps(struct drm_device *dev)
  283. {
  284. #ifdef CONFIG_INTEL_IOMMU
  285. /* Query intel_iommu to see if we need the workaround. Presumably that
  286. * was loaded first.
  287. */
  288. if (IS_GEN5(dev) && IS_MOBILE(dev) && intel_iommu_gfx_mapped)
  289. return true;
  290. #endif
  291. return false;
  292. }
  293. static bool do_idling(struct drm_i915_private *dev_priv)
  294. {
  295. bool ret = dev_priv->mm.interruptible;
  296. if (unlikely(dev_priv->gtt.do_idle_maps)) {
  297. dev_priv->mm.interruptible = false;
  298. if (i915_gpu_idle(dev_priv->dev)) {
  299. DRM_ERROR("Couldn't idle GPU\n");
  300. /* Wait a bit, in hopes it avoids the hang */
  301. udelay(10);
  302. }
  303. }
  304. return ret;
  305. }
  306. static void undo_idling(struct drm_i915_private *dev_priv, bool interruptible)
  307. {
  308. if (unlikely(dev_priv->gtt.do_idle_maps))
  309. dev_priv->mm.interruptible = interruptible;
  310. }
  311. void i915_gem_restore_gtt_mappings(struct drm_device *dev)
  312. {
  313. struct drm_i915_private *dev_priv = dev->dev_private;
  314. struct drm_i915_gem_object *obj;
  315. /* First fill our portion of the GTT with scratch pages */
  316. dev_priv->gtt.gtt_clear_range(dev, dev_priv->gtt.start / PAGE_SIZE,
  317. dev_priv->gtt.total / PAGE_SIZE);
  318. list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list) {
  319. i915_gem_clflush_object(obj);
  320. i915_gem_gtt_bind_object(obj, obj->cache_level);
  321. }
  322. i915_gem_chipset_flush(dev);
  323. }
  324. int i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj)
  325. {
  326. if (obj->has_dma_mapping)
  327. return 0;
  328. if (!dma_map_sg(&obj->base.dev->pdev->dev,
  329. obj->pages->sgl, obj->pages->nents,
  330. PCI_DMA_BIDIRECTIONAL))
  331. return -ENOSPC;
  332. return 0;
  333. }
  334. /*
  335. * Binds an object into the global gtt with the specified cache level. The object
  336. * will be accessible to the GPU via commands whose operands reference offsets
  337. * within the global GTT as well as accessible by the GPU through the GMADR
  338. * mapped BAR (dev_priv->mm.gtt->gtt).
  339. */
  340. static void gen6_ggtt_insert_entries(struct drm_device *dev,
  341. struct sg_table *st,
  342. unsigned int first_entry,
  343. enum i915_cache_level level)
  344. {
  345. struct drm_i915_private *dev_priv = dev->dev_private;
  346. gtt_pte_t __iomem *gtt_entries =
  347. (gtt_pte_t __iomem *)dev_priv->gtt.gsm + first_entry;
  348. int i = 0;
  349. struct sg_page_iter sg_iter;
  350. dma_addr_t addr;
  351. for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) {
  352. addr = sg_dma_address(sg_iter.sg) +
  353. (sg_iter.sg_pgoffset << PAGE_SHIFT);
  354. iowrite32(gen6_pte_encode(dev, addr, level), &gtt_entries[i]);
  355. i++;
  356. }
  357. /* XXX: This serves as a posting read to make sure that the PTE has
  358. * actually been updated. There is some concern that even though
  359. * registers and PTEs are within the same BAR that they are potentially
  360. * of NUMA access patterns. Therefore, even with the way we assume
  361. * hardware should work, we must keep this posting read for paranoia.
  362. */
  363. if (i != 0)
  364. WARN_ON(readl(&gtt_entries[i-1])
  365. != gen6_pte_encode(dev, addr, level));
  366. /* This next bit makes the above posting read even more important. We
  367. * want to flush the TLBs only after we're certain all the PTE updates
  368. * have finished.
  369. */
  370. I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
  371. POSTING_READ(GFX_FLSH_CNTL_GEN6);
  372. }
  373. static void gen6_ggtt_clear_range(struct drm_device *dev,
  374. unsigned int first_entry,
  375. unsigned int num_entries)
  376. {
  377. struct drm_i915_private *dev_priv = dev->dev_private;
  378. gtt_pte_t scratch_pte;
  379. gtt_pte_t __iomem *gtt_base = (gtt_pte_t __iomem *) dev_priv->gtt.gsm + first_entry;
  380. const int max_entries = gtt_total_entries(dev_priv->gtt) - first_entry;
  381. int i;
  382. if (WARN(num_entries > max_entries,
  383. "First entry = %d; Num entries = %d (max=%d)\n",
  384. first_entry, num_entries, max_entries))
  385. num_entries = max_entries;
  386. scratch_pte = gen6_pte_encode(dev, dev_priv->gtt.scratch_page_dma,
  387. I915_CACHE_LLC);
  388. for (i = 0; i < num_entries; i++)
  389. iowrite32(scratch_pte, &gtt_base[i]);
  390. readl(gtt_base);
  391. }
  392. static void i915_ggtt_insert_entries(struct drm_device *dev,
  393. struct sg_table *st,
  394. unsigned int pg_start,
  395. enum i915_cache_level cache_level)
  396. {
  397. unsigned int flags = (cache_level == I915_CACHE_NONE) ?
  398. AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;
  399. intel_gtt_insert_sg_entries(st, pg_start, flags);
  400. }
  401. static void i915_ggtt_clear_range(struct drm_device *dev,
  402. unsigned int first_entry,
  403. unsigned int num_entries)
  404. {
  405. intel_gtt_clear_range(first_entry, num_entries);
  406. }
  407. void i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj,
  408. enum i915_cache_level cache_level)
  409. {
  410. struct drm_device *dev = obj->base.dev;
  411. struct drm_i915_private *dev_priv = dev->dev_private;
  412. dev_priv->gtt.gtt_insert_entries(dev, obj->pages,
  413. obj->gtt_space->start >> PAGE_SHIFT,
  414. cache_level);
  415. obj->has_global_gtt_mapping = 1;
  416. }
  417. void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj)
  418. {
  419. struct drm_device *dev = obj->base.dev;
  420. struct drm_i915_private *dev_priv = dev->dev_private;
  421. dev_priv->gtt.gtt_clear_range(obj->base.dev,
  422. obj->gtt_space->start >> PAGE_SHIFT,
  423. obj->base.size >> PAGE_SHIFT);
  424. obj->has_global_gtt_mapping = 0;
  425. }
  426. void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj)
  427. {
  428. struct drm_device *dev = obj->base.dev;
  429. struct drm_i915_private *dev_priv = dev->dev_private;
  430. bool interruptible;
  431. interruptible = do_idling(dev_priv);
  432. if (!obj->has_dma_mapping)
  433. dma_unmap_sg(&dev->pdev->dev,
  434. obj->pages->sgl, obj->pages->nents,
  435. PCI_DMA_BIDIRECTIONAL);
  436. undo_idling(dev_priv, interruptible);
  437. }
  438. static void i915_gtt_color_adjust(struct drm_mm_node *node,
  439. unsigned long color,
  440. unsigned long *start,
  441. unsigned long *end)
  442. {
  443. if (node->color != color)
  444. *start += 4096;
  445. if (!list_empty(&node->node_list)) {
  446. node = list_entry(node->node_list.next,
  447. struct drm_mm_node,
  448. node_list);
  449. if (node->allocated && node->color != color)
  450. *end -= 4096;
  451. }
  452. }
  453. void i915_gem_setup_global_gtt(struct drm_device *dev,
  454. unsigned long start,
  455. unsigned long mappable_end,
  456. unsigned long end)
  457. {
  458. /* Let GEM Manage all of the aperture.
  459. *
  460. * However, leave one page at the end still bound to the scratch page.
  461. * There are a number of places where the hardware apparently prefetches
  462. * past the end of the object, and we've seen multiple hangs with the
  463. * GPU head pointer stuck in a batchbuffer bound at the last page of the
  464. * aperture. One page should be enough to keep any prefetching inside
  465. * of the aperture.
  466. */
  467. drm_i915_private_t *dev_priv = dev->dev_private;
  468. struct drm_mm_node *entry;
  469. struct drm_i915_gem_object *obj;
  470. unsigned long hole_start, hole_end;
  471. BUG_ON(mappable_end > end);
  472. /* Subtract the guard page ... */
  473. drm_mm_init(&dev_priv->mm.gtt_space, start, end - start - PAGE_SIZE);
  474. if (!HAS_LLC(dev))
  475. dev_priv->mm.gtt_space.color_adjust = i915_gtt_color_adjust;
  476. /* Mark any preallocated objects as occupied */
  477. list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list) {
  478. DRM_DEBUG_KMS("reserving preallocated space: %x + %zx\n",
  479. obj->gtt_offset, obj->base.size);
  480. BUG_ON(obj->gtt_space != I915_GTT_RESERVED);
  481. obj->gtt_space = drm_mm_create_block(&dev_priv->mm.gtt_space,
  482. obj->gtt_offset,
  483. obj->base.size,
  484. false);
  485. obj->has_global_gtt_mapping = 1;
  486. }
  487. dev_priv->gtt.start = start;
  488. dev_priv->gtt.total = end - start;
  489. /* Clear any non-preallocated blocks */
  490. drm_mm_for_each_hole(entry, &dev_priv->mm.gtt_space,
  491. hole_start, hole_end) {
  492. DRM_DEBUG_KMS("clearing unused GTT space: [%lx, %lx]\n",
  493. hole_start, hole_end);
  494. dev_priv->gtt.gtt_clear_range(dev, hole_start / PAGE_SIZE,
  495. (hole_end-hole_start) / PAGE_SIZE);
  496. }
  497. /* And finally clear the reserved guard page */
  498. dev_priv->gtt.gtt_clear_range(dev, end / PAGE_SIZE - 1, 1);
  499. }
  500. static bool
  501. intel_enable_ppgtt(struct drm_device *dev)
  502. {
  503. if (i915_enable_ppgtt >= 0)
  504. return i915_enable_ppgtt;
  505. #ifdef CONFIG_INTEL_IOMMU
  506. /* Disable ppgtt on SNB if VT-d is on. */
  507. if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
  508. return false;
  509. #endif
  510. return true;
  511. }
  512. void i915_gem_init_global_gtt(struct drm_device *dev)
  513. {
  514. struct drm_i915_private *dev_priv = dev->dev_private;
  515. unsigned long gtt_size, mappable_size;
  516. gtt_size = dev_priv->gtt.total;
  517. mappable_size = dev_priv->gtt.mappable_end;
  518. if (intel_enable_ppgtt(dev) && HAS_ALIASING_PPGTT(dev)) {
  519. int ret;
  520. /* PPGTT pdes are stolen from global gtt ptes, so shrink the
  521. * aperture accordingly when using aliasing ppgtt. */
  522. gtt_size -= I915_PPGTT_PD_ENTRIES*PAGE_SIZE;
  523. i915_gem_setup_global_gtt(dev, 0, mappable_size, gtt_size);
  524. ret = i915_gem_init_aliasing_ppgtt(dev);
  525. if (!ret)
  526. return;
  527. DRM_ERROR("Aliased PPGTT setup failed %d\n", ret);
  528. drm_mm_takedown(&dev_priv->mm.gtt_space);
  529. gtt_size += I915_PPGTT_PD_ENTRIES*PAGE_SIZE;
  530. }
  531. i915_gem_setup_global_gtt(dev, 0, mappable_size, gtt_size);
  532. }
  533. static int setup_scratch_page(struct drm_device *dev)
  534. {
  535. struct drm_i915_private *dev_priv = dev->dev_private;
  536. struct page *page;
  537. dma_addr_t dma_addr;
  538. page = alloc_page(GFP_KERNEL | GFP_DMA32 | __GFP_ZERO);
  539. if (page == NULL)
  540. return -ENOMEM;
  541. get_page(page);
  542. set_pages_uc(page, 1);
  543. #ifdef CONFIG_INTEL_IOMMU
  544. dma_addr = pci_map_page(dev->pdev, page, 0, PAGE_SIZE,
  545. PCI_DMA_BIDIRECTIONAL);
  546. if (pci_dma_mapping_error(dev->pdev, dma_addr))
  547. return -EINVAL;
  548. #else
  549. dma_addr = page_to_phys(page);
  550. #endif
  551. dev_priv->gtt.scratch_page = page;
  552. dev_priv->gtt.scratch_page_dma = dma_addr;
  553. return 0;
  554. }
  555. static void teardown_scratch_page(struct drm_device *dev)
  556. {
  557. struct drm_i915_private *dev_priv = dev->dev_private;
  558. set_pages_wb(dev_priv->gtt.scratch_page, 1);
  559. pci_unmap_page(dev->pdev, dev_priv->gtt.scratch_page_dma,
  560. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  561. put_page(dev_priv->gtt.scratch_page);
  562. __free_page(dev_priv->gtt.scratch_page);
  563. }
  564. static inline unsigned int gen6_get_total_gtt_size(u16 snb_gmch_ctl)
  565. {
  566. snb_gmch_ctl >>= SNB_GMCH_GGMS_SHIFT;
  567. snb_gmch_ctl &= SNB_GMCH_GGMS_MASK;
  568. return snb_gmch_ctl << 20;
  569. }
  570. static inline size_t gen6_get_stolen_size(u16 snb_gmch_ctl)
  571. {
  572. snb_gmch_ctl >>= SNB_GMCH_GMS_SHIFT;
  573. snb_gmch_ctl &= SNB_GMCH_GMS_MASK;
  574. return snb_gmch_ctl << 25; /* 32 MB units */
  575. }
  576. static inline size_t gen7_get_stolen_size(u16 snb_gmch_ctl)
  577. {
  578. static const int stolen_decoder[] = {
  579. 0, 0, 0, 0, 0, 32, 48, 64, 128, 256, 96, 160, 224, 352};
  580. snb_gmch_ctl >>= IVB_GMCH_GMS_SHIFT;
  581. snb_gmch_ctl &= IVB_GMCH_GMS_MASK;
  582. return stolen_decoder[snb_gmch_ctl] << 20;
  583. }
  584. static int gen6_gmch_probe(struct drm_device *dev,
  585. size_t *gtt_total,
  586. size_t *stolen,
  587. phys_addr_t *mappable_base,
  588. unsigned long *mappable_end)
  589. {
  590. struct drm_i915_private *dev_priv = dev->dev_private;
  591. phys_addr_t gtt_bus_addr;
  592. unsigned int gtt_size;
  593. u16 snb_gmch_ctl;
  594. int ret;
  595. *mappable_base = pci_resource_start(dev->pdev, 2);
  596. *mappable_end = pci_resource_len(dev->pdev, 2);
  597. /* 64/512MB is the current min/max we actually know of, but this is just
  598. * a coarse sanity check.
  599. */
  600. if ((*mappable_end < (64<<20) || (*mappable_end > (512<<20)))) {
  601. DRM_ERROR("Unknown GMADR size (%lx)\n",
  602. dev_priv->gtt.mappable_end);
  603. return -ENXIO;
  604. }
  605. if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(40)))
  606. pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(40));
  607. pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
  608. gtt_size = gen6_get_total_gtt_size(snb_gmch_ctl);
  609. if (IS_GEN7(dev) && !IS_VALLEYVIEW(dev))
  610. *stolen = gen7_get_stolen_size(snb_gmch_ctl);
  611. else
  612. *stolen = gen6_get_stolen_size(snb_gmch_ctl);
  613. *gtt_total = (gtt_size / sizeof(gtt_pte_t)) << PAGE_SHIFT;
  614. /* For GEN6+ the PTEs for the ggtt live at 2MB + BAR0 */
  615. gtt_bus_addr = pci_resource_start(dev->pdev, 0) + (2<<20);
  616. dev_priv->gtt.gsm = ioremap_wc(gtt_bus_addr, gtt_size);
  617. if (!dev_priv->gtt.gsm) {
  618. DRM_ERROR("Failed to map the gtt page table\n");
  619. return -ENOMEM;
  620. }
  621. ret = setup_scratch_page(dev);
  622. if (ret)
  623. DRM_ERROR("Scratch setup failed\n");
  624. dev_priv->gtt.gtt_clear_range = gen6_ggtt_clear_range;
  625. dev_priv->gtt.gtt_insert_entries = gen6_ggtt_insert_entries;
  626. return ret;
  627. }
  628. static void gen6_gmch_remove(struct drm_device *dev)
  629. {
  630. struct drm_i915_private *dev_priv = dev->dev_private;
  631. iounmap(dev_priv->gtt.gsm);
  632. teardown_scratch_page(dev_priv->dev);
  633. }
  634. static int i915_gmch_probe(struct drm_device *dev,
  635. size_t *gtt_total,
  636. size_t *stolen,
  637. phys_addr_t *mappable_base,
  638. unsigned long *mappable_end)
  639. {
  640. struct drm_i915_private *dev_priv = dev->dev_private;
  641. int ret;
  642. ret = intel_gmch_probe(dev_priv->bridge_dev, dev_priv->dev->pdev, NULL);
  643. if (!ret) {
  644. DRM_ERROR("failed to set up gmch\n");
  645. return -EIO;
  646. }
  647. intel_gtt_get(gtt_total, stolen, mappable_base, mappable_end);
  648. dev_priv->gtt.do_idle_maps = needs_idle_maps(dev_priv->dev);
  649. dev_priv->gtt.gtt_clear_range = i915_ggtt_clear_range;
  650. dev_priv->gtt.gtt_insert_entries = i915_ggtt_insert_entries;
  651. return 0;
  652. }
  653. static void i915_gmch_remove(struct drm_device *dev)
  654. {
  655. intel_gmch_remove();
  656. }
  657. int i915_gem_gtt_init(struct drm_device *dev)
  658. {
  659. struct drm_i915_private *dev_priv = dev->dev_private;
  660. struct i915_gtt *gtt = &dev_priv->gtt;
  661. unsigned long gtt_size;
  662. int ret;
  663. if (INTEL_INFO(dev)->gen <= 5) {
  664. dev_priv->gtt.gtt_probe = i915_gmch_probe;
  665. dev_priv->gtt.gtt_remove = i915_gmch_remove;
  666. } else {
  667. dev_priv->gtt.gtt_probe = gen6_gmch_probe;
  668. dev_priv->gtt.gtt_remove = gen6_gmch_remove;
  669. }
  670. ret = dev_priv->gtt.gtt_probe(dev, &dev_priv->gtt.total,
  671. &dev_priv->gtt.stolen_size,
  672. &gtt->mappable_base,
  673. &gtt->mappable_end);
  674. if (ret)
  675. return ret;
  676. gtt_size = (dev_priv->gtt.total >> PAGE_SHIFT) * sizeof(gtt_pte_t);
  677. /* GMADR is the PCI mmio aperture into the global GTT. */
  678. DRM_INFO("Memory usable by graphics device = %zdM\n",
  679. dev_priv->gtt.total >> 20);
  680. DRM_DEBUG_DRIVER("GMADR size = %ldM\n",
  681. dev_priv->gtt.mappable_end >> 20);
  682. DRM_DEBUG_DRIVER("GTT stolen size = %zdM\n",
  683. dev_priv->gtt.stolen_size >> 20);
  684. return 0;
  685. }