prima2.dtsi 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687
  1. /*
  2. * DTS file for CSR SiRFprimaII SoC
  3. *
  4. * Copyright (c) 2012 Cambridge Silicon Radio Limited, a CSR plc group company.
  5. *
  6. * Licensed under GPLv2 or later.
  7. */
  8. /include/ "skeleton.dtsi"
  9. / {
  10. compatible = "sirf,prima2";
  11. #address-cells = <1>;
  12. #size-cells = <1>;
  13. interrupt-parent = <&intc>;
  14. cpus {
  15. #address-cells = <1>;
  16. #size-cells = <0>;
  17. cpu@0 {
  18. compatible = "arm,cortex-a9";
  19. device_type = "cpu";
  20. reg = <0x0>;
  21. d-cache-line-size = <32>;
  22. i-cache-line-size = <32>;
  23. d-cache-size = <32768>;
  24. i-cache-size = <32768>;
  25. /* from bootloader */
  26. timebase-frequency = <0>;
  27. bus-frequency = <0>;
  28. clock-frequency = <0>;
  29. };
  30. };
  31. axi {
  32. compatible = "simple-bus";
  33. #address-cells = <1>;
  34. #size-cells = <1>;
  35. ranges = <0x40000000 0x40000000 0x80000000>;
  36. l2-cache-controller@80040000 {
  37. compatible = "arm,pl310-cache", "sirf,prima2-pl310-cache";
  38. reg = <0x80040000 0x1000>;
  39. interrupts = <59>;
  40. arm,tag-latency = <1 1 1>;
  41. arm,data-latency = <1 1 1>;
  42. arm,filter-ranges = <0 0x40000000>;
  43. };
  44. intc: interrupt-controller@80020000 {
  45. #interrupt-cells = <1>;
  46. interrupt-controller;
  47. compatible = "sirf,prima2-intc";
  48. reg = <0x80020000 0x1000>;
  49. };
  50. sys-iobg {
  51. compatible = "simple-bus";
  52. #address-cells = <1>;
  53. #size-cells = <1>;
  54. ranges = <0x88000000 0x88000000 0x40000>;
  55. clks: clock-controller@88000000 {
  56. compatible = "sirf,prima2-clkc";
  57. reg = <0x88000000 0x1000>;
  58. interrupts = <3>;
  59. #clock-cells = <1>;
  60. };
  61. reset-controller@88010000 {
  62. compatible = "sirf,prima2-rstc";
  63. reg = <0x88010000 0x1000>;
  64. };
  65. rsc-controller@88020000 {
  66. compatible = "sirf,prima2-rsc";
  67. reg = <0x88020000 0x1000>;
  68. };
  69. };
  70. mem-iobg {
  71. compatible = "simple-bus";
  72. #address-cells = <1>;
  73. #size-cells = <1>;
  74. ranges = <0x90000000 0x90000000 0x10000>;
  75. memory-controller@90000000 {
  76. compatible = "sirf,prima2-memc";
  77. reg = <0x90000000 0x10000>;
  78. interrupts = <27>;
  79. clocks = <&clks 5>;
  80. };
  81. };
  82. disp-iobg {
  83. compatible = "simple-bus";
  84. #address-cells = <1>;
  85. #size-cells = <1>;
  86. ranges = <0x90010000 0x90010000 0x30000>;
  87. display@90010000 {
  88. compatible = "sirf,prima2-lcd";
  89. reg = <0x90010000 0x20000>;
  90. interrupts = <30>;
  91. };
  92. vpp@90020000 {
  93. compatible = "sirf,prima2-vpp";
  94. reg = <0x90020000 0x10000>;
  95. interrupts = <31>;
  96. clocks = <&clks 35>;
  97. };
  98. };
  99. graphics-iobg {
  100. compatible = "simple-bus";
  101. #address-cells = <1>;
  102. #size-cells = <1>;
  103. ranges = <0x98000000 0x98000000 0x8000000>;
  104. graphics@98000000 {
  105. compatible = "powervr,sgx531";
  106. reg = <0x98000000 0x8000000>;
  107. interrupts = <6>;
  108. clocks = <&clks 32>;
  109. };
  110. };
  111. multimedia-iobg {
  112. compatible = "simple-bus";
  113. #address-cells = <1>;
  114. #size-cells = <1>;
  115. ranges = <0xa0000000 0xa0000000 0x8000000>;
  116. multimedia@a0000000 {
  117. compatible = "sirf,prima2-video-codec";
  118. reg = <0xa0000000 0x8000000>;
  119. interrupts = <5>;
  120. clocks = <&clks 33>;
  121. };
  122. };
  123. dsp-iobg {
  124. compatible = "simple-bus";
  125. #address-cells = <1>;
  126. #size-cells = <1>;
  127. ranges = <0xa8000000 0xa8000000 0x2000000>;
  128. dspif@a8000000 {
  129. compatible = "sirf,prima2-dspif";
  130. reg = <0xa8000000 0x10000>;
  131. interrupts = <9>;
  132. };
  133. gps@a8010000 {
  134. compatible = "sirf,prima2-gps";
  135. reg = <0xa8010000 0x10000>;
  136. interrupts = <7>;
  137. clocks = <&clks 9>;
  138. };
  139. dsp@a9000000 {
  140. compatible = "sirf,prima2-dsp";
  141. reg = <0xa9000000 0x1000000>;
  142. interrupts = <8>;
  143. clocks = <&clks 8>;
  144. };
  145. };
  146. peri-iobg {
  147. compatible = "simple-bus";
  148. #address-cells = <1>;
  149. #size-cells = <1>;
  150. ranges = <0xb0000000 0xb0000000 0x180000>;
  151. timer@b0020000 {
  152. compatible = "sirf,prima2-tick";
  153. reg = <0xb0020000 0x1000>;
  154. interrupts = <0>;
  155. };
  156. nand@b0030000 {
  157. compatible = "sirf,prima2-nand";
  158. reg = <0xb0030000 0x10000>;
  159. interrupts = <41>;
  160. clocks = <&clks 26>;
  161. };
  162. audio@b0040000 {
  163. compatible = "sirf,prima2-audio";
  164. reg = <0xb0040000 0x10000>;
  165. interrupts = <35>;
  166. clocks = <&clks 27>;
  167. };
  168. uart0: uart@b0050000 {
  169. cell-index = <0>;
  170. compatible = "sirf,prima2-uart";
  171. reg = <0xb0050000 0x1000>;
  172. interrupts = <17>;
  173. fifosize = <128>;
  174. clocks = <&clks 13>;
  175. sirf,uart-dma-rx-channel = <21>;
  176. sirf,uart-dma-tx-channel = <2>;
  177. };
  178. uart1: uart@b0060000 {
  179. cell-index = <1>;
  180. compatible = "sirf,prima2-uart";
  181. reg = <0xb0060000 0x1000>;
  182. interrupts = <18>;
  183. fifosize = <32>;
  184. clocks = <&clks 14>;
  185. };
  186. uart2: uart@b0070000 {
  187. cell-index = <2>;
  188. compatible = "sirf,prima2-uart";
  189. reg = <0xb0070000 0x1000>;
  190. interrupts = <19>;
  191. fifosize = <128>;
  192. clocks = <&clks 15>;
  193. sirf,uart-dma-rx-channel = <6>;
  194. sirf,uart-dma-tx-channel = <7>;
  195. };
  196. usp0: usp@b0080000 {
  197. cell-index = <0>;
  198. compatible = "sirf,prima2-usp";
  199. reg = <0xb0080000 0x10000>;
  200. interrupts = <20>;
  201. fifosize = <128>;
  202. clocks = <&clks 28>;
  203. sirf,usp-dma-rx-channel = <17>;
  204. sirf,usp-dma-tx-channel = <18>;
  205. };
  206. usp1: usp@b0090000 {
  207. cell-index = <1>;
  208. compatible = "sirf,prima2-usp";
  209. reg = <0xb0090000 0x10000>;
  210. interrupts = <21>;
  211. fifosize = <128>;
  212. clocks = <&clks 29>;
  213. sirf,usp-dma-rx-channel = <14>;
  214. sirf,usp-dma-tx-channel = <15>;
  215. };
  216. usp2: usp@b00a0000 {
  217. cell-index = <2>;
  218. compatible = "sirf,prima2-usp";
  219. reg = <0xb00a0000 0x10000>;
  220. interrupts = <22>;
  221. fifosize = <128>;
  222. clocks = <&clks 30>;
  223. sirf,usp-dma-rx-channel = <10>;
  224. sirf,usp-dma-tx-channel = <11>;
  225. };
  226. dmac0: dma-controller@b00b0000 {
  227. cell-index = <0>;
  228. compatible = "sirf,prima2-dmac";
  229. reg = <0xb00b0000 0x10000>;
  230. interrupts = <12>;
  231. clocks = <&clks 24>;
  232. };
  233. dmac1: dma-controller@b0160000 {
  234. cell-index = <1>;
  235. compatible = "sirf,prima2-dmac";
  236. reg = <0xb0160000 0x10000>;
  237. interrupts = <13>;
  238. clocks = <&clks 25>;
  239. };
  240. vip@b00C0000 {
  241. compatible = "sirf,prima2-vip";
  242. reg = <0xb00C0000 0x10000>;
  243. clocks = <&clks 31>;
  244. };
  245. spi0: spi@b00d0000 {
  246. cell-index = <0>;
  247. compatible = "sirf,prima2-spi";
  248. reg = <0xb00d0000 0x10000>;
  249. interrupts = <15>;
  250. clocks = <&clks 19>;
  251. };
  252. spi1: spi@b0170000 {
  253. cell-index = <1>;
  254. compatible = "sirf,prima2-spi";
  255. reg = <0xb0170000 0x10000>;
  256. interrupts = <16>;
  257. clocks = <&clks 20>;
  258. };
  259. i2c0: i2c@b00e0000 {
  260. cell-index = <0>;
  261. compatible = "sirf,prima2-i2c";
  262. reg = <0xb00e0000 0x10000>;
  263. interrupts = <24>;
  264. clocks = <&clks 17>;
  265. };
  266. i2c1: i2c@b00f0000 {
  267. cell-index = <1>;
  268. compatible = "sirf,prima2-i2c";
  269. reg = <0xb00f0000 0x10000>;
  270. interrupts = <25>;
  271. clocks = <&clks 18>;
  272. };
  273. tsc@b0110000 {
  274. compatible = "sirf,prima2-tsc";
  275. reg = <0xb0110000 0x10000>;
  276. interrupts = <33>;
  277. clocks = <&clks 16>;
  278. };
  279. gpio: pinctrl@b0120000 {
  280. #gpio-cells = <2>;
  281. #interrupt-cells = <2>;
  282. compatible = "sirf,prima2-pinctrl";
  283. reg = <0xb0120000 0x10000>;
  284. interrupts = <43 44 45 46 47>;
  285. gpio-controller;
  286. interrupt-controller;
  287. lcd_16pins_a: lcd0@0 {
  288. lcd {
  289. sirf,pins = "lcd_16bitsgrp";
  290. sirf,function = "lcd_16bits";
  291. };
  292. };
  293. lcd_18pins_a: lcd0@1 {
  294. lcd {
  295. sirf,pins = "lcd_18bitsgrp";
  296. sirf,function = "lcd_18bits";
  297. };
  298. };
  299. lcd_24pins_a: lcd0@2 {
  300. lcd {
  301. sirf,pins = "lcd_24bitsgrp";
  302. sirf,function = "lcd_24bits";
  303. };
  304. };
  305. lcdrom_pins_a: lcdrom0@0 {
  306. lcd {
  307. sirf,pins = "lcdromgrp";
  308. sirf,function = "lcdrom";
  309. };
  310. };
  311. uart0_pins_a: uart0@0 {
  312. uart {
  313. sirf,pins = "uart0grp";
  314. sirf,function = "uart0";
  315. };
  316. };
  317. uart1_pins_a: uart1@0 {
  318. uart {
  319. sirf,pins = "uart1grp";
  320. sirf,function = "uart1";
  321. };
  322. };
  323. uart2_pins_a: uart2@0 {
  324. uart {
  325. sirf,pins = "uart2grp";
  326. sirf,function = "uart2";
  327. };
  328. };
  329. uart2_noflow_pins_a: uart2@1 {
  330. uart {
  331. sirf,pins = "uart2_nostreamctrlgrp";
  332. sirf,function = "uart2_nostreamctrl";
  333. };
  334. };
  335. spi0_pins_a: spi0@0 {
  336. spi {
  337. sirf,pins = "spi0grp";
  338. sirf,function = "spi0";
  339. };
  340. };
  341. spi1_pins_a: spi1@0 {
  342. spi {
  343. sirf,pins = "spi1grp";
  344. sirf,function = "spi1";
  345. };
  346. };
  347. i2c0_pins_a: i2c0@0 {
  348. i2c {
  349. sirf,pins = "i2c0grp";
  350. sirf,function = "i2c0";
  351. };
  352. };
  353. i2c1_pins_a: i2c1@0 {
  354. i2c {
  355. sirf,pins = "i2c1grp";
  356. sirf,function = "i2c1";
  357. };
  358. };
  359. pwm0_pins_a: pwm0@0 {
  360. pwm {
  361. sirf,pins = "pwm0grp";
  362. sirf,function = "pwm0";
  363. };
  364. };
  365. pwm1_pins_a: pwm1@0 {
  366. pwm {
  367. sirf,pins = "pwm1grp";
  368. sirf,function = "pwm1";
  369. };
  370. };
  371. pwm2_pins_a: pwm2@0 {
  372. pwm {
  373. sirf,pins = "pwm2grp";
  374. sirf,function = "pwm2";
  375. };
  376. };
  377. pwm3_pins_a: pwm3@0 {
  378. pwm {
  379. sirf,pins = "pwm3grp";
  380. sirf,function = "pwm3";
  381. };
  382. };
  383. gps_pins_a: gps@0 {
  384. gps {
  385. sirf,pins = "gpsgrp";
  386. sirf,function = "gps";
  387. };
  388. };
  389. vip_pins_a: vip@0 {
  390. vip {
  391. sirf,pins = "vipgrp";
  392. sirf,function = "vip";
  393. };
  394. };
  395. sdmmc0_pins_a: sdmmc0@0 {
  396. sdmmc0 {
  397. sirf,pins = "sdmmc0grp";
  398. sirf,function = "sdmmc0";
  399. };
  400. };
  401. sdmmc1_pins_a: sdmmc1@0 {
  402. sdmmc1 {
  403. sirf,pins = "sdmmc1grp";
  404. sirf,function = "sdmmc1";
  405. };
  406. };
  407. sdmmc2_pins_a: sdmmc2@0 {
  408. sdmmc2 {
  409. sirf,pins = "sdmmc2grp";
  410. sirf,function = "sdmmc2";
  411. };
  412. };
  413. sdmmc3_pins_a: sdmmc3@0 {
  414. sdmmc3 {
  415. sirf,pins = "sdmmc3grp";
  416. sirf,function = "sdmmc3";
  417. };
  418. };
  419. sdmmc4_pins_a: sdmmc4@0 {
  420. sdmmc4 {
  421. sirf,pins = "sdmmc4grp";
  422. sirf,function = "sdmmc4";
  423. };
  424. };
  425. sdmmc5_pins_a: sdmmc5@0 {
  426. sdmmc5 {
  427. sirf,pins = "sdmmc5grp";
  428. sirf,function = "sdmmc5";
  429. };
  430. };
  431. i2s_pins_a: i2s@0 {
  432. i2s {
  433. sirf,pins = "i2sgrp";
  434. sirf,function = "i2s";
  435. };
  436. };
  437. ac97_pins_a: ac97@0 {
  438. ac97 {
  439. sirf,pins = "ac97grp";
  440. sirf,function = "ac97";
  441. };
  442. };
  443. nand_pins_a: nand@0 {
  444. nand {
  445. sirf,pins = "nandgrp";
  446. sirf,function = "nand";
  447. };
  448. };
  449. usp0_pins_a: usp0@0 {
  450. usp0 {
  451. sirf,pins = "usp0grp";
  452. sirf,function = "usp0";
  453. };
  454. };
  455. usp1_pins_a: usp1@0 {
  456. usp1 {
  457. sirf,pins = "usp1grp";
  458. sirf,function = "usp1";
  459. };
  460. };
  461. usp2_pins_a: usp2@0 {
  462. usp2 {
  463. sirf,pins = "usp2grp";
  464. sirf,function = "usp2";
  465. };
  466. };
  467. usb0_utmi_drvbus_pins_a: usb0_utmi_drvbus@0 {
  468. usb0_utmi_drvbus {
  469. sirf,pins = "usb0_utmi_drvbusgrp";
  470. sirf,function = "usb0_utmi_drvbus";
  471. };
  472. };
  473. usb1_utmi_drvbus_pins_a: usb1_utmi_drvbus@0 {
  474. usb1_utmi_drvbus {
  475. sirf,pins = "usb1_utmi_drvbusgrp";
  476. sirf,function = "usb1_utmi_drvbus";
  477. };
  478. };
  479. warm_rst_pins_a: warm_rst@0 {
  480. warm_rst {
  481. sirf,pins = "warm_rstgrp";
  482. sirf,function = "warm_rst";
  483. };
  484. };
  485. pulse_count_pins_a: pulse_count@0 {
  486. pulse_count {
  487. sirf,pins = "pulse_countgrp";
  488. sirf,function = "pulse_count";
  489. };
  490. };
  491. cko0_pins_a: cko0@0 {
  492. cko0 {
  493. sirf,pins = "cko0grp";
  494. sirf,function = "cko0";
  495. };
  496. };
  497. cko1_pins_a: cko1@0 {
  498. cko1 {
  499. sirf,pins = "cko1grp";
  500. sirf,function = "cko1";
  501. };
  502. };
  503. };
  504. pwm@b0130000 {
  505. compatible = "sirf,prima2-pwm";
  506. reg = <0xb0130000 0x10000>;
  507. clocks = <&clks 21>;
  508. };
  509. efusesys@b0140000 {
  510. compatible = "sirf,prima2-efuse";
  511. reg = <0xb0140000 0x10000>;
  512. clocks = <&clks 22>;
  513. };
  514. pulsec@b0150000 {
  515. compatible = "sirf,prima2-pulsec";
  516. reg = <0xb0150000 0x10000>;
  517. interrupts = <48>;
  518. clocks = <&clks 23>;
  519. };
  520. pci-iobg {
  521. compatible = "sirf,prima2-pciiobg", "simple-bus";
  522. #address-cells = <1>;
  523. #size-cells = <1>;
  524. ranges = <0x56000000 0x56000000 0x1b00000>;
  525. sd0: sdhci@56000000 {
  526. cell-index = <0>;
  527. compatible = "sirf,prima2-sdhc";
  528. reg = <0x56000000 0x100000>;
  529. interrupts = <38>;
  530. };
  531. sd1: sdhci@56100000 {
  532. cell-index = <1>;
  533. compatible = "sirf,prima2-sdhc";
  534. reg = <0x56100000 0x100000>;
  535. interrupts = <38>;
  536. };
  537. sd2: sdhci@56200000 {
  538. cell-index = <2>;
  539. compatible = "sirf,prima2-sdhc";
  540. reg = <0x56200000 0x100000>;
  541. interrupts = <23>;
  542. };
  543. sd3: sdhci@56300000 {
  544. cell-index = <3>;
  545. compatible = "sirf,prima2-sdhc";
  546. reg = <0x56300000 0x100000>;
  547. interrupts = <23>;
  548. };
  549. sd4: sdhci@56400000 {
  550. cell-index = <4>;
  551. compatible = "sirf,prima2-sdhc";
  552. reg = <0x56400000 0x100000>;
  553. interrupts = <39>;
  554. };
  555. sd5: sdhci@56500000 {
  556. cell-index = <5>;
  557. compatible = "sirf,prima2-sdhc";
  558. reg = <0x56500000 0x100000>;
  559. interrupts = <39>;
  560. };
  561. pci-copy@57900000 {
  562. compatible = "sirf,prima2-pcicp";
  563. reg = <0x57900000 0x100000>;
  564. interrupts = <40>;
  565. };
  566. rom-interface@57a00000 {
  567. compatible = "sirf,prima2-romif";
  568. reg = <0x57a00000 0x100000>;
  569. };
  570. };
  571. };
  572. rtc-iobg {
  573. compatible = "sirf,prima2-rtciobg", "sirf-prima2-rtciobg-bus", "simple-bus";
  574. #address-cells = <1>;
  575. #size-cells = <1>;
  576. reg = <0x80030000 0x10000>;
  577. gpsrtc@1000 {
  578. compatible = "sirf,prima2-gpsrtc";
  579. reg = <0x1000 0x1000>;
  580. interrupts = <55 56 57>;
  581. };
  582. sysrtc@2000 {
  583. compatible = "sirf,prima2-sysrtc";
  584. reg = <0x2000 0x1000>;
  585. interrupts = <52 53 54>;
  586. };
  587. pwrc@3000 {
  588. compatible = "sirf,prima2-pwrc";
  589. reg = <0x3000 0x1000>;
  590. interrupts = <32>;
  591. };
  592. };
  593. uus-iobg {
  594. compatible = "simple-bus";
  595. #address-cells = <1>;
  596. #size-cells = <1>;
  597. ranges = <0xb8000000 0xb8000000 0x40000>;
  598. usb0: usb@b00e0000 {
  599. compatible = "chipidea,ci13611a-prima2";
  600. reg = <0xb8000000 0x10000>;
  601. interrupts = <10>;
  602. clocks = <&clks 40>;
  603. };
  604. usb1: usb@b00f0000 {
  605. compatible = "chipidea,ci13611a-prima2";
  606. reg = <0xb8010000 0x10000>;
  607. interrupts = <11>;
  608. clocks = <&clks 41>;
  609. };
  610. sata@b00f0000 {
  611. compatible = "synopsys,dwc-ahsata";
  612. reg = <0xb8020000 0x10000>;
  613. interrupts = <37>;
  614. };
  615. security@b00f0000 {
  616. compatible = "sirf,prima2-security";
  617. reg = <0xb8030000 0x10000>;
  618. interrupts = <42>;
  619. clocks = <&clks 7>;
  620. };
  621. };
  622. };
  623. };