ppc-opcode.h 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366
  1. /*
  2. * Copyright 2009 Freescale Semiconductor, Inc.
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License
  6. * as published by the Free Software Foundation; either version
  7. * 2 of the License, or (at your option) any later version.
  8. *
  9. * provides masks and opcode images for use by code generation, emulation
  10. * and for instructions that older assemblers might not know about
  11. */
  12. #ifndef _ASM_POWERPC_PPC_OPCODE_H
  13. #define _ASM_POWERPC_PPC_OPCODE_H
  14. #include <linux/stringify.h>
  15. #include <asm/asm-compat.h>
  16. #define __REG_R0 0
  17. #define __REG_R1 1
  18. #define __REG_R2 2
  19. #define __REG_R3 3
  20. #define __REG_R4 4
  21. #define __REG_R5 5
  22. #define __REG_R6 6
  23. #define __REG_R7 7
  24. #define __REG_R8 8
  25. #define __REG_R9 9
  26. #define __REG_R10 10
  27. #define __REG_R11 11
  28. #define __REG_R12 12
  29. #define __REG_R13 13
  30. #define __REG_R14 14
  31. #define __REG_R15 15
  32. #define __REG_R16 16
  33. #define __REG_R17 17
  34. #define __REG_R18 18
  35. #define __REG_R19 19
  36. #define __REG_R20 20
  37. #define __REG_R21 21
  38. #define __REG_R22 22
  39. #define __REG_R23 23
  40. #define __REG_R24 24
  41. #define __REG_R25 25
  42. #define __REG_R26 26
  43. #define __REG_R27 27
  44. #define __REG_R28 28
  45. #define __REG_R29 29
  46. #define __REG_R30 30
  47. #define __REG_R31 31
  48. #define __REGA0_0 0
  49. #define __REGA0_R1 1
  50. #define __REGA0_R2 2
  51. #define __REGA0_R3 3
  52. #define __REGA0_R4 4
  53. #define __REGA0_R5 5
  54. #define __REGA0_R6 6
  55. #define __REGA0_R7 7
  56. #define __REGA0_R8 8
  57. #define __REGA0_R9 9
  58. #define __REGA0_R10 10
  59. #define __REGA0_R11 11
  60. #define __REGA0_R12 12
  61. #define __REGA0_R13 13
  62. #define __REGA0_R14 14
  63. #define __REGA0_R15 15
  64. #define __REGA0_R16 16
  65. #define __REGA0_R17 17
  66. #define __REGA0_R18 18
  67. #define __REGA0_R19 19
  68. #define __REGA0_R20 20
  69. #define __REGA0_R21 21
  70. #define __REGA0_R22 22
  71. #define __REGA0_R23 23
  72. #define __REGA0_R24 24
  73. #define __REGA0_R25 25
  74. #define __REGA0_R26 26
  75. #define __REGA0_R27 27
  76. #define __REGA0_R28 28
  77. #define __REGA0_R29 29
  78. #define __REGA0_R30 30
  79. #define __REGA0_R31 31
  80. /* opcode and xopcode for instructions */
  81. #define OP_TRAP 3
  82. #define OP_TRAP_64 2
  83. #define OP_31_XOP_TRAP 4
  84. #define OP_31_XOP_LWZX 23
  85. #define OP_31_XOP_DCBST 54
  86. #define OP_31_XOP_LWZUX 55
  87. #define OP_31_XOP_TRAP_64 68
  88. #define OP_31_XOP_DCBF 86
  89. #define OP_31_XOP_LBZX 87
  90. #define OP_31_XOP_STWX 151
  91. #define OP_31_XOP_STBX 215
  92. #define OP_31_XOP_LBZUX 119
  93. #define OP_31_XOP_STBUX 247
  94. #define OP_31_XOP_LHZX 279
  95. #define OP_31_XOP_LHZUX 311
  96. #define OP_31_XOP_MFSPR 339
  97. #define OP_31_XOP_LHAX 343
  98. #define OP_31_XOP_LHAUX 375
  99. #define OP_31_XOP_STHX 407
  100. #define OP_31_XOP_STHUX 439
  101. #define OP_31_XOP_MTSPR 467
  102. #define OP_31_XOP_DCBI 470
  103. #define OP_31_XOP_LWBRX 534
  104. #define OP_31_XOP_TLBSYNC 566
  105. #define OP_31_XOP_STWBRX 662
  106. #define OP_31_XOP_LHBRX 790
  107. #define OP_31_XOP_STHBRX 918
  108. #define OP_LWZ 32
  109. #define OP_LD 58
  110. #define OP_LWZU 33
  111. #define OP_LBZ 34
  112. #define OP_LBZU 35
  113. #define OP_STW 36
  114. #define OP_STWU 37
  115. #define OP_STD 62
  116. #define OP_STB 38
  117. #define OP_STBU 39
  118. #define OP_LHZ 40
  119. #define OP_LHZU 41
  120. #define OP_LHA 42
  121. #define OP_LHAU 43
  122. #define OP_STH 44
  123. #define OP_STHU 45
  124. /* sorted alphabetically */
  125. #define PPC_INST_BHRBE 0x7c00025c
  126. #define PPC_INST_CLRBHRB 0x7c00035c
  127. #define PPC_INST_DCBA 0x7c0005ec
  128. #define PPC_INST_DCBA_MASK 0xfc0007fe
  129. #define PPC_INST_DCBAL 0x7c2005ec
  130. #define PPC_INST_DCBZL 0x7c2007ec
  131. #define PPC_INST_ICBT 0x7c00002c
  132. #define PPC_INST_ISEL 0x7c00001e
  133. #define PPC_INST_ISEL_MASK 0xfc00003e
  134. #define PPC_INST_LDARX 0x7c0000a8
  135. #define PPC_INST_LSWI 0x7c0004aa
  136. #define PPC_INST_LSWX 0x7c00042a
  137. #define PPC_INST_LWARX 0x7c000028
  138. #define PPC_INST_LWSYNC 0x7c2004ac
  139. #define PPC_INST_LXVD2X 0x7c000698
  140. #define PPC_INST_MCRXR 0x7c000400
  141. #define PPC_INST_MCRXR_MASK 0xfc0007fe
  142. #define PPC_INST_MFSPR_PVR 0x7c1f42a6
  143. #define PPC_INST_MFSPR_PVR_MASK 0xfc1fffff
  144. #define PPC_INST_MSGSND 0x7c00019c
  145. #define PPC_INST_MSGSNDP 0x7c00011c
  146. #define PPC_INST_NOP 0x60000000
  147. #define PPC_INST_POPCNTB 0x7c0000f4
  148. #define PPC_INST_POPCNTB_MASK 0xfc0007fe
  149. #define PPC_INST_POPCNTD 0x7c0003f4
  150. #define PPC_INST_POPCNTW 0x7c0002f4
  151. #define PPC_INST_RFCI 0x4c000066
  152. #define PPC_INST_RFDI 0x4c00004e
  153. #define PPC_INST_RFMCI 0x4c00004c
  154. #define PPC_INST_MFSPR_DSCR 0x7c1102a6
  155. #define PPC_INST_MFSPR_DSCR_MASK 0xfc1fffff
  156. #define PPC_INST_MTSPR_DSCR 0x7c1103a6
  157. #define PPC_INST_MTSPR_DSCR_MASK 0xfc1fffff
  158. #define PPC_INST_MFSPR_DSCR_USER 0x7c0302a6
  159. #define PPC_INST_MFSPR_DSCR_USER_MASK 0xfc1fffff
  160. #define PPC_INST_MTSPR_DSCR_USER 0x7c0303a6
  161. #define PPC_INST_MTSPR_DSCR_USER_MASK 0xfc1fffff
  162. #define PPC_INST_SLBFEE 0x7c0007a7
  163. #define PPC_INST_STRING 0x7c00042a
  164. #define PPC_INST_STRING_MASK 0xfc0007fe
  165. #define PPC_INST_STRING_GEN_MASK 0xfc00067e
  166. #define PPC_INST_STSWI 0x7c0005aa
  167. #define PPC_INST_STSWX 0x7c00052a
  168. #define PPC_INST_STXVD2X 0x7c000798
  169. #define PPC_INST_TLBIE 0x7c000264
  170. #define PPC_INST_TLBILX 0x7c000024
  171. #define PPC_INST_WAIT 0x7c00007c
  172. #define PPC_INST_TLBIVAX 0x7c000624
  173. #define PPC_INST_TLBSRX_DOT 0x7c0006a5
  174. #define PPC_INST_XXLOR 0xf0000510
  175. #define PPC_INST_XVCPSGNDP 0xf0000780
  176. #define PPC_INST_TRECHKPT 0x7c0007dd
  177. #define PPC_INST_TRECLAIM 0x7c00075d
  178. #define PPC_INST_TABORT 0x7c00071d
  179. #define PPC_INST_NAP 0x4c000364
  180. #define PPC_INST_SLEEP 0x4c0003a4
  181. /* A2 specific instructions */
  182. #define PPC_INST_ERATWE 0x7c0001a6
  183. #define PPC_INST_ERATRE 0x7c000166
  184. #define PPC_INST_ERATILX 0x7c000066
  185. #define PPC_INST_ERATIVAX 0x7c000666
  186. #define PPC_INST_ERATSX 0x7c000126
  187. #define PPC_INST_ERATSX_DOT 0x7c000127
  188. /* Misc instructions for BPF compiler */
  189. #define PPC_INST_LD 0xe8000000
  190. #define PPC_INST_LHZ 0xa0000000
  191. #define PPC_INST_LWZ 0x80000000
  192. #define PPC_INST_STD 0xf8000000
  193. #define PPC_INST_STDU 0xf8000001
  194. #define PPC_INST_MFLR 0x7c0802a6
  195. #define PPC_INST_MTLR 0x7c0803a6
  196. #define PPC_INST_CMPWI 0x2c000000
  197. #define PPC_INST_CMPDI 0x2c200000
  198. #define PPC_INST_CMPLW 0x7c000040
  199. #define PPC_INST_CMPLWI 0x28000000
  200. #define PPC_INST_ADDI 0x38000000
  201. #define PPC_INST_ADDIS 0x3c000000
  202. #define PPC_INST_ADD 0x7c000214
  203. #define PPC_INST_SUB 0x7c000050
  204. #define PPC_INST_BLR 0x4e800020
  205. #define PPC_INST_BLRL 0x4e800021
  206. #define PPC_INST_MULLW 0x7c0001d6
  207. #define PPC_INST_MULHWU 0x7c000016
  208. #define PPC_INST_MULLI 0x1c000000
  209. #define PPC_INST_DIVWU 0x7c0003d6
  210. #define PPC_INST_RLWINM 0x54000000
  211. #define PPC_INST_RLDICR 0x78000004
  212. #define PPC_INST_SLW 0x7c000030
  213. #define PPC_INST_SRW 0x7c000430
  214. #define PPC_INST_AND 0x7c000038
  215. #define PPC_INST_ANDDOT 0x7c000039
  216. #define PPC_INST_OR 0x7c000378
  217. #define PPC_INST_XOR 0x7c000278
  218. #define PPC_INST_ANDI 0x70000000
  219. #define PPC_INST_ORI 0x60000000
  220. #define PPC_INST_ORIS 0x64000000
  221. #define PPC_INST_XORI 0x68000000
  222. #define PPC_INST_XORIS 0x6c000000
  223. #define PPC_INST_NEG 0x7c0000d0
  224. #define PPC_INST_BRANCH 0x48000000
  225. #define PPC_INST_BRANCH_COND 0x40800000
  226. #define PPC_INST_LBZCIX 0x7c0006aa
  227. #define PPC_INST_STBCIX 0x7c0007aa
  228. /* macros to insert fields into opcodes */
  229. #define ___PPC_RA(a) (((a) & 0x1f) << 16)
  230. #define ___PPC_RB(b) (((b) & 0x1f) << 11)
  231. #define ___PPC_RS(s) (((s) & 0x1f) << 21)
  232. #define ___PPC_RT(t) ___PPC_RS(t)
  233. #define __PPC_RA(a) ___PPC_RA(__REG_##a)
  234. #define __PPC_RA0(a) ___PPC_RA(__REGA0_##a)
  235. #define __PPC_RB(b) ___PPC_RB(__REG_##b)
  236. #define __PPC_RS(s) ___PPC_RS(__REG_##s)
  237. #define __PPC_RT(t) ___PPC_RT(__REG_##t)
  238. #define __PPC_XA(a) ((((a) & 0x1f) << 16) | (((a) & 0x20) >> 3))
  239. #define __PPC_XB(b) ((((b) & 0x1f) << 11) | (((b) & 0x20) >> 4))
  240. #define __PPC_XS(s) ((((s) & 0x1f) << 21) | (((s) & 0x20) >> 5))
  241. #define __PPC_XT(s) __PPC_XS(s)
  242. #define __PPC_T_TLB(t) (((t) & 0x3) << 21)
  243. #define __PPC_WC(w) (((w) & 0x3) << 21)
  244. #define __PPC_WS(w) (((w) & 0x1f) << 11)
  245. #define __PPC_SH(s) __PPC_WS(s)
  246. #define __PPC_MB(s) (((s) & 0x1f) << 6)
  247. #define __PPC_ME(s) (((s) & 0x1f) << 1)
  248. #define __PPC_BI(s) (((s) & 0x1f) << 16)
  249. #define __PPC_CT(t) (((t) & 0x0f) << 21)
  250. /*
  251. * Only use the larx hint bit on 64bit CPUs. e500v1/v2 based CPUs will treat a
  252. * larx with EH set as an illegal instruction.
  253. */
  254. #ifdef CONFIG_PPC64
  255. #define __PPC_EH(eh) (((eh) & 0x1) << 0)
  256. #else
  257. #define __PPC_EH(eh) 0
  258. #endif
  259. /* Deal with instructions that older assemblers aren't aware of */
  260. #define PPC_DCBAL(a, b) stringify_in_c(.long PPC_INST_DCBAL | \
  261. __PPC_RA(a) | __PPC_RB(b))
  262. #define PPC_DCBZL(a, b) stringify_in_c(.long PPC_INST_DCBZL | \
  263. __PPC_RA(a) | __PPC_RB(b))
  264. #define PPC_LDARX(t, a, b, eh) stringify_in_c(.long PPC_INST_LDARX | \
  265. ___PPC_RT(t) | ___PPC_RA(a) | \
  266. ___PPC_RB(b) | __PPC_EH(eh))
  267. #define PPC_LWARX(t, a, b, eh) stringify_in_c(.long PPC_INST_LWARX | \
  268. ___PPC_RT(t) | ___PPC_RA(a) | \
  269. ___PPC_RB(b) | __PPC_EH(eh))
  270. #define PPC_MSGSND(b) stringify_in_c(.long PPC_INST_MSGSND | \
  271. ___PPC_RB(b))
  272. #define PPC_MSGSNDP(b) stringify_in_c(.long PPC_INST_MSGSNDP | \
  273. ___PPC_RB(b))
  274. #define PPC_POPCNTB(a, s) stringify_in_c(.long PPC_INST_POPCNTB | \
  275. __PPC_RA(a) | __PPC_RS(s))
  276. #define PPC_POPCNTD(a, s) stringify_in_c(.long PPC_INST_POPCNTD | \
  277. __PPC_RA(a) | __PPC_RS(s))
  278. #define PPC_POPCNTW(a, s) stringify_in_c(.long PPC_INST_POPCNTW | \
  279. __PPC_RA(a) | __PPC_RS(s))
  280. #define PPC_RFCI stringify_in_c(.long PPC_INST_RFCI)
  281. #define PPC_RFDI stringify_in_c(.long PPC_INST_RFDI)
  282. #define PPC_RFMCI stringify_in_c(.long PPC_INST_RFMCI)
  283. #define PPC_TLBILX(t, a, b) stringify_in_c(.long PPC_INST_TLBILX | \
  284. __PPC_T_TLB(t) | __PPC_RA0(a) | __PPC_RB(b))
  285. #define PPC_TLBILX_ALL(a, b) PPC_TLBILX(0, a, b)
  286. #define PPC_TLBILX_PID(a, b) PPC_TLBILX(1, a, b)
  287. #define PPC_TLBILX_VA(a, b) PPC_TLBILX(3, a, b)
  288. #define PPC_WAIT(w) stringify_in_c(.long PPC_INST_WAIT | \
  289. __PPC_WC(w))
  290. #define PPC_TLBIE(lp,a) stringify_in_c(.long PPC_INST_TLBIE | \
  291. ___PPC_RB(a) | ___PPC_RS(lp))
  292. #define PPC_TLBSRX_DOT(a,b) stringify_in_c(.long PPC_INST_TLBSRX_DOT | \
  293. __PPC_RA0(a) | __PPC_RB(b))
  294. #define PPC_TLBIVAX(a,b) stringify_in_c(.long PPC_INST_TLBIVAX | \
  295. __PPC_RA0(a) | __PPC_RB(b))
  296. #define PPC_ERATWE(s, a, w) stringify_in_c(.long PPC_INST_ERATWE | \
  297. __PPC_RS(s) | __PPC_RA(a) | __PPC_WS(w))
  298. #define PPC_ERATRE(s, a, w) stringify_in_c(.long PPC_INST_ERATRE | \
  299. __PPC_RS(s) | __PPC_RA(a) | __PPC_WS(w))
  300. #define PPC_ERATILX(t, a, b) stringify_in_c(.long PPC_INST_ERATILX | \
  301. __PPC_T_TLB(t) | __PPC_RA0(a) | \
  302. __PPC_RB(b))
  303. #define PPC_ERATIVAX(s, a, b) stringify_in_c(.long PPC_INST_ERATIVAX | \
  304. __PPC_RS(s) | __PPC_RA0(a) | __PPC_RB(b))
  305. #define PPC_ERATSX(t, a, w) stringify_in_c(.long PPC_INST_ERATSX | \
  306. __PPC_RS(t) | __PPC_RA0(a) | __PPC_RB(b))
  307. #define PPC_ERATSX_DOT(t, a, w) stringify_in_c(.long PPC_INST_ERATSX_DOT | \
  308. __PPC_RS(t) | __PPC_RA0(a) | __PPC_RB(b))
  309. #define PPC_SLBFEE_DOT(t, b) stringify_in_c(.long PPC_INST_SLBFEE | \
  310. __PPC_RT(t) | __PPC_RB(b))
  311. #define PPC_ICBT(c,a,b) stringify_in_c(.long PPC_INST_ICBT | \
  312. __PPC_CT(c) | __PPC_RA0(a) | __PPC_RB(b))
  313. /* PASemi instructions */
  314. #define LBZCIX(t,a,b) stringify_in_c(.long PPC_INST_LBZCIX | \
  315. __PPC_RT(t) | __PPC_RA(a) | __PPC_RB(b))
  316. #define STBCIX(s,a,b) stringify_in_c(.long PPC_INST_STBCIX | \
  317. __PPC_RS(s) | __PPC_RA(a) | __PPC_RB(b))
  318. /*
  319. * Define what the VSX XX1 form instructions will look like, then add
  320. * the 128 bit load store instructions based on that.
  321. */
  322. #define VSX_XX1(s, a, b) (__PPC_XS(s) | __PPC_RA(a) | __PPC_RB(b))
  323. #define VSX_XX3(t, a, b) (__PPC_XT(t) | __PPC_XA(a) | __PPC_XB(b))
  324. #define STXVD2X(s, a, b) stringify_in_c(.long PPC_INST_STXVD2X | \
  325. VSX_XX1((s), a, b))
  326. #define LXVD2X(s, a, b) stringify_in_c(.long PPC_INST_LXVD2X | \
  327. VSX_XX1((s), a, b))
  328. #define XXLOR(t, a, b) stringify_in_c(.long PPC_INST_XXLOR | \
  329. VSX_XX3((t), a, b))
  330. #define XVCPSGNDP(t, a, b) stringify_in_c(.long (PPC_INST_XVCPSGNDP | \
  331. VSX_XX3((t), (a), (b))))
  332. #define PPC_NAP stringify_in_c(.long PPC_INST_NAP)
  333. #define PPC_SLEEP stringify_in_c(.long PPC_INST_SLEEP)
  334. /* BHRB instructions */
  335. #define PPC_CLRBHRB stringify_in_c(.long PPC_INST_CLRBHRB)
  336. #define PPC_MFBHRBE(r, n) stringify_in_c(.long PPC_INST_BHRBE | \
  337. __PPC_RT(r) | \
  338. (((n) & 0x3ff) << 11))
  339. /* Transactional memory instructions */
  340. #define TRECHKPT stringify_in_c(.long PPC_INST_TRECHKPT)
  341. #define TRECLAIM(r) stringify_in_c(.long PPC_INST_TRECLAIM \
  342. | __PPC_RA(r))
  343. #define TABORT(r) stringify_in_c(.long PPC_INST_TABORT \
  344. | __PPC_RA(r))
  345. #endif /* _ASM_POWERPC_PPC_OPCODE_H */