ath9k.h 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603
  1. /*
  2. * Copyright (c) 2008-2009 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #ifndef ATH9K_H
  17. #define ATH9K_H
  18. #include <linux/etherdevice.h>
  19. #include <linux/device.h>
  20. #include <linux/leds.h>
  21. #include "debug.h"
  22. #include "common.h"
  23. /*
  24. * Header for the ath9k.ko driver core *only* -- hw code nor any other driver
  25. * should rely on this file or its contents.
  26. */
  27. struct ath_node;
  28. /* Macro to expand scalars to 64-bit objects */
  29. #define ito64(x) (sizeof(x) == 1) ? \
  30. (((unsigned long long int)(x)) & (0xff)) : \
  31. (sizeof(x) == 2) ? \
  32. (((unsigned long long int)(x)) & 0xffff) : \
  33. ((sizeof(x) == 4) ? \
  34. (((unsigned long long int)(x)) & 0xffffffff) : \
  35. (unsigned long long int)(x))
  36. /* increment with wrap-around */
  37. #define INCR(_l, _sz) do { \
  38. (_l)++; \
  39. (_l) &= ((_sz) - 1); \
  40. } while (0)
  41. /* decrement with wrap-around */
  42. #define DECR(_l, _sz) do { \
  43. (_l)--; \
  44. (_l) &= ((_sz) - 1); \
  45. } while (0)
  46. #define A_MAX(a, b) ((a) > (b) ? (a) : (b))
  47. #define TSF_TO_TU(_h,_l) \
  48. ((((u32)(_h)) << 22) | (((u32)(_l)) >> 10))
  49. #define ATH_TXQ_SETUP(sc, i) ((sc)->tx.txqsetup & (1<<i))
  50. struct ath_config {
  51. u32 ath_aggr_prot;
  52. u16 txpowlimit;
  53. u8 cabqReadytime;
  54. };
  55. /*************************/
  56. /* Descriptor Management */
  57. /*************************/
  58. #define ATH_TXBUF_RESET(_bf) do { \
  59. (_bf)->bf_stale = false; \
  60. (_bf)->bf_lastbf = NULL; \
  61. (_bf)->bf_next = NULL; \
  62. memset(&((_bf)->bf_state), 0, \
  63. sizeof(struct ath_buf_state)); \
  64. } while (0)
  65. #define ATH_RXBUF_RESET(_bf) do { \
  66. (_bf)->bf_stale = false; \
  67. } while (0)
  68. /**
  69. * enum buffer_type - Buffer type flags
  70. *
  71. * @BUF_HT: Send this buffer using HT capabilities
  72. * @BUF_AMPDU: This buffer is an ampdu, as part of an aggregate (during TX)
  73. * @BUF_AGGR: Indicates whether the buffer can be aggregated
  74. * (used in aggregation scheduling)
  75. * @BUF_RETRY: Indicates whether the buffer is retried
  76. * @BUF_XRETRY: To denote excessive retries of the buffer
  77. */
  78. enum buffer_type {
  79. BUF_HT = BIT(1),
  80. BUF_AMPDU = BIT(2),
  81. BUF_AGGR = BIT(3),
  82. BUF_RETRY = BIT(4),
  83. BUF_XRETRY = BIT(5),
  84. };
  85. #define bf_nframes bf_state.bfs_nframes
  86. #define bf_al bf_state.bfs_al
  87. #define bf_frmlen bf_state.bfs_frmlen
  88. #define bf_retries bf_state.bfs_retries
  89. #define bf_seqno bf_state.bfs_seqno
  90. #define bf_tidno bf_state.bfs_tidno
  91. #define bf_keyix bf_state.bfs_keyix
  92. #define bf_keytype bf_state.bfs_keytype
  93. #define bf_isht(bf) (bf->bf_state.bf_type & BUF_HT)
  94. #define bf_isampdu(bf) (bf->bf_state.bf_type & BUF_AMPDU)
  95. #define bf_isaggr(bf) (bf->bf_state.bf_type & BUF_AGGR)
  96. #define bf_isretried(bf) (bf->bf_state.bf_type & BUF_RETRY)
  97. #define bf_isxretried(bf) (bf->bf_state.bf_type & BUF_XRETRY)
  98. struct ath_descdma {
  99. struct ath_desc *dd_desc;
  100. dma_addr_t dd_desc_paddr;
  101. u32 dd_desc_len;
  102. struct ath_buf *dd_bufptr;
  103. };
  104. int ath_descdma_setup(struct ath_softc *sc, struct ath_descdma *dd,
  105. struct list_head *head, const char *name,
  106. int nbuf, int ndesc);
  107. void ath_descdma_cleanup(struct ath_softc *sc, struct ath_descdma *dd,
  108. struct list_head *head);
  109. /***********/
  110. /* RX / TX */
  111. /***********/
  112. #define ATH_MAX_ANTENNA 3
  113. #define ATH_RXBUF 512
  114. #define ATH_TXBUF 512
  115. #define ATH_TXMAXTRY 13
  116. #define ATH_MGT_TXMAXTRY 4
  117. #define TID_TO_WME_AC(_tid) \
  118. ((((_tid) == 0) || ((_tid) == 3)) ? WME_AC_BE : \
  119. (((_tid) == 1) || ((_tid) == 2)) ? WME_AC_BK : \
  120. (((_tid) == 4) || ((_tid) == 5)) ? WME_AC_VI : \
  121. WME_AC_VO)
  122. #define ADDBA_EXCHANGE_ATTEMPTS 10
  123. #define ATH_AGGR_DELIM_SZ 4
  124. #define ATH_AGGR_MINPLEN 256 /* in bytes, minimum packet length */
  125. /* number of delimiters for encryption padding */
  126. #define ATH_AGGR_ENCRYPTDELIM 10
  127. /* minimum h/w qdepth to be sustained to maximize aggregation */
  128. #define ATH_AGGR_MIN_QDEPTH 2
  129. #define ATH_AMPDU_SUBFRAME_DEFAULT 32
  130. #define IEEE80211_SEQ_SEQ_SHIFT 4
  131. #define IEEE80211_SEQ_MAX 4096
  132. #define IEEE80211_WEP_IVLEN 3
  133. #define IEEE80211_WEP_KIDLEN 1
  134. #define IEEE80211_WEP_CRCLEN 4
  135. #define IEEE80211_MAX_MPDU_LEN (3840 + FCS_LEN + \
  136. (IEEE80211_WEP_IVLEN + \
  137. IEEE80211_WEP_KIDLEN + \
  138. IEEE80211_WEP_CRCLEN))
  139. /* return whether a bit at index _n in bitmap _bm is set
  140. * _sz is the size of the bitmap */
  141. #define ATH_BA_ISSET(_bm, _n) (((_n) < (WME_BA_BMP_SIZE)) && \
  142. ((_bm)[(_n) >> 5] & (1 << ((_n) & 31))))
  143. /* return block-ack bitmap index given sequence and starting sequence */
  144. #define ATH_BA_INDEX(_st, _seq) (((_seq) - (_st)) & (IEEE80211_SEQ_MAX - 1))
  145. /* returns delimiter padding required given the packet length */
  146. #define ATH_AGGR_GET_NDELIM(_len) \
  147. (((((_len) + ATH_AGGR_DELIM_SZ) < ATH_AGGR_MINPLEN) ? \
  148. (ATH_AGGR_MINPLEN - (_len) - ATH_AGGR_DELIM_SZ) : 0) >> 2)
  149. #define BAW_WITHIN(_start, _bawsz, _seqno) \
  150. ((((_seqno) - (_start)) & 4095) < (_bawsz))
  151. #define ATH_AN_2_TID(_an, _tidno) (&(_an)->tid[(_tidno)])
  152. #define ATH_TX_COMPLETE_POLL_INT 1000
  153. enum ATH_AGGR_STATUS {
  154. ATH_AGGR_DONE,
  155. ATH_AGGR_BAW_CLOSED,
  156. ATH_AGGR_LIMITED,
  157. };
  158. struct ath_txq {
  159. u32 axq_qnum;
  160. u32 *axq_link;
  161. struct list_head axq_q;
  162. spinlock_t axq_lock;
  163. u32 axq_depth;
  164. bool stopped;
  165. bool axq_tx_inprogress;
  166. struct list_head axq_acq;
  167. };
  168. #define AGGR_CLEANUP BIT(1)
  169. #define AGGR_ADDBA_COMPLETE BIT(2)
  170. #define AGGR_ADDBA_PROGRESS BIT(3)
  171. struct ath_tx_control {
  172. struct ath_txq *txq;
  173. int if_id;
  174. enum ath9k_internal_frame_type frame_type;
  175. };
  176. #define ATH_TX_ERROR 0x01
  177. #define ATH_TX_XRETRY 0x02
  178. #define ATH_TX_BAR 0x04
  179. struct ath_tx {
  180. u16 seq_no;
  181. u32 txqsetup;
  182. int hwq_map[ATH9K_WME_AC_VO+1];
  183. spinlock_t txbuflock;
  184. struct list_head txbuf;
  185. struct ath_txq txq[ATH9K_NUM_TX_QUEUES];
  186. struct ath_descdma txdma;
  187. };
  188. struct ath_rx {
  189. u8 defant;
  190. u8 rxotherant;
  191. u32 *rxlink;
  192. unsigned int rxfilter;
  193. spinlock_t rxflushlock;
  194. spinlock_t rxbuflock;
  195. struct list_head rxbuf;
  196. struct ath_descdma rxdma;
  197. };
  198. int ath_startrecv(struct ath_softc *sc);
  199. bool ath_stoprecv(struct ath_softc *sc);
  200. void ath_flushrecv(struct ath_softc *sc);
  201. u32 ath_calcrxfilter(struct ath_softc *sc);
  202. int ath_rx_init(struct ath_softc *sc, int nbufs);
  203. void ath_rx_cleanup(struct ath_softc *sc);
  204. int ath_rx_tasklet(struct ath_softc *sc, int flush);
  205. struct ath_txq *ath_txq_setup(struct ath_softc *sc, int qtype, int subtype);
  206. void ath_tx_cleanupq(struct ath_softc *sc, struct ath_txq *txq);
  207. int ath_tx_setup(struct ath_softc *sc, int haltype);
  208. void ath_drain_all_txq(struct ath_softc *sc, bool retry_tx);
  209. void ath_draintxq(struct ath_softc *sc,
  210. struct ath_txq *txq, bool retry_tx);
  211. void ath_tx_node_init(struct ath_softc *sc, struct ath_node *an);
  212. void ath_tx_node_cleanup(struct ath_softc *sc, struct ath_node *an);
  213. void ath_txq_schedule(struct ath_softc *sc, struct ath_txq *txq);
  214. int ath_tx_init(struct ath_softc *sc, int nbufs);
  215. void ath_tx_cleanup(struct ath_softc *sc);
  216. struct ath_txq *ath_test_get_txq(struct ath_softc *sc, struct sk_buff *skb);
  217. int ath_txq_update(struct ath_softc *sc, int qnum,
  218. struct ath9k_tx_queue_info *q);
  219. int ath_tx_start(struct ieee80211_hw *hw, struct sk_buff *skb,
  220. struct ath_tx_control *txctl);
  221. void ath_tx_tasklet(struct ath_softc *sc);
  222. void ath_tx_cabq(struct ieee80211_hw *hw, struct sk_buff *skb);
  223. bool ath_tx_aggr_check(struct ath_softc *sc, struct ath_node *an, u8 tidno);
  224. void ath_tx_aggr_start(struct ath_softc *sc, struct ieee80211_sta *sta,
  225. u16 tid, u16 *ssn);
  226. void ath_tx_aggr_stop(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid);
  227. void ath_tx_aggr_resume(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid);
  228. void ath9k_enable_ps(struct ath_softc *sc);
  229. /********/
  230. /* VIFs */
  231. /********/
  232. struct ath_vif {
  233. int av_bslot;
  234. __le64 tsf_adjust; /* TSF adjustment for staggered beacons */
  235. enum nl80211_iftype av_opmode;
  236. struct ath_buf *av_bcbuf;
  237. struct ath_tx_control av_btxctl;
  238. u8 bssid[ETH_ALEN]; /* current BSSID from config_interface */
  239. };
  240. /*******************/
  241. /* Beacon Handling */
  242. /*******************/
  243. /*
  244. * Regardless of the number of beacons we stagger, (i.e. regardless of the
  245. * number of BSSIDs) if a given beacon does not go out even after waiting this
  246. * number of beacon intervals, the game's up.
  247. */
  248. #define BSTUCK_THRESH (9 * ATH_BCBUF)
  249. #define ATH_BCBUF 4
  250. #define ATH_DEFAULT_BINTVAL 100 /* TU */
  251. #define ATH_DEFAULT_BMISS_LIMIT 10
  252. #define IEEE80211_MS_TO_TU(x) (((x) * 1000) / 1024)
  253. struct ath_beacon_config {
  254. u16 beacon_interval;
  255. u16 listen_interval;
  256. u16 dtim_period;
  257. u16 bmiss_timeout;
  258. u8 dtim_count;
  259. };
  260. struct ath_beacon {
  261. enum {
  262. OK, /* no change needed */
  263. UPDATE, /* update pending */
  264. COMMIT /* beacon sent, commit change */
  265. } updateslot; /* slot time update fsm */
  266. u32 beaconq;
  267. u32 bmisscnt;
  268. u32 ast_be_xmit;
  269. u64 bc_tstamp;
  270. struct ieee80211_vif *bslot[ATH_BCBUF];
  271. struct ath_wiphy *bslot_aphy[ATH_BCBUF];
  272. int slottime;
  273. int slotupdate;
  274. struct ath9k_tx_queue_info beacon_qi;
  275. struct ath_descdma bdma;
  276. struct ath_txq *cabq;
  277. struct list_head bbuf;
  278. };
  279. void ath_beacon_tasklet(unsigned long data);
  280. void ath_beacon_config(struct ath_softc *sc, struct ieee80211_vif *vif);
  281. int ath_beacon_alloc(struct ath_wiphy *aphy, struct ieee80211_vif *vif);
  282. void ath_beacon_return(struct ath_softc *sc, struct ath_vif *avp);
  283. int ath_beaconq_config(struct ath_softc *sc);
  284. /*******/
  285. /* ANI */
  286. /*******/
  287. #define ATH_STA_SHORT_CALINTERVAL 1000 /* 1 second */
  288. #define ATH_AP_SHORT_CALINTERVAL 100 /* 100 ms */
  289. #define ATH_ANI_POLLINTERVAL 100 /* 100 ms */
  290. #define ATH_LONG_CALINTERVAL 30000 /* 30 seconds */
  291. #define ATH_RESTART_CALINTERVAL 1200000 /* 20 minutes */
  292. void ath_ani_calibrate(unsigned long data);
  293. /**********/
  294. /* BTCOEX */
  295. /**********/
  296. /* Defines the BT AR_BT_COEX_WGHT used */
  297. enum ath_stomp_type {
  298. ATH_BTCOEX_NO_STOMP,
  299. ATH_BTCOEX_STOMP_ALL,
  300. ATH_BTCOEX_STOMP_LOW,
  301. ATH_BTCOEX_STOMP_NONE
  302. };
  303. struct ath_btcoex {
  304. bool hw_timer_enabled;
  305. spinlock_t btcoex_lock;
  306. struct timer_list period_timer; /* Timer for BT period */
  307. u32 bt_priority_cnt;
  308. unsigned long bt_priority_time;
  309. int bt_stomp_type; /* Types of BT stomping */
  310. u32 btcoex_no_stomp; /* in usec */
  311. u32 btcoex_period; /* in usec */
  312. u32 btscan_no_stomp; /* in usec */
  313. struct ath_gen_timer *no_stomp_timer; /* Timer for no BT stomping */
  314. };
  315. int ath_init_btcoex_timer(struct ath_softc *sc);
  316. void ath9k_btcoex_timer_resume(struct ath_softc *sc);
  317. void ath9k_btcoex_timer_pause(struct ath_softc *sc);
  318. /********************/
  319. /* LED Control */
  320. /********************/
  321. #define ATH_LED_PIN_DEF 1
  322. #define ATH_LED_PIN_9287 8
  323. #define ATH_LED_ON_DURATION_IDLE 350 /* in msecs */
  324. #define ATH_LED_OFF_DURATION_IDLE 250 /* in msecs */
  325. enum ath_led_type {
  326. ATH_LED_RADIO,
  327. ATH_LED_ASSOC,
  328. ATH_LED_TX,
  329. ATH_LED_RX
  330. };
  331. struct ath_led {
  332. struct ath_softc *sc;
  333. struct led_classdev led_cdev;
  334. enum ath_led_type led_type;
  335. char name[32];
  336. bool registered;
  337. };
  338. void ath_init_leds(struct ath_softc *sc);
  339. void ath_deinit_leds(struct ath_softc *sc);
  340. /********************/
  341. /* Main driver core */
  342. /********************/
  343. /*
  344. * Default cache line size, in bytes.
  345. * Used when PCI device not fully initialized by bootrom/BIOS
  346. */
  347. #define DEFAULT_CACHELINE 32
  348. #define ATH_REGCLASSIDS_MAX 10
  349. #define ATH_CABQ_READY_TIME 80 /* % of beacon interval */
  350. #define ATH_MAX_SW_RETRIES 10
  351. #define ATH_CHAN_MAX 255
  352. #define IEEE80211_WEP_NKID 4 /* number of key ids */
  353. #define ATH_TXPOWER_MAX 100 /* .5 dBm units */
  354. #define ATH_RATE_DUMMY_MARKER 0
  355. #define SC_OP_INVALID BIT(0)
  356. #define SC_OP_BEACONS BIT(1)
  357. #define SC_OP_RXAGGR BIT(2)
  358. #define SC_OP_TXAGGR BIT(3)
  359. #define SC_OP_FULL_RESET BIT(4)
  360. #define SC_OP_PREAMBLE_SHORT BIT(5)
  361. #define SC_OP_PROTECT_ENABLE BIT(6)
  362. #define SC_OP_RXFLUSH BIT(7)
  363. #define SC_OP_LED_ASSOCIATED BIT(8)
  364. #define SC_OP_LED_ON BIT(9)
  365. #define SC_OP_SCANNING BIT(10)
  366. #define SC_OP_TSF_RESET BIT(11)
  367. #define SC_OP_BT_PRIORITY_DETECTED BIT(12)
  368. #define SC_OP_BT_SCAN BIT(13)
  369. /* Powersave flags */
  370. #define PS_WAIT_FOR_BEACON BIT(0)
  371. #define PS_WAIT_FOR_CAB BIT(1)
  372. #define PS_WAIT_FOR_PSPOLL_DATA BIT(2)
  373. #define PS_WAIT_FOR_TX_ACK BIT(3)
  374. #define PS_BEACON_SYNC BIT(4)
  375. #define PS_NULLFUNC_COMPLETED BIT(5)
  376. #define PS_ENABLED BIT(6)
  377. struct ath_wiphy;
  378. struct ath_rate_table;
  379. struct ath_softc {
  380. struct ieee80211_hw *hw;
  381. struct device *dev;
  382. spinlock_t wiphy_lock; /* spinlock to protect ath_wiphy data */
  383. struct ath_wiphy *pri_wiphy;
  384. struct ath_wiphy **sec_wiphy; /* secondary wiphys (virtual radios); may
  385. * have NULL entries */
  386. int num_sec_wiphy; /* number of sec_wiphy pointers in the array */
  387. int chan_idx;
  388. int chan_is_ht;
  389. struct ath_wiphy *next_wiphy;
  390. struct work_struct chan_work;
  391. int wiphy_select_failures;
  392. unsigned long wiphy_select_first_fail;
  393. struct delayed_work wiphy_work;
  394. unsigned long wiphy_scheduler_int;
  395. int wiphy_scheduler_index;
  396. struct tasklet_struct intr_tq;
  397. struct tasklet_struct bcon_tasklet;
  398. struct ath_hw *sc_ah;
  399. void __iomem *mem;
  400. int irq;
  401. spinlock_t sc_resetlock;
  402. spinlock_t sc_serial_rw;
  403. spinlock_t sc_pm_lock;
  404. struct mutex mutex;
  405. u32 intrstatus;
  406. u32 sc_flags; /* SC_OP_* */
  407. u16 ps_flags; /* PS_* */
  408. u16 curtxpow;
  409. u8 nbcnvifs;
  410. u16 nvifs;
  411. bool ps_enabled;
  412. bool ps_idle;
  413. unsigned long ps_usecount;
  414. enum ath9k_int imask;
  415. struct ath_config config;
  416. struct ath_rx rx;
  417. struct ath_tx tx;
  418. struct ath_beacon beacon;
  419. const struct ath_rate_table *cur_rate_table;
  420. enum wireless_mode cur_rate_mode;
  421. struct ieee80211_supported_band sbands[IEEE80211_NUM_BANDS];
  422. struct ath_led radio_led;
  423. struct ath_led assoc_led;
  424. struct ath_led tx_led;
  425. struct ath_led rx_led;
  426. struct delayed_work ath_led_blink_work;
  427. int led_on_duration;
  428. int led_off_duration;
  429. int led_on_cnt;
  430. int led_off_cnt;
  431. int beacon_interval;
  432. #ifdef CONFIG_ATH9K_DEBUGFS
  433. struct ath9k_debug debug;
  434. #endif
  435. struct ath_beacon_config cur_beacon_conf;
  436. struct delayed_work tx_complete_work;
  437. struct ath_btcoex btcoex;
  438. };
  439. struct ath_wiphy {
  440. struct ath_softc *sc; /* shared for all virtual wiphys */
  441. struct ieee80211_hw *hw;
  442. enum ath_wiphy_state {
  443. ATH_WIPHY_INACTIVE,
  444. ATH_WIPHY_ACTIVE,
  445. ATH_WIPHY_PAUSING,
  446. ATH_WIPHY_PAUSED,
  447. ATH_WIPHY_SCAN,
  448. } state;
  449. bool idle;
  450. int chan_idx;
  451. int chan_is_ht;
  452. };
  453. void ath9k_tasklet(unsigned long data);
  454. int ath_reset(struct ath_softc *sc, bool retry_tx);
  455. int ath_get_hal_qnum(u16 queue, struct ath_softc *sc);
  456. int ath_get_mac80211_qnum(u32 queue, struct ath_softc *sc);
  457. int ath_cabq_update(struct ath_softc *);
  458. static inline void ath_read_cachesize(struct ath_common *common, int *csz)
  459. {
  460. common->bus_ops->read_cachesize(common, csz);
  461. }
  462. extern struct ieee80211_ops ath9k_ops;
  463. extern int modparam_nohwcrypt;
  464. irqreturn_t ath_isr(int irq, void *dev);
  465. int ath9k_init_device(u16 devid, struct ath_softc *sc, u16 subsysid,
  466. const struct ath_bus_ops *bus_ops);
  467. void ath9k_deinit_device(struct ath_softc *sc);
  468. const char *ath_mac_bb_name(u32 mac_bb_version);
  469. const char *ath_rf_name(u16 rf_version);
  470. void ath9k_set_hw_capab(struct ath_softc *sc, struct ieee80211_hw *hw);
  471. void ath9k_update_ichannel(struct ath_softc *sc, struct ieee80211_hw *hw,
  472. struct ath9k_channel *ichan);
  473. void ath_update_chainmask(struct ath_softc *sc, int is_ht);
  474. int ath_set_channel(struct ath_softc *sc, struct ieee80211_hw *hw,
  475. struct ath9k_channel *hchan);
  476. void ath_radio_enable(struct ath_softc *sc, struct ieee80211_hw *hw);
  477. void ath_radio_disable(struct ath_softc *sc, struct ieee80211_hw *hw);
  478. bool ath9k_setpower(struct ath_softc *sc, enum ath9k_power_mode mode);
  479. #ifdef CONFIG_PCI
  480. int ath_pci_init(void);
  481. void ath_pci_exit(void);
  482. #else
  483. static inline int ath_pci_init(void) { return 0; };
  484. static inline void ath_pci_exit(void) {};
  485. #endif
  486. #ifdef CONFIG_ATHEROS_AR71XX
  487. int ath_ahb_init(void);
  488. void ath_ahb_exit(void);
  489. #else
  490. static inline int ath_ahb_init(void) { return 0; };
  491. static inline void ath_ahb_exit(void) {};
  492. #endif
  493. void ath9k_ps_wakeup(struct ath_softc *sc);
  494. void ath9k_ps_restore(struct ath_softc *sc);
  495. void ath9k_set_bssid_mask(struct ieee80211_hw *hw);
  496. int ath9k_wiphy_add(struct ath_softc *sc);
  497. int ath9k_wiphy_del(struct ath_wiphy *aphy);
  498. void ath9k_tx_status(struct ieee80211_hw *hw, struct sk_buff *skb);
  499. int ath9k_wiphy_pause(struct ath_wiphy *aphy);
  500. int ath9k_wiphy_unpause(struct ath_wiphy *aphy);
  501. int ath9k_wiphy_select(struct ath_wiphy *aphy);
  502. void ath9k_wiphy_set_scheduler(struct ath_softc *sc, unsigned int msec_int);
  503. void ath9k_wiphy_chan_work(struct work_struct *work);
  504. bool ath9k_wiphy_started(struct ath_softc *sc);
  505. void ath9k_wiphy_pause_all_forced(struct ath_softc *sc,
  506. struct ath_wiphy *selected);
  507. bool ath9k_wiphy_scanning(struct ath_softc *sc);
  508. void ath9k_wiphy_work(struct work_struct *work);
  509. bool ath9k_all_wiphys_idle(struct ath_softc *sc);
  510. void ath9k_set_wiphy_idle(struct ath_wiphy *aphy, bool idle);
  511. void ath_mac80211_stop_queue(struct ath_softc *sc, u16 skb_queue);
  512. void ath_mac80211_start_queue(struct ath_softc *sc, u16 skb_queue);
  513. int ath_tx_get_qnum(struct ath_softc *sc, int qtype, int haltype);
  514. void ath_start_rfkill_poll(struct ath_softc *sc);
  515. extern void ath9k_rfkill_poll_state(struct ieee80211_hw *hw);
  516. #endif /* ATH9K_H */