omap_hwmod_44xx_data.c 161 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416
  1. /*
  2. * Hardware modules present on the OMAP44xx chips
  3. *
  4. * Copyright (C) 2009-2012 Texas Instruments, Inc.
  5. * Copyright (C) 2009-2010 Nokia Corporation
  6. *
  7. * Paul Walmsley
  8. * Benoit Cousson
  9. *
  10. * This file is automatically generated from the OMAP hardware databases.
  11. * We respectfully ask that any modifications to this file be coordinated
  12. * with the public linux-omap@vger.kernel.org mailing list and the
  13. * authors above to ensure that the autogeneration scripts are kept
  14. * up-to-date with the file contents.
  15. *
  16. * This program is free software; you can redistribute it and/or modify
  17. * it under the terms of the GNU General Public License version 2 as
  18. * published by the Free Software Foundation.
  19. */
  20. #include <linux/io.h>
  21. #include <linux/platform_data/gpio-omap.h>
  22. #include <linux/power/smartreflex.h>
  23. #include <linux/platform_data/omap_ocp2scp.h>
  24. #include <linux/i2c-omap.h>
  25. #include <linux/omap-dma.h>
  26. #include <linux/platform_data/omap_ocp2scp.h>
  27. #include <linux/platform_data/spi-omap2-mcspi.h>
  28. #include <linux/platform_data/asoc-ti-mcbsp.h>
  29. #include <linux/platform_data/iommu-omap.h>
  30. #include <plat/dmtimer.h>
  31. #include "omap_hwmod.h"
  32. #include "omap_hwmod_common_data.h"
  33. #include "cm1_44xx.h"
  34. #include "cm2_44xx.h"
  35. #include "prm44xx.h"
  36. #include "prm-regbits-44xx.h"
  37. #include "i2c.h"
  38. #include "mmc.h"
  39. #include "wd_timer.h"
  40. /* Base offset for all OMAP4 interrupts external to MPUSS */
  41. #define OMAP44XX_IRQ_GIC_START 32
  42. /* Base offset for all OMAP4 dma requests */
  43. #define OMAP44XX_DMA_REQ_START 1
  44. /*
  45. * IP blocks
  46. */
  47. /*
  48. * 'c2c_target_fw' class
  49. * instance(s): c2c_target_fw
  50. */
  51. static struct omap_hwmod_class omap44xx_c2c_target_fw_hwmod_class = {
  52. .name = "c2c_target_fw",
  53. };
  54. /* c2c_target_fw */
  55. static struct omap_hwmod omap44xx_c2c_target_fw_hwmod = {
  56. .name = "c2c_target_fw",
  57. .class = &omap44xx_c2c_target_fw_hwmod_class,
  58. .clkdm_name = "d2d_clkdm",
  59. .prcm = {
  60. .omap4 = {
  61. .clkctrl_offs = OMAP4_CM_D2D_SAD2D_FW_CLKCTRL_OFFSET,
  62. .context_offs = OMAP4_RM_D2D_SAD2D_FW_CONTEXT_OFFSET,
  63. },
  64. },
  65. };
  66. /*
  67. * 'dmm' class
  68. * instance(s): dmm
  69. */
  70. static struct omap_hwmod_class omap44xx_dmm_hwmod_class = {
  71. .name = "dmm",
  72. };
  73. /* dmm */
  74. static struct omap_hwmod_irq_info omap44xx_dmm_irqs[] = {
  75. { .irq = 113 + OMAP44XX_IRQ_GIC_START },
  76. { .irq = -1 }
  77. };
  78. static struct omap_hwmod omap44xx_dmm_hwmod = {
  79. .name = "dmm",
  80. .class = &omap44xx_dmm_hwmod_class,
  81. .clkdm_name = "l3_emif_clkdm",
  82. .mpu_irqs = omap44xx_dmm_irqs,
  83. .prcm = {
  84. .omap4 = {
  85. .clkctrl_offs = OMAP4_CM_MEMIF_DMM_CLKCTRL_OFFSET,
  86. .context_offs = OMAP4_RM_MEMIF_DMM_CONTEXT_OFFSET,
  87. },
  88. },
  89. };
  90. /*
  91. * 'emif_fw' class
  92. * instance(s): emif_fw
  93. */
  94. static struct omap_hwmod_class omap44xx_emif_fw_hwmod_class = {
  95. .name = "emif_fw",
  96. };
  97. /* emif_fw */
  98. static struct omap_hwmod omap44xx_emif_fw_hwmod = {
  99. .name = "emif_fw",
  100. .class = &omap44xx_emif_fw_hwmod_class,
  101. .clkdm_name = "l3_emif_clkdm",
  102. .prcm = {
  103. .omap4 = {
  104. .clkctrl_offs = OMAP4_CM_MEMIF_EMIF_FW_CLKCTRL_OFFSET,
  105. .context_offs = OMAP4_RM_MEMIF_EMIF_FW_CONTEXT_OFFSET,
  106. },
  107. },
  108. };
  109. /*
  110. * 'l3' class
  111. * instance(s): l3_instr, l3_main_1, l3_main_2, l3_main_3
  112. */
  113. static struct omap_hwmod_class omap44xx_l3_hwmod_class = {
  114. .name = "l3",
  115. };
  116. /* l3_instr */
  117. static struct omap_hwmod omap44xx_l3_instr_hwmod = {
  118. .name = "l3_instr",
  119. .class = &omap44xx_l3_hwmod_class,
  120. .clkdm_name = "l3_instr_clkdm",
  121. .prcm = {
  122. .omap4 = {
  123. .clkctrl_offs = OMAP4_CM_L3INSTR_L3_INSTR_CLKCTRL_OFFSET,
  124. .context_offs = OMAP4_RM_L3INSTR_L3_INSTR_CONTEXT_OFFSET,
  125. .modulemode = MODULEMODE_HWCTRL,
  126. },
  127. },
  128. };
  129. /* l3_main_1 */
  130. static struct omap_hwmod_irq_info omap44xx_l3_main_1_irqs[] = {
  131. { .name = "dbg_err", .irq = 9 + OMAP44XX_IRQ_GIC_START },
  132. { .name = "app_err", .irq = 10 + OMAP44XX_IRQ_GIC_START },
  133. { .irq = -1 }
  134. };
  135. static struct omap_hwmod omap44xx_l3_main_1_hwmod = {
  136. .name = "l3_main_1",
  137. .class = &omap44xx_l3_hwmod_class,
  138. .clkdm_name = "l3_1_clkdm",
  139. .mpu_irqs = omap44xx_l3_main_1_irqs,
  140. .prcm = {
  141. .omap4 = {
  142. .clkctrl_offs = OMAP4_CM_L3_1_L3_1_CLKCTRL_OFFSET,
  143. .context_offs = OMAP4_RM_L3_1_L3_1_CONTEXT_OFFSET,
  144. },
  145. },
  146. };
  147. /* l3_main_2 */
  148. static struct omap_hwmod omap44xx_l3_main_2_hwmod = {
  149. .name = "l3_main_2",
  150. .class = &omap44xx_l3_hwmod_class,
  151. .clkdm_name = "l3_2_clkdm",
  152. .prcm = {
  153. .omap4 = {
  154. .clkctrl_offs = OMAP4_CM_L3_2_L3_2_CLKCTRL_OFFSET,
  155. .context_offs = OMAP4_RM_L3_2_L3_2_CONTEXT_OFFSET,
  156. },
  157. },
  158. };
  159. /* l3_main_3 */
  160. static struct omap_hwmod omap44xx_l3_main_3_hwmod = {
  161. .name = "l3_main_3",
  162. .class = &omap44xx_l3_hwmod_class,
  163. .clkdm_name = "l3_instr_clkdm",
  164. .prcm = {
  165. .omap4 = {
  166. .clkctrl_offs = OMAP4_CM_L3INSTR_L3_3_CLKCTRL_OFFSET,
  167. .context_offs = OMAP4_RM_L3INSTR_L3_3_CONTEXT_OFFSET,
  168. .modulemode = MODULEMODE_HWCTRL,
  169. },
  170. },
  171. };
  172. /*
  173. * 'l4' class
  174. * instance(s): l4_abe, l4_cfg, l4_per, l4_wkup
  175. */
  176. static struct omap_hwmod_class omap44xx_l4_hwmod_class = {
  177. .name = "l4",
  178. };
  179. /* l4_abe */
  180. static struct omap_hwmod omap44xx_l4_abe_hwmod = {
  181. .name = "l4_abe",
  182. .class = &omap44xx_l4_hwmod_class,
  183. .clkdm_name = "abe_clkdm",
  184. .prcm = {
  185. .omap4 = {
  186. .clkctrl_offs = OMAP4_CM1_ABE_L4ABE_CLKCTRL_OFFSET,
  187. .context_offs = OMAP4_RM_ABE_AESS_CONTEXT_OFFSET,
  188. .lostcontext_mask = OMAP4430_LOSTMEM_AESSMEM_MASK,
  189. .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
  190. },
  191. },
  192. };
  193. /* l4_cfg */
  194. static struct omap_hwmod omap44xx_l4_cfg_hwmod = {
  195. .name = "l4_cfg",
  196. .class = &omap44xx_l4_hwmod_class,
  197. .clkdm_name = "l4_cfg_clkdm",
  198. .prcm = {
  199. .omap4 = {
  200. .clkctrl_offs = OMAP4_CM_L4CFG_L4_CFG_CLKCTRL_OFFSET,
  201. .context_offs = OMAP4_RM_L4CFG_L4_CFG_CONTEXT_OFFSET,
  202. },
  203. },
  204. };
  205. /* l4_per */
  206. static struct omap_hwmod omap44xx_l4_per_hwmod = {
  207. .name = "l4_per",
  208. .class = &omap44xx_l4_hwmod_class,
  209. .clkdm_name = "l4_per_clkdm",
  210. .prcm = {
  211. .omap4 = {
  212. .clkctrl_offs = OMAP4_CM_L4PER_L4PER_CLKCTRL_OFFSET,
  213. .context_offs = OMAP4_RM_L4PER_L4_PER_CONTEXT_OFFSET,
  214. },
  215. },
  216. };
  217. /* l4_wkup */
  218. static struct omap_hwmod omap44xx_l4_wkup_hwmod = {
  219. .name = "l4_wkup",
  220. .class = &omap44xx_l4_hwmod_class,
  221. .clkdm_name = "l4_wkup_clkdm",
  222. .prcm = {
  223. .omap4 = {
  224. .clkctrl_offs = OMAP4_CM_WKUP_L4WKUP_CLKCTRL_OFFSET,
  225. .context_offs = OMAP4_RM_WKUP_L4WKUP_CONTEXT_OFFSET,
  226. },
  227. },
  228. };
  229. /*
  230. * 'mpu_bus' class
  231. * instance(s): mpu_private
  232. */
  233. static struct omap_hwmod_class omap44xx_mpu_bus_hwmod_class = {
  234. .name = "mpu_bus",
  235. };
  236. /* mpu_private */
  237. static struct omap_hwmod omap44xx_mpu_private_hwmod = {
  238. .name = "mpu_private",
  239. .class = &omap44xx_mpu_bus_hwmod_class,
  240. .clkdm_name = "mpuss_clkdm",
  241. .prcm = {
  242. .omap4 = {
  243. .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
  244. },
  245. },
  246. };
  247. /*
  248. * 'ocp_wp_noc' class
  249. * instance(s): ocp_wp_noc
  250. */
  251. static struct omap_hwmod_class omap44xx_ocp_wp_noc_hwmod_class = {
  252. .name = "ocp_wp_noc",
  253. };
  254. /* ocp_wp_noc */
  255. static struct omap_hwmod omap44xx_ocp_wp_noc_hwmod = {
  256. .name = "ocp_wp_noc",
  257. .class = &omap44xx_ocp_wp_noc_hwmod_class,
  258. .clkdm_name = "l3_instr_clkdm",
  259. .prcm = {
  260. .omap4 = {
  261. .clkctrl_offs = OMAP4_CM_L3INSTR_OCP_WP1_CLKCTRL_OFFSET,
  262. .context_offs = OMAP4_RM_L3INSTR_OCP_WP1_CONTEXT_OFFSET,
  263. .modulemode = MODULEMODE_HWCTRL,
  264. },
  265. },
  266. };
  267. /*
  268. * Modules omap_hwmod structures
  269. *
  270. * The following IPs are excluded for the moment because:
  271. * - They do not need an explicit SW control using omap_hwmod API.
  272. * - They still need to be validated with the driver
  273. * properly adapted to omap_hwmod / omap_device
  274. *
  275. * usim
  276. */
  277. /*
  278. * 'aess' class
  279. * audio engine sub system
  280. */
  281. static struct omap_hwmod_class_sysconfig omap44xx_aess_sysc = {
  282. .rev_offs = 0x0000,
  283. .sysc_offs = 0x0010,
  284. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE),
  285. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  286. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART |
  287. MSTANDBY_SMART_WKUP),
  288. .sysc_fields = &omap_hwmod_sysc_type2,
  289. };
  290. static struct omap_hwmod_class omap44xx_aess_hwmod_class = {
  291. .name = "aess",
  292. .sysc = &omap44xx_aess_sysc,
  293. };
  294. /* aess */
  295. static struct omap_hwmod_irq_info omap44xx_aess_irqs[] = {
  296. { .irq = 99 + OMAP44XX_IRQ_GIC_START },
  297. { .irq = -1 }
  298. };
  299. static struct omap_hwmod_dma_info omap44xx_aess_sdma_reqs[] = {
  300. { .name = "fifo0", .dma_req = 100 + OMAP44XX_DMA_REQ_START },
  301. { .name = "fifo1", .dma_req = 101 + OMAP44XX_DMA_REQ_START },
  302. { .name = "fifo2", .dma_req = 102 + OMAP44XX_DMA_REQ_START },
  303. { .name = "fifo3", .dma_req = 103 + OMAP44XX_DMA_REQ_START },
  304. { .name = "fifo4", .dma_req = 104 + OMAP44XX_DMA_REQ_START },
  305. { .name = "fifo5", .dma_req = 105 + OMAP44XX_DMA_REQ_START },
  306. { .name = "fifo6", .dma_req = 106 + OMAP44XX_DMA_REQ_START },
  307. { .name = "fifo7", .dma_req = 107 + OMAP44XX_DMA_REQ_START },
  308. { .dma_req = -1 }
  309. };
  310. static struct omap_hwmod omap44xx_aess_hwmod = {
  311. .name = "aess",
  312. .class = &omap44xx_aess_hwmod_class,
  313. .clkdm_name = "abe_clkdm",
  314. .mpu_irqs = omap44xx_aess_irqs,
  315. .sdma_reqs = omap44xx_aess_sdma_reqs,
  316. .main_clk = "aess_fck",
  317. .prcm = {
  318. .omap4 = {
  319. .clkctrl_offs = OMAP4_CM1_ABE_AESS_CLKCTRL_OFFSET,
  320. .context_offs = OMAP4_RM_ABE_AESS_CONTEXT_OFFSET,
  321. .lostcontext_mask = OMAP4430_LOSTCONTEXT_DFF_MASK,
  322. .modulemode = MODULEMODE_SWCTRL,
  323. },
  324. },
  325. };
  326. /*
  327. * 'c2c' class
  328. * chip 2 chip interface used to plug the ape soc (omap) with an external modem
  329. * soc
  330. */
  331. static struct omap_hwmod_class omap44xx_c2c_hwmod_class = {
  332. .name = "c2c",
  333. };
  334. /* c2c */
  335. static struct omap_hwmod_irq_info omap44xx_c2c_irqs[] = {
  336. { .irq = 88 + OMAP44XX_IRQ_GIC_START },
  337. { .irq = -1 }
  338. };
  339. static struct omap_hwmod_dma_info omap44xx_c2c_sdma_reqs[] = {
  340. { .dma_req = 68 + OMAP44XX_DMA_REQ_START },
  341. { .dma_req = -1 }
  342. };
  343. static struct omap_hwmod omap44xx_c2c_hwmod = {
  344. .name = "c2c",
  345. .class = &omap44xx_c2c_hwmod_class,
  346. .clkdm_name = "d2d_clkdm",
  347. .mpu_irqs = omap44xx_c2c_irqs,
  348. .sdma_reqs = omap44xx_c2c_sdma_reqs,
  349. .prcm = {
  350. .omap4 = {
  351. .clkctrl_offs = OMAP4_CM_D2D_SAD2D_CLKCTRL_OFFSET,
  352. .context_offs = OMAP4_RM_D2D_SAD2D_CONTEXT_OFFSET,
  353. },
  354. },
  355. };
  356. /*
  357. * 'counter' class
  358. * 32-bit ordinary counter, clocked by the falling edge of the 32 khz clock
  359. */
  360. static struct omap_hwmod_class_sysconfig omap44xx_counter_sysc = {
  361. .rev_offs = 0x0000,
  362. .sysc_offs = 0x0004,
  363. .sysc_flags = SYSC_HAS_SIDLEMODE,
  364. .idlemodes = (SIDLE_FORCE | SIDLE_NO),
  365. .sysc_fields = &omap_hwmod_sysc_type1,
  366. };
  367. static struct omap_hwmod_class omap44xx_counter_hwmod_class = {
  368. .name = "counter",
  369. .sysc = &omap44xx_counter_sysc,
  370. };
  371. /* counter_32k */
  372. static struct omap_hwmod omap44xx_counter_32k_hwmod = {
  373. .name = "counter_32k",
  374. .class = &omap44xx_counter_hwmod_class,
  375. .clkdm_name = "l4_wkup_clkdm",
  376. .flags = HWMOD_SWSUP_SIDLE,
  377. .main_clk = "sys_32k_ck",
  378. .prcm = {
  379. .omap4 = {
  380. .clkctrl_offs = OMAP4_CM_WKUP_SYNCTIMER_CLKCTRL_OFFSET,
  381. .context_offs = OMAP4_RM_WKUP_SYNCTIMER_CONTEXT_OFFSET,
  382. },
  383. },
  384. };
  385. /*
  386. * 'ctrl_module' class
  387. * attila core control module + core pad control module + wkup pad control
  388. * module + attila wkup control module
  389. */
  390. static struct omap_hwmod_class_sysconfig omap44xx_ctrl_module_sysc = {
  391. .rev_offs = 0x0000,
  392. .sysc_offs = 0x0010,
  393. .sysc_flags = SYSC_HAS_SIDLEMODE,
  394. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  395. SIDLE_SMART_WKUP),
  396. .sysc_fields = &omap_hwmod_sysc_type2,
  397. };
  398. static struct omap_hwmod_class omap44xx_ctrl_module_hwmod_class = {
  399. .name = "ctrl_module",
  400. .sysc = &omap44xx_ctrl_module_sysc,
  401. };
  402. /* ctrl_module_core */
  403. static struct omap_hwmod_irq_info omap44xx_ctrl_module_core_irqs[] = {
  404. { .irq = 8 + OMAP44XX_IRQ_GIC_START },
  405. { .irq = -1 }
  406. };
  407. static struct omap_hwmod omap44xx_ctrl_module_core_hwmod = {
  408. .name = "ctrl_module_core",
  409. .class = &omap44xx_ctrl_module_hwmod_class,
  410. .clkdm_name = "l4_cfg_clkdm",
  411. .mpu_irqs = omap44xx_ctrl_module_core_irqs,
  412. .prcm = {
  413. .omap4 = {
  414. .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
  415. },
  416. },
  417. };
  418. /* ctrl_module_pad_core */
  419. static struct omap_hwmod omap44xx_ctrl_module_pad_core_hwmod = {
  420. .name = "ctrl_module_pad_core",
  421. .class = &omap44xx_ctrl_module_hwmod_class,
  422. .clkdm_name = "l4_cfg_clkdm",
  423. .prcm = {
  424. .omap4 = {
  425. .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
  426. },
  427. },
  428. };
  429. /* ctrl_module_wkup */
  430. static struct omap_hwmod omap44xx_ctrl_module_wkup_hwmod = {
  431. .name = "ctrl_module_wkup",
  432. .class = &omap44xx_ctrl_module_hwmod_class,
  433. .clkdm_name = "l4_wkup_clkdm",
  434. .prcm = {
  435. .omap4 = {
  436. .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
  437. },
  438. },
  439. };
  440. /* ctrl_module_pad_wkup */
  441. static struct omap_hwmod omap44xx_ctrl_module_pad_wkup_hwmod = {
  442. .name = "ctrl_module_pad_wkup",
  443. .class = &omap44xx_ctrl_module_hwmod_class,
  444. .clkdm_name = "l4_wkup_clkdm",
  445. .prcm = {
  446. .omap4 = {
  447. .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
  448. },
  449. },
  450. };
  451. /*
  452. * 'debugss' class
  453. * debug and emulation sub system
  454. */
  455. static struct omap_hwmod_class omap44xx_debugss_hwmod_class = {
  456. .name = "debugss",
  457. };
  458. /* debugss */
  459. static struct omap_hwmod omap44xx_debugss_hwmod = {
  460. .name = "debugss",
  461. .class = &omap44xx_debugss_hwmod_class,
  462. .clkdm_name = "emu_sys_clkdm",
  463. .main_clk = "trace_clk_div_ck",
  464. .prcm = {
  465. .omap4 = {
  466. .clkctrl_offs = OMAP4_CM_EMU_DEBUGSS_CLKCTRL_OFFSET,
  467. .context_offs = OMAP4_RM_EMU_DEBUGSS_CONTEXT_OFFSET,
  468. },
  469. },
  470. };
  471. /*
  472. * 'dma' class
  473. * dma controller for data exchange between memory to memory (i.e. internal or
  474. * external memory) and gp peripherals to memory or memory to gp peripherals
  475. */
  476. static struct omap_hwmod_class_sysconfig omap44xx_dma_sysc = {
  477. .rev_offs = 0x0000,
  478. .sysc_offs = 0x002c,
  479. .syss_offs = 0x0028,
  480. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  481. SYSC_HAS_EMUFREE | SYSC_HAS_MIDLEMODE |
  482. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  483. SYSS_HAS_RESET_STATUS),
  484. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  485. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
  486. .sysc_fields = &omap_hwmod_sysc_type1,
  487. };
  488. static struct omap_hwmod_class omap44xx_dma_hwmod_class = {
  489. .name = "dma",
  490. .sysc = &omap44xx_dma_sysc,
  491. };
  492. /* dma dev_attr */
  493. static struct omap_dma_dev_attr dma_dev_attr = {
  494. .dev_caps = RESERVE_CHANNEL | DMA_LINKED_LCH | GLOBAL_PRIORITY |
  495. IS_CSSA_32 | IS_CDSA_32 | IS_RW_PRIORITY,
  496. .lch_count = 32,
  497. };
  498. /* dma_system */
  499. static struct omap_hwmod_irq_info omap44xx_dma_system_irqs[] = {
  500. { .name = "0", .irq = 12 + OMAP44XX_IRQ_GIC_START },
  501. { .name = "1", .irq = 13 + OMAP44XX_IRQ_GIC_START },
  502. { .name = "2", .irq = 14 + OMAP44XX_IRQ_GIC_START },
  503. { .name = "3", .irq = 15 + OMAP44XX_IRQ_GIC_START },
  504. { .irq = -1 }
  505. };
  506. static struct omap_hwmod omap44xx_dma_system_hwmod = {
  507. .name = "dma_system",
  508. .class = &omap44xx_dma_hwmod_class,
  509. .clkdm_name = "l3_dma_clkdm",
  510. .mpu_irqs = omap44xx_dma_system_irqs,
  511. .main_clk = "l3_div_ck",
  512. .prcm = {
  513. .omap4 = {
  514. .clkctrl_offs = OMAP4_CM_SDMA_SDMA_CLKCTRL_OFFSET,
  515. .context_offs = OMAP4_RM_SDMA_SDMA_CONTEXT_OFFSET,
  516. },
  517. },
  518. .dev_attr = &dma_dev_attr,
  519. };
  520. /*
  521. * 'dmic' class
  522. * digital microphone controller
  523. */
  524. static struct omap_hwmod_class_sysconfig omap44xx_dmic_sysc = {
  525. .rev_offs = 0x0000,
  526. .sysc_offs = 0x0010,
  527. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  528. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  529. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  530. SIDLE_SMART_WKUP),
  531. .sysc_fields = &omap_hwmod_sysc_type2,
  532. };
  533. static struct omap_hwmod_class omap44xx_dmic_hwmod_class = {
  534. .name = "dmic",
  535. .sysc = &omap44xx_dmic_sysc,
  536. };
  537. /* dmic */
  538. static struct omap_hwmod_irq_info omap44xx_dmic_irqs[] = {
  539. { .irq = 114 + OMAP44XX_IRQ_GIC_START },
  540. { .irq = -1 }
  541. };
  542. static struct omap_hwmod_dma_info omap44xx_dmic_sdma_reqs[] = {
  543. { .dma_req = 66 + OMAP44XX_DMA_REQ_START },
  544. { .dma_req = -1 }
  545. };
  546. static struct omap_hwmod omap44xx_dmic_hwmod = {
  547. .name = "dmic",
  548. .class = &omap44xx_dmic_hwmod_class,
  549. .clkdm_name = "abe_clkdm",
  550. .mpu_irqs = omap44xx_dmic_irqs,
  551. .sdma_reqs = omap44xx_dmic_sdma_reqs,
  552. .main_clk = "dmic_fck",
  553. .prcm = {
  554. .omap4 = {
  555. .clkctrl_offs = OMAP4_CM1_ABE_DMIC_CLKCTRL_OFFSET,
  556. .context_offs = OMAP4_RM_ABE_DMIC_CONTEXT_OFFSET,
  557. .modulemode = MODULEMODE_SWCTRL,
  558. },
  559. },
  560. };
  561. /*
  562. * 'dsp' class
  563. * dsp sub-system
  564. */
  565. static struct omap_hwmod_class omap44xx_dsp_hwmod_class = {
  566. .name = "dsp",
  567. };
  568. /* dsp */
  569. static struct omap_hwmod_irq_info omap44xx_dsp_irqs[] = {
  570. { .irq = 28 + OMAP44XX_IRQ_GIC_START },
  571. { .irq = -1 }
  572. };
  573. static struct omap_hwmod_rst_info omap44xx_dsp_resets[] = {
  574. { .name = "dsp", .rst_shift = 0 },
  575. };
  576. static struct omap_hwmod omap44xx_dsp_hwmod = {
  577. .name = "dsp",
  578. .class = &omap44xx_dsp_hwmod_class,
  579. .clkdm_name = "tesla_clkdm",
  580. .mpu_irqs = omap44xx_dsp_irqs,
  581. .rst_lines = omap44xx_dsp_resets,
  582. .rst_lines_cnt = ARRAY_SIZE(omap44xx_dsp_resets),
  583. .main_clk = "dsp_fck",
  584. .prcm = {
  585. .omap4 = {
  586. .clkctrl_offs = OMAP4_CM_TESLA_TESLA_CLKCTRL_OFFSET,
  587. .rstctrl_offs = OMAP4_RM_TESLA_RSTCTRL_OFFSET,
  588. .context_offs = OMAP4_RM_TESLA_TESLA_CONTEXT_OFFSET,
  589. .modulemode = MODULEMODE_HWCTRL,
  590. },
  591. },
  592. };
  593. /*
  594. * 'dss' class
  595. * display sub-system
  596. */
  597. static struct omap_hwmod_class_sysconfig omap44xx_dss_sysc = {
  598. .rev_offs = 0x0000,
  599. .syss_offs = 0x0014,
  600. .sysc_flags = SYSS_HAS_RESET_STATUS,
  601. };
  602. static struct omap_hwmod_class omap44xx_dss_hwmod_class = {
  603. .name = "dss",
  604. .sysc = &omap44xx_dss_sysc,
  605. .reset = omap_dss_reset,
  606. };
  607. /* dss */
  608. static struct omap_hwmod_opt_clk dss_opt_clks[] = {
  609. { .role = "sys_clk", .clk = "dss_sys_clk" },
  610. { .role = "tv_clk", .clk = "dss_tv_clk" },
  611. { .role = "hdmi_clk", .clk = "dss_48mhz_clk" },
  612. };
  613. static struct omap_hwmod omap44xx_dss_hwmod = {
  614. .name = "dss_core",
  615. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  616. .class = &omap44xx_dss_hwmod_class,
  617. .clkdm_name = "l3_dss_clkdm",
  618. .main_clk = "dss_dss_clk",
  619. .prcm = {
  620. .omap4 = {
  621. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  622. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  623. },
  624. },
  625. .opt_clks = dss_opt_clks,
  626. .opt_clks_cnt = ARRAY_SIZE(dss_opt_clks),
  627. };
  628. /*
  629. * 'dispc' class
  630. * display controller
  631. */
  632. static struct omap_hwmod_class_sysconfig omap44xx_dispc_sysc = {
  633. .rev_offs = 0x0000,
  634. .sysc_offs = 0x0010,
  635. .syss_offs = 0x0014,
  636. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  637. SYSC_HAS_ENAWAKEUP | SYSC_HAS_MIDLEMODE |
  638. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  639. SYSS_HAS_RESET_STATUS),
  640. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  641. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
  642. .sysc_fields = &omap_hwmod_sysc_type1,
  643. };
  644. static struct omap_hwmod_class omap44xx_dispc_hwmod_class = {
  645. .name = "dispc",
  646. .sysc = &omap44xx_dispc_sysc,
  647. };
  648. /* dss_dispc */
  649. static struct omap_hwmod_irq_info omap44xx_dss_dispc_irqs[] = {
  650. { .irq = 25 + OMAP44XX_IRQ_GIC_START },
  651. { .irq = -1 }
  652. };
  653. static struct omap_hwmod_dma_info omap44xx_dss_dispc_sdma_reqs[] = {
  654. { .dma_req = 5 + OMAP44XX_DMA_REQ_START },
  655. { .dma_req = -1 }
  656. };
  657. static struct omap_dss_dispc_dev_attr omap44xx_dss_dispc_dev_attr = {
  658. .manager_count = 3,
  659. .has_framedonetv_irq = 1
  660. };
  661. static struct omap_hwmod omap44xx_dss_dispc_hwmod = {
  662. .name = "dss_dispc",
  663. .class = &omap44xx_dispc_hwmod_class,
  664. .clkdm_name = "l3_dss_clkdm",
  665. .mpu_irqs = omap44xx_dss_dispc_irqs,
  666. .sdma_reqs = omap44xx_dss_dispc_sdma_reqs,
  667. .main_clk = "dss_dss_clk",
  668. .prcm = {
  669. .omap4 = {
  670. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  671. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  672. },
  673. },
  674. .dev_attr = &omap44xx_dss_dispc_dev_attr
  675. };
  676. /*
  677. * 'dsi' class
  678. * display serial interface controller
  679. */
  680. static struct omap_hwmod_class_sysconfig omap44xx_dsi_sysc = {
  681. .rev_offs = 0x0000,
  682. .sysc_offs = 0x0010,
  683. .syss_offs = 0x0014,
  684. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  685. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
  686. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  687. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  688. .sysc_fields = &omap_hwmod_sysc_type1,
  689. };
  690. static struct omap_hwmod_class omap44xx_dsi_hwmod_class = {
  691. .name = "dsi",
  692. .sysc = &omap44xx_dsi_sysc,
  693. };
  694. /* dss_dsi1 */
  695. static struct omap_hwmod_irq_info omap44xx_dss_dsi1_irqs[] = {
  696. { .irq = 53 + OMAP44XX_IRQ_GIC_START },
  697. { .irq = -1 }
  698. };
  699. static struct omap_hwmod_dma_info omap44xx_dss_dsi1_sdma_reqs[] = {
  700. { .dma_req = 74 + OMAP44XX_DMA_REQ_START },
  701. { .dma_req = -1 }
  702. };
  703. static struct omap_hwmod_opt_clk dss_dsi1_opt_clks[] = {
  704. { .role = "sys_clk", .clk = "dss_sys_clk" },
  705. };
  706. static struct omap_hwmod omap44xx_dss_dsi1_hwmod = {
  707. .name = "dss_dsi1",
  708. .class = &omap44xx_dsi_hwmod_class,
  709. .clkdm_name = "l3_dss_clkdm",
  710. .mpu_irqs = omap44xx_dss_dsi1_irqs,
  711. .sdma_reqs = omap44xx_dss_dsi1_sdma_reqs,
  712. .main_clk = "dss_dss_clk",
  713. .prcm = {
  714. .omap4 = {
  715. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  716. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  717. },
  718. },
  719. .opt_clks = dss_dsi1_opt_clks,
  720. .opt_clks_cnt = ARRAY_SIZE(dss_dsi1_opt_clks),
  721. };
  722. /* dss_dsi2 */
  723. static struct omap_hwmod_irq_info omap44xx_dss_dsi2_irqs[] = {
  724. { .irq = 84 + OMAP44XX_IRQ_GIC_START },
  725. { .irq = -1 }
  726. };
  727. static struct omap_hwmod_dma_info omap44xx_dss_dsi2_sdma_reqs[] = {
  728. { .dma_req = 83 + OMAP44XX_DMA_REQ_START },
  729. { .dma_req = -1 }
  730. };
  731. static struct omap_hwmod_opt_clk dss_dsi2_opt_clks[] = {
  732. { .role = "sys_clk", .clk = "dss_sys_clk" },
  733. };
  734. static struct omap_hwmod omap44xx_dss_dsi2_hwmod = {
  735. .name = "dss_dsi2",
  736. .class = &omap44xx_dsi_hwmod_class,
  737. .clkdm_name = "l3_dss_clkdm",
  738. .mpu_irqs = omap44xx_dss_dsi2_irqs,
  739. .sdma_reqs = omap44xx_dss_dsi2_sdma_reqs,
  740. .main_clk = "dss_dss_clk",
  741. .prcm = {
  742. .omap4 = {
  743. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  744. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  745. },
  746. },
  747. .opt_clks = dss_dsi2_opt_clks,
  748. .opt_clks_cnt = ARRAY_SIZE(dss_dsi2_opt_clks),
  749. };
  750. /*
  751. * 'hdmi' class
  752. * hdmi controller
  753. */
  754. static struct omap_hwmod_class_sysconfig omap44xx_hdmi_sysc = {
  755. .rev_offs = 0x0000,
  756. .sysc_offs = 0x0010,
  757. .sysc_flags = (SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
  758. SYSC_HAS_SOFTRESET),
  759. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  760. SIDLE_SMART_WKUP),
  761. .sysc_fields = &omap_hwmod_sysc_type2,
  762. };
  763. static struct omap_hwmod_class omap44xx_hdmi_hwmod_class = {
  764. .name = "hdmi",
  765. .sysc = &omap44xx_hdmi_sysc,
  766. };
  767. /* dss_hdmi */
  768. static struct omap_hwmod_irq_info omap44xx_dss_hdmi_irqs[] = {
  769. { .irq = 101 + OMAP44XX_IRQ_GIC_START },
  770. { .irq = -1 }
  771. };
  772. static struct omap_hwmod_dma_info omap44xx_dss_hdmi_sdma_reqs[] = {
  773. { .dma_req = 75 + OMAP44XX_DMA_REQ_START },
  774. { .dma_req = -1 }
  775. };
  776. static struct omap_hwmod_opt_clk dss_hdmi_opt_clks[] = {
  777. { .role = "sys_clk", .clk = "dss_sys_clk" },
  778. };
  779. static struct omap_hwmod omap44xx_dss_hdmi_hwmod = {
  780. .name = "dss_hdmi",
  781. .class = &omap44xx_hdmi_hwmod_class,
  782. .clkdm_name = "l3_dss_clkdm",
  783. /*
  784. * HDMI audio requires to use no-idle mode. Hence,
  785. * set idle mode by software.
  786. */
  787. .flags = HWMOD_SWSUP_SIDLE,
  788. .mpu_irqs = omap44xx_dss_hdmi_irqs,
  789. .sdma_reqs = omap44xx_dss_hdmi_sdma_reqs,
  790. .main_clk = "dss_48mhz_clk",
  791. .prcm = {
  792. .omap4 = {
  793. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  794. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  795. },
  796. },
  797. .opt_clks = dss_hdmi_opt_clks,
  798. .opt_clks_cnt = ARRAY_SIZE(dss_hdmi_opt_clks),
  799. };
  800. /*
  801. * 'rfbi' class
  802. * remote frame buffer interface
  803. */
  804. static struct omap_hwmod_class_sysconfig omap44xx_rfbi_sysc = {
  805. .rev_offs = 0x0000,
  806. .sysc_offs = 0x0010,
  807. .syss_offs = 0x0014,
  808. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_SIDLEMODE |
  809. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  810. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  811. .sysc_fields = &omap_hwmod_sysc_type1,
  812. };
  813. static struct omap_hwmod_class omap44xx_rfbi_hwmod_class = {
  814. .name = "rfbi",
  815. .sysc = &omap44xx_rfbi_sysc,
  816. };
  817. /* dss_rfbi */
  818. static struct omap_hwmod_dma_info omap44xx_dss_rfbi_sdma_reqs[] = {
  819. { .dma_req = 13 + OMAP44XX_DMA_REQ_START },
  820. { .dma_req = -1 }
  821. };
  822. static struct omap_hwmod_opt_clk dss_rfbi_opt_clks[] = {
  823. { .role = "ick", .clk = "dss_fck" },
  824. };
  825. static struct omap_hwmod omap44xx_dss_rfbi_hwmod = {
  826. .name = "dss_rfbi",
  827. .class = &omap44xx_rfbi_hwmod_class,
  828. .clkdm_name = "l3_dss_clkdm",
  829. .sdma_reqs = omap44xx_dss_rfbi_sdma_reqs,
  830. .main_clk = "dss_dss_clk",
  831. .prcm = {
  832. .omap4 = {
  833. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  834. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  835. },
  836. },
  837. .opt_clks = dss_rfbi_opt_clks,
  838. .opt_clks_cnt = ARRAY_SIZE(dss_rfbi_opt_clks),
  839. };
  840. /*
  841. * 'venc' class
  842. * video encoder
  843. */
  844. static struct omap_hwmod_class omap44xx_venc_hwmod_class = {
  845. .name = "venc",
  846. };
  847. /* dss_venc */
  848. static struct omap_hwmod omap44xx_dss_venc_hwmod = {
  849. .name = "dss_venc",
  850. .class = &omap44xx_venc_hwmod_class,
  851. .clkdm_name = "l3_dss_clkdm",
  852. .main_clk = "dss_tv_clk",
  853. .prcm = {
  854. .omap4 = {
  855. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  856. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  857. },
  858. },
  859. };
  860. /*
  861. * 'elm' class
  862. * bch error location module
  863. */
  864. static struct omap_hwmod_class_sysconfig omap44xx_elm_sysc = {
  865. .rev_offs = 0x0000,
  866. .sysc_offs = 0x0010,
  867. .syss_offs = 0x0014,
  868. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  869. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  870. SYSS_HAS_RESET_STATUS),
  871. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  872. .sysc_fields = &omap_hwmod_sysc_type1,
  873. };
  874. static struct omap_hwmod_class omap44xx_elm_hwmod_class = {
  875. .name = "elm",
  876. .sysc = &omap44xx_elm_sysc,
  877. };
  878. /* elm */
  879. static struct omap_hwmod_irq_info omap44xx_elm_irqs[] = {
  880. { .irq = 4 + OMAP44XX_IRQ_GIC_START },
  881. { .irq = -1 }
  882. };
  883. static struct omap_hwmod omap44xx_elm_hwmod = {
  884. .name = "elm",
  885. .class = &omap44xx_elm_hwmod_class,
  886. .clkdm_name = "l4_per_clkdm",
  887. .mpu_irqs = omap44xx_elm_irqs,
  888. .prcm = {
  889. .omap4 = {
  890. .clkctrl_offs = OMAP4_CM_L4PER_ELM_CLKCTRL_OFFSET,
  891. .context_offs = OMAP4_RM_L4PER_ELM_CONTEXT_OFFSET,
  892. },
  893. },
  894. };
  895. /*
  896. * 'emif' class
  897. * external memory interface no1
  898. */
  899. static struct omap_hwmod_class_sysconfig omap44xx_emif_sysc = {
  900. .rev_offs = 0x0000,
  901. };
  902. static struct omap_hwmod_class omap44xx_emif_hwmod_class = {
  903. .name = "emif",
  904. .sysc = &omap44xx_emif_sysc,
  905. };
  906. /* emif1 */
  907. static struct omap_hwmod_irq_info omap44xx_emif1_irqs[] = {
  908. { .irq = 110 + OMAP44XX_IRQ_GIC_START },
  909. { .irq = -1 }
  910. };
  911. static struct omap_hwmod omap44xx_emif1_hwmod = {
  912. .name = "emif1",
  913. .class = &omap44xx_emif_hwmod_class,
  914. .clkdm_name = "l3_emif_clkdm",
  915. .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
  916. .mpu_irqs = omap44xx_emif1_irqs,
  917. .main_clk = "ddrphy_ck",
  918. .prcm = {
  919. .omap4 = {
  920. .clkctrl_offs = OMAP4_CM_MEMIF_EMIF_1_CLKCTRL_OFFSET,
  921. .context_offs = OMAP4_RM_MEMIF_EMIF_1_CONTEXT_OFFSET,
  922. .modulemode = MODULEMODE_HWCTRL,
  923. },
  924. },
  925. };
  926. /* emif2 */
  927. static struct omap_hwmod_irq_info omap44xx_emif2_irqs[] = {
  928. { .irq = 111 + OMAP44XX_IRQ_GIC_START },
  929. { .irq = -1 }
  930. };
  931. static struct omap_hwmod omap44xx_emif2_hwmod = {
  932. .name = "emif2",
  933. .class = &omap44xx_emif_hwmod_class,
  934. .clkdm_name = "l3_emif_clkdm",
  935. .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
  936. .mpu_irqs = omap44xx_emif2_irqs,
  937. .main_clk = "ddrphy_ck",
  938. .prcm = {
  939. .omap4 = {
  940. .clkctrl_offs = OMAP4_CM_MEMIF_EMIF_2_CLKCTRL_OFFSET,
  941. .context_offs = OMAP4_RM_MEMIF_EMIF_2_CONTEXT_OFFSET,
  942. .modulemode = MODULEMODE_HWCTRL,
  943. },
  944. },
  945. };
  946. /*
  947. * 'fdif' class
  948. * face detection hw accelerator module
  949. */
  950. static struct omap_hwmod_class_sysconfig omap44xx_fdif_sysc = {
  951. .rev_offs = 0x0000,
  952. .sysc_offs = 0x0010,
  953. /*
  954. * FDIF needs 100 OCP clk cycles delay after a softreset before
  955. * accessing sysconfig again.
  956. * The lowest frequency at the moment for L3 bus is 100 MHz, so
  957. * 1usec delay is needed. Add an x2 margin to be safe (2 usecs).
  958. *
  959. * TODO: Indicate errata when available.
  960. */
  961. .srst_udelay = 2,
  962. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_RESET_STATUS |
  963. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  964. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  965. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
  966. .sysc_fields = &omap_hwmod_sysc_type2,
  967. };
  968. static struct omap_hwmod_class omap44xx_fdif_hwmod_class = {
  969. .name = "fdif",
  970. .sysc = &omap44xx_fdif_sysc,
  971. };
  972. /* fdif */
  973. static struct omap_hwmod_irq_info omap44xx_fdif_irqs[] = {
  974. { .irq = 69 + OMAP44XX_IRQ_GIC_START },
  975. { .irq = -1 }
  976. };
  977. static struct omap_hwmod omap44xx_fdif_hwmod = {
  978. .name = "fdif",
  979. .class = &omap44xx_fdif_hwmod_class,
  980. .clkdm_name = "iss_clkdm",
  981. .mpu_irqs = omap44xx_fdif_irqs,
  982. .main_clk = "fdif_fck",
  983. .prcm = {
  984. .omap4 = {
  985. .clkctrl_offs = OMAP4_CM_CAM_FDIF_CLKCTRL_OFFSET,
  986. .context_offs = OMAP4_RM_CAM_FDIF_CONTEXT_OFFSET,
  987. .modulemode = MODULEMODE_SWCTRL,
  988. },
  989. },
  990. };
  991. /*
  992. * 'gpio' class
  993. * general purpose io module
  994. */
  995. static struct omap_hwmod_class_sysconfig omap44xx_gpio_sysc = {
  996. .rev_offs = 0x0000,
  997. .sysc_offs = 0x0010,
  998. .syss_offs = 0x0114,
  999. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |
  1000. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  1001. SYSS_HAS_RESET_STATUS),
  1002. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1003. SIDLE_SMART_WKUP),
  1004. .sysc_fields = &omap_hwmod_sysc_type1,
  1005. };
  1006. static struct omap_hwmod_class omap44xx_gpio_hwmod_class = {
  1007. .name = "gpio",
  1008. .sysc = &omap44xx_gpio_sysc,
  1009. .rev = 2,
  1010. };
  1011. /* gpio dev_attr */
  1012. static struct omap_gpio_dev_attr gpio_dev_attr = {
  1013. .bank_width = 32,
  1014. .dbck_flag = true,
  1015. };
  1016. /* gpio1 */
  1017. static struct omap_hwmod_irq_info omap44xx_gpio1_irqs[] = {
  1018. { .irq = 29 + OMAP44XX_IRQ_GIC_START },
  1019. { .irq = -1 }
  1020. };
  1021. static struct omap_hwmod_opt_clk gpio1_opt_clks[] = {
  1022. { .role = "dbclk", .clk = "gpio1_dbclk" },
  1023. };
  1024. static struct omap_hwmod omap44xx_gpio1_hwmod = {
  1025. .name = "gpio1",
  1026. .class = &omap44xx_gpio_hwmod_class,
  1027. .clkdm_name = "l4_wkup_clkdm",
  1028. .mpu_irqs = omap44xx_gpio1_irqs,
  1029. .main_clk = "gpio1_ick",
  1030. .prcm = {
  1031. .omap4 = {
  1032. .clkctrl_offs = OMAP4_CM_WKUP_GPIO1_CLKCTRL_OFFSET,
  1033. .context_offs = OMAP4_RM_WKUP_GPIO1_CONTEXT_OFFSET,
  1034. .modulemode = MODULEMODE_HWCTRL,
  1035. },
  1036. },
  1037. .opt_clks = gpio1_opt_clks,
  1038. .opt_clks_cnt = ARRAY_SIZE(gpio1_opt_clks),
  1039. .dev_attr = &gpio_dev_attr,
  1040. };
  1041. /* gpio2 */
  1042. static struct omap_hwmod_irq_info omap44xx_gpio2_irqs[] = {
  1043. { .irq = 30 + OMAP44XX_IRQ_GIC_START },
  1044. { .irq = -1 }
  1045. };
  1046. static struct omap_hwmod_opt_clk gpio2_opt_clks[] = {
  1047. { .role = "dbclk", .clk = "gpio2_dbclk" },
  1048. };
  1049. static struct omap_hwmod omap44xx_gpio2_hwmod = {
  1050. .name = "gpio2",
  1051. .class = &omap44xx_gpio_hwmod_class,
  1052. .clkdm_name = "l4_per_clkdm",
  1053. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1054. .mpu_irqs = omap44xx_gpio2_irqs,
  1055. .main_clk = "gpio2_ick",
  1056. .prcm = {
  1057. .omap4 = {
  1058. .clkctrl_offs = OMAP4_CM_L4PER_GPIO2_CLKCTRL_OFFSET,
  1059. .context_offs = OMAP4_RM_L4PER_GPIO2_CONTEXT_OFFSET,
  1060. .modulemode = MODULEMODE_HWCTRL,
  1061. },
  1062. },
  1063. .opt_clks = gpio2_opt_clks,
  1064. .opt_clks_cnt = ARRAY_SIZE(gpio2_opt_clks),
  1065. .dev_attr = &gpio_dev_attr,
  1066. };
  1067. /* gpio3 */
  1068. static struct omap_hwmod_irq_info omap44xx_gpio3_irqs[] = {
  1069. { .irq = 31 + OMAP44XX_IRQ_GIC_START },
  1070. { .irq = -1 }
  1071. };
  1072. static struct omap_hwmod_opt_clk gpio3_opt_clks[] = {
  1073. { .role = "dbclk", .clk = "gpio3_dbclk" },
  1074. };
  1075. static struct omap_hwmod omap44xx_gpio3_hwmod = {
  1076. .name = "gpio3",
  1077. .class = &omap44xx_gpio_hwmod_class,
  1078. .clkdm_name = "l4_per_clkdm",
  1079. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1080. .mpu_irqs = omap44xx_gpio3_irqs,
  1081. .main_clk = "gpio3_ick",
  1082. .prcm = {
  1083. .omap4 = {
  1084. .clkctrl_offs = OMAP4_CM_L4PER_GPIO3_CLKCTRL_OFFSET,
  1085. .context_offs = OMAP4_RM_L4PER_GPIO3_CONTEXT_OFFSET,
  1086. .modulemode = MODULEMODE_HWCTRL,
  1087. },
  1088. },
  1089. .opt_clks = gpio3_opt_clks,
  1090. .opt_clks_cnt = ARRAY_SIZE(gpio3_opt_clks),
  1091. .dev_attr = &gpio_dev_attr,
  1092. };
  1093. /* gpio4 */
  1094. static struct omap_hwmod_irq_info omap44xx_gpio4_irqs[] = {
  1095. { .irq = 32 + OMAP44XX_IRQ_GIC_START },
  1096. { .irq = -1 }
  1097. };
  1098. static struct omap_hwmod_opt_clk gpio4_opt_clks[] = {
  1099. { .role = "dbclk", .clk = "gpio4_dbclk" },
  1100. };
  1101. static struct omap_hwmod omap44xx_gpio4_hwmod = {
  1102. .name = "gpio4",
  1103. .class = &omap44xx_gpio_hwmod_class,
  1104. .clkdm_name = "l4_per_clkdm",
  1105. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1106. .mpu_irqs = omap44xx_gpio4_irqs,
  1107. .main_clk = "gpio4_ick",
  1108. .prcm = {
  1109. .omap4 = {
  1110. .clkctrl_offs = OMAP4_CM_L4PER_GPIO4_CLKCTRL_OFFSET,
  1111. .context_offs = OMAP4_RM_L4PER_GPIO4_CONTEXT_OFFSET,
  1112. .modulemode = MODULEMODE_HWCTRL,
  1113. },
  1114. },
  1115. .opt_clks = gpio4_opt_clks,
  1116. .opt_clks_cnt = ARRAY_SIZE(gpio4_opt_clks),
  1117. .dev_attr = &gpio_dev_attr,
  1118. };
  1119. /* gpio5 */
  1120. static struct omap_hwmod_irq_info omap44xx_gpio5_irqs[] = {
  1121. { .irq = 33 + OMAP44XX_IRQ_GIC_START },
  1122. { .irq = -1 }
  1123. };
  1124. static struct omap_hwmod_opt_clk gpio5_opt_clks[] = {
  1125. { .role = "dbclk", .clk = "gpio5_dbclk" },
  1126. };
  1127. static struct omap_hwmod omap44xx_gpio5_hwmod = {
  1128. .name = "gpio5",
  1129. .class = &omap44xx_gpio_hwmod_class,
  1130. .clkdm_name = "l4_per_clkdm",
  1131. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1132. .mpu_irqs = omap44xx_gpio5_irqs,
  1133. .main_clk = "gpio5_ick",
  1134. .prcm = {
  1135. .omap4 = {
  1136. .clkctrl_offs = OMAP4_CM_L4PER_GPIO5_CLKCTRL_OFFSET,
  1137. .context_offs = OMAP4_RM_L4PER_GPIO5_CONTEXT_OFFSET,
  1138. .modulemode = MODULEMODE_HWCTRL,
  1139. },
  1140. },
  1141. .opt_clks = gpio5_opt_clks,
  1142. .opt_clks_cnt = ARRAY_SIZE(gpio5_opt_clks),
  1143. .dev_attr = &gpio_dev_attr,
  1144. };
  1145. /* gpio6 */
  1146. static struct omap_hwmod_irq_info omap44xx_gpio6_irqs[] = {
  1147. { .irq = 34 + OMAP44XX_IRQ_GIC_START },
  1148. { .irq = -1 }
  1149. };
  1150. static struct omap_hwmod_opt_clk gpio6_opt_clks[] = {
  1151. { .role = "dbclk", .clk = "gpio6_dbclk" },
  1152. };
  1153. static struct omap_hwmod omap44xx_gpio6_hwmod = {
  1154. .name = "gpio6",
  1155. .class = &omap44xx_gpio_hwmod_class,
  1156. .clkdm_name = "l4_per_clkdm",
  1157. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1158. .mpu_irqs = omap44xx_gpio6_irqs,
  1159. .main_clk = "gpio6_ick",
  1160. .prcm = {
  1161. .omap4 = {
  1162. .clkctrl_offs = OMAP4_CM_L4PER_GPIO6_CLKCTRL_OFFSET,
  1163. .context_offs = OMAP4_RM_L4PER_GPIO6_CONTEXT_OFFSET,
  1164. .modulemode = MODULEMODE_HWCTRL,
  1165. },
  1166. },
  1167. .opt_clks = gpio6_opt_clks,
  1168. .opt_clks_cnt = ARRAY_SIZE(gpio6_opt_clks),
  1169. .dev_attr = &gpio_dev_attr,
  1170. };
  1171. /*
  1172. * 'gpmc' class
  1173. * general purpose memory controller
  1174. */
  1175. static struct omap_hwmod_class_sysconfig omap44xx_gpmc_sysc = {
  1176. .rev_offs = 0x0000,
  1177. .sysc_offs = 0x0010,
  1178. .syss_offs = 0x0014,
  1179. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_SIDLEMODE |
  1180. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  1181. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1182. .sysc_fields = &omap_hwmod_sysc_type1,
  1183. };
  1184. static struct omap_hwmod_class omap44xx_gpmc_hwmod_class = {
  1185. .name = "gpmc",
  1186. .sysc = &omap44xx_gpmc_sysc,
  1187. };
  1188. /* gpmc */
  1189. static struct omap_hwmod_irq_info omap44xx_gpmc_irqs[] = {
  1190. { .irq = 20 + OMAP44XX_IRQ_GIC_START },
  1191. { .irq = -1 }
  1192. };
  1193. static struct omap_hwmod_dma_info omap44xx_gpmc_sdma_reqs[] = {
  1194. { .dma_req = 3 + OMAP44XX_DMA_REQ_START },
  1195. { .dma_req = -1 }
  1196. };
  1197. static struct omap_hwmod omap44xx_gpmc_hwmod = {
  1198. .name = "gpmc",
  1199. .class = &omap44xx_gpmc_hwmod_class,
  1200. .clkdm_name = "l3_2_clkdm",
  1201. /*
  1202. * XXX HWMOD_INIT_NO_RESET should not be needed for this IP
  1203. * block. It is not being added due to any known bugs with
  1204. * resetting the GPMC IP block, but rather because any timings
  1205. * set by the bootloader are not being correctly programmed by
  1206. * the kernel from the board file or DT data.
  1207. * HWMOD_INIT_NO_RESET should be removed ASAP.
  1208. */
  1209. .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
  1210. .mpu_irqs = omap44xx_gpmc_irqs,
  1211. .sdma_reqs = omap44xx_gpmc_sdma_reqs,
  1212. .prcm = {
  1213. .omap4 = {
  1214. .clkctrl_offs = OMAP4_CM_L3_2_GPMC_CLKCTRL_OFFSET,
  1215. .context_offs = OMAP4_RM_L3_2_GPMC_CONTEXT_OFFSET,
  1216. .modulemode = MODULEMODE_HWCTRL,
  1217. },
  1218. },
  1219. };
  1220. /*
  1221. * 'gpu' class
  1222. * 2d/3d graphics accelerator
  1223. */
  1224. static struct omap_hwmod_class_sysconfig omap44xx_gpu_sysc = {
  1225. .rev_offs = 0x1fc00,
  1226. .sysc_offs = 0x1fc10,
  1227. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE),
  1228. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1229. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  1230. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  1231. .sysc_fields = &omap_hwmod_sysc_type2,
  1232. };
  1233. static struct omap_hwmod_class omap44xx_gpu_hwmod_class = {
  1234. .name = "gpu",
  1235. .sysc = &omap44xx_gpu_sysc,
  1236. };
  1237. /* gpu */
  1238. static struct omap_hwmod_irq_info omap44xx_gpu_irqs[] = {
  1239. { .irq = 21 + OMAP44XX_IRQ_GIC_START },
  1240. { .irq = -1 }
  1241. };
  1242. static struct omap_hwmod omap44xx_gpu_hwmod = {
  1243. .name = "gpu",
  1244. .class = &omap44xx_gpu_hwmod_class,
  1245. .clkdm_name = "l3_gfx_clkdm",
  1246. .mpu_irqs = omap44xx_gpu_irqs,
  1247. .main_clk = "gpu_fck",
  1248. .prcm = {
  1249. .omap4 = {
  1250. .clkctrl_offs = OMAP4_CM_GFX_GFX_CLKCTRL_OFFSET,
  1251. .context_offs = OMAP4_RM_GFX_GFX_CONTEXT_OFFSET,
  1252. .modulemode = MODULEMODE_SWCTRL,
  1253. },
  1254. },
  1255. };
  1256. /*
  1257. * 'hdq1w' class
  1258. * hdq / 1-wire serial interface controller
  1259. */
  1260. static struct omap_hwmod_class_sysconfig omap44xx_hdq1w_sysc = {
  1261. .rev_offs = 0x0000,
  1262. .sysc_offs = 0x0014,
  1263. .syss_offs = 0x0018,
  1264. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_SOFTRESET |
  1265. SYSS_HAS_RESET_STATUS),
  1266. .sysc_fields = &omap_hwmod_sysc_type1,
  1267. };
  1268. static struct omap_hwmod_class omap44xx_hdq1w_hwmod_class = {
  1269. .name = "hdq1w",
  1270. .sysc = &omap44xx_hdq1w_sysc,
  1271. };
  1272. /* hdq1w */
  1273. static struct omap_hwmod_irq_info omap44xx_hdq1w_irqs[] = {
  1274. { .irq = 58 + OMAP44XX_IRQ_GIC_START },
  1275. { .irq = -1 }
  1276. };
  1277. static struct omap_hwmod omap44xx_hdq1w_hwmod = {
  1278. .name = "hdq1w",
  1279. .class = &omap44xx_hdq1w_hwmod_class,
  1280. .clkdm_name = "l4_per_clkdm",
  1281. .flags = HWMOD_INIT_NO_RESET, /* XXX temporary */
  1282. .mpu_irqs = omap44xx_hdq1w_irqs,
  1283. .main_clk = "hdq1w_fck",
  1284. .prcm = {
  1285. .omap4 = {
  1286. .clkctrl_offs = OMAP4_CM_L4PER_HDQ1W_CLKCTRL_OFFSET,
  1287. .context_offs = OMAP4_RM_L4PER_HDQ1W_CONTEXT_OFFSET,
  1288. .modulemode = MODULEMODE_SWCTRL,
  1289. },
  1290. },
  1291. };
  1292. /*
  1293. * 'hsi' class
  1294. * mipi high-speed synchronous serial interface (multichannel and full-duplex
  1295. * serial if)
  1296. */
  1297. static struct omap_hwmod_class_sysconfig omap44xx_hsi_sysc = {
  1298. .rev_offs = 0x0000,
  1299. .sysc_offs = 0x0010,
  1300. .syss_offs = 0x0014,
  1301. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_EMUFREE |
  1302. SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
  1303. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  1304. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1305. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  1306. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  1307. .sysc_fields = &omap_hwmod_sysc_type1,
  1308. };
  1309. static struct omap_hwmod_class omap44xx_hsi_hwmod_class = {
  1310. .name = "hsi",
  1311. .sysc = &omap44xx_hsi_sysc,
  1312. };
  1313. /* hsi */
  1314. static struct omap_hwmod_irq_info omap44xx_hsi_irqs[] = {
  1315. { .name = "mpu_p1", .irq = 67 + OMAP44XX_IRQ_GIC_START },
  1316. { .name = "mpu_p2", .irq = 68 + OMAP44XX_IRQ_GIC_START },
  1317. { .name = "mpu_dma", .irq = 71 + OMAP44XX_IRQ_GIC_START },
  1318. { .irq = -1 }
  1319. };
  1320. static struct omap_hwmod omap44xx_hsi_hwmod = {
  1321. .name = "hsi",
  1322. .class = &omap44xx_hsi_hwmod_class,
  1323. .clkdm_name = "l3_init_clkdm",
  1324. .mpu_irqs = omap44xx_hsi_irqs,
  1325. .main_clk = "hsi_fck",
  1326. .prcm = {
  1327. .omap4 = {
  1328. .clkctrl_offs = OMAP4_CM_L3INIT_HSI_CLKCTRL_OFFSET,
  1329. .context_offs = OMAP4_RM_L3INIT_HSI_CONTEXT_OFFSET,
  1330. .modulemode = MODULEMODE_HWCTRL,
  1331. },
  1332. },
  1333. };
  1334. /*
  1335. * 'i2c' class
  1336. * multimaster high-speed i2c controller
  1337. */
  1338. static struct omap_hwmod_class_sysconfig omap44xx_i2c_sysc = {
  1339. .sysc_offs = 0x0010,
  1340. .syss_offs = 0x0090,
  1341. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  1342. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
  1343. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  1344. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1345. SIDLE_SMART_WKUP),
  1346. .clockact = CLOCKACT_TEST_ICLK,
  1347. .sysc_fields = &omap_hwmod_sysc_type1,
  1348. };
  1349. static struct omap_hwmod_class omap44xx_i2c_hwmod_class = {
  1350. .name = "i2c",
  1351. .sysc = &omap44xx_i2c_sysc,
  1352. .rev = OMAP_I2C_IP_VERSION_2,
  1353. .reset = &omap_i2c_reset,
  1354. };
  1355. static struct omap_i2c_dev_attr i2c_dev_attr = {
  1356. .flags = OMAP_I2C_FLAG_BUS_SHIFT_NONE |
  1357. OMAP_I2C_FLAG_RESET_REGS_POSTIDLE,
  1358. };
  1359. /* i2c1 */
  1360. static struct omap_hwmod_irq_info omap44xx_i2c1_irqs[] = {
  1361. { .irq = 56 + OMAP44XX_IRQ_GIC_START },
  1362. { .irq = -1 }
  1363. };
  1364. static struct omap_hwmod_dma_info omap44xx_i2c1_sdma_reqs[] = {
  1365. { .name = "tx", .dma_req = 26 + OMAP44XX_DMA_REQ_START },
  1366. { .name = "rx", .dma_req = 27 + OMAP44XX_DMA_REQ_START },
  1367. { .dma_req = -1 }
  1368. };
  1369. static struct omap_hwmod omap44xx_i2c1_hwmod = {
  1370. .name = "i2c1",
  1371. .class = &omap44xx_i2c_hwmod_class,
  1372. .clkdm_name = "l4_per_clkdm",
  1373. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  1374. .mpu_irqs = omap44xx_i2c1_irqs,
  1375. .sdma_reqs = omap44xx_i2c1_sdma_reqs,
  1376. .main_clk = "i2c1_fck",
  1377. .prcm = {
  1378. .omap4 = {
  1379. .clkctrl_offs = OMAP4_CM_L4PER_I2C1_CLKCTRL_OFFSET,
  1380. .context_offs = OMAP4_RM_L4PER_I2C1_CONTEXT_OFFSET,
  1381. .modulemode = MODULEMODE_SWCTRL,
  1382. },
  1383. },
  1384. .dev_attr = &i2c_dev_attr,
  1385. };
  1386. /* i2c2 */
  1387. static struct omap_hwmod_irq_info omap44xx_i2c2_irqs[] = {
  1388. { .irq = 57 + OMAP44XX_IRQ_GIC_START },
  1389. { .irq = -1 }
  1390. };
  1391. static struct omap_hwmod_dma_info omap44xx_i2c2_sdma_reqs[] = {
  1392. { .name = "tx", .dma_req = 28 + OMAP44XX_DMA_REQ_START },
  1393. { .name = "rx", .dma_req = 29 + OMAP44XX_DMA_REQ_START },
  1394. { .dma_req = -1 }
  1395. };
  1396. static struct omap_hwmod omap44xx_i2c2_hwmod = {
  1397. .name = "i2c2",
  1398. .class = &omap44xx_i2c_hwmod_class,
  1399. .clkdm_name = "l4_per_clkdm",
  1400. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  1401. .mpu_irqs = omap44xx_i2c2_irqs,
  1402. .sdma_reqs = omap44xx_i2c2_sdma_reqs,
  1403. .main_clk = "i2c2_fck",
  1404. .prcm = {
  1405. .omap4 = {
  1406. .clkctrl_offs = OMAP4_CM_L4PER_I2C2_CLKCTRL_OFFSET,
  1407. .context_offs = OMAP4_RM_L4PER_I2C2_CONTEXT_OFFSET,
  1408. .modulemode = MODULEMODE_SWCTRL,
  1409. },
  1410. },
  1411. .dev_attr = &i2c_dev_attr,
  1412. };
  1413. /* i2c3 */
  1414. static struct omap_hwmod_irq_info omap44xx_i2c3_irqs[] = {
  1415. { .irq = 61 + OMAP44XX_IRQ_GIC_START },
  1416. { .irq = -1 }
  1417. };
  1418. static struct omap_hwmod_dma_info omap44xx_i2c3_sdma_reqs[] = {
  1419. { .name = "tx", .dma_req = 24 + OMAP44XX_DMA_REQ_START },
  1420. { .name = "rx", .dma_req = 25 + OMAP44XX_DMA_REQ_START },
  1421. { .dma_req = -1 }
  1422. };
  1423. static struct omap_hwmod omap44xx_i2c3_hwmod = {
  1424. .name = "i2c3",
  1425. .class = &omap44xx_i2c_hwmod_class,
  1426. .clkdm_name = "l4_per_clkdm",
  1427. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  1428. .mpu_irqs = omap44xx_i2c3_irqs,
  1429. .sdma_reqs = omap44xx_i2c3_sdma_reqs,
  1430. .main_clk = "i2c3_fck",
  1431. .prcm = {
  1432. .omap4 = {
  1433. .clkctrl_offs = OMAP4_CM_L4PER_I2C3_CLKCTRL_OFFSET,
  1434. .context_offs = OMAP4_RM_L4PER_I2C3_CONTEXT_OFFSET,
  1435. .modulemode = MODULEMODE_SWCTRL,
  1436. },
  1437. },
  1438. .dev_attr = &i2c_dev_attr,
  1439. };
  1440. /* i2c4 */
  1441. static struct omap_hwmod_irq_info omap44xx_i2c4_irqs[] = {
  1442. { .irq = 62 + OMAP44XX_IRQ_GIC_START },
  1443. { .irq = -1 }
  1444. };
  1445. static struct omap_hwmod_dma_info omap44xx_i2c4_sdma_reqs[] = {
  1446. { .name = "tx", .dma_req = 123 + OMAP44XX_DMA_REQ_START },
  1447. { .name = "rx", .dma_req = 124 + OMAP44XX_DMA_REQ_START },
  1448. { .dma_req = -1 }
  1449. };
  1450. static struct omap_hwmod omap44xx_i2c4_hwmod = {
  1451. .name = "i2c4",
  1452. .class = &omap44xx_i2c_hwmod_class,
  1453. .clkdm_name = "l4_per_clkdm",
  1454. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  1455. .mpu_irqs = omap44xx_i2c4_irqs,
  1456. .sdma_reqs = omap44xx_i2c4_sdma_reqs,
  1457. .main_clk = "i2c4_fck",
  1458. .prcm = {
  1459. .omap4 = {
  1460. .clkctrl_offs = OMAP4_CM_L4PER_I2C4_CLKCTRL_OFFSET,
  1461. .context_offs = OMAP4_RM_L4PER_I2C4_CONTEXT_OFFSET,
  1462. .modulemode = MODULEMODE_SWCTRL,
  1463. },
  1464. },
  1465. .dev_attr = &i2c_dev_attr,
  1466. };
  1467. /*
  1468. * 'ipu' class
  1469. * imaging processor unit
  1470. */
  1471. static struct omap_hwmod_class omap44xx_ipu_hwmod_class = {
  1472. .name = "ipu",
  1473. };
  1474. /* ipu */
  1475. static struct omap_hwmod_irq_info omap44xx_ipu_irqs[] = {
  1476. { .irq = 100 + OMAP44XX_IRQ_GIC_START },
  1477. { .irq = -1 }
  1478. };
  1479. static struct omap_hwmod_rst_info omap44xx_ipu_resets[] = {
  1480. { .name = "cpu0", .rst_shift = 0 },
  1481. { .name = "cpu1", .rst_shift = 1 },
  1482. };
  1483. static struct omap_hwmod omap44xx_ipu_hwmod = {
  1484. .name = "ipu",
  1485. .class = &omap44xx_ipu_hwmod_class,
  1486. .clkdm_name = "ducati_clkdm",
  1487. .mpu_irqs = omap44xx_ipu_irqs,
  1488. .rst_lines = omap44xx_ipu_resets,
  1489. .rst_lines_cnt = ARRAY_SIZE(omap44xx_ipu_resets),
  1490. .main_clk = "ipu_fck",
  1491. .prcm = {
  1492. .omap4 = {
  1493. .clkctrl_offs = OMAP4_CM_DUCATI_DUCATI_CLKCTRL_OFFSET,
  1494. .rstctrl_offs = OMAP4_RM_DUCATI_RSTCTRL_OFFSET,
  1495. .context_offs = OMAP4_RM_DUCATI_DUCATI_CONTEXT_OFFSET,
  1496. .modulemode = MODULEMODE_HWCTRL,
  1497. },
  1498. },
  1499. };
  1500. /*
  1501. * 'iss' class
  1502. * external images sensor pixel data processor
  1503. */
  1504. static struct omap_hwmod_class_sysconfig omap44xx_iss_sysc = {
  1505. .rev_offs = 0x0000,
  1506. .sysc_offs = 0x0010,
  1507. /*
  1508. * ISS needs 100 OCP clk cycles delay after a softreset before
  1509. * accessing sysconfig again.
  1510. * The lowest frequency at the moment for L3 bus is 100 MHz, so
  1511. * 1usec delay is needed. Add an x2 margin to be safe (2 usecs).
  1512. *
  1513. * TODO: Indicate errata when available.
  1514. */
  1515. .srst_udelay = 2,
  1516. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_RESET_STATUS |
  1517. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  1518. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1519. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  1520. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  1521. .sysc_fields = &omap_hwmod_sysc_type2,
  1522. };
  1523. static struct omap_hwmod_class omap44xx_iss_hwmod_class = {
  1524. .name = "iss",
  1525. .sysc = &omap44xx_iss_sysc,
  1526. };
  1527. /* iss */
  1528. static struct omap_hwmod_irq_info omap44xx_iss_irqs[] = {
  1529. { .irq = 24 + OMAP44XX_IRQ_GIC_START },
  1530. { .irq = -1 }
  1531. };
  1532. static struct omap_hwmod_dma_info omap44xx_iss_sdma_reqs[] = {
  1533. { .name = "1", .dma_req = 8 + OMAP44XX_DMA_REQ_START },
  1534. { .name = "2", .dma_req = 9 + OMAP44XX_DMA_REQ_START },
  1535. { .name = "3", .dma_req = 11 + OMAP44XX_DMA_REQ_START },
  1536. { .name = "4", .dma_req = 12 + OMAP44XX_DMA_REQ_START },
  1537. { .dma_req = -1 }
  1538. };
  1539. static struct omap_hwmod_opt_clk iss_opt_clks[] = {
  1540. { .role = "ctrlclk", .clk = "iss_ctrlclk" },
  1541. };
  1542. static struct omap_hwmod omap44xx_iss_hwmod = {
  1543. .name = "iss",
  1544. .class = &omap44xx_iss_hwmod_class,
  1545. .clkdm_name = "iss_clkdm",
  1546. .mpu_irqs = omap44xx_iss_irqs,
  1547. .sdma_reqs = omap44xx_iss_sdma_reqs,
  1548. .main_clk = "iss_fck",
  1549. .prcm = {
  1550. .omap4 = {
  1551. .clkctrl_offs = OMAP4_CM_CAM_ISS_CLKCTRL_OFFSET,
  1552. .context_offs = OMAP4_RM_CAM_ISS_CONTEXT_OFFSET,
  1553. .modulemode = MODULEMODE_SWCTRL,
  1554. },
  1555. },
  1556. .opt_clks = iss_opt_clks,
  1557. .opt_clks_cnt = ARRAY_SIZE(iss_opt_clks),
  1558. };
  1559. /*
  1560. * 'iva' class
  1561. * multi-standard video encoder/decoder hardware accelerator
  1562. */
  1563. static struct omap_hwmod_class omap44xx_iva_hwmod_class = {
  1564. .name = "iva",
  1565. };
  1566. /* iva */
  1567. static struct omap_hwmod_irq_info omap44xx_iva_irqs[] = {
  1568. { .name = "sync_1", .irq = 103 + OMAP44XX_IRQ_GIC_START },
  1569. { .name = "sync_0", .irq = 104 + OMAP44XX_IRQ_GIC_START },
  1570. { .name = "mailbox_0", .irq = 107 + OMAP44XX_IRQ_GIC_START },
  1571. { .irq = -1 }
  1572. };
  1573. static struct omap_hwmod_rst_info omap44xx_iva_resets[] = {
  1574. { .name = "seq0", .rst_shift = 0 },
  1575. { .name = "seq1", .rst_shift = 1 },
  1576. { .name = "logic", .rst_shift = 2 },
  1577. };
  1578. static struct omap_hwmod omap44xx_iva_hwmod = {
  1579. .name = "iva",
  1580. .class = &omap44xx_iva_hwmod_class,
  1581. .clkdm_name = "ivahd_clkdm",
  1582. .mpu_irqs = omap44xx_iva_irqs,
  1583. .rst_lines = omap44xx_iva_resets,
  1584. .rst_lines_cnt = ARRAY_SIZE(omap44xx_iva_resets),
  1585. .main_clk = "iva_fck",
  1586. .prcm = {
  1587. .omap4 = {
  1588. .clkctrl_offs = OMAP4_CM_IVAHD_IVAHD_CLKCTRL_OFFSET,
  1589. .rstctrl_offs = OMAP4_RM_IVAHD_RSTCTRL_OFFSET,
  1590. .context_offs = OMAP4_RM_IVAHD_IVAHD_CONTEXT_OFFSET,
  1591. .modulemode = MODULEMODE_HWCTRL,
  1592. },
  1593. },
  1594. };
  1595. /*
  1596. * 'kbd' class
  1597. * keyboard controller
  1598. */
  1599. static struct omap_hwmod_class_sysconfig omap44xx_kbd_sysc = {
  1600. .rev_offs = 0x0000,
  1601. .sysc_offs = 0x0010,
  1602. .syss_offs = 0x0014,
  1603. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  1604. SYSC_HAS_EMUFREE | SYSC_HAS_ENAWAKEUP |
  1605. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  1606. SYSS_HAS_RESET_STATUS),
  1607. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1608. .sysc_fields = &omap_hwmod_sysc_type1,
  1609. };
  1610. static struct omap_hwmod_class omap44xx_kbd_hwmod_class = {
  1611. .name = "kbd",
  1612. .sysc = &omap44xx_kbd_sysc,
  1613. };
  1614. /* kbd */
  1615. static struct omap_hwmod_irq_info omap44xx_kbd_irqs[] = {
  1616. { .irq = 120 + OMAP44XX_IRQ_GIC_START },
  1617. { .irq = -1 }
  1618. };
  1619. static struct omap_hwmod omap44xx_kbd_hwmod = {
  1620. .name = "kbd",
  1621. .class = &omap44xx_kbd_hwmod_class,
  1622. .clkdm_name = "l4_wkup_clkdm",
  1623. .mpu_irqs = omap44xx_kbd_irqs,
  1624. .main_clk = "kbd_fck",
  1625. .prcm = {
  1626. .omap4 = {
  1627. .clkctrl_offs = OMAP4_CM_WKUP_KEYBOARD_CLKCTRL_OFFSET,
  1628. .context_offs = OMAP4_RM_WKUP_KEYBOARD_CONTEXT_OFFSET,
  1629. .modulemode = MODULEMODE_SWCTRL,
  1630. },
  1631. },
  1632. };
  1633. /*
  1634. * 'mailbox' class
  1635. * mailbox module allowing communication between the on-chip processors using a
  1636. * queued mailbox-interrupt mechanism.
  1637. */
  1638. static struct omap_hwmod_class_sysconfig omap44xx_mailbox_sysc = {
  1639. .rev_offs = 0x0000,
  1640. .sysc_offs = 0x0010,
  1641. .sysc_flags = (SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
  1642. SYSC_HAS_SOFTRESET),
  1643. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1644. .sysc_fields = &omap_hwmod_sysc_type2,
  1645. };
  1646. static struct omap_hwmod_class omap44xx_mailbox_hwmod_class = {
  1647. .name = "mailbox",
  1648. .sysc = &omap44xx_mailbox_sysc,
  1649. };
  1650. /* mailbox */
  1651. static struct omap_hwmod_irq_info omap44xx_mailbox_irqs[] = {
  1652. { .irq = 26 + OMAP44XX_IRQ_GIC_START },
  1653. { .irq = -1 }
  1654. };
  1655. static struct omap_hwmod omap44xx_mailbox_hwmod = {
  1656. .name = "mailbox",
  1657. .class = &omap44xx_mailbox_hwmod_class,
  1658. .clkdm_name = "l4_cfg_clkdm",
  1659. .mpu_irqs = omap44xx_mailbox_irqs,
  1660. .prcm = {
  1661. .omap4 = {
  1662. .clkctrl_offs = OMAP4_CM_L4CFG_MAILBOX_CLKCTRL_OFFSET,
  1663. .context_offs = OMAP4_RM_L4CFG_MAILBOX_CONTEXT_OFFSET,
  1664. },
  1665. },
  1666. };
  1667. /*
  1668. * 'mcasp' class
  1669. * multi-channel audio serial port controller
  1670. */
  1671. /* The IP is not compliant to type1 / type2 scheme */
  1672. static struct omap_hwmod_sysc_fields omap_hwmod_sysc_type_mcasp = {
  1673. .sidle_shift = 0,
  1674. };
  1675. static struct omap_hwmod_class_sysconfig omap44xx_mcasp_sysc = {
  1676. .sysc_offs = 0x0004,
  1677. .sysc_flags = SYSC_HAS_SIDLEMODE,
  1678. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1679. SIDLE_SMART_WKUP),
  1680. .sysc_fields = &omap_hwmod_sysc_type_mcasp,
  1681. };
  1682. static struct omap_hwmod_class omap44xx_mcasp_hwmod_class = {
  1683. .name = "mcasp",
  1684. .sysc = &omap44xx_mcasp_sysc,
  1685. };
  1686. /* mcasp */
  1687. static struct omap_hwmod_irq_info omap44xx_mcasp_irqs[] = {
  1688. { .name = "arevt", .irq = 108 + OMAP44XX_IRQ_GIC_START },
  1689. { .name = "axevt", .irq = 109 + OMAP44XX_IRQ_GIC_START },
  1690. { .irq = -1 }
  1691. };
  1692. static struct omap_hwmod_dma_info omap44xx_mcasp_sdma_reqs[] = {
  1693. { .name = "axevt", .dma_req = 7 + OMAP44XX_DMA_REQ_START },
  1694. { .name = "arevt", .dma_req = 10 + OMAP44XX_DMA_REQ_START },
  1695. { .dma_req = -1 }
  1696. };
  1697. static struct omap_hwmod omap44xx_mcasp_hwmod = {
  1698. .name = "mcasp",
  1699. .class = &omap44xx_mcasp_hwmod_class,
  1700. .clkdm_name = "abe_clkdm",
  1701. .mpu_irqs = omap44xx_mcasp_irqs,
  1702. .sdma_reqs = omap44xx_mcasp_sdma_reqs,
  1703. .main_clk = "mcasp_fck",
  1704. .prcm = {
  1705. .omap4 = {
  1706. .clkctrl_offs = OMAP4_CM1_ABE_MCASP_CLKCTRL_OFFSET,
  1707. .context_offs = OMAP4_RM_ABE_MCASP_CONTEXT_OFFSET,
  1708. .modulemode = MODULEMODE_SWCTRL,
  1709. },
  1710. },
  1711. };
  1712. /*
  1713. * 'mcbsp' class
  1714. * multi channel buffered serial port controller
  1715. */
  1716. static struct omap_hwmod_class_sysconfig omap44xx_mcbsp_sysc = {
  1717. .sysc_offs = 0x008c,
  1718. .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_ENAWAKEUP |
  1719. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  1720. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1721. .sysc_fields = &omap_hwmod_sysc_type1,
  1722. };
  1723. static struct omap_hwmod_class omap44xx_mcbsp_hwmod_class = {
  1724. .name = "mcbsp",
  1725. .sysc = &omap44xx_mcbsp_sysc,
  1726. .rev = MCBSP_CONFIG_TYPE4,
  1727. };
  1728. /* mcbsp1 */
  1729. static struct omap_hwmod_irq_info omap44xx_mcbsp1_irqs[] = {
  1730. { .name = "common", .irq = 17 + OMAP44XX_IRQ_GIC_START },
  1731. { .irq = -1 }
  1732. };
  1733. static struct omap_hwmod_dma_info omap44xx_mcbsp1_sdma_reqs[] = {
  1734. { .name = "tx", .dma_req = 32 + OMAP44XX_DMA_REQ_START },
  1735. { .name = "rx", .dma_req = 33 + OMAP44XX_DMA_REQ_START },
  1736. { .dma_req = -1 }
  1737. };
  1738. static struct omap_hwmod_opt_clk mcbsp1_opt_clks[] = {
  1739. { .role = "pad_fck", .clk = "pad_clks_ck" },
  1740. { .role = "prcm_fck", .clk = "mcbsp1_sync_mux_ck" },
  1741. };
  1742. static struct omap_hwmod omap44xx_mcbsp1_hwmod = {
  1743. .name = "mcbsp1",
  1744. .class = &omap44xx_mcbsp_hwmod_class,
  1745. .clkdm_name = "abe_clkdm",
  1746. .mpu_irqs = omap44xx_mcbsp1_irqs,
  1747. .sdma_reqs = omap44xx_mcbsp1_sdma_reqs,
  1748. .main_clk = "mcbsp1_fck",
  1749. .prcm = {
  1750. .omap4 = {
  1751. .clkctrl_offs = OMAP4_CM1_ABE_MCBSP1_CLKCTRL_OFFSET,
  1752. .context_offs = OMAP4_RM_ABE_MCBSP1_CONTEXT_OFFSET,
  1753. .modulemode = MODULEMODE_SWCTRL,
  1754. },
  1755. },
  1756. .opt_clks = mcbsp1_opt_clks,
  1757. .opt_clks_cnt = ARRAY_SIZE(mcbsp1_opt_clks),
  1758. };
  1759. /* mcbsp2 */
  1760. static struct omap_hwmod_irq_info omap44xx_mcbsp2_irqs[] = {
  1761. { .name = "common", .irq = 22 + OMAP44XX_IRQ_GIC_START },
  1762. { .irq = -1 }
  1763. };
  1764. static struct omap_hwmod_dma_info omap44xx_mcbsp2_sdma_reqs[] = {
  1765. { .name = "tx", .dma_req = 16 + OMAP44XX_DMA_REQ_START },
  1766. { .name = "rx", .dma_req = 17 + OMAP44XX_DMA_REQ_START },
  1767. { .dma_req = -1 }
  1768. };
  1769. static struct omap_hwmod_opt_clk mcbsp2_opt_clks[] = {
  1770. { .role = "pad_fck", .clk = "pad_clks_ck" },
  1771. { .role = "prcm_fck", .clk = "mcbsp2_sync_mux_ck" },
  1772. };
  1773. static struct omap_hwmod omap44xx_mcbsp2_hwmod = {
  1774. .name = "mcbsp2",
  1775. .class = &omap44xx_mcbsp_hwmod_class,
  1776. .clkdm_name = "abe_clkdm",
  1777. .mpu_irqs = omap44xx_mcbsp2_irqs,
  1778. .sdma_reqs = omap44xx_mcbsp2_sdma_reqs,
  1779. .main_clk = "mcbsp2_fck",
  1780. .prcm = {
  1781. .omap4 = {
  1782. .clkctrl_offs = OMAP4_CM1_ABE_MCBSP2_CLKCTRL_OFFSET,
  1783. .context_offs = OMAP4_RM_ABE_MCBSP2_CONTEXT_OFFSET,
  1784. .modulemode = MODULEMODE_SWCTRL,
  1785. },
  1786. },
  1787. .opt_clks = mcbsp2_opt_clks,
  1788. .opt_clks_cnt = ARRAY_SIZE(mcbsp2_opt_clks),
  1789. };
  1790. /* mcbsp3 */
  1791. static struct omap_hwmod_irq_info omap44xx_mcbsp3_irqs[] = {
  1792. { .name = "common", .irq = 23 + OMAP44XX_IRQ_GIC_START },
  1793. { .irq = -1 }
  1794. };
  1795. static struct omap_hwmod_dma_info omap44xx_mcbsp3_sdma_reqs[] = {
  1796. { .name = "tx", .dma_req = 18 + OMAP44XX_DMA_REQ_START },
  1797. { .name = "rx", .dma_req = 19 + OMAP44XX_DMA_REQ_START },
  1798. { .dma_req = -1 }
  1799. };
  1800. static struct omap_hwmod_opt_clk mcbsp3_opt_clks[] = {
  1801. { .role = "pad_fck", .clk = "pad_clks_ck" },
  1802. { .role = "prcm_fck", .clk = "mcbsp3_sync_mux_ck" },
  1803. };
  1804. static struct omap_hwmod omap44xx_mcbsp3_hwmod = {
  1805. .name = "mcbsp3",
  1806. .class = &omap44xx_mcbsp_hwmod_class,
  1807. .clkdm_name = "abe_clkdm",
  1808. .mpu_irqs = omap44xx_mcbsp3_irqs,
  1809. .sdma_reqs = omap44xx_mcbsp3_sdma_reqs,
  1810. .main_clk = "mcbsp3_fck",
  1811. .prcm = {
  1812. .omap4 = {
  1813. .clkctrl_offs = OMAP4_CM1_ABE_MCBSP3_CLKCTRL_OFFSET,
  1814. .context_offs = OMAP4_RM_ABE_MCBSP3_CONTEXT_OFFSET,
  1815. .modulemode = MODULEMODE_SWCTRL,
  1816. },
  1817. },
  1818. .opt_clks = mcbsp3_opt_clks,
  1819. .opt_clks_cnt = ARRAY_SIZE(mcbsp3_opt_clks),
  1820. };
  1821. /* mcbsp4 */
  1822. static struct omap_hwmod_irq_info omap44xx_mcbsp4_irqs[] = {
  1823. { .name = "common", .irq = 16 + OMAP44XX_IRQ_GIC_START },
  1824. { .irq = -1 }
  1825. };
  1826. static struct omap_hwmod_dma_info omap44xx_mcbsp4_sdma_reqs[] = {
  1827. { .name = "tx", .dma_req = 30 + OMAP44XX_DMA_REQ_START },
  1828. { .name = "rx", .dma_req = 31 + OMAP44XX_DMA_REQ_START },
  1829. { .dma_req = -1 }
  1830. };
  1831. static struct omap_hwmod_opt_clk mcbsp4_opt_clks[] = {
  1832. { .role = "pad_fck", .clk = "pad_clks_ck" },
  1833. { .role = "prcm_fck", .clk = "mcbsp4_sync_mux_ck" },
  1834. };
  1835. static struct omap_hwmod omap44xx_mcbsp4_hwmod = {
  1836. .name = "mcbsp4",
  1837. .class = &omap44xx_mcbsp_hwmod_class,
  1838. .clkdm_name = "l4_per_clkdm",
  1839. .mpu_irqs = omap44xx_mcbsp4_irqs,
  1840. .sdma_reqs = omap44xx_mcbsp4_sdma_reqs,
  1841. .main_clk = "mcbsp4_fck",
  1842. .prcm = {
  1843. .omap4 = {
  1844. .clkctrl_offs = OMAP4_CM_L4PER_MCBSP4_CLKCTRL_OFFSET,
  1845. .context_offs = OMAP4_RM_L4PER_MCBSP4_CONTEXT_OFFSET,
  1846. .modulemode = MODULEMODE_SWCTRL,
  1847. },
  1848. },
  1849. .opt_clks = mcbsp4_opt_clks,
  1850. .opt_clks_cnt = ARRAY_SIZE(mcbsp4_opt_clks),
  1851. };
  1852. /*
  1853. * 'mcpdm' class
  1854. * multi channel pdm controller (proprietary interface with phoenix power
  1855. * ic)
  1856. */
  1857. static struct omap_hwmod_class_sysconfig omap44xx_mcpdm_sysc = {
  1858. .rev_offs = 0x0000,
  1859. .sysc_offs = 0x0010,
  1860. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  1861. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  1862. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1863. SIDLE_SMART_WKUP),
  1864. .sysc_fields = &omap_hwmod_sysc_type2,
  1865. };
  1866. static struct omap_hwmod_class omap44xx_mcpdm_hwmod_class = {
  1867. .name = "mcpdm",
  1868. .sysc = &omap44xx_mcpdm_sysc,
  1869. };
  1870. /* mcpdm */
  1871. static struct omap_hwmod_irq_info omap44xx_mcpdm_irqs[] = {
  1872. { .irq = 112 + OMAP44XX_IRQ_GIC_START },
  1873. { .irq = -1 }
  1874. };
  1875. static struct omap_hwmod_dma_info omap44xx_mcpdm_sdma_reqs[] = {
  1876. { .name = "up_link", .dma_req = 64 + OMAP44XX_DMA_REQ_START },
  1877. { .name = "dn_link", .dma_req = 65 + OMAP44XX_DMA_REQ_START },
  1878. { .dma_req = -1 }
  1879. };
  1880. static struct omap_hwmod omap44xx_mcpdm_hwmod = {
  1881. .name = "mcpdm",
  1882. .class = &omap44xx_mcpdm_hwmod_class,
  1883. .clkdm_name = "abe_clkdm",
  1884. /*
  1885. * It's suspected that the McPDM requires an off-chip main
  1886. * functional clock, controlled via I2C. This IP block is
  1887. * currently reset very early during boot, before I2C is
  1888. * available, so it doesn't seem that we have any choice in
  1889. * the kernel other than to avoid resetting it.
  1890. */
  1891. .flags = HWMOD_EXT_OPT_MAIN_CLK,
  1892. .mpu_irqs = omap44xx_mcpdm_irqs,
  1893. .sdma_reqs = omap44xx_mcpdm_sdma_reqs,
  1894. .main_clk = "mcpdm_fck",
  1895. .prcm = {
  1896. .omap4 = {
  1897. .clkctrl_offs = OMAP4_CM1_ABE_PDM_CLKCTRL_OFFSET,
  1898. .context_offs = OMAP4_RM_ABE_PDM_CONTEXT_OFFSET,
  1899. .modulemode = MODULEMODE_SWCTRL,
  1900. },
  1901. },
  1902. };
  1903. /*
  1904. * 'mcspi' class
  1905. * multichannel serial port interface (mcspi) / master/slave synchronous serial
  1906. * bus
  1907. */
  1908. static struct omap_hwmod_class_sysconfig omap44xx_mcspi_sysc = {
  1909. .rev_offs = 0x0000,
  1910. .sysc_offs = 0x0010,
  1911. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  1912. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  1913. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1914. SIDLE_SMART_WKUP),
  1915. .sysc_fields = &omap_hwmod_sysc_type2,
  1916. };
  1917. static struct omap_hwmod_class omap44xx_mcspi_hwmod_class = {
  1918. .name = "mcspi",
  1919. .sysc = &omap44xx_mcspi_sysc,
  1920. .rev = OMAP4_MCSPI_REV,
  1921. };
  1922. /* mcspi1 */
  1923. static struct omap_hwmod_irq_info omap44xx_mcspi1_irqs[] = {
  1924. { .irq = 65 + OMAP44XX_IRQ_GIC_START },
  1925. { .irq = -1 }
  1926. };
  1927. static struct omap_hwmod_dma_info omap44xx_mcspi1_sdma_reqs[] = {
  1928. { .name = "tx0", .dma_req = 34 + OMAP44XX_DMA_REQ_START },
  1929. { .name = "rx0", .dma_req = 35 + OMAP44XX_DMA_REQ_START },
  1930. { .name = "tx1", .dma_req = 36 + OMAP44XX_DMA_REQ_START },
  1931. { .name = "rx1", .dma_req = 37 + OMAP44XX_DMA_REQ_START },
  1932. { .name = "tx2", .dma_req = 38 + OMAP44XX_DMA_REQ_START },
  1933. { .name = "rx2", .dma_req = 39 + OMAP44XX_DMA_REQ_START },
  1934. { .name = "tx3", .dma_req = 40 + OMAP44XX_DMA_REQ_START },
  1935. { .name = "rx3", .dma_req = 41 + OMAP44XX_DMA_REQ_START },
  1936. { .dma_req = -1 }
  1937. };
  1938. /* mcspi1 dev_attr */
  1939. static struct omap2_mcspi_dev_attr mcspi1_dev_attr = {
  1940. .num_chipselect = 4,
  1941. };
  1942. static struct omap_hwmod omap44xx_mcspi1_hwmod = {
  1943. .name = "mcspi1",
  1944. .class = &omap44xx_mcspi_hwmod_class,
  1945. .clkdm_name = "l4_per_clkdm",
  1946. .mpu_irqs = omap44xx_mcspi1_irqs,
  1947. .sdma_reqs = omap44xx_mcspi1_sdma_reqs,
  1948. .main_clk = "mcspi1_fck",
  1949. .prcm = {
  1950. .omap4 = {
  1951. .clkctrl_offs = OMAP4_CM_L4PER_MCSPI1_CLKCTRL_OFFSET,
  1952. .context_offs = OMAP4_RM_L4PER_MCSPI1_CONTEXT_OFFSET,
  1953. .modulemode = MODULEMODE_SWCTRL,
  1954. },
  1955. },
  1956. .dev_attr = &mcspi1_dev_attr,
  1957. };
  1958. /* mcspi2 */
  1959. static struct omap_hwmod_irq_info omap44xx_mcspi2_irqs[] = {
  1960. { .irq = 66 + OMAP44XX_IRQ_GIC_START },
  1961. { .irq = -1 }
  1962. };
  1963. static struct omap_hwmod_dma_info omap44xx_mcspi2_sdma_reqs[] = {
  1964. { .name = "tx0", .dma_req = 42 + OMAP44XX_DMA_REQ_START },
  1965. { .name = "rx0", .dma_req = 43 + OMAP44XX_DMA_REQ_START },
  1966. { .name = "tx1", .dma_req = 44 + OMAP44XX_DMA_REQ_START },
  1967. { .name = "rx1", .dma_req = 45 + OMAP44XX_DMA_REQ_START },
  1968. { .dma_req = -1 }
  1969. };
  1970. /* mcspi2 dev_attr */
  1971. static struct omap2_mcspi_dev_attr mcspi2_dev_attr = {
  1972. .num_chipselect = 2,
  1973. };
  1974. static struct omap_hwmod omap44xx_mcspi2_hwmod = {
  1975. .name = "mcspi2",
  1976. .class = &omap44xx_mcspi_hwmod_class,
  1977. .clkdm_name = "l4_per_clkdm",
  1978. .mpu_irqs = omap44xx_mcspi2_irqs,
  1979. .sdma_reqs = omap44xx_mcspi2_sdma_reqs,
  1980. .main_clk = "mcspi2_fck",
  1981. .prcm = {
  1982. .omap4 = {
  1983. .clkctrl_offs = OMAP4_CM_L4PER_MCSPI2_CLKCTRL_OFFSET,
  1984. .context_offs = OMAP4_RM_L4PER_MCSPI2_CONTEXT_OFFSET,
  1985. .modulemode = MODULEMODE_SWCTRL,
  1986. },
  1987. },
  1988. .dev_attr = &mcspi2_dev_attr,
  1989. };
  1990. /* mcspi3 */
  1991. static struct omap_hwmod_irq_info omap44xx_mcspi3_irqs[] = {
  1992. { .irq = 91 + OMAP44XX_IRQ_GIC_START },
  1993. { .irq = -1 }
  1994. };
  1995. static struct omap_hwmod_dma_info omap44xx_mcspi3_sdma_reqs[] = {
  1996. { .name = "tx0", .dma_req = 14 + OMAP44XX_DMA_REQ_START },
  1997. { .name = "rx0", .dma_req = 15 + OMAP44XX_DMA_REQ_START },
  1998. { .name = "tx1", .dma_req = 22 + OMAP44XX_DMA_REQ_START },
  1999. { .name = "rx1", .dma_req = 23 + OMAP44XX_DMA_REQ_START },
  2000. { .dma_req = -1 }
  2001. };
  2002. /* mcspi3 dev_attr */
  2003. static struct omap2_mcspi_dev_attr mcspi3_dev_attr = {
  2004. .num_chipselect = 2,
  2005. };
  2006. static struct omap_hwmod omap44xx_mcspi3_hwmod = {
  2007. .name = "mcspi3",
  2008. .class = &omap44xx_mcspi_hwmod_class,
  2009. .clkdm_name = "l4_per_clkdm",
  2010. .mpu_irqs = omap44xx_mcspi3_irqs,
  2011. .sdma_reqs = omap44xx_mcspi3_sdma_reqs,
  2012. .main_clk = "mcspi3_fck",
  2013. .prcm = {
  2014. .omap4 = {
  2015. .clkctrl_offs = OMAP4_CM_L4PER_MCSPI3_CLKCTRL_OFFSET,
  2016. .context_offs = OMAP4_RM_L4PER_MCSPI3_CONTEXT_OFFSET,
  2017. .modulemode = MODULEMODE_SWCTRL,
  2018. },
  2019. },
  2020. .dev_attr = &mcspi3_dev_attr,
  2021. };
  2022. /* mcspi4 */
  2023. static struct omap_hwmod_irq_info omap44xx_mcspi4_irqs[] = {
  2024. { .irq = 48 + OMAP44XX_IRQ_GIC_START },
  2025. { .irq = -1 }
  2026. };
  2027. static struct omap_hwmod_dma_info omap44xx_mcspi4_sdma_reqs[] = {
  2028. { .name = "tx0", .dma_req = 69 + OMAP44XX_DMA_REQ_START },
  2029. { .name = "rx0", .dma_req = 70 + OMAP44XX_DMA_REQ_START },
  2030. { .dma_req = -1 }
  2031. };
  2032. /* mcspi4 dev_attr */
  2033. static struct omap2_mcspi_dev_attr mcspi4_dev_attr = {
  2034. .num_chipselect = 1,
  2035. };
  2036. static struct omap_hwmod omap44xx_mcspi4_hwmod = {
  2037. .name = "mcspi4",
  2038. .class = &omap44xx_mcspi_hwmod_class,
  2039. .clkdm_name = "l4_per_clkdm",
  2040. .mpu_irqs = omap44xx_mcspi4_irqs,
  2041. .sdma_reqs = omap44xx_mcspi4_sdma_reqs,
  2042. .main_clk = "mcspi4_fck",
  2043. .prcm = {
  2044. .omap4 = {
  2045. .clkctrl_offs = OMAP4_CM_L4PER_MCSPI4_CLKCTRL_OFFSET,
  2046. .context_offs = OMAP4_RM_L4PER_MCSPI4_CONTEXT_OFFSET,
  2047. .modulemode = MODULEMODE_SWCTRL,
  2048. },
  2049. },
  2050. .dev_attr = &mcspi4_dev_attr,
  2051. };
  2052. /*
  2053. * 'mmc' class
  2054. * multimedia card high-speed/sd/sdio (mmc/sd/sdio) host controller
  2055. */
  2056. static struct omap_hwmod_class_sysconfig omap44xx_mmc_sysc = {
  2057. .rev_offs = 0x0000,
  2058. .sysc_offs = 0x0010,
  2059. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_MIDLEMODE |
  2060. SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
  2061. SYSC_HAS_SOFTRESET),
  2062. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2063. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  2064. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  2065. .sysc_fields = &omap_hwmod_sysc_type2,
  2066. };
  2067. static struct omap_hwmod_class omap44xx_mmc_hwmod_class = {
  2068. .name = "mmc",
  2069. .sysc = &omap44xx_mmc_sysc,
  2070. };
  2071. /* mmc1 */
  2072. static struct omap_hwmod_irq_info omap44xx_mmc1_irqs[] = {
  2073. { .irq = 83 + OMAP44XX_IRQ_GIC_START },
  2074. { .irq = -1 }
  2075. };
  2076. static struct omap_hwmod_dma_info omap44xx_mmc1_sdma_reqs[] = {
  2077. { .name = "tx", .dma_req = 60 + OMAP44XX_DMA_REQ_START },
  2078. { .name = "rx", .dma_req = 61 + OMAP44XX_DMA_REQ_START },
  2079. { .dma_req = -1 }
  2080. };
  2081. /* mmc1 dev_attr */
  2082. static struct omap_mmc_dev_attr mmc1_dev_attr = {
  2083. .flags = OMAP_HSMMC_SUPPORTS_DUAL_VOLT,
  2084. };
  2085. static struct omap_hwmod omap44xx_mmc1_hwmod = {
  2086. .name = "mmc1",
  2087. .class = &omap44xx_mmc_hwmod_class,
  2088. .clkdm_name = "l3_init_clkdm",
  2089. .mpu_irqs = omap44xx_mmc1_irqs,
  2090. .sdma_reqs = omap44xx_mmc1_sdma_reqs,
  2091. .main_clk = "mmc1_fck",
  2092. .prcm = {
  2093. .omap4 = {
  2094. .clkctrl_offs = OMAP4_CM_L3INIT_MMC1_CLKCTRL_OFFSET,
  2095. .context_offs = OMAP4_RM_L3INIT_MMC1_CONTEXT_OFFSET,
  2096. .modulemode = MODULEMODE_SWCTRL,
  2097. },
  2098. },
  2099. .dev_attr = &mmc1_dev_attr,
  2100. };
  2101. /* mmc2 */
  2102. static struct omap_hwmod_irq_info omap44xx_mmc2_irqs[] = {
  2103. { .irq = 86 + OMAP44XX_IRQ_GIC_START },
  2104. { .irq = -1 }
  2105. };
  2106. static struct omap_hwmod_dma_info omap44xx_mmc2_sdma_reqs[] = {
  2107. { .name = "tx", .dma_req = 46 + OMAP44XX_DMA_REQ_START },
  2108. { .name = "rx", .dma_req = 47 + OMAP44XX_DMA_REQ_START },
  2109. { .dma_req = -1 }
  2110. };
  2111. static struct omap_hwmod omap44xx_mmc2_hwmod = {
  2112. .name = "mmc2",
  2113. .class = &omap44xx_mmc_hwmod_class,
  2114. .clkdm_name = "l3_init_clkdm",
  2115. .mpu_irqs = omap44xx_mmc2_irqs,
  2116. .sdma_reqs = omap44xx_mmc2_sdma_reqs,
  2117. .main_clk = "mmc2_fck",
  2118. .prcm = {
  2119. .omap4 = {
  2120. .clkctrl_offs = OMAP4_CM_L3INIT_MMC2_CLKCTRL_OFFSET,
  2121. .context_offs = OMAP4_RM_L3INIT_MMC2_CONTEXT_OFFSET,
  2122. .modulemode = MODULEMODE_SWCTRL,
  2123. },
  2124. },
  2125. };
  2126. /* mmc3 */
  2127. static struct omap_hwmod_irq_info omap44xx_mmc3_irqs[] = {
  2128. { .irq = 94 + OMAP44XX_IRQ_GIC_START },
  2129. { .irq = -1 }
  2130. };
  2131. static struct omap_hwmod_dma_info omap44xx_mmc3_sdma_reqs[] = {
  2132. { .name = "tx", .dma_req = 76 + OMAP44XX_DMA_REQ_START },
  2133. { .name = "rx", .dma_req = 77 + OMAP44XX_DMA_REQ_START },
  2134. { .dma_req = -1 }
  2135. };
  2136. static struct omap_hwmod omap44xx_mmc3_hwmod = {
  2137. .name = "mmc3",
  2138. .class = &omap44xx_mmc_hwmod_class,
  2139. .clkdm_name = "l4_per_clkdm",
  2140. .mpu_irqs = omap44xx_mmc3_irqs,
  2141. .sdma_reqs = omap44xx_mmc3_sdma_reqs,
  2142. .main_clk = "mmc3_fck",
  2143. .prcm = {
  2144. .omap4 = {
  2145. .clkctrl_offs = OMAP4_CM_L4PER_MMCSD3_CLKCTRL_OFFSET,
  2146. .context_offs = OMAP4_RM_L4PER_MMCSD3_CONTEXT_OFFSET,
  2147. .modulemode = MODULEMODE_SWCTRL,
  2148. },
  2149. },
  2150. };
  2151. /* mmc4 */
  2152. static struct omap_hwmod_irq_info omap44xx_mmc4_irqs[] = {
  2153. { .irq = 96 + OMAP44XX_IRQ_GIC_START },
  2154. { .irq = -1 }
  2155. };
  2156. static struct omap_hwmod_dma_info omap44xx_mmc4_sdma_reqs[] = {
  2157. { .name = "tx", .dma_req = 56 + OMAP44XX_DMA_REQ_START },
  2158. { .name = "rx", .dma_req = 57 + OMAP44XX_DMA_REQ_START },
  2159. { .dma_req = -1 }
  2160. };
  2161. static struct omap_hwmod omap44xx_mmc4_hwmod = {
  2162. .name = "mmc4",
  2163. .class = &omap44xx_mmc_hwmod_class,
  2164. .clkdm_name = "l4_per_clkdm",
  2165. .mpu_irqs = omap44xx_mmc4_irqs,
  2166. .sdma_reqs = omap44xx_mmc4_sdma_reqs,
  2167. .main_clk = "mmc4_fck",
  2168. .prcm = {
  2169. .omap4 = {
  2170. .clkctrl_offs = OMAP4_CM_L4PER_MMCSD4_CLKCTRL_OFFSET,
  2171. .context_offs = OMAP4_RM_L4PER_MMCSD4_CONTEXT_OFFSET,
  2172. .modulemode = MODULEMODE_SWCTRL,
  2173. },
  2174. },
  2175. };
  2176. /* mmc5 */
  2177. static struct omap_hwmod_irq_info omap44xx_mmc5_irqs[] = {
  2178. { .irq = 59 + OMAP44XX_IRQ_GIC_START },
  2179. { .irq = -1 }
  2180. };
  2181. static struct omap_hwmod_dma_info omap44xx_mmc5_sdma_reqs[] = {
  2182. { .name = "tx", .dma_req = 58 + OMAP44XX_DMA_REQ_START },
  2183. { .name = "rx", .dma_req = 59 + OMAP44XX_DMA_REQ_START },
  2184. { .dma_req = -1 }
  2185. };
  2186. static struct omap_hwmod omap44xx_mmc5_hwmod = {
  2187. .name = "mmc5",
  2188. .class = &omap44xx_mmc_hwmod_class,
  2189. .clkdm_name = "l4_per_clkdm",
  2190. .mpu_irqs = omap44xx_mmc5_irqs,
  2191. .sdma_reqs = omap44xx_mmc5_sdma_reqs,
  2192. .main_clk = "mmc5_fck",
  2193. .prcm = {
  2194. .omap4 = {
  2195. .clkctrl_offs = OMAP4_CM_L4PER_MMCSD5_CLKCTRL_OFFSET,
  2196. .context_offs = OMAP4_RM_L4PER_MMCSD5_CONTEXT_OFFSET,
  2197. .modulemode = MODULEMODE_SWCTRL,
  2198. },
  2199. },
  2200. };
  2201. /*
  2202. * 'mmu' class
  2203. * The memory management unit performs virtual to physical address translation
  2204. * for its requestors.
  2205. */
  2206. static struct omap_hwmod_class_sysconfig mmu_sysc = {
  2207. .rev_offs = 0x000,
  2208. .sysc_offs = 0x010,
  2209. .syss_offs = 0x014,
  2210. .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
  2211. SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE),
  2212. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  2213. .sysc_fields = &omap_hwmod_sysc_type1,
  2214. };
  2215. static struct omap_hwmod_class omap44xx_mmu_hwmod_class = {
  2216. .name = "mmu",
  2217. .sysc = &mmu_sysc,
  2218. };
  2219. /* mmu ipu */
  2220. static struct omap_mmu_dev_attr mmu_ipu_dev_attr = {
  2221. .da_start = 0x0,
  2222. .da_end = 0xfffff000,
  2223. .nr_tlb_entries = 32,
  2224. };
  2225. static struct omap_hwmod omap44xx_mmu_ipu_hwmod;
  2226. static struct omap_hwmod_irq_info omap44xx_mmu_ipu_irqs[] = {
  2227. { .irq = 100 + OMAP44XX_IRQ_GIC_START, },
  2228. { .irq = -1 }
  2229. };
  2230. static struct omap_hwmod_rst_info omap44xx_mmu_ipu_resets[] = {
  2231. { .name = "mmu_cache", .rst_shift = 2 },
  2232. };
  2233. static struct omap_hwmod_addr_space omap44xx_mmu_ipu_addrs[] = {
  2234. {
  2235. .pa_start = 0x55082000,
  2236. .pa_end = 0x550820ff,
  2237. .flags = ADDR_TYPE_RT,
  2238. },
  2239. { }
  2240. };
  2241. /* l3_main_2 -> mmu_ipu */
  2242. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__mmu_ipu = {
  2243. .master = &omap44xx_l3_main_2_hwmod,
  2244. .slave = &omap44xx_mmu_ipu_hwmod,
  2245. .clk = "l3_div_ck",
  2246. .addr = omap44xx_mmu_ipu_addrs,
  2247. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2248. };
  2249. static struct omap_hwmod omap44xx_mmu_ipu_hwmod = {
  2250. .name = "mmu_ipu",
  2251. .class = &omap44xx_mmu_hwmod_class,
  2252. .clkdm_name = "ducati_clkdm",
  2253. .mpu_irqs = omap44xx_mmu_ipu_irqs,
  2254. .rst_lines = omap44xx_mmu_ipu_resets,
  2255. .rst_lines_cnt = ARRAY_SIZE(omap44xx_mmu_ipu_resets),
  2256. .main_clk = "ducati_clk_mux_ck",
  2257. .prcm = {
  2258. .omap4 = {
  2259. .clkctrl_offs = OMAP4_CM_DUCATI_DUCATI_CLKCTRL_OFFSET,
  2260. .rstctrl_offs = OMAP4_RM_DUCATI_RSTCTRL_OFFSET,
  2261. .context_offs = OMAP4_RM_DUCATI_DUCATI_CONTEXT_OFFSET,
  2262. .modulemode = MODULEMODE_HWCTRL,
  2263. },
  2264. },
  2265. .dev_attr = &mmu_ipu_dev_attr,
  2266. };
  2267. /* mmu dsp */
  2268. static struct omap_mmu_dev_attr mmu_dsp_dev_attr = {
  2269. .da_start = 0x0,
  2270. .da_end = 0xfffff000,
  2271. .nr_tlb_entries = 32,
  2272. };
  2273. static struct omap_hwmod omap44xx_mmu_dsp_hwmod;
  2274. static struct omap_hwmod_irq_info omap44xx_mmu_dsp_irqs[] = {
  2275. { .irq = 28 + OMAP44XX_IRQ_GIC_START },
  2276. { .irq = -1 }
  2277. };
  2278. static struct omap_hwmod_rst_info omap44xx_mmu_dsp_resets[] = {
  2279. { .name = "mmu_cache", .rst_shift = 1 },
  2280. };
  2281. static struct omap_hwmod_addr_space omap44xx_mmu_dsp_addrs[] = {
  2282. {
  2283. .pa_start = 0x4a066000,
  2284. .pa_end = 0x4a0660ff,
  2285. .flags = ADDR_TYPE_RT,
  2286. },
  2287. { }
  2288. };
  2289. /* l4_cfg -> dsp */
  2290. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__mmu_dsp = {
  2291. .master = &omap44xx_l4_cfg_hwmod,
  2292. .slave = &omap44xx_mmu_dsp_hwmod,
  2293. .clk = "l4_div_ck",
  2294. .addr = omap44xx_mmu_dsp_addrs,
  2295. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2296. };
  2297. static struct omap_hwmod omap44xx_mmu_dsp_hwmod = {
  2298. .name = "mmu_dsp",
  2299. .class = &omap44xx_mmu_hwmod_class,
  2300. .clkdm_name = "tesla_clkdm",
  2301. .mpu_irqs = omap44xx_mmu_dsp_irqs,
  2302. .rst_lines = omap44xx_mmu_dsp_resets,
  2303. .rst_lines_cnt = ARRAY_SIZE(omap44xx_mmu_dsp_resets),
  2304. .main_clk = "dpll_iva_m4x2_ck",
  2305. .prcm = {
  2306. .omap4 = {
  2307. .clkctrl_offs = OMAP4_CM_TESLA_TESLA_CLKCTRL_OFFSET,
  2308. .rstctrl_offs = OMAP4_RM_TESLA_RSTCTRL_OFFSET,
  2309. .context_offs = OMAP4_RM_TESLA_TESLA_CONTEXT_OFFSET,
  2310. .modulemode = MODULEMODE_HWCTRL,
  2311. },
  2312. },
  2313. .dev_attr = &mmu_dsp_dev_attr,
  2314. };
  2315. /*
  2316. * 'mpu' class
  2317. * mpu sub-system
  2318. */
  2319. static struct omap_hwmod_class omap44xx_mpu_hwmod_class = {
  2320. .name = "mpu",
  2321. };
  2322. /* mpu */
  2323. static struct omap_hwmod_irq_info omap44xx_mpu_irqs[] = {
  2324. { .name = "pmu0", .irq = 54 + OMAP44XX_IRQ_GIC_START },
  2325. { .name = "pmu1", .irq = 55 + OMAP44XX_IRQ_GIC_START },
  2326. { .name = "pl310", .irq = 0 + OMAP44XX_IRQ_GIC_START },
  2327. { .name = "cti0", .irq = 1 + OMAP44XX_IRQ_GIC_START },
  2328. { .name = "cti1", .irq = 2 + OMAP44XX_IRQ_GIC_START },
  2329. { .irq = -1 }
  2330. };
  2331. static struct omap_hwmod omap44xx_mpu_hwmod = {
  2332. .name = "mpu",
  2333. .class = &omap44xx_mpu_hwmod_class,
  2334. .clkdm_name = "mpuss_clkdm",
  2335. .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
  2336. .mpu_irqs = omap44xx_mpu_irqs,
  2337. .main_clk = "dpll_mpu_m2_ck",
  2338. .prcm = {
  2339. .omap4 = {
  2340. .clkctrl_offs = OMAP4_CM_MPU_MPU_CLKCTRL_OFFSET,
  2341. .context_offs = OMAP4_RM_MPU_MPU_CONTEXT_OFFSET,
  2342. },
  2343. },
  2344. };
  2345. /*
  2346. * 'ocmc_ram' class
  2347. * top-level core on-chip ram
  2348. */
  2349. static struct omap_hwmod_class omap44xx_ocmc_ram_hwmod_class = {
  2350. .name = "ocmc_ram",
  2351. };
  2352. /* ocmc_ram */
  2353. static struct omap_hwmod omap44xx_ocmc_ram_hwmod = {
  2354. .name = "ocmc_ram",
  2355. .class = &omap44xx_ocmc_ram_hwmod_class,
  2356. .clkdm_name = "l3_2_clkdm",
  2357. .prcm = {
  2358. .omap4 = {
  2359. .clkctrl_offs = OMAP4_CM_L3_2_OCMC_RAM_CLKCTRL_OFFSET,
  2360. .context_offs = OMAP4_RM_L3_2_OCMC_RAM_CONTEXT_OFFSET,
  2361. },
  2362. },
  2363. };
  2364. /*
  2365. * 'ocp2scp' class
  2366. * bridge to transform ocp interface protocol to scp (serial control port)
  2367. * protocol
  2368. */
  2369. static struct omap_hwmod_class_sysconfig omap44xx_ocp2scp_sysc = {
  2370. .rev_offs = 0x0000,
  2371. .sysc_offs = 0x0010,
  2372. .syss_offs = 0x0014,
  2373. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_SIDLEMODE |
  2374. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  2375. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  2376. .sysc_fields = &omap_hwmod_sysc_type1,
  2377. };
  2378. static struct omap_hwmod_class omap44xx_ocp2scp_hwmod_class = {
  2379. .name = "ocp2scp",
  2380. .sysc = &omap44xx_ocp2scp_sysc,
  2381. };
  2382. /* ocp2scp dev_attr */
  2383. static struct resource omap44xx_usb_phy_and_pll_addrs[] = {
  2384. {
  2385. .name = "usb_phy",
  2386. .start = 0x4a0ad080,
  2387. .end = 0x4a0ae000,
  2388. .flags = IORESOURCE_MEM,
  2389. },
  2390. {
  2391. /* XXX: Remove this once control module driver is in place */
  2392. .name = "ctrl_dev",
  2393. .start = 0x4a002300,
  2394. .end = 0x4a002303,
  2395. .flags = IORESOURCE_MEM,
  2396. },
  2397. { }
  2398. };
  2399. static struct omap_ocp2scp_dev ocp2scp_dev_attr[] = {
  2400. {
  2401. .drv_name = "omap-usb2",
  2402. .res = omap44xx_usb_phy_and_pll_addrs,
  2403. },
  2404. { }
  2405. };
  2406. /* ocp2scp_usb_phy */
  2407. static struct omap_hwmod omap44xx_ocp2scp_usb_phy_hwmod = {
  2408. .name = "ocp2scp_usb_phy",
  2409. .class = &omap44xx_ocp2scp_hwmod_class,
  2410. .clkdm_name = "l3_init_clkdm",
  2411. .main_clk = "ocp2scp_usb_phy_phy_48m",
  2412. .prcm = {
  2413. .omap4 = {
  2414. .clkctrl_offs = OMAP4_CM_L3INIT_USBPHYOCP2SCP_CLKCTRL_OFFSET,
  2415. .context_offs = OMAP4_RM_L3INIT_USBPHYOCP2SCP_CONTEXT_OFFSET,
  2416. .modulemode = MODULEMODE_HWCTRL,
  2417. },
  2418. },
  2419. .dev_attr = ocp2scp_dev_attr,
  2420. };
  2421. /*
  2422. * 'prcm' class
  2423. * power and reset manager (part of the prcm infrastructure) + clock manager 2
  2424. * + clock manager 1 (in always on power domain) + local prm in mpu
  2425. */
  2426. static struct omap_hwmod_class omap44xx_prcm_hwmod_class = {
  2427. .name = "prcm",
  2428. };
  2429. /* prcm_mpu */
  2430. static struct omap_hwmod omap44xx_prcm_mpu_hwmod = {
  2431. .name = "prcm_mpu",
  2432. .class = &omap44xx_prcm_hwmod_class,
  2433. .clkdm_name = "l4_wkup_clkdm",
  2434. .flags = HWMOD_NO_IDLEST,
  2435. .prcm = {
  2436. .omap4 = {
  2437. .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
  2438. },
  2439. },
  2440. };
  2441. /* cm_core_aon */
  2442. static struct omap_hwmod omap44xx_cm_core_aon_hwmod = {
  2443. .name = "cm_core_aon",
  2444. .class = &omap44xx_prcm_hwmod_class,
  2445. .flags = HWMOD_NO_IDLEST,
  2446. .prcm = {
  2447. .omap4 = {
  2448. .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
  2449. },
  2450. },
  2451. };
  2452. /* cm_core */
  2453. static struct omap_hwmod omap44xx_cm_core_hwmod = {
  2454. .name = "cm_core",
  2455. .class = &omap44xx_prcm_hwmod_class,
  2456. .flags = HWMOD_NO_IDLEST,
  2457. .prcm = {
  2458. .omap4 = {
  2459. .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
  2460. },
  2461. },
  2462. };
  2463. /* prm */
  2464. static struct omap_hwmod_irq_info omap44xx_prm_irqs[] = {
  2465. { .irq = 11 + OMAP44XX_IRQ_GIC_START },
  2466. { .irq = -1 }
  2467. };
  2468. static struct omap_hwmod_rst_info omap44xx_prm_resets[] = {
  2469. { .name = "rst_global_warm_sw", .rst_shift = 0 },
  2470. { .name = "rst_global_cold_sw", .rst_shift = 1 },
  2471. };
  2472. static struct omap_hwmod omap44xx_prm_hwmod = {
  2473. .name = "prm",
  2474. .class = &omap44xx_prcm_hwmod_class,
  2475. .mpu_irqs = omap44xx_prm_irqs,
  2476. .rst_lines = omap44xx_prm_resets,
  2477. .rst_lines_cnt = ARRAY_SIZE(omap44xx_prm_resets),
  2478. };
  2479. /*
  2480. * 'scrm' class
  2481. * system clock and reset manager
  2482. */
  2483. static struct omap_hwmod_class omap44xx_scrm_hwmod_class = {
  2484. .name = "scrm",
  2485. };
  2486. /* scrm */
  2487. static struct omap_hwmod omap44xx_scrm_hwmod = {
  2488. .name = "scrm",
  2489. .class = &omap44xx_scrm_hwmod_class,
  2490. .clkdm_name = "l4_wkup_clkdm",
  2491. .prcm = {
  2492. .omap4 = {
  2493. .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
  2494. },
  2495. },
  2496. };
  2497. /*
  2498. * 'sl2if' class
  2499. * shared level 2 memory interface
  2500. */
  2501. static struct omap_hwmod_class omap44xx_sl2if_hwmod_class = {
  2502. .name = "sl2if",
  2503. };
  2504. /* sl2if */
  2505. static struct omap_hwmod omap44xx_sl2if_hwmod = {
  2506. .name = "sl2if",
  2507. .class = &omap44xx_sl2if_hwmod_class,
  2508. .clkdm_name = "ivahd_clkdm",
  2509. .prcm = {
  2510. .omap4 = {
  2511. .clkctrl_offs = OMAP4_CM_IVAHD_SL2_CLKCTRL_OFFSET,
  2512. .context_offs = OMAP4_RM_IVAHD_SL2_CONTEXT_OFFSET,
  2513. .modulemode = MODULEMODE_HWCTRL,
  2514. },
  2515. },
  2516. };
  2517. /*
  2518. * 'slimbus' class
  2519. * bidirectional, multi-drop, multi-channel two-line serial interface between
  2520. * the device and external components
  2521. */
  2522. static struct omap_hwmod_class_sysconfig omap44xx_slimbus_sysc = {
  2523. .rev_offs = 0x0000,
  2524. .sysc_offs = 0x0010,
  2525. .sysc_flags = (SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
  2526. SYSC_HAS_SOFTRESET),
  2527. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2528. SIDLE_SMART_WKUP),
  2529. .sysc_fields = &omap_hwmod_sysc_type2,
  2530. };
  2531. static struct omap_hwmod_class omap44xx_slimbus_hwmod_class = {
  2532. .name = "slimbus",
  2533. .sysc = &omap44xx_slimbus_sysc,
  2534. };
  2535. /* slimbus1 */
  2536. static struct omap_hwmod_irq_info omap44xx_slimbus1_irqs[] = {
  2537. { .irq = 97 + OMAP44XX_IRQ_GIC_START },
  2538. { .irq = -1 }
  2539. };
  2540. static struct omap_hwmod_dma_info omap44xx_slimbus1_sdma_reqs[] = {
  2541. { .name = "tx0", .dma_req = 84 + OMAP44XX_DMA_REQ_START },
  2542. { .name = "tx1", .dma_req = 85 + OMAP44XX_DMA_REQ_START },
  2543. { .name = "tx2", .dma_req = 86 + OMAP44XX_DMA_REQ_START },
  2544. { .name = "tx3", .dma_req = 87 + OMAP44XX_DMA_REQ_START },
  2545. { .name = "rx0", .dma_req = 88 + OMAP44XX_DMA_REQ_START },
  2546. { .name = "rx1", .dma_req = 89 + OMAP44XX_DMA_REQ_START },
  2547. { .name = "rx2", .dma_req = 90 + OMAP44XX_DMA_REQ_START },
  2548. { .name = "rx3", .dma_req = 91 + OMAP44XX_DMA_REQ_START },
  2549. { .dma_req = -1 }
  2550. };
  2551. static struct omap_hwmod_opt_clk slimbus1_opt_clks[] = {
  2552. { .role = "fclk_1", .clk = "slimbus1_fclk_1" },
  2553. { .role = "fclk_0", .clk = "slimbus1_fclk_0" },
  2554. { .role = "fclk_2", .clk = "slimbus1_fclk_2" },
  2555. { .role = "slimbus_clk", .clk = "slimbus1_slimbus_clk" },
  2556. };
  2557. static struct omap_hwmod omap44xx_slimbus1_hwmod = {
  2558. .name = "slimbus1",
  2559. .class = &omap44xx_slimbus_hwmod_class,
  2560. .clkdm_name = "abe_clkdm",
  2561. .mpu_irqs = omap44xx_slimbus1_irqs,
  2562. .sdma_reqs = omap44xx_slimbus1_sdma_reqs,
  2563. .prcm = {
  2564. .omap4 = {
  2565. .clkctrl_offs = OMAP4_CM1_ABE_SLIMBUS_CLKCTRL_OFFSET,
  2566. .context_offs = OMAP4_RM_ABE_SLIMBUS_CONTEXT_OFFSET,
  2567. .modulemode = MODULEMODE_SWCTRL,
  2568. },
  2569. },
  2570. .opt_clks = slimbus1_opt_clks,
  2571. .opt_clks_cnt = ARRAY_SIZE(slimbus1_opt_clks),
  2572. };
  2573. /* slimbus2 */
  2574. static struct omap_hwmod_irq_info omap44xx_slimbus2_irqs[] = {
  2575. { .irq = 98 + OMAP44XX_IRQ_GIC_START },
  2576. { .irq = -1 }
  2577. };
  2578. static struct omap_hwmod_dma_info omap44xx_slimbus2_sdma_reqs[] = {
  2579. { .name = "tx0", .dma_req = 92 + OMAP44XX_DMA_REQ_START },
  2580. { .name = "tx1", .dma_req = 93 + OMAP44XX_DMA_REQ_START },
  2581. { .name = "tx2", .dma_req = 94 + OMAP44XX_DMA_REQ_START },
  2582. { .name = "tx3", .dma_req = 95 + OMAP44XX_DMA_REQ_START },
  2583. { .name = "rx0", .dma_req = 96 + OMAP44XX_DMA_REQ_START },
  2584. { .name = "rx1", .dma_req = 97 + OMAP44XX_DMA_REQ_START },
  2585. { .name = "rx2", .dma_req = 98 + OMAP44XX_DMA_REQ_START },
  2586. { .name = "rx3", .dma_req = 99 + OMAP44XX_DMA_REQ_START },
  2587. { .dma_req = -1 }
  2588. };
  2589. static struct omap_hwmod_opt_clk slimbus2_opt_clks[] = {
  2590. { .role = "fclk_1", .clk = "slimbus2_fclk_1" },
  2591. { .role = "fclk_0", .clk = "slimbus2_fclk_0" },
  2592. { .role = "slimbus_clk", .clk = "slimbus2_slimbus_clk" },
  2593. };
  2594. static struct omap_hwmod omap44xx_slimbus2_hwmod = {
  2595. .name = "slimbus2",
  2596. .class = &omap44xx_slimbus_hwmod_class,
  2597. .clkdm_name = "l4_per_clkdm",
  2598. .mpu_irqs = omap44xx_slimbus2_irqs,
  2599. .sdma_reqs = omap44xx_slimbus2_sdma_reqs,
  2600. .prcm = {
  2601. .omap4 = {
  2602. .clkctrl_offs = OMAP4_CM_L4PER_SLIMBUS2_CLKCTRL_OFFSET,
  2603. .context_offs = OMAP4_RM_L4PER_SLIMBUS2_CONTEXT_OFFSET,
  2604. .modulemode = MODULEMODE_SWCTRL,
  2605. },
  2606. },
  2607. .opt_clks = slimbus2_opt_clks,
  2608. .opt_clks_cnt = ARRAY_SIZE(slimbus2_opt_clks),
  2609. };
  2610. /*
  2611. * 'smartreflex' class
  2612. * smartreflex module (monitor silicon performance and outputs a measure of
  2613. * performance error)
  2614. */
  2615. /* The IP is not compliant to type1 / type2 scheme */
  2616. static struct omap_hwmod_sysc_fields omap_hwmod_sysc_type_smartreflex = {
  2617. .sidle_shift = 24,
  2618. .enwkup_shift = 26,
  2619. };
  2620. static struct omap_hwmod_class_sysconfig omap44xx_smartreflex_sysc = {
  2621. .sysc_offs = 0x0038,
  2622. .sysc_flags = (SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE),
  2623. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2624. SIDLE_SMART_WKUP),
  2625. .sysc_fields = &omap_hwmod_sysc_type_smartreflex,
  2626. };
  2627. static struct omap_hwmod_class omap44xx_smartreflex_hwmod_class = {
  2628. .name = "smartreflex",
  2629. .sysc = &omap44xx_smartreflex_sysc,
  2630. .rev = 2,
  2631. };
  2632. /* smartreflex_core */
  2633. static struct omap_smartreflex_dev_attr smartreflex_core_dev_attr = {
  2634. .sensor_voltdm_name = "core",
  2635. };
  2636. static struct omap_hwmod_irq_info omap44xx_smartreflex_core_irqs[] = {
  2637. { .irq = 19 + OMAP44XX_IRQ_GIC_START },
  2638. { .irq = -1 }
  2639. };
  2640. static struct omap_hwmod omap44xx_smartreflex_core_hwmod = {
  2641. .name = "smartreflex_core",
  2642. .class = &omap44xx_smartreflex_hwmod_class,
  2643. .clkdm_name = "l4_ao_clkdm",
  2644. .mpu_irqs = omap44xx_smartreflex_core_irqs,
  2645. .main_clk = "smartreflex_core_fck",
  2646. .prcm = {
  2647. .omap4 = {
  2648. .clkctrl_offs = OMAP4_CM_ALWON_SR_CORE_CLKCTRL_OFFSET,
  2649. .context_offs = OMAP4_RM_ALWON_SR_CORE_CONTEXT_OFFSET,
  2650. .modulemode = MODULEMODE_SWCTRL,
  2651. },
  2652. },
  2653. .dev_attr = &smartreflex_core_dev_attr,
  2654. };
  2655. /* smartreflex_iva */
  2656. static struct omap_smartreflex_dev_attr smartreflex_iva_dev_attr = {
  2657. .sensor_voltdm_name = "iva",
  2658. };
  2659. static struct omap_hwmod_irq_info omap44xx_smartreflex_iva_irqs[] = {
  2660. { .irq = 102 + OMAP44XX_IRQ_GIC_START },
  2661. { .irq = -1 }
  2662. };
  2663. static struct omap_hwmod omap44xx_smartreflex_iva_hwmod = {
  2664. .name = "smartreflex_iva",
  2665. .class = &omap44xx_smartreflex_hwmod_class,
  2666. .clkdm_name = "l4_ao_clkdm",
  2667. .mpu_irqs = omap44xx_smartreflex_iva_irqs,
  2668. .main_clk = "smartreflex_iva_fck",
  2669. .prcm = {
  2670. .omap4 = {
  2671. .clkctrl_offs = OMAP4_CM_ALWON_SR_IVA_CLKCTRL_OFFSET,
  2672. .context_offs = OMAP4_RM_ALWON_SR_IVA_CONTEXT_OFFSET,
  2673. .modulemode = MODULEMODE_SWCTRL,
  2674. },
  2675. },
  2676. .dev_attr = &smartreflex_iva_dev_attr,
  2677. };
  2678. /* smartreflex_mpu */
  2679. static struct omap_smartreflex_dev_attr smartreflex_mpu_dev_attr = {
  2680. .sensor_voltdm_name = "mpu",
  2681. };
  2682. static struct omap_hwmod_irq_info omap44xx_smartreflex_mpu_irqs[] = {
  2683. { .irq = 18 + OMAP44XX_IRQ_GIC_START },
  2684. { .irq = -1 }
  2685. };
  2686. static struct omap_hwmod omap44xx_smartreflex_mpu_hwmod = {
  2687. .name = "smartreflex_mpu",
  2688. .class = &omap44xx_smartreflex_hwmod_class,
  2689. .clkdm_name = "l4_ao_clkdm",
  2690. .mpu_irqs = omap44xx_smartreflex_mpu_irqs,
  2691. .main_clk = "smartreflex_mpu_fck",
  2692. .prcm = {
  2693. .omap4 = {
  2694. .clkctrl_offs = OMAP4_CM_ALWON_SR_MPU_CLKCTRL_OFFSET,
  2695. .context_offs = OMAP4_RM_ALWON_SR_MPU_CONTEXT_OFFSET,
  2696. .modulemode = MODULEMODE_SWCTRL,
  2697. },
  2698. },
  2699. .dev_attr = &smartreflex_mpu_dev_attr,
  2700. };
  2701. /*
  2702. * 'spinlock' class
  2703. * spinlock provides hardware assistance for synchronizing the processes
  2704. * running on multiple processors
  2705. */
  2706. static struct omap_hwmod_class_sysconfig omap44xx_spinlock_sysc = {
  2707. .rev_offs = 0x0000,
  2708. .sysc_offs = 0x0010,
  2709. .syss_offs = 0x0014,
  2710. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  2711. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
  2712. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  2713. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2714. SIDLE_SMART_WKUP),
  2715. .sysc_fields = &omap_hwmod_sysc_type1,
  2716. };
  2717. static struct omap_hwmod_class omap44xx_spinlock_hwmod_class = {
  2718. .name = "spinlock",
  2719. .sysc = &omap44xx_spinlock_sysc,
  2720. };
  2721. /* spinlock */
  2722. static struct omap_hwmod omap44xx_spinlock_hwmod = {
  2723. .name = "spinlock",
  2724. .class = &omap44xx_spinlock_hwmod_class,
  2725. .clkdm_name = "l4_cfg_clkdm",
  2726. .prcm = {
  2727. .omap4 = {
  2728. .clkctrl_offs = OMAP4_CM_L4CFG_HW_SEM_CLKCTRL_OFFSET,
  2729. .context_offs = OMAP4_RM_L4CFG_HW_SEM_CONTEXT_OFFSET,
  2730. },
  2731. },
  2732. };
  2733. /*
  2734. * 'timer' class
  2735. * general purpose timer module with accurate 1ms tick
  2736. * This class contains several variants: ['timer_1ms', 'timer']
  2737. */
  2738. static struct omap_hwmod_class_sysconfig omap44xx_timer_1ms_sysc = {
  2739. .rev_offs = 0x0000,
  2740. .sysc_offs = 0x0010,
  2741. .syss_offs = 0x0014,
  2742. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  2743. SYSC_HAS_EMUFREE | SYSC_HAS_ENAWAKEUP |
  2744. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  2745. SYSS_HAS_RESET_STATUS),
  2746. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  2747. .clockact = CLOCKACT_TEST_ICLK,
  2748. .sysc_fields = &omap_hwmod_sysc_type1,
  2749. };
  2750. static struct omap_hwmod_class omap44xx_timer_1ms_hwmod_class = {
  2751. .name = "timer",
  2752. .sysc = &omap44xx_timer_1ms_sysc,
  2753. };
  2754. static struct omap_hwmod_class_sysconfig omap44xx_timer_sysc = {
  2755. .rev_offs = 0x0000,
  2756. .sysc_offs = 0x0010,
  2757. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  2758. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  2759. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2760. SIDLE_SMART_WKUP),
  2761. .sysc_fields = &omap_hwmod_sysc_type2,
  2762. };
  2763. static struct omap_hwmod_class omap44xx_timer_hwmod_class = {
  2764. .name = "timer",
  2765. .sysc = &omap44xx_timer_sysc,
  2766. };
  2767. /* always-on timers dev attribute */
  2768. static struct omap_timer_capability_dev_attr capability_alwon_dev_attr = {
  2769. .timer_capability = OMAP_TIMER_ALWON,
  2770. };
  2771. /* pwm timers dev attribute */
  2772. static struct omap_timer_capability_dev_attr capability_pwm_dev_attr = {
  2773. .timer_capability = OMAP_TIMER_HAS_PWM,
  2774. };
  2775. /* timers with DSP interrupt dev attribute */
  2776. static struct omap_timer_capability_dev_attr capability_dsp_dev_attr = {
  2777. .timer_capability = OMAP_TIMER_HAS_DSP_IRQ,
  2778. };
  2779. /* pwm timers with DSP interrupt dev attribute */
  2780. static struct omap_timer_capability_dev_attr capability_dsp_pwm_dev_attr = {
  2781. .timer_capability = OMAP_TIMER_HAS_DSP_IRQ | OMAP_TIMER_HAS_PWM,
  2782. };
  2783. /* timer1 */
  2784. static struct omap_hwmod_irq_info omap44xx_timer1_irqs[] = {
  2785. { .irq = 37 + OMAP44XX_IRQ_GIC_START },
  2786. { .irq = -1 }
  2787. };
  2788. static struct omap_hwmod omap44xx_timer1_hwmod = {
  2789. .name = "timer1",
  2790. .class = &omap44xx_timer_1ms_hwmod_class,
  2791. .clkdm_name = "l4_wkup_clkdm",
  2792. .flags = HWMOD_SET_DEFAULT_CLOCKACT,
  2793. .mpu_irqs = omap44xx_timer1_irqs,
  2794. .main_clk = "timer1_fck",
  2795. .prcm = {
  2796. .omap4 = {
  2797. .clkctrl_offs = OMAP4_CM_WKUP_TIMER1_CLKCTRL_OFFSET,
  2798. .context_offs = OMAP4_RM_WKUP_TIMER1_CONTEXT_OFFSET,
  2799. .modulemode = MODULEMODE_SWCTRL,
  2800. },
  2801. },
  2802. .dev_attr = &capability_alwon_dev_attr,
  2803. };
  2804. /* timer2 */
  2805. static struct omap_hwmod_irq_info omap44xx_timer2_irqs[] = {
  2806. { .irq = 38 + OMAP44XX_IRQ_GIC_START },
  2807. { .irq = -1 }
  2808. };
  2809. static struct omap_hwmod omap44xx_timer2_hwmod = {
  2810. .name = "timer2",
  2811. .class = &omap44xx_timer_1ms_hwmod_class,
  2812. .clkdm_name = "l4_per_clkdm",
  2813. .flags = HWMOD_SET_DEFAULT_CLOCKACT,
  2814. .mpu_irqs = omap44xx_timer2_irqs,
  2815. .main_clk = "timer2_fck",
  2816. .prcm = {
  2817. .omap4 = {
  2818. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER2_CLKCTRL_OFFSET,
  2819. .context_offs = OMAP4_RM_L4PER_DMTIMER2_CONTEXT_OFFSET,
  2820. .modulemode = MODULEMODE_SWCTRL,
  2821. },
  2822. },
  2823. };
  2824. /* timer3 */
  2825. static struct omap_hwmod_irq_info omap44xx_timer3_irqs[] = {
  2826. { .irq = 39 + OMAP44XX_IRQ_GIC_START },
  2827. { .irq = -1 }
  2828. };
  2829. static struct omap_hwmod omap44xx_timer3_hwmod = {
  2830. .name = "timer3",
  2831. .class = &omap44xx_timer_hwmod_class,
  2832. .clkdm_name = "l4_per_clkdm",
  2833. .mpu_irqs = omap44xx_timer3_irqs,
  2834. .main_clk = "timer3_fck",
  2835. .prcm = {
  2836. .omap4 = {
  2837. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER3_CLKCTRL_OFFSET,
  2838. .context_offs = OMAP4_RM_L4PER_DMTIMER3_CONTEXT_OFFSET,
  2839. .modulemode = MODULEMODE_SWCTRL,
  2840. },
  2841. },
  2842. };
  2843. /* timer4 */
  2844. static struct omap_hwmod_irq_info omap44xx_timer4_irqs[] = {
  2845. { .irq = 40 + OMAP44XX_IRQ_GIC_START },
  2846. { .irq = -1 }
  2847. };
  2848. static struct omap_hwmod omap44xx_timer4_hwmod = {
  2849. .name = "timer4",
  2850. .class = &omap44xx_timer_hwmod_class,
  2851. .clkdm_name = "l4_per_clkdm",
  2852. .mpu_irqs = omap44xx_timer4_irqs,
  2853. .main_clk = "timer4_fck",
  2854. .prcm = {
  2855. .omap4 = {
  2856. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER4_CLKCTRL_OFFSET,
  2857. .context_offs = OMAP4_RM_L4PER_DMTIMER4_CONTEXT_OFFSET,
  2858. .modulemode = MODULEMODE_SWCTRL,
  2859. },
  2860. },
  2861. };
  2862. /* timer5 */
  2863. static struct omap_hwmod_irq_info omap44xx_timer5_irqs[] = {
  2864. { .irq = 41 + OMAP44XX_IRQ_GIC_START },
  2865. { .irq = -1 }
  2866. };
  2867. static struct omap_hwmod omap44xx_timer5_hwmod = {
  2868. .name = "timer5",
  2869. .class = &omap44xx_timer_hwmod_class,
  2870. .clkdm_name = "abe_clkdm",
  2871. .mpu_irqs = omap44xx_timer5_irqs,
  2872. .main_clk = "timer5_fck",
  2873. .prcm = {
  2874. .omap4 = {
  2875. .clkctrl_offs = OMAP4_CM1_ABE_TIMER5_CLKCTRL_OFFSET,
  2876. .context_offs = OMAP4_RM_ABE_TIMER5_CONTEXT_OFFSET,
  2877. .modulemode = MODULEMODE_SWCTRL,
  2878. },
  2879. },
  2880. .dev_attr = &capability_dsp_dev_attr,
  2881. };
  2882. /* timer6 */
  2883. static struct omap_hwmod_irq_info omap44xx_timer6_irqs[] = {
  2884. { .irq = 42 + OMAP44XX_IRQ_GIC_START },
  2885. { .irq = -1 }
  2886. };
  2887. static struct omap_hwmod omap44xx_timer6_hwmod = {
  2888. .name = "timer6",
  2889. .class = &omap44xx_timer_hwmod_class,
  2890. .clkdm_name = "abe_clkdm",
  2891. .mpu_irqs = omap44xx_timer6_irqs,
  2892. .main_clk = "timer6_fck",
  2893. .prcm = {
  2894. .omap4 = {
  2895. .clkctrl_offs = OMAP4_CM1_ABE_TIMER6_CLKCTRL_OFFSET,
  2896. .context_offs = OMAP4_RM_ABE_TIMER6_CONTEXT_OFFSET,
  2897. .modulemode = MODULEMODE_SWCTRL,
  2898. },
  2899. },
  2900. .dev_attr = &capability_dsp_dev_attr,
  2901. };
  2902. /* timer7 */
  2903. static struct omap_hwmod_irq_info omap44xx_timer7_irqs[] = {
  2904. { .irq = 43 + OMAP44XX_IRQ_GIC_START },
  2905. { .irq = -1 }
  2906. };
  2907. static struct omap_hwmod omap44xx_timer7_hwmod = {
  2908. .name = "timer7",
  2909. .class = &omap44xx_timer_hwmod_class,
  2910. .clkdm_name = "abe_clkdm",
  2911. .mpu_irqs = omap44xx_timer7_irqs,
  2912. .main_clk = "timer7_fck",
  2913. .prcm = {
  2914. .omap4 = {
  2915. .clkctrl_offs = OMAP4_CM1_ABE_TIMER7_CLKCTRL_OFFSET,
  2916. .context_offs = OMAP4_RM_ABE_TIMER7_CONTEXT_OFFSET,
  2917. .modulemode = MODULEMODE_SWCTRL,
  2918. },
  2919. },
  2920. .dev_attr = &capability_dsp_dev_attr,
  2921. };
  2922. /* timer8 */
  2923. static struct omap_hwmod_irq_info omap44xx_timer8_irqs[] = {
  2924. { .irq = 44 + OMAP44XX_IRQ_GIC_START },
  2925. { .irq = -1 }
  2926. };
  2927. static struct omap_hwmod omap44xx_timer8_hwmod = {
  2928. .name = "timer8",
  2929. .class = &omap44xx_timer_hwmod_class,
  2930. .clkdm_name = "abe_clkdm",
  2931. .mpu_irqs = omap44xx_timer8_irqs,
  2932. .main_clk = "timer8_fck",
  2933. .prcm = {
  2934. .omap4 = {
  2935. .clkctrl_offs = OMAP4_CM1_ABE_TIMER8_CLKCTRL_OFFSET,
  2936. .context_offs = OMAP4_RM_ABE_TIMER8_CONTEXT_OFFSET,
  2937. .modulemode = MODULEMODE_SWCTRL,
  2938. },
  2939. },
  2940. .dev_attr = &capability_dsp_pwm_dev_attr,
  2941. };
  2942. /* timer9 */
  2943. static struct omap_hwmod_irq_info omap44xx_timer9_irqs[] = {
  2944. { .irq = 45 + OMAP44XX_IRQ_GIC_START },
  2945. { .irq = -1 }
  2946. };
  2947. static struct omap_hwmod omap44xx_timer9_hwmod = {
  2948. .name = "timer9",
  2949. .class = &omap44xx_timer_hwmod_class,
  2950. .clkdm_name = "l4_per_clkdm",
  2951. .mpu_irqs = omap44xx_timer9_irqs,
  2952. .main_clk = "timer9_fck",
  2953. .prcm = {
  2954. .omap4 = {
  2955. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER9_CLKCTRL_OFFSET,
  2956. .context_offs = OMAP4_RM_L4PER_DMTIMER9_CONTEXT_OFFSET,
  2957. .modulemode = MODULEMODE_SWCTRL,
  2958. },
  2959. },
  2960. .dev_attr = &capability_pwm_dev_attr,
  2961. };
  2962. /* timer10 */
  2963. static struct omap_hwmod_irq_info omap44xx_timer10_irqs[] = {
  2964. { .irq = 46 + OMAP44XX_IRQ_GIC_START },
  2965. { .irq = -1 }
  2966. };
  2967. static struct omap_hwmod omap44xx_timer10_hwmod = {
  2968. .name = "timer10",
  2969. .class = &omap44xx_timer_1ms_hwmod_class,
  2970. .clkdm_name = "l4_per_clkdm",
  2971. .flags = HWMOD_SET_DEFAULT_CLOCKACT,
  2972. .mpu_irqs = omap44xx_timer10_irqs,
  2973. .main_clk = "timer10_fck",
  2974. .prcm = {
  2975. .omap4 = {
  2976. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER10_CLKCTRL_OFFSET,
  2977. .context_offs = OMAP4_RM_L4PER_DMTIMER10_CONTEXT_OFFSET,
  2978. .modulemode = MODULEMODE_SWCTRL,
  2979. },
  2980. },
  2981. .dev_attr = &capability_pwm_dev_attr,
  2982. };
  2983. /* timer11 */
  2984. static struct omap_hwmod_irq_info omap44xx_timer11_irqs[] = {
  2985. { .irq = 47 + OMAP44XX_IRQ_GIC_START },
  2986. { .irq = -1 }
  2987. };
  2988. static struct omap_hwmod omap44xx_timer11_hwmod = {
  2989. .name = "timer11",
  2990. .class = &omap44xx_timer_hwmod_class,
  2991. .clkdm_name = "l4_per_clkdm",
  2992. .mpu_irqs = omap44xx_timer11_irqs,
  2993. .main_clk = "timer11_fck",
  2994. .prcm = {
  2995. .omap4 = {
  2996. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER11_CLKCTRL_OFFSET,
  2997. .context_offs = OMAP4_RM_L4PER_DMTIMER11_CONTEXT_OFFSET,
  2998. .modulemode = MODULEMODE_SWCTRL,
  2999. },
  3000. },
  3001. .dev_attr = &capability_pwm_dev_attr,
  3002. };
  3003. /*
  3004. * 'uart' class
  3005. * universal asynchronous receiver/transmitter (uart)
  3006. */
  3007. static struct omap_hwmod_class_sysconfig omap44xx_uart_sysc = {
  3008. .rev_offs = 0x0050,
  3009. .sysc_offs = 0x0054,
  3010. .syss_offs = 0x0058,
  3011. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |
  3012. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  3013. SYSS_HAS_RESET_STATUS),
  3014. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  3015. SIDLE_SMART_WKUP),
  3016. .sysc_fields = &omap_hwmod_sysc_type1,
  3017. };
  3018. static struct omap_hwmod_class omap44xx_uart_hwmod_class = {
  3019. .name = "uart",
  3020. .sysc = &omap44xx_uart_sysc,
  3021. };
  3022. /* uart1 */
  3023. static struct omap_hwmod_irq_info omap44xx_uart1_irqs[] = {
  3024. { .irq = 72 + OMAP44XX_IRQ_GIC_START },
  3025. { .irq = -1 }
  3026. };
  3027. static struct omap_hwmod_dma_info omap44xx_uart1_sdma_reqs[] = {
  3028. { .name = "tx", .dma_req = 48 + OMAP44XX_DMA_REQ_START },
  3029. { .name = "rx", .dma_req = 49 + OMAP44XX_DMA_REQ_START },
  3030. { .dma_req = -1 }
  3031. };
  3032. static struct omap_hwmod omap44xx_uart1_hwmod = {
  3033. .name = "uart1",
  3034. .class = &omap44xx_uart_hwmod_class,
  3035. .clkdm_name = "l4_per_clkdm",
  3036. .mpu_irqs = omap44xx_uart1_irqs,
  3037. .sdma_reqs = omap44xx_uart1_sdma_reqs,
  3038. .main_clk = "uart1_fck",
  3039. .prcm = {
  3040. .omap4 = {
  3041. .clkctrl_offs = OMAP4_CM_L4PER_UART1_CLKCTRL_OFFSET,
  3042. .context_offs = OMAP4_RM_L4PER_UART1_CONTEXT_OFFSET,
  3043. .modulemode = MODULEMODE_SWCTRL,
  3044. },
  3045. },
  3046. };
  3047. /* uart2 */
  3048. static struct omap_hwmod_irq_info omap44xx_uart2_irqs[] = {
  3049. { .irq = 73 + OMAP44XX_IRQ_GIC_START },
  3050. { .irq = -1 }
  3051. };
  3052. static struct omap_hwmod_dma_info omap44xx_uart2_sdma_reqs[] = {
  3053. { .name = "tx", .dma_req = 50 + OMAP44XX_DMA_REQ_START },
  3054. { .name = "rx", .dma_req = 51 + OMAP44XX_DMA_REQ_START },
  3055. { .dma_req = -1 }
  3056. };
  3057. static struct omap_hwmod omap44xx_uart2_hwmod = {
  3058. .name = "uart2",
  3059. .class = &omap44xx_uart_hwmod_class,
  3060. .clkdm_name = "l4_per_clkdm",
  3061. .mpu_irqs = omap44xx_uart2_irqs,
  3062. .sdma_reqs = omap44xx_uart2_sdma_reqs,
  3063. .main_clk = "uart2_fck",
  3064. .prcm = {
  3065. .omap4 = {
  3066. .clkctrl_offs = OMAP4_CM_L4PER_UART2_CLKCTRL_OFFSET,
  3067. .context_offs = OMAP4_RM_L4PER_UART2_CONTEXT_OFFSET,
  3068. .modulemode = MODULEMODE_SWCTRL,
  3069. },
  3070. },
  3071. };
  3072. /* uart3 */
  3073. static struct omap_hwmod_irq_info omap44xx_uart3_irqs[] = {
  3074. { .irq = 74 + OMAP44XX_IRQ_GIC_START },
  3075. { .irq = -1 }
  3076. };
  3077. static struct omap_hwmod_dma_info omap44xx_uart3_sdma_reqs[] = {
  3078. { .name = "tx", .dma_req = 52 + OMAP44XX_DMA_REQ_START },
  3079. { .name = "rx", .dma_req = 53 + OMAP44XX_DMA_REQ_START },
  3080. { .dma_req = -1 }
  3081. };
  3082. static struct omap_hwmod omap44xx_uart3_hwmod = {
  3083. .name = "uart3",
  3084. .class = &omap44xx_uart_hwmod_class,
  3085. .clkdm_name = "l4_per_clkdm",
  3086. .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
  3087. .mpu_irqs = omap44xx_uart3_irqs,
  3088. .sdma_reqs = omap44xx_uart3_sdma_reqs,
  3089. .main_clk = "uart3_fck",
  3090. .prcm = {
  3091. .omap4 = {
  3092. .clkctrl_offs = OMAP4_CM_L4PER_UART3_CLKCTRL_OFFSET,
  3093. .context_offs = OMAP4_RM_L4PER_UART3_CONTEXT_OFFSET,
  3094. .modulemode = MODULEMODE_SWCTRL,
  3095. },
  3096. },
  3097. };
  3098. /* uart4 */
  3099. static struct omap_hwmod_irq_info omap44xx_uart4_irqs[] = {
  3100. { .irq = 70 + OMAP44XX_IRQ_GIC_START },
  3101. { .irq = -1 }
  3102. };
  3103. static struct omap_hwmod_dma_info omap44xx_uart4_sdma_reqs[] = {
  3104. { .name = "tx", .dma_req = 54 + OMAP44XX_DMA_REQ_START },
  3105. { .name = "rx", .dma_req = 55 + OMAP44XX_DMA_REQ_START },
  3106. { .dma_req = -1 }
  3107. };
  3108. static struct omap_hwmod omap44xx_uart4_hwmod = {
  3109. .name = "uart4",
  3110. .class = &omap44xx_uart_hwmod_class,
  3111. .clkdm_name = "l4_per_clkdm",
  3112. .mpu_irqs = omap44xx_uart4_irqs,
  3113. .sdma_reqs = omap44xx_uart4_sdma_reqs,
  3114. .main_clk = "uart4_fck",
  3115. .prcm = {
  3116. .omap4 = {
  3117. .clkctrl_offs = OMAP4_CM_L4PER_UART4_CLKCTRL_OFFSET,
  3118. .context_offs = OMAP4_RM_L4PER_UART4_CONTEXT_OFFSET,
  3119. .modulemode = MODULEMODE_SWCTRL,
  3120. },
  3121. },
  3122. };
  3123. /*
  3124. * 'usb_host_fs' class
  3125. * full-speed usb host controller
  3126. */
  3127. /* The IP is not compliant to type1 / type2 scheme */
  3128. static struct omap_hwmod_sysc_fields omap_hwmod_sysc_type_usb_host_fs = {
  3129. .midle_shift = 4,
  3130. .sidle_shift = 2,
  3131. .srst_shift = 1,
  3132. };
  3133. static struct omap_hwmod_class_sysconfig omap44xx_usb_host_fs_sysc = {
  3134. .rev_offs = 0x0000,
  3135. .sysc_offs = 0x0210,
  3136. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
  3137. SYSC_HAS_SOFTRESET),
  3138. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  3139. SIDLE_SMART_WKUP),
  3140. .sysc_fields = &omap_hwmod_sysc_type_usb_host_fs,
  3141. };
  3142. static struct omap_hwmod_class omap44xx_usb_host_fs_hwmod_class = {
  3143. .name = "usb_host_fs",
  3144. .sysc = &omap44xx_usb_host_fs_sysc,
  3145. };
  3146. /* usb_host_fs */
  3147. static struct omap_hwmod_irq_info omap44xx_usb_host_fs_irqs[] = {
  3148. { .name = "std", .irq = 89 + OMAP44XX_IRQ_GIC_START },
  3149. { .name = "smi", .irq = 90 + OMAP44XX_IRQ_GIC_START },
  3150. { .irq = -1 }
  3151. };
  3152. static struct omap_hwmod omap44xx_usb_host_fs_hwmod = {
  3153. .name = "usb_host_fs",
  3154. .class = &omap44xx_usb_host_fs_hwmod_class,
  3155. .clkdm_name = "l3_init_clkdm",
  3156. .mpu_irqs = omap44xx_usb_host_fs_irqs,
  3157. .main_clk = "usb_host_fs_fck",
  3158. .prcm = {
  3159. .omap4 = {
  3160. .clkctrl_offs = OMAP4_CM_L3INIT_USB_HOST_FS_CLKCTRL_OFFSET,
  3161. .context_offs = OMAP4_RM_L3INIT_USB_HOST_FS_CONTEXT_OFFSET,
  3162. .modulemode = MODULEMODE_SWCTRL,
  3163. },
  3164. },
  3165. };
  3166. /*
  3167. * 'usb_host_hs' class
  3168. * high-speed multi-port usb host controller
  3169. */
  3170. static struct omap_hwmod_class_sysconfig omap44xx_usb_host_hs_sysc = {
  3171. .rev_offs = 0x0000,
  3172. .sysc_offs = 0x0010,
  3173. .syss_offs = 0x0014,
  3174. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
  3175. SYSC_HAS_SOFTRESET),
  3176. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  3177. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  3178. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  3179. .sysc_fields = &omap_hwmod_sysc_type2,
  3180. };
  3181. static struct omap_hwmod_class omap44xx_usb_host_hs_hwmod_class = {
  3182. .name = "usb_host_hs",
  3183. .sysc = &omap44xx_usb_host_hs_sysc,
  3184. };
  3185. /* usb_host_hs */
  3186. static struct omap_hwmod_irq_info omap44xx_usb_host_hs_irqs[] = {
  3187. { .name = "ohci-irq", .irq = 76 + OMAP44XX_IRQ_GIC_START },
  3188. { .name = "ehci-irq", .irq = 77 + OMAP44XX_IRQ_GIC_START },
  3189. { .irq = -1 }
  3190. };
  3191. static struct omap_hwmod omap44xx_usb_host_hs_hwmod = {
  3192. .name = "usb_host_hs",
  3193. .class = &omap44xx_usb_host_hs_hwmod_class,
  3194. .clkdm_name = "l3_init_clkdm",
  3195. .main_clk = "usb_host_hs_fck",
  3196. .prcm = {
  3197. .omap4 = {
  3198. .clkctrl_offs = OMAP4_CM_L3INIT_USB_HOST_CLKCTRL_OFFSET,
  3199. .context_offs = OMAP4_RM_L3INIT_USB_HOST_CONTEXT_OFFSET,
  3200. .modulemode = MODULEMODE_SWCTRL,
  3201. },
  3202. },
  3203. .mpu_irqs = omap44xx_usb_host_hs_irqs,
  3204. /*
  3205. * Errata: USBHOST Configured In Smart-Idle Can Lead To a Deadlock
  3206. * id: i660
  3207. *
  3208. * Description:
  3209. * In the following configuration :
  3210. * - USBHOST module is set to smart-idle mode
  3211. * - PRCM asserts idle_req to the USBHOST module ( This typically
  3212. * happens when the system is going to a low power mode : all ports
  3213. * have been suspended, the master part of the USBHOST module has
  3214. * entered the standby state, and SW has cut the functional clocks)
  3215. * - an USBHOST interrupt occurs before the module is able to answer
  3216. * idle_ack, typically a remote wakeup IRQ.
  3217. * Then the USB HOST module will enter a deadlock situation where it
  3218. * is no more accessible nor functional.
  3219. *
  3220. * Workaround:
  3221. * Don't use smart idle; use only force idle, hence HWMOD_SWSUP_SIDLE
  3222. */
  3223. /*
  3224. * Errata: USB host EHCI may stall when entering smart-standby mode
  3225. * Id: i571
  3226. *
  3227. * Description:
  3228. * When the USBHOST module is set to smart-standby mode, and when it is
  3229. * ready to enter the standby state (i.e. all ports are suspended and
  3230. * all attached devices are in suspend mode), then it can wrongly assert
  3231. * the Mstandby signal too early while there are still some residual OCP
  3232. * transactions ongoing. If this condition occurs, the internal state
  3233. * machine may go to an undefined state and the USB link may be stuck
  3234. * upon the next resume.
  3235. *
  3236. * Workaround:
  3237. * Don't use smart standby; use only force standby,
  3238. * hence HWMOD_SWSUP_MSTANDBY
  3239. */
  3240. /*
  3241. * During system boot; If the hwmod framework resets the module
  3242. * the module will have smart idle settings; which can lead to deadlock
  3243. * (above Errata Id:i660); so, dont reset the module during boot;
  3244. * Use HWMOD_INIT_NO_RESET.
  3245. */
  3246. .flags = HWMOD_SWSUP_SIDLE | HWMOD_SWSUP_MSTANDBY |
  3247. HWMOD_INIT_NO_RESET,
  3248. };
  3249. /*
  3250. * 'usb_otg_hs' class
  3251. * high-speed on-the-go universal serial bus (usb_otg_hs) controller
  3252. */
  3253. static struct omap_hwmod_class_sysconfig omap44xx_usb_otg_hs_sysc = {
  3254. .rev_offs = 0x0400,
  3255. .sysc_offs = 0x0404,
  3256. .syss_offs = 0x0408,
  3257. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |
  3258. SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
  3259. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  3260. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  3261. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  3262. MSTANDBY_SMART),
  3263. .sysc_fields = &omap_hwmod_sysc_type1,
  3264. };
  3265. static struct omap_hwmod_class omap44xx_usb_otg_hs_hwmod_class = {
  3266. .name = "usb_otg_hs",
  3267. .sysc = &omap44xx_usb_otg_hs_sysc,
  3268. };
  3269. /* usb_otg_hs */
  3270. static struct omap_hwmod_irq_info omap44xx_usb_otg_hs_irqs[] = {
  3271. { .name = "mc", .irq = 92 + OMAP44XX_IRQ_GIC_START },
  3272. { .name = "dma", .irq = 93 + OMAP44XX_IRQ_GIC_START },
  3273. { .irq = -1 }
  3274. };
  3275. static struct omap_hwmod_opt_clk usb_otg_hs_opt_clks[] = {
  3276. { .role = "xclk", .clk = "usb_otg_hs_xclk" },
  3277. };
  3278. static struct omap_hwmod omap44xx_usb_otg_hs_hwmod = {
  3279. .name = "usb_otg_hs",
  3280. .class = &omap44xx_usb_otg_hs_hwmod_class,
  3281. .clkdm_name = "l3_init_clkdm",
  3282. .flags = HWMOD_SWSUP_SIDLE | HWMOD_SWSUP_MSTANDBY,
  3283. .mpu_irqs = omap44xx_usb_otg_hs_irqs,
  3284. .main_clk = "usb_otg_hs_ick",
  3285. .prcm = {
  3286. .omap4 = {
  3287. .clkctrl_offs = OMAP4_CM_L3INIT_USB_OTG_CLKCTRL_OFFSET,
  3288. .context_offs = OMAP4_RM_L3INIT_USB_OTG_CONTEXT_OFFSET,
  3289. .modulemode = MODULEMODE_HWCTRL,
  3290. },
  3291. },
  3292. .opt_clks = usb_otg_hs_opt_clks,
  3293. .opt_clks_cnt = ARRAY_SIZE(usb_otg_hs_opt_clks),
  3294. };
  3295. /*
  3296. * 'usb_tll_hs' class
  3297. * usb_tll_hs module is the adapter on the usb_host_hs ports
  3298. */
  3299. static struct omap_hwmod_class_sysconfig omap44xx_usb_tll_hs_sysc = {
  3300. .rev_offs = 0x0000,
  3301. .sysc_offs = 0x0010,
  3302. .syss_offs = 0x0014,
  3303. .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
  3304. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
  3305. SYSC_HAS_AUTOIDLE),
  3306. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  3307. .sysc_fields = &omap_hwmod_sysc_type1,
  3308. };
  3309. static struct omap_hwmod_class omap44xx_usb_tll_hs_hwmod_class = {
  3310. .name = "usb_tll_hs",
  3311. .sysc = &omap44xx_usb_tll_hs_sysc,
  3312. };
  3313. static struct omap_hwmod_irq_info omap44xx_usb_tll_hs_irqs[] = {
  3314. { .name = "tll-irq", .irq = 78 + OMAP44XX_IRQ_GIC_START },
  3315. { .irq = -1 }
  3316. };
  3317. static struct omap_hwmod omap44xx_usb_tll_hs_hwmod = {
  3318. .name = "usb_tll_hs",
  3319. .class = &omap44xx_usb_tll_hs_hwmod_class,
  3320. .clkdm_name = "l3_init_clkdm",
  3321. .mpu_irqs = omap44xx_usb_tll_hs_irqs,
  3322. .main_clk = "usb_tll_hs_ick",
  3323. .prcm = {
  3324. .omap4 = {
  3325. .clkctrl_offs = OMAP4_CM_L3INIT_USB_TLL_CLKCTRL_OFFSET,
  3326. .context_offs = OMAP4_RM_L3INIT_USB_TLL_CONTEXT_OFFSET,
  3327. .modulemode = MODULEMODE_HWCTRL,
  3328. },
  3329. },
  3330. };
  3331. /*
  3332. * 'wd_timer' class
  3333. * 32-bit watchdog upward counter that generates a pulse on the reset pin on
  3334. * overflow condition
  3335. */
  3336. static struct omap_hwmod_class_sysconfig omap44xx_wd_timer_sysc = {
  3337. .rev_offs = 0x0000,
  3338. .sysc_offs = 0x0010,
  3339. .syss_offs = 0x0014,
  3340. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_SIDLEMODE |
  3341. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  3342. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  3343. SIDLE_SMART_WKUP),
  3344. .sysc_fields = &omap_hwmod_sysc_type1,
  3345. };
  3346. static struct omap_hwmod_class omap44xx_wd_timer_hwmod_class = {
  3347. .name = "wd_timer",
  3348. .sysc = &omap44xx_wd_timer_sysc,
  3349. .pre_shutdown = &omap2_wd_timer_disable,
  3350. .reset = &omap2_wd_timer_reset,
  3351. };
  3352. /* wd_timer2 */
  3353. static struct omap_hwmod_irq_info omap44xx_wd_timer2_irqs[] = {
  3354. { .irq = 80 + OMAP44XX_IRQ_GIC_START },
  3355. { .irq = -1 }
  3356. };
  3357. static struct omap_hwmod omap44xx_wd_timer2_hwmod = {
  3358. .name = "wd_timer2",
  3359. .class = &omap44xx_wd_timer_hwmod_class,
  3360. .clkdm_name = "l4_wkup_clkdm",
  3361. .mpu_irqs = omap44xx_wd_timer2_irqs,
  3362. .main_clk = "wd_timer2_fck",
  3363. .prcm = {
  3364. .omap4 = {
  3365. .clkctrl_offs = OMAP4_CM_WKUP_WDT2_CLKCTRL_OFFSET,
  3366. .context_offs = OMAP4_RM_WKUP_WDT2_CONTEXT_OFFSET,
  3367. .modulemode = MODULEMODE_SWCTRL,
  3368. },
  3369. },
  3370. };
  3371. /* wd_timer3 */
  3372. static struct omap_hwmod_irq_info omap44xx_wd_timer3_irqs[] = {
  3373. { .irq = 36 + OMAP44XX_IRQ_GIC_START },
  3374. { .irq = -1 }
  3375. };
  3376. static struct omap_hwmod omap44xx_wd_timer3_hwmod = {
  3377. .name = "wd_timer3",
  3378. .class = &omap44xx_wd_timer_hwmod_class,
  3379. .clkdm_name = "abe_clkdm",
  3380. .mpu_irqs = omap44xx_wd_timer3_irqs,
  3381. .main_clk = "wd_timer3_fck",
  3382. .prcm = {
  3383. .omap4 = {
  3384. .clkctrl_offs = OMAP4_CM1_ABE_WDT3_CLKCTRL_OFFSET,
  3385. .context_offs = OMAP4_RM_ABE_WDT3_CONTEXT_OFFSET,
  3386. .modulemode = MODULEMODE_SWCTRL,
  3387. },
  3388. },
  3389. };
  3390. /*
  3391. * interfaces
  3392. */
  3393. static struct omap_hwmod_addr_space omap44xx_c2c_target_fw_addrs[] = {
  3394. {
  3395. .pa_start = 0x4a204000,
  3396. .pa_end = 0x4a2040ff,
  3397. .flags = ADDR_TYPE_RT
  3398. },
  3399. { }
  3400. };
  3401. /* c2c -> c2c_target_fw */
  3402. static struct omap_hwmod_ocp_if omap44xx_c2c__c2c_target_fw = {
  3403. .master = &omap44xx_c2c_hwmod,
  3404. .slave = &omap44xx_c2c_target_fw_hwmod,
  3405. .clk = "div_core_ck",
  3406. .addr = omap44xx_c2c_target_fw_addrs,
  3407. .user = OCP_USER_MPU,
  3408. };
  3409. /* l4_cfg -> c2c_target_fw */
  3410. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__c2c_target_fw = {
  3411. .master = &omap44xx_l4_cfg_hwmod,
  3412. .slave = &omap44xx_c2c_target_fw_hwmod,
  3413. .clk = "l4_div_ck",
  3414. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3415. };
  3416. /* l3_main_1 -> dmm */
  3417. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__dmm = {
  3418. .master = &omap44xx_l3_main_1_hwmod,
  3419. .slave = &omap44xx_dmm_hwmod,
  3420. .clk = "l3_div_ck",
  3421. .user = OCP_USER_SDMA,
  3422. };
  3423. static struct omap_hwmod_addr_space omap44xx_dmm_addrs[] = {
  3424. {
  3425. .pa_start = 0x4e000000,
  3426. .pa_end = 0x4e0007ff,
  3427. .flags = ADDR_TYPE_RT
  3428. },
  3429. { }
  3430. };
  3431. /* mpu -> dmm */
  3432. static struct omap_hwmod_ocp_if omap44xx_mpu__dmm = {
  3433. .master = &omap44xx_mpu_hwmod,
  3434. .slave = &omap44xx_dmm_hwmod,
  3435. .clk = "l3_div_ck",
  3436. .addr = omap44xx_dmm_addrs,
  3437. .user = OCP_USER_MPU,
  3438. };
  3439. /* c2c -> emif_fw */
  3440. static struct omap_hwmod_ocp_if omap44xx_c2c__emif_fw = {
  3441. .master = &omap44xx_c2c_hwmod,
  3442. .slave = &omap44xx_emif_fw_hwmod,
  3443. .clk = "div_core_ck",
  3444. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3445. };
  3446. /* dmm -> emif_fw */
  3447. static struct omap_hwmod_ocp_if omap44xx_dmm__emif_fw = {
  3448. .master = &omap44xx_dmm_hwmod,
  3449. .slave = &omap44xx_emif_fw_hwmod,
  3450. .clk = "l3_div_ck",
  3451. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3452. };
  3453. static struct omap_hwmod_addr_space omap44xx_emif_fw_addrs[] = {
  3454. {
  3455. .pa_start = 0x4a20c000,
  3456. .pa_end = 0x4a20c0ff,
  3457. .flags = ADDR_TYPE_RT
  3458. },
  3459. { }
  3460. };
  3461. /* l4_cfg -> emif_fw */
  3462. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__emif_fw = {
  3463. .master = &omap44xx_l4_cfg_hwmod,
  3464. .slave = &omap44xx_emif_fw_hwmod,
  3465. .clk = "l4_div_ck",
  3466. .addr = omap44xx_emif_fw_addrs,
  3467. .user = OCP_USER_MPU,
  3468. };
  3469. /* iva -> l3_instr */
  3470. static struct omap_hwmod_ocp_if omap44xx_iva__l3_instr = {
  3471. .master = &omap44xx_iva_hwmod,
  3472. .slave = &omap44xx_l3_instr_hwmod,
  3473. .clk = "l3_div_ck",
  3474. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3475. };
  3476. /* l3_main_3 -> l3_instr */
  3477. static struct omap_hwmod_ocp_if omap44xx_l3_main_3__l3_instr = {
  3478. .master = &omap44xx_l3_main_3_hwmod,
  3479. .slave = &omap44xx_l3_instr_hwmod,
  3480. .clk = "l3_div_ck",
  3481. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3482. };
  3483. /* ocp_wp_noc -> l3_instr */
  3484. static struct omap_hwmod_ocp_if omap44xx_ocp_wp_noc__l3_instr = {
  3485. .master = &omap44xx_ocp_wp_noc_hwmod,
  3486. .slave = &omap44xx_l3_instr_hwmod,
  3487. .clk = "l3_div_ck",
  3488. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3489. };
  3490. /* dsp -> l3_main_1 */
  3491. static struct omap_hwmod_ocp_if omap44xx_dsp__l3_main_1 = {
  3492. .master = &omap44xx_dsp_hwmod,
  3493. .slave = &omap44xx_l3_main_1_hwmod,
  3494. .clk = "l3_div_ck",
  3495. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3496. };
  3497. /* dss -> l3_main_1 */
  3498. static struct omap_hwmod_ocp_if omap44xx_dss__l3_main_1 = {
  3499. .master = &omap44xx_dss_hwmod,
  3500. .slave = &omap44xx_l3_main_1_hwmod,
  3501. .clk = "l3_div_ck",
  3502. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3503. };
  3504. /* l3_main_2 -> l3_main_1 */
  3505. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__l3_main_1 = {
  3506. .master = &omap44xx_l3_main_2_hwmod,
  3507. .slave = &omap44xx_l3_main_1_hwmod,
  3508. .clk = "l3_div_ck",
  3509. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3510. };
  3511. /* l4_cfg -> l3_main_1 */
  3512. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l3_main_1 = {
  3513. .master = &omap44xx_l4_cfg_hwmod,
  3514. .slave = &omap44xx_l3_main_1_hwmod,
  3515. .clk = "l4_div_ck",
  3516. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3517. };
  3518. /* mmc1 -> l3_main_1 */
  3519. static struct omap_hwmod_ocp_if omap44xx_mmc1__l3_main_1 = {
  3520. .master = &omap44xx_mmc1_hwmod,
  3521. .slave = &omap44xx_l3_main_1_hwmod,
  3522. .clk = "l3_div_ck",
  3523. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3524. };
  3525. /* mmc2 -> l3_main_1 */
  3526. static struct omap_hwmod_ocp_if omap44xx_mmc2__l3_main_1 = {
  3527. .master = &omap44xx_mmc2_hwmod,
  3528. .slave = &omap44xx_l3_main_1_hwmod,
  3529. .clk = "l3_div_ck",
  3530. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3531. };
  3532. static struct omap_hwmod_addr_space omap44xx_l3_main_1_addrs[] = {
  3533. {
  3534. .pa_start = 0x44000000,
  3535. .pa_end = 0x44000fff,
  3536. .flags = ADDR_TYPE_RT
  3537. },
  3538. { }
  3539. };
  3540. /* mpu -> l3_main_1 */
  3541. static struct omap_hwmod_ocp_if omap44xx_mpu__l3_main_1 = {
  3542. .master = &omap44xx_mpu_hwmod,
  3543. .slave = &omap44xx_l3_main_1_hwmod,
  3544. .clk = "l3_div_ck",
  3545. .addr = omap44xx_l3_main_1_addrs,
  3546. .user = OCP_USER_MPU,
  3547. };
  3548. /* c2c_target_fw -> l3_main_2 */
  3549. static struct omap_hwmod_ocp_if omap44xx_c2c_target_fw__l3_main_2 = {
  3550. .master = &omap44xx_c2c_target_fw_hwmod,
  3551. .slave = &omap44xx_l3_main_2_hwmod,
  3552. .clk = "l3_div_ck",
  3553. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3554. };
  3555. /* debugss -> l3_main_2 */
  3556. static struct omap_hwmod_ocp_if omap44xx_debugss__l3_main_2 = {
  3557. .master = &omap44xx_debugss_hwmod,
  3558. .slave = &omap44xx_l3_main_2_hwmod,
  3559. .clk = "dbgclk_mux_ck",
  3560. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3561. };
  3562. /* dma_system -> l3_main_2 */
  3563. static struct omap_hwmod_ocp_if omap44xx_dma_system__l3_main_2 = {
  3564. .master = &omap44xx_dma_system_hwmod,
  3565. .slave = &omap44xx_l3_main_2_hwmod,
  3566. .clk = "l3_div_ck",
  3567. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3568. };
  3569. /* fdif -> l3_main_2 */
  3570. static struct omap_hwmod_ocp_if omap44xx_fdif__l3_main_2 = {
  3571. .master = &omap44xx_fdif_hwmod,
  3572. .slave = &omap44xx_l3_main_2_hwmod,
  3573. .clk = "l3_div_ck",
  3574. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3575. };
  3576. /* gpu -> l3_main_2 */
  3577. static struct omap_hwmod_ocp_if omap44xx_gpu__l3_main_2 = {
  3578. .master = &omap44xx_gpu_hwmod,
  3579. .slave = &omap44xx_l3_main_2_hwmod,
  3580. .clk = "l3_div_ck",
  3581. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3582. };
  3583. /* hsi -> l3_main_2 */
  3584. static struct omap_hwmod_ocp_if omap44xx_hsi__l3_main_2 = {
  3585. .master = &omap44xx_hsi_hwmod,
  3586. .slave = &omap44xx_l3_main_2_hwmod,
  3587. .clk = "l3_div_ck",
  3588. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3589. };
  3590. /* ipu -> l3_main_2 */
  3591. static struct omap_hwmod_ocp_if omap44xx_ipu__l3_main_2 = {
  3592. .master = &omap44xx_ipu_hwmod,
  3593. .slave = &omap44xx_l3_main_2_hwmod,
  3594. .clk = "l3_div_ck",
  3595. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3596. };
  3597. /* iss -> l3_main_2 */
  3598. static struct omap_hwmod_ocp_if omap44xx_iss__l3_main_2 = {
  3599. .master = &omap44xx_iss_hwmod,
  3600. .slave = &omap44xx_l3_main_2_hwmod,
  3601. .clk = "l3_div_ck",
  3602. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3603. };
  3604. /* iva -> l3_main_2 */
  3605. static struct omap_hwmod_ocp_if omap44xx_iva__l3_main_2 = {
  3606. .master = &omap44xx_iva_hwmod,
  3607. .slave = &omap44xx_l3_main_2_hwmod,
  3608. .clk = "l3_div_ck",
  3609. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3610. };
  3611. static struct omap_hwmod_addr_space omap44xx_l3_main_2_addrs[] = {
  3612. {
  3613. .pa_start = 0x44800000,
  3614. .pa_end = 0x44801fff,
  3615. .flags = ADDR_TYPE_RT
  3616. },
  3617. { }
  3618. };
  3619. /* l3_main_1 -> l3_main_2 */
  3620. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l3_main_2 = {
  3621. .master = &omap44xx_l3_main_1_hwmod,
  3622. .slave = &omap44xx_l3_main_2_hwmod,
  3623. .clk = "l3_div_ck",
  3624. .addr = omap44xx_l3_main_2_addrs,
  3625. .user = OCP_USER_MPU,
  3626. };
  3627. /* l4_cfg -> l3_main_2 */
  3628. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l3_main_2 = {
  3629. .master = &omap44xx_l4_cfg_hwmod,
  3630. .slave = &omap44xx_l3_main_2_hwmod,
  3631. .clk = "l4_div_ck",
  3632. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3633. };
  3634. /* usb_host_fs -> l3_main_2 */
  3635. static struct omap_hwmod_ocp_if __maybe_unused omap44xx_usb_host_fs__l3_main_2 = {
  3636. .master = &omap44xx_usb_host_fs_hwmod,
  3637. .slave = &omap44xx_l3_main_2_hwmod,
  3638. .clk = "l3_div_ck",
  3639. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3640. };
  3641. /* usb_host_hs -> l3_main_2 */
  3642. static struct omap_hwmod_ocp_if omap44xx_usb_host_hs__l3_main_2 = {
  3643. .master = &omap44xx_usb_host_hs_hwmod,
  3644. .slave = &omap44xx_l3_main_2_hwmod,
  3645. .clk = "l3_div_ck",
  3646. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3647. };
  3648. /* usb_otg_hs -> l3_main_2 */
  3649. static struct omap_hwmod_ocp_if omap44xx_usb_otg_hs__l3_main_2 = {
  3650. .master = &omap44xx_usb_otg_hs_hwmod,
  3651. .slave = &omap44xx_l3_main_2_hwmod,
  3652. .clk = "l3_div_ck",
  3653. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3654. };
  3655. static struct omap_hwmod_addr_space omap44xx_l3_main_3_addrs[] = {
  3656. {
  3657. .pa_start = 0x45000000,
  3658. .pa_end = 0x45000fff,
  3659. .flags = ADDR_TYPE_RT
  3660. },
  3661. { }
  3662. };
  3663. /* l3_main_1 -> l3_main_3 */
  3664. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l3_main_3 = {
  3665. .master = &omap44xx_l3_main_1_hwmod,
  3666. .slave = &omap44xx_l3_main_3_hwmod,
  3667. .clk = "l3_div_ck",
  3668. .addr = omap44xx_l3_main_3_addrs,
  3669. .user = OCP_USER_MPU,
  3670. };
  3671. /* l3_main_2 -> l3_main_3 */
  3672. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__l3_main_3 = {
  3673. .master = &omap44xx_l3_main_2_hwmod,
  3674. .slave = &omap44xx_l3_main_3_hwmod,
  3675. .clk = "l3_div_ck",
  3676. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3677. };
  3678. /* l4_cfg -> l3_main_3 */
  3679. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l3_main_3 = {
  3680. .master = &omap44xx_l4_cfg_hwmod,
  3681. .slave = &omap44xx_l3_main_3_hwmod,
  3682. .clk = "l4_div_ck",
  3683. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3684. };
  3685. /* aess -> l4_abe */
  3686. static struct omap_hwmod_ocp_if __maybe_unused omap44xx_aess__l4_abe = {
  3687. .master = &omap44xx_aess_hwmod,
  3688. .slave = &omap44xx_l4_abe_hwmod,
  3689. .clk = "ocp_abe_iclk",
  3690. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3691. };
  3692. /* dsp -> l4_abe */
  3693. static struct omap_hwmod_ocp_if omap44xx_dsp__l4_abe = {
  3694. .master = &omap44xx_dsp_hwmod,
  3695. .slave = &omap44xx_l4_abe_hwmod,
  3696. .clk = "ocp_abe_iclk",
  3697. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3698. };
  3699. /* l3_main_1 -> l4_abe */
  3700. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l4_abe = {
  3701. .master = &omap44xx_l3_main_1_hwmod,
  3702. .slave = &omap44xx_l4_abe_hwmod,
  3703. .clk = "l3_div_ck",
  3704. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3705. };
  3706. /* mpu -> l4_abe */
  3707. static struct omap_hwmod_ocp_if omap44xx_mpu__l4_abe = {
  3708. .master = &omap44xx_mpu_hwmod,
  3709. .slave = &omap44xx_l4_abe_hwmod,
  3710. .clk = "ocp_abe_iclk",
  3711. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3712. };
  3713. /* l3_main_1 -> l4_cfg */
  3714. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l4_cfg = {
  3715. .master = &omap44xx_l3_main_1_hwmod,
  3716. .slave = &omap44xx_l4_cfg_hwmod,
  3717. .clk = "l3_div_ck",
  3718. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3719. };
  3720. /* l3_main_2 -> l4_per */
  3721. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__l4_per = {
  3722. .master = &omap44xx_l3_main_2_hwmod,
  3723. .slave = &omap44xx_l4_per_hwmod,
  3724. .clk = "l3_div_ck",
  3725. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3726. };
  3727. /* l4_cfg -> l4_wkup */
  3728. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l4_wkup = {
  3729. .master = &omap44xx_l4_cfg_hwmod,
  3730. .slave = &omap44xx_l4_wkup_hwmod,
  3731. .clk = "l4_div_ck",
  3732. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3733. };
  3734. /* mpu -> mpu_private */
  3735. static struct omap_hwmod_ocp_if omap44xx_mpu__mpu_private = {
  3736. .master = &omap44xx_mpu_hwmod,
  3737. .slave = &omap44xx_mpu_private_hwmod,
  3738. .clk = "l3_div_ck",
  3739. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3740. };
  3741. static struct omap_hwmod_addr_space omap44xx_ocp_wp_noc_addrs[] = {
  3742. {
  3743. .pa_start = 0x4a102000,
  3744. .pa_end = 0x4a10207f,
  3745. .flags = ADDR_TYPE_RT
  3746. },
  3747. { }
  3748. };
  3749. /* l4_cfg -> ocp_wp_noc */
  3750. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__ocp_wp_noc = {
  3751. .master = &omap44xx_l4_cfg_hwmod,
  3752. .slave = &omap44xx_ocp_wp_noc_hwmod,
  3753. .clk = "l4_div_ck",
  3754. .addr = omap44xx_ocp_wp_noc_addrs,
  3755. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3756. };
  3757. static struct omap_hwmod_addr_space omap44xx_aess_addrs[] = {
  3758. {
  3759. .pa_start = 0x401f1000,
  3760. .pa_end = 0x401f13ff,
  3761. .flags = ADDR_TYPE_RT
  3762. },
  3763. { }
  3764. };
  3765. /* l4_abe -> aess */
  3766. static struct omap_hwmod_ocp_if __maybe_unused omap44xx_l4_abe__aess = {
  3767. .master = &omap44xx_l4_abe_hwmod,
  3768. .slave = &omap44xx_aess_hwmod,
  3769. .clk = "ocp_abe_iclk",
  3770. .addr = omap44xx_aess_addrs,
  3771. .user = OCP_USER_MPU,
  3772. };
  3773. static struct omap_hwmod_addr_space omap44xx_aess_dma_addrs[] = {
  3774. {
  3775. .pa_start = 0x490f1000,
  3776. .pa_end = 0x490f13ff,
  3777. .flags = ADDR_TYPE_RT
  3778. },
  3779. { }
  3780. };
  3781. /* l4_abe -> aess (dma) */
  3782. static struct omap_hwmod_ocp_if __maybe_unused omap44xx_l4_abe__aess_dma = {
  3783. .master = &omap44xx_l4_abe_hwmod,
  3784. .slave = &omap44xx_aess_hwmod,
  3785. .clk = "ocp_abe_iclk",
  3786. .addr = omap44xx_aess_dma_addrs,
  3787. .user = OCP_USER_SDMA,
  3788. };
  3789. /* l3_main_2 -> c2c */
  3790. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__c2c = {
  3791. .master = &omap44xx_l3_main_2_hwmod,
  3792. .slave = &omap44xx_c2c_hwmod,
  3793. .clk = "l3_div_ck",
  3794. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3795. };
  3796. static struct omap_hwmod_addr_space omap44xx_counter_32k_addrs[] = {
  3797. {
  3798. .pa_start = 0x4a304000,
  3799. .pa_end = 0x4a30401f,
  3800. .flags = ADDR_TYPE_RT
  3801. },
  3802. { }
  3803. };
  3804. /* l4_wkup -> counter_32k */
  3805. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__counter_32k = {
  3806. .master = &omap44xx_l4_wkup_hwmod,
  3807. .slave = &omap44xx_counter_32k_hwmod,
  3808. .clk = "l4_wkup_clk_mux_ck",
  3809. .addr = omap44xx_counter_32k_addrs,
  3810. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3811. };
  3812. static struct omap_hwmod_addr_space omap44xx_ctrl_module_core_addrs[] = {
  3813. {
  3814. .pa_start = 0x4a002000,
  3815. .pa_end = 0x4a0027ff,
  3816. .flags = ADDR_TYPE_RT
  3817. },
  3818. { }
  3819. };
  3820. /* l4_cfg -> ctrl_module_core */
  3821. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__ctrl_module_core = {
  3822. .master = &omap44xx_l4_cfg_hwmod,
  3823. .slave = &omap44xx_ctrl_module_core_hwmod,
  3824. .clk = "l4_div_ck",
  3825. .addr = omap44xx_ctrl_module_core_addrs,
  3826. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3827. };
  3828. static struct omap_hwmod_addr_space omap44xx_ctrl_module_pad_core_addrs[] = {
  3829. {
  3830. .pa_start = 0x4a100000,
  3831. .pa_end = 0x4a1007ff,
  3832. .flags = ADDR_TYPE_RT
  3833. },
  3834. { }
  3835. };
  3836. /* l4_cfg -> ctrl_module_pad_core */
  3837. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__ctrl_module_pad_core = {
  3838. .master = &omap44xx_l4_cfg_hwmod,
  3839. .slave = &omap44xx_ctrl_module_pad_core_hwmod,
  3840. .clk = "l4_div_ck",
  3841. .addr = omap44xx_ctrl_module_pad_core_addrs,
  3842. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3843. };
  3844. static struct omap_hwmod_addr_space omap44xx_ctrl_module_wkup_addrs[] = {
  3845. {
  3846. .pa_start = 0x4a30c000,
  3847. .pa_end = 0x4a30c7ff,
  3848. .flags = ADDR_TYPE_RT
  3849. },
  3850. { }
  3851. };
  3852. /* l4_wkup -> ctrl_module_wkup */
  3853. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__ctrl_module_wkup = {
  3854. .master = &omap44xx_l4_wkup_hwmod,
  3855. .slave = &omap44xx_ctrl_module_wkup_hwmod,
  3856. .clk = "l4_wkup_clk_mux_ck",
  3857. .addr = omap44xx_ctrl_module_wkup_addrs,
  3858. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3859. };
  3860. static struct omap_hwmod_addr_space omap44xx_ctrl_module_pad_wkup_addrs[] = {
  3861. {
  3862. .pa_start = 0x4a31e000,
  3863. .pa_end = 0x4a31e7ff,
  3864. .flags = ADDR_TYPE_RT
  3865. },
  3866. { }
  3867. };
  3868. /* l4_wkup -> ctrl_module_pad_wkup */
  3869. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__ctrl_module_pad_wkup = {
  3870. .master = &omap44xx_l4_wkup_hwmod,
  3871. .slave = &omap44xx_ctrl_module_pad_wkup_hwmod,
  3872. .clk = "l4_wkup_clk_mux_ck",
  3873. .addr = omap44xx_ctrl_module_pad_wkup_addrs,
  3874. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3875. };
  3876. static struct omap_hwmod_addr_space omap44xx_debugss_addrs[] = {
  3877. {
  3878. .pa_start = 0x54160000,
  3879. .pa_end = 0x54167fff,
  3880. .flags = ADDR_TYPE_RT
  3881. },
  3882. { }
  3883. };
  3884. /* l3_instr -> debugss */
  3885. static struct omap_hwmod_ocp_if omap44xx_l3_instr__debugss = {
  3886. .master = &omap44xx_l3_instr_hwmod,
  3887. .slave = &omap44xx_debugss_hwmod,
  3888. .clk = "l3_div_ck",
  3889. .addr = omap44xx_debugss_addrs,
  3890. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3891. };
  3892. static struct omap_hwmod_addr_space omap44xx_dma_system_addrs[] = {
  3893. {
  3894. .pa_start = 0x4a056000,
  3895. .pa_end = 0x4a056fff,
  3896. .flags = ADDR_TYPE_RT
  3897. },
  3898. { }
  3899. };
  3900. /* l4_cfg -> dma_system */
  3901. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__dma_system = {
  3902. .master = &omap44xx_l4_cfg_hwmod,
  3903. .slave = &omap44xx_dma_system_hwmod,
  3904. .clk = "l4_div_ck",
  3905. .addr = omap44xx_dma_system_addrs,
  3906. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3907. };
  3908. static struct omap_hwmod_addr_space omap44xx_dmic_addrs[] = {
  3909. {
  3910. .name = "mpu",
  3911. .pa_start = 0x4012e000,
  3912. .pa_end = 0x4012e07f,
  3913. .flags = ADDR_TYPE_RT
  3914. },
  3915. { }
  3916. };
  3917. /* l4_abe -> dmic */
  3918. static struct omap_hwmod_ocp_if omap44xx_l4_abe__dmic = {
  3919. .master = &omap44xx_l4_abe_hwmod,
  3920. .slave = &omap44xx_dmic_hwmod,
  3921. .clk = "ocp_abe_iclk",
  3922. .addr = omap44xx_dmic_addrs,
  3923. .user = OCP_USER_MPU,
  3924. };
  3925. static struct omap_hwmod_addr_space omap44xx_dmic_dma_addrs[] = {
  3926. {
  3927. .name = "dma",
  3928. .pa_start = 0x4902e000,
  3929. .pa_end = 0x4902e07f,
  3930. .flags = ADDR_TYPE_RT
  3931. },
  3932. { }
  3933. };
  3934. /* l4_abe -> dmic (dma) */
  3935. static struct omap_hwmod_ocp_if omap44xx_l4_abe__dmic_dma = {
  3936. .master = &omap44xx_l4_abe_hwmod,
  3937. .slave = &omap44xx_dmic_hwmod,
  3938. .clk = "ocp_abe_iclk",
  3939. .addr = omap44xx_dmic_dma_addrs,
  3940. .user = OCP_USER_SDMA,
  3941. };
  3942. /* dsp -> iva */
  3943. static struct omap_hwmod_ocp_if omap44xx_dsp__iva = {
  3944. .master = &omap44xx_dsp_hwmod,
  3945. .slave = &omap44xx_iva_hwmod,
  3946. .clk = "dpll_iva_m5x2_ck",
  3947. .user = OCP_USER_DSP,
  3948. };
  3949. /* dsp -> sl2if */
  3950. static struct omap_hwmod_ocp_if __maybe_unused omap44xx_dsp__sl2if = {
  3951. .master = &omap44xx_dsp_hwmod,
  3952. .slave = &omap44xx_sl2if_hwmod,
  3953. .clk = "dpll_iva_m5x2_ck",
  3954. .user = OCP_USER_DSP,
  3955. };
  3956. /* l4_cfg -> dsp */
  3957. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__dsp = {
  3958. .master = &omap44xx_l4_cfg_hwmod,
  3959. .slave = &omap44xx_dsp_hwmod,
  3960. .clk = "l4_div_ck",
  3961. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3962. };
  3963. static struct omap_hwmod_addr_space omap44xx_dss_dma_addrs[] = {
  3964. {
  3965. .pa_start = 0x58000000,
  3966. .pa_end = 0x5800007f,
  3967. .flags = ADDR_TYPE_RT
  3968. },
  3969. { }
  3970. };
  3971. /* l3_main_2 -> dss */
  3972. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss = {
  3973. .master = &omap44xx_l3_main_2_hwmod,
  3974. .slave = &omap44xx_dss_hwmod,
  3975. .clk = "dss_fck",
  3976. .addr = omap44xx_dss_dma_addrs,
  3977. .user = OCP_USER_SDMA,
  3978. };
  3979. static struct omap_hwmod_addr_space omap44xx_dss_addrs[] = {
  3980. {
  3981. .pa_start = 0x48040000,
  3982. .pa_end = 0x4804007f,
  3983. .flags = ADDR_TYPE_RT
  3984. },
  3985. { }
  3986. };
  3987. /* l4_per -> dss */
  3988. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss = {
  3989. .master = &omap44xx_l4_per_hwmod,
  3990. .slave = &omap44xx_dss_hwmod,
  3991. .clk = "l4_div_ck",
  3992. .addr = omap44xx_dss_addrs,
  3993. .user = OCP_USER_MPU,
  3994. };
  3995. static struct omap_hwmod_addr_space omap44xx_dss_dispc_dma_addrs[] = {
  3996. {
  3997. .pa_start = 0x58001000,
  3998. .pa_end = 0x58001fff,
  3999. .flags = ADDR_TYPE_RT
  4000. },
  4001. { }
  4002. };
  4003. /* l3_main_2 -> dss_dispc */
  4004. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_dispc = {
  4005. .master = &omap44xx_l3_main_2_hwmod,
  4006. .slave = &omap44xx_dss_dispc_hwmod,
  4007. .clk = "dss_fck",
  4008. .addr = omap44xx_dss_dispc_dma_addrs,
  4009. .user = OCP_USER_SDMA,
  4010. };
  4011. static struct omap_hwmod_addr_space omap44xx_dss_dispc_addrs[] = {
  4012. {
  4013. .pa_start = 0x48041000,
  4014. .pa_end = 0x48041fff,
  4015. .flags = ADDR_TYPE_RT
  4016. },
  4017. { }
  4018. };
  4019. /* l4_per -> dss_dispc */
  4020. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_dispc = {
  4021. .master = &omap44xx_l4_per_hwmod,
  4022. .slave = &omap44xx_dss_dispc_hwmod,
  4023. .clk = "l4_div_ck",
  4024. .addr = omap44xx_dss_dispc_addrs,
  4025. .user = OCP_USER_MPU,
  4026. };
  4027. static struct omap_hwmod_addr_space omap44xx_dss_dsi1_dma_addrs[] = {
  4028. {
  4029. .pa_start = 0x58004000,
  4030. .pa_end = 0x580041ff,
  4031. .flags = ADDR_TYPE_RT
  4032. },
  4033. { }
  4034. };
  4035. /* l3_main_2 -> dss_dsi1 */
  4036. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_dsi1 = {
  4037. .master = &omap44xx_l3_main_2_hwmod,
  4038. .slave = &omap44xx_dss_dsi1_hwmod,
  4039. .clk = "dss_fck",
  4040. .addr = omap44xx_dss_dsi1_dma_addrs,
  4041. .user = OCP_USER_SDMA,
  4042. };
  4043. static struct omap_hwmod_addr_space omap44xx_dss_dsi1_addrs[] = {
  4044. {
  4045. .pa_start = 0x48044000,
  4046. .pa_end = 0x480441ff,
  4047. .flags = ADDR_TYPE_RT
  4048. },
  4049. { }
  4050. };
  4051. /* l4_per -> dss_dsi1 */
  4052. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_dsi1 = {
  4053. .master = &omap44xx_l4_per_hwmod,
  4054. .slave = &omap44xx_dss_dsi1_hwmod,
  4055. .clk = "l4_div_ck",
  4056. .addr = omap44xx_dss_dsi1_addrs,
  4057. .user = OCP_USER_MPU,
  4058. };
  4059. static struct omap_hwmod_addr_space omap44xx_dss_dsi2_dma_addrs[] = {
  4060. {
  4061. .pa_start = 0x58005000,
  4062. .pa_end = 0x580051ff,
  4063. .flags = ADDR_TYPE_RT
  4064. },
  4065. { }
  4066. };
  4067. /* l3_main_2 -> dss_dsi2 */
  4068. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_dsi2 = {
  4069. .master = &omap44xx_l3_main_2_hwmod,
  4070. .slave = &omap44xx_dss_dsi2_hwmod,
  4071. .clk = "dss_fck",
  4072. .addr = omap44xx_dss_dsi2_dma_addrs,
  4073. .user = OCP_USER_SDMA,
  4074. };
  4075. static struct omap_hwmod_addr_space omap44xx_dss_dsi2_addrs[] = {
  4076. {
  4077. .pa_start = 0x48045000,
  4078. .pa_end = 0x480451ff,
  4079. .flags = ADDR_TYPE_RT
  4080. },
  4081. { }
  4082. };
  4083. /* l4_per -> dss_dsi2 */
  4084. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_dsi2 = {
  4085. .master = &omap44xx_l4_per_hwmod,
  4086. .slave = &omap44xx_dss_dsi2_hwmod,
  4087. .clk = "l4_div_ck",
  4088. .addr = omap44xx_dss_dsi2_addrs,
  4089. .user = OCP_USER_MPU,
  4090. };
  4091. static struct omap_hwmod_addr_space omap44xx_dss_hdmi_dma_addrs[] = {
  4092. {
  4093. .pa_start = 0x58006000,
  4094. .pa_end = 0x58006fff,
  4095. .flags = ADDR_TYPE_RT
  4096. },
  4097. { }
  4098. };
  4099. /* l3_main_2 -> dss_hdmi */
  4100. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_hdmi = {
  4101. .master = &omap44xx_l3_main_2_hwmod,
  4102. .slave = &omap44xx_dss_hdmi_hwmod,
  4103. .clk = "dss_fck",
  4104. .addr = omap44xx_dss_hdmi_dma_addrs,
  4105. .user = OCP_USER_SDMA,
  4106. };
  4107. static struct omap_hwmod_addr_space omap44xx_dss_hdmi_addrs[] = {
  4108. {
  4109. .pa_start = 0x48046000,
  4110. .pa_end = 0x48046fff,
  4111. .flags = ADDR_TYPE_RT
  4112. },
  4113. { }
  4114. };
  4115. /* l4_per -> dss_hdmi */
  4116. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_hdmi = {
  4117. .master = &omap44xx_l4_per_hwmod,
  4118. .slave = &omap44xx_dss_hdmi_hwmod,
  4119. .clk = "l4_div_ck",
  4120. .addr = omap44xx_dss_hdmi_addrs,
  4121. .user = OCP_USER_MPU,
  4122. };
  4123. static struct omap_hwmod_addr_space omap44xx_dss_rfbi_dma_addrs[] = {
  4124. {
  4125. .pa_start = 0x58002000,
  4126. .pa_end = 0x580020ff,
  4127. .flags = ADDR_TYPE_RT
  4128. },
  4129. { }
  4130. };
  4131. /* l3_main_2 -> dss_rfbi */
  4132. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_rfbi = {
  4133. .master = &omap44xx_l3_main_2_hwmod,
  4134. .slave = &omap44xx_dss_rfbi_hwmod,
  4135. .clk = "dss_fck",
  4136. .addr = omap44xx_dss_rfbi_dma_addrs,
  4137. .user = OCP_USER_SDMA,
  4138. };
  4139. static struct omap_hwmod_addr_space omap44xx_dss_rfbi_addrs[] = {
  4140. {
  4141. .pa_start = 0x48042000,
  4142. .pa_end = 0x480420ff,
  4143. .flags = ADDR_TYPE_RT
  4144. },
  4145. { }
  4146. };
  4147. /* l4_per -> dss_rfbi */
  4148. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_rfbi = {
  4149. .master = &omap44xx_l4_per_hwmod,
  4150. .slave = &omap44xx_dss_rfbi_hwmod,
  4151. .clk = "l4_div_ck",
  4152. .addr = omap44xx_dss_rfbi_addrs,
  4153. .user = OCP_USER_MPU,
  4154. };
  4155. static struct omap_hwmod_addr_space omap44xx_dss_venc_dma_addrs[] = {
  4156. {
  4157. .pa_start = 0x58003000,
  4158. .pa_end = 0x580030ff,
  4159. .flags = ADDR_TYPE_RT
  4160. },
  4161. { }
  4162. };
  4163. /* l3_main_2 -> dss_venc */
  4164. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_venc = {
  4165. .master = &omap44xx_l3_main_2_hwmod,
  4166. .slave = &omap44xx_dss_venc_hwmod,
  4167. .clk = "dss_fck",
  4168. .addr = omap44xx_dss_venc_dma_addrs,
  4169. .user = OCP_USER_SDMA,
  4170. };
  4171. static struct omap_hwmod_addr_space omap44xx_dss_venc_addrs[] = {
  4172. {
  4173. .pa_start = 0x48043000,
  4174. .pa_end = 0x480430ff,
  4175. .flags = ADDR_TYPE_RT
  4176. },
  4177. { }
  4178. };
  4179. /* l4_per -> dss_venc */
  4180. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_venc = {
  4181. .master = &omap44xx_l4_per_hwmod,
  4182. .slave = &omap44xx_dss_venc_hwmod,
  4183. .clk = "l4_div_ck",
  4184. .addr = omap44xx_dss_venc_addrs,
  4185. .user = OCP_USER_MPU,
  4186. };
  4187. static struct omap_hwmod_addr_space omap44xx_elm_addrs[] = {
  4188. {
  4189. .pa_start = 0x48078000,
  4190. .pa_end = 0x48078fff,
  4191. .flags = ADDR_TYPE_RT
  4192. },
  4193. { }
  4194. };
  4195. /* l4_per -> elm */
  4196. static struct omap_hwmod_ocp_if omap44xx_l4_per__elm = {
  4197. .master = &omap44xx_l4_per_hwmod,
  4198. .slave = &omap44xx_elm_hwmod,
  4199. .clk = "l4_div_ck",
  4200. .addr = omap44xx_elm_addrs,
  4201. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4202. };
  4203. static struct omap_hwmod_addr_space omap44xx_emif1_addrs[] = {
  4204. {
  4205. .pa_start = 0x4c000000,
  4206. .pa_end = 0x4c0000ff,
  4207. .flags = ADDR_TYPE_RT
  4208. },
  4209. { }
  4210. };
  4211. /* emif_fw -> emif1 */
  4212. static struct omap_hwmod_ocp_if omap44xx_emif_fw__emif1 = {
  4213. .master = &omap44xx_emif_fw_hwmod,
  4214. .slave = &omap44xx_emif1_hwmod,
  4215. .clk = "l3_div_ck",
  4216. .addr = omap44xx_emif1_addrs,
  4217. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4218. };
  4219. static struct omap_hwmod_addr_space omap44xx_emif2_addrs[] = {
  4220. {
  4221. .pa_start = 0x4d000000,
  4222. .pa_end = 0x4d0000ff,
  4223. .flags = ADDR_TYPE_RT
  4224. },
  4225. { }
  4226. };
  4227. /* emif_fw -> emif2 */
  4228. static struct omap_hwmod_ocp_if omap44xx_emif_fw__emif2 = {
  4229. .master = &omap44xx_emif_fw_hwmod,
  4230. .slave = &omap44xx_emif2_hwmod,
  4231. .clk = "l3_div_ck",
  4232. .addr = omap44xx_emif2_addrs,
  4233. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4234. };
  4235. static struct omap_hwmod_addr_space omap44xx_fdif_addrs[] = {
  4236. {
  4237. .pa_start = 0x4a10a000,
  4238. .pa_end = 0x4a10a1ff,
  4239. .flags = ADDR_TYPE_RT
  4240. },
  4241. { }
  4242. };
  4243. /* l4_cfg -> fdif */
  4244. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__fdif = {
  4245. .master = &omap44xx_l4_cfg_hwmod,
  4246. .slave = &omap44xx_fdif_hwmod,
  4247. .clk = "l4_div_ck",
  4248. .addr = omap44xx_fdif_addrs,
  4249. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4250. };
  4251. static struct omap_hwmod_addr_space omap44xx_gpio1_addrs[] = {
  4252. {
  4253. .pa_start = 0x4a310000,
  4254. .pa_end = 0x4a3101ff,
  4255. .flags = ADDR_TYPE_RT
  4256. },
  4257. { }
  4258. };
  4259. /* l4_wkup -> gpio1 */
  4260. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__gpio1 = {
  4261. .master = &omap44xx_l4_wkup_hwmod,
  4262. .slave = &omap44xx_gpio1_hwmod,
  4263. .clk = "l4_wkup_clk_mux_ck",
  4264. .addr = omap44xx_gpio1_addrs,
  4265. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4266. };
  4267. static struct omap_hwmod_addr_space omap44xx_gpio2_addrs[] = {
  4268. {
  4269. .pa_start = 0x48055000,
  4270. .pa_end = 0x480551ff,
  4271. .flags = ADDR_TYPE_RT
  4272. },
  4273. { }
  4274. };
  4275. /* l4_per -> gpio2 */
  4276. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio2 = {
  4277. .master = &omap44xx_l4_per_hwmod,
  4278. .slave = &omap44xx_gpio2_hwmod,
  4279. .clk = "l4_div_ck",
  4280. .addr = omap44xx_gpio2_addrs,
  4281. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4282. };
  4283. static struct omap_hwmod_addr_space omap44xx_gpio3_addrs[] = {
  4284. {
  4285. .pa_start = 0x48057000,
  4286. .pa_end = 0x480571ff,
  4287. .flags = ADDR_TYPE_RT
  4288. },
  4289. { }
  4290. };
  4291. /* l4_per -> gpio3 */
  4292. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio3 = {
  4293. .master = &omap44xx_l4_per_hwmod,
  4294. .slave = &omap44xx_gpio3_hwmod,
  4295. .clk = "l4_div_ck",
  4296. .addr = omap44xx_gpio3_addrs,
  4297. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4298. };
  4299. static struct omap_hwmod_addr_space omap44xx_gpio4_addrs[] = {
  4300. {
  4301. .pa_start = 0x48059000,
  4302. .pa_end = 0x480591ff,
  4303. .flags = ADDR_TYPE_RT
  4304. },
  4305. { }
  4306. };
  4307. /* l4_per -> gpio4 */
  4308. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio4 = {
  4309. .master = &omap44xx_l4_per_hwmod,
  4310. .slave = &omap44xx_gpio4_hwmod,
  4311. .clk = "l4_div_ck",
  4312. .addr = omap44xx_gpio4_addrs,
  4313. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4314. };
  4315. static struct omap_hwmod_addr_space omap44xx_gpio5_addrs[] = {
  4316. {
  4317. .pa_start = 0x4805b000,
  4318. .pa_end = 0x4805b1ff,
  4319. .flags = ADDR_TYPE_RT
  4320. },
  4321. { }
  4322. };
  4323. /* l4_per -> gpio5 */
  4324. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio5 = {
  4325. .master = &omap44xx_l4_per_hwmod,
  4326. .slave = &omap44xx_gpio5_hwmod,
  4327. .clk = "l4_div_ck",
  4328. .addr = omap44xx_gpio5_addrs,
  4329. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4330. };
  4331. static struct omap_hwmod_addr_space omap44xx_gpio6_addrs[] = {
  4332. {
  4333. .pa_start = 0x4805d000,
  4334. .pa_end = 0x4805d1ff,
  4335. .flags = ADDR_TYPE_RT
  4336. },
  4337. { }
  4338. };
  4339. /* l4_per -> gpio6 */
  4340. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio6 = {
  4341. .master = &omap44xx_l4_per_hwmod,
  4342. .slave = &omap44xx_gpio6_hwmod,
  4343. .clk = "l4_div_ck",
  4344. .addr = omap44xx_gpio6_addrs,
  4345. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4346. };
  4347. static struct omap_hwmod_addr_space omap44xx_gpmc_addrs[] = {
  4348. {
  4349. .pa_start = 0x50000000,
  4350. .pa_end = 0x500003ff,
  4351. .flags = ADDR_TYPE_RT
  4352. },
  4353. { }
  4354. };
  4355. /* l3_main_2 -> gpmc */
  4356. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__gpmc = {
  4357. .master = &omap44xx_l3_main_2_hwmod,
  4358. .slave = &omap44xx_gpmc_hwmod,
  4359. .clk = "l3_div_ck",
  4360. .addr = omap44xx_gpmc_addrs,
  4361. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4362. };
  4363. static struct omap_hwmod_addr_space omap44xx_gpu_addrs[] = {
  4364. {
  4365. .pa_start = 0x56000000,
  4366. .pa_end = 0x5600ffff,
  4367. .flags = ADDR_TYPE_RT
  4368. },
  4369. { }
  4370. };
  4371. /* l3_main_2 -> gpu */
  4372. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__gpu = {
  4373. .master = &omap44xx_l3_main_2_hwmod,
  4374. .slave = &omap44xx_gpu_hwmod,
  4375. .clk = "l3_div_ck",
  4376. .addr = omap44xx_gpu_addrs,
  4377. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4378. };
  4379. static struct omap_hwmod_addr_space omap44xx_hdq1w_addrs[] = {
  4380. {
  4381. .pa_start = 0x480b2000,
  4382. .pa_end = 0x480b201f,
  4383. .flags = ADDR_TYPE_RT
  4384. },
  4385. { }
  4386. };
  4387. /* l4_per -> hdq1w */
  4388. static struct omap_hwmod_ocp_if omap44xx_l4_per__hdq1w = {
  4389. .master = &omap44xx_l4_per_hwmod,
  4390. .slave = &omap44xx_hdq1w_hwmod,
  4391. .clk = "l4_div_ck",
  4392. .addr = omap44xx_hdq1w_addrs,
  4393. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4394. };
  4395. static struct omap_hwmod_addr_space omap44xx_hsi_addrs[] = {
  4396. {
  4397. .pa_start = 0x4a058000,
  4398. .pa_end = 0x4a05bfff,
  4399. .flags = ADDR_TYPE_RT
  4400. },
  4401. { }
  4402. };
  4403. /* l4_cfg -> hsi */
  4404. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__hsi = {
  4405. .master = &omap44xx_l4_cfg_hwmod,
  4406. .slave = &omap44xx_hsi_hwmod,
  4407. .clk = "l4_div_ck",
  4408. .addr = omap44xx_hsi_addrs,
  4409. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4410. };
  4411. static struct omap_hwmod_addr_space omap44xx_i2c1_addrs[] = {
  4412. {
  4413. .pa_start = 0x48070000,
  4414. .pa_end = 0x480700ff,
  4415. .flags = ADDR_TYPE_RT
  4416. },
  4417. { }
  4418. };
  4419. /* l4_per -> i2c1 */
  4420. static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c1 = {
  4421. .master = &omap44xx_l4_per_hwmod,
  4422. .slave = &omap44xx_i2c1_hwmod,
  4423. .clk = "l4_div_ck",
  4424. .addr = omap44xx_i2c1_addrs,
  4425. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4426. };
  4427. static struct omap_hwmod_addr_space omap44xx_i2c2_addrs[] = {
  4428. {
  4429. .pa_start = 0x48072000,
  4430. .pa_end = 0x480720ff,
  4431. .flags = ADDR_TYPE_RT
  4432. },
  4433. { }
  4434. };
  4435. /* l4_per -> i2c2 */
  4436. static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c2 = {
  4437. .master = &omap44xx_l4_per_hwmod,
  4438. .slave = &omap44xx_i2c2_hwmod,
  4439. .clk = "l4_div_ck",
  4440. .addr = omap44xx_i2c2_addrs,
  4441. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4442. };
  4443. static struct omap_hwmod_addr_space omap44xx_i2c3_addrs[] = {
  4444. {
  4445. .pa_start = 0x48060000,
  4446. .pa_end = 0x480600ff,
  4447. .flags = ADDR_TYPE_RT
  4448. },
  4449. { }
  4450. };
  4451. /* l4_per -> i2c3 */
  4452. static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c3 = {
  4453. .master = &omap44xx_l4_per_hwmod,
  4454. .slave = &omap44xx_i2c3_hwmod,
  4455. .clk = "l4_div_ck",
  4456. .addr = omap44xx_i2c3_addrs,
  4457. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4458. };
  4459. static struct omap_hwmod_addr_space omap44xx_i2c4_addrs[] = {
  4460. {
  4461. .pa_start = 0x48350000,
  4462. .pa_end = 0x483500ff,
  4463. .flags = ADDR_TYPE_RT
  4464. },
  4465. { }
  4466. };
  4467. /* l4_per -> i2c4 */
  4468. static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c4 = {
  4469. .master = &omap44xx_l4_per_hwmod,
  4470. .slave = &omap44xx_i2c4_hwmod,
  4471. .clk = "l4_div_ck",
  4472. .addr = omap44xx_i2c4_addrs,
  4473. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4474. };
  4475. /* l3_main_2 -> ipu */
  4476. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__ipu = {
  4477. .master = &omap44xx_l3_main_2_hwmod,
  4478. .slave = &omap44xx_ipu_hwmod,
  4479. .clk = "l3_div_ck",
  4480. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4481. };
  4482. static struct omap_hwmod_addr_space omap44xx_iss_addrs[] = {
  4483. {
  4484. .pa_start = 0x52000000,
  4485. .pa_end = 0x520000ff,
  4486. .flags = ADDR_TYPE_RT
  4487. },
  4488. { }
  4489. };
  4490. /* l3_main_2 -> iss */
  4491. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__iss = {
  4492. .master = &omap44xx_l3_main_2_hwmod,
  4493. .slave = &omap44xx_iss_hwmod,
  4494. .clk = "l3_div_ck",
  4495. .addr = omap44xx_iss_addrs,
  4496. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4497. };
  4498. /* iva -> sl2if */
  4499. static struct omap_hwmod_ocp_if __maybe_unused omap44xx_iva__sl2if = {
  4500. .master = &omap44xx_iva_hwmod,
  4501. .slave = &omap44xx_sl2if_hwmod,
  4502. .clk = "dpll_iva_m5x2_ck",
  4503. .user = OCP_USER_IVA,
  4504. };
  4505. static struct omap_hwmod_addr_space omap44xx_iva_addrs[] = {
  4506. {
  4507. .pa_start = 0x5a000000,
  4508. .pa_end = 0x5a07ffff,
  4509. .flags = ADDR_TYPE_RT
  4510. },
  4511. { }
  4512. };
  4513. /* l3_main_2 -> iva */
  4514. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__iva = {
  4515. .master = &omap44xx_l3_main_2_hwmod,
  4516. .slave = &omap44xx_iva_hwmod,
  4517. .clk = "l3_div_ck",
  4518. .addr = omap44xx_iva_addrs,
  4519. .user = OCP_USER_MPU,
  4520. };
  4521. static struct omap_hwmod_addr_space omap44xx_kbd_addrs[] = {
  4522. {
  4523. .pa_start = 0x4a31c000,
  4524. .pa_end = 0x4a31c07f,
  4525. .flags = ADDR_TYPE_RT
  4526. },
  4527. { }
  4528. };
  4529. /* l4_wkup -> kbd */
  4530. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__kbd = {
  4531. .master = &omap44xx_l4_wkup_hwmod,
  4532. .slave = &omap44xx_kbd_hwmod,
  4533. .clk = "l4_wkup_clk_mux_ck",
  4534. .addr = omap44xx_kbd_addrs,
  4535. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4536. };
  4537. static struct omap_hwmod_addr_space omap44xx_mailbox_addrs[] = {
  4538. {
  4539. .pa_start = 0x4a0f4000,
  4540. .pa_end = 0x4a0f41ff,
  4541. .flags = ADDR_TYPE_RT
  4542. },
  4543. { }
  4544. };
  4545. /* l4_cfg -> mailbox */
  4546. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__mailbox = {
  4547. .master = &omap44xx_l4_cfg_hwmod,
  4548. .slave = &omap44xx_mailbox_hwmod,
  4549. .clk = "l4_div_ck",
  4550. .addr = omap44xx_mailbox_addrs,
  4551. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4552. };
  4553. static struct omap_hwmod_addr_space omap44xx_mcasp_addrs[] = {
  4554. {
  4555. .pa_start = 0x40128000,
  4556. .pa_end = 0x401283ff,
  4557. .flags = ADDR_TYPE_RT
  4558. },
  4559. { }
  4560. };
  4561. /* l4_abe -> mcasp */
  4562. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcasp = {
  4563. .master = &omap44xx_l4_abe_hwmod,
  4564. .slave = &omap44xx_mcasp_hwmod,
  4565. .clk = "ocp_abe_iclk",
  4566. .addr = omap44xx_mcasp_addrs,
  4567. .user = OCP_USER_MPU,
  4568. };
  4569. static struct omap_hwmod_addr_space omap44xx_mcasp_dma_addrs[] = {
  4570. {
  4571. .pa_start = 0x49028000,
  4572. .pa_end = 0x490283ff,
  4573. .flags = ADDR_TYPE_RT
  4574. },
  4575. { }
  4576. };
  4577. /* l4_abe -> mcasp (dma) */
  4578. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcasp_dma = {
  4579. .master = &omap44xx_l4_abe_hwmod,
  4580. .slave = &omap44xx_mcasp_hwmod,
  4581. .clk = "ocp_abe_iclk",
  4582. .addr = omap44xx_mcasp_dma_addrs,
  4583. .user = OCP_USER_SDMA,
  4584. };
  4585. static struct omap_hwmod_addr_space omap44xx_mcbsp1_addrs[] = {
  4586. {
  4587. .name = "mpu",
  4588. .pa_start = 0x40122000,
  4589. .pa_end = 0x401220ff,
  4590. .flags = ADDR_TYPE_RT
  4591. },
  4592. { }
  4593. };
  4594. /* l4_abe -> mcbsp1 */
  4595. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp1 = {
  4596. .master = &omap44xx_l4_abe_hwmod,
  4597. .slave = &omap44xx_mcbsp1_hwmod,
  4598. .clk = "ocp_abe_iclk",
  4599. .addr = omap44xx_mcbsp1_addrs,
  4600. .user = OCP_USER_MPU,
  4601. };
  4602. static struct omap_hwmod_addr_space omap44xx_mcbsp1_dma_addrs[] = {
  4603. {
  4604. .name = "dma",
  4605. .pa_start = 0x49022000,
  4606. .pa_end = 0x490220ff,
  4607. .flags = ADDR_TYPE_RT
  4608. },
  4609. { }
  4610. };
  4611. /* l4_abe -> mcbsp1 (dma) */
  4612. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp1_dma = {
  4613. .master = &omap44xx_l4_abe_hwmod,
  4614. .slave = &omap44xx_mcbsp1_hwmod,
  4615. .clk = "ocp_abe_iclk",
  4616. .addr = omap44xx_mcbsp1_dma_addrs,
  4617. .user = OCP_USER_SDMA,
  4618. };
  4619. static struct omap_hwmod_addr_space omap44xx_mcbsp2_addrs[] = {
  4620. {
  4621. .name = "mpu",
  4622. .pa_start = 0x40124000,
  4623. .pa_end = 0x401240ff,
  4624. .flags = ADDR_TYPE_RT
  4625. },
  4626. { }
  4627. };
  4628. /* l4_abe -> mcbsp2 */
  4629. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp2 = {
  4630. .master = &omap44xx_l4_abe_hwmod,
  4631. .slave = &omap44xx_mcbsp2_hwmod,
  4632. .clk = "ocp_abe_iclk",
  4633. .addr = omap44xx_mcbsp2_addrs,
  4634. .user = OCP_USER_MPU,
  4635. };
  4636. static struct omap_hwmod_addr_space omap44xx_mcbsp2_dma_addrs[] = {
  4637. {
  4638. .name = "dma",
  4639. .pa_start = 0x49024000,
  4640. .pa_end = 0x490240ff,
  4641. .flags = ADDR_TYPE_RT
  4642. },
  4643. { }
  4644. };
  4645. /* l4_abe -> mcbsp2 (dma) */
  4646. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp2_dma = {
  4647. .master = &omap44xx_l4_abe_hwmod,
  4648. .slave = &omap44xx_mcbsp2_hwmod,
  4649. .clk = "ocp_abe_iclk",
  4650. .addr = omap44xx_mcbsp2_dma_addrs,
  4651. .user = OCP_USER_SDMA,
  4652. };
  4653. static struct omap_hwmod_addr_space omap44xx_mcbsp3_addrs[] = {
  4654. {
  4655. .name = "mpu",
  4656. .pa_start = 0x40126000,
  4657. .pa_end = 0x401260ff,
  4658. .flags = ADDR_TYPE_RT
  4659. },
  4660. { }
  4661. };
  4662. /* l4_abe -> mcbsp3 */
  4663. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp3 = {
  4664. .master = &omap44xx_l4_abe_hwmod,
  4665. .slave = &omap44xx_mcbsp3_hwmod,
  4666. .clk = "ocp_abe_iclk",
  4667. .addr = omap44xx_mcbsp3_addrs,
  4668. .user = OCP_USER_MPU,
  4669. };
  4670. static struct omap_hwmod_addr_space omap44xx_mcbsp3_dma_addrs[] = {
  4671. {
  4672. .name = "dma",
  4673. .pa_start = 0x49026000,
  4674. .pa_end = 0x490260ff,
  4675. .flags = ADDR_TYPE_RT
  4676. },
  4677. { }
  4678. };
  4679. /* l4_abe -> mcbsp3 (dma) */
  4680. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp3_dma = {
  4681. .master = &omap44xx_l4_abe_hwmod,
  4682. .slave = &omap44xx_mcbsp3_hwmod,
  4683. .clk = "ocp_abe_iclk",
  4684. .addr = omap44xx_mcbsp3_dma_addrs,
  4685. .user = OCP_USER_SDMA,
  4686. };
  4687. static struct omap_hwmod_addr_space omap44xx_mcbsp4_addrs[] = {
  4688. {
  4689. .pa_start = 0x48096000,
  4690. .pa_end = 0x480960ff,
  4691. .flags = ADDR_TYPE_RT
  4692. },
  4693. { }
  4694. };
  4695. /* l4_per -> mcbsp4 */
  4696. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcbsp4 = {
  4697. .master = &omap44xx_l4_per_hwmod,
  4698. .slave = &omap44xx_mcbsp4_hwmod,
  4699. .clk = "l4_div_ck",
  4700. .addr = omap44xx_mcbsp4_addrs,
  4701. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4702. };
  4703. static struct omap_hwmod_addr_space omap44xx_mcpdm_addrs[] = {
  4704. {
  4705. .name = "mpu",
  4706. .pa_start = 0x40132000,
  4707. .pa_end = 0x4013207f,
  4708. .flags = ADDR_TYPE_RT
  4709. },
  4710. { }
  4711. };
  4712. /* l4_abe -> mcpdm */
  4713. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcpdm = {
  4714. .master = &omap44xx_l4_abe_hwmod,
  4715. .slave = &omap44xx_mcpdm_hwmod,
  4716. .clk = "ocp_abe_iclk",
  4717. .addr = omap44xx_mcpdm_addrs,
  4718. .user = OCP_USER_MPU,
  4719. };
  4720. static struct omap_hwmod_addr_space omap44xx_mcpdm_dma_addrs[] = {
  4721. {
  4722. .name = "dma",
  4723. .pa_start = 0x49032000,
  4724. .pa_end = 0x4903207f,
  4725. .flags = ADDR_TYPE_RT
  4726. },
  4727. { }
  4728. };
  4729. /* l4_abe -> mcpdm (dma) */
  4730. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcpdm_dma = {
  4731. .master = &omap44xx_l4_abe_hwmod,
  4732. .slave = &omap44xx_mcpdm_hwmod,
  4733. .clk = "ocp_abe_iclk",
  4734. .addr = omap44xx_mcpdm_dma_addrs,
  4735. .user = OCP_USER_SDMA,
  4736. };
  4737. static struct omap_hwmod_addr_space omap44xx_mcspi1_addrs[] = {
  4738. {
  4739. .pa_start = 0x48098000,
  4740. .pa_end = 0x480981ff,
  4741. .flags = ADDR_TYPE_RT
  4742. },
  4743. { }
  4744. };
  4745. /* l4_per -> mcspi1 */
  4746. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi1 = {
  4747. .master = &omap44xx_l4_per_hwmod,
  4748. .slave = &omap44xx_mcspi1_hwmod,
  4749. .clk = "l4_div_ck",
  4750. .addr = omap44xx_mcspi1_addrs,
  4751. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4752. };
  4753. static struct omap_hwmod_addr_space omap44xx_mcspi2_addrs[] = {
  4754. {
  4755. .pa_start = 0x4809a000,
  4756. .pa_end = 0x4809a1ff,
  4757. .flags = ADDR_TYPE_RT
  4758. },
  4759. { }
  4760. };
  4761. /* l4_per -> mcspi2 */
  4762. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi2 = {
  4763. .master = &omap44xx_l4_per_hwmod,
  4764. .slave = &omap44xx_mcspi2_hwmod,
  4765. .clk = "l4_div_ck",
  4766. .addr = omap44xx_mcspi2_addrs,
  4767. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4768. };
  4769. static struct omap_hwmod_addr_space omap44xx_mcspi3_addrs[] = {
  4770. {
  4771. .pa_start = 0x480b8000,
  4772. .pa_end = 0x480b81ff,
  4773. .flags = ADDR_TYPE_RT
  4774. },
  4775. { }
  4776. };
  4777. /* l4_per -> mcspi3 */
  4778. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi3 = {
  4779. .master = &omap44xx_l4_per_hwmod,
  4780. .slave = &omap44xx_mcspi3_hwmod,
  4781. .clk = "l4_div_ck",
  4782. .addr = omap44xx_mcspi3_addrs,
  4783. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4784. };
  4785. static struct omap_hwmod_addr_space omap44xx_mcspi4_addrs[] = {
  4786. {
  4787. .pa_start = 0x480ba000,
  4788. .pa_end = 0x480ba1ff,
  4789. .flags = ADDR_TYPE_RT
  4790. },
  4791. { }
  4792. };
  4793. /* l4_per -> mcspi4 */
  4794. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi4 = {
  4795. .master = &omap44xx_l4_per_hwmod,
  4796. .slave = &omap44xx_mcspi4_hwmod,
  4797. .clk = "l4_div_ck",
  4798. .addr = omap44xx_mcspi4_addrs,
  4799. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4800. };
  4801. static struct omap_hwmod_addr_space omap44xx_mmc1_addrs[] = {
  4802. {
  4803. .pa_start = 0x4809c000,
  4804. .pa_end = 0x4809c3ff,
  4805. .flags = ADDR_TYPE_RT
  4806. },
  4807. { }
  4808. };
  4809. /* l4_per -> mmc1 */
  4810. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc1 = {
  4811. .master = &omap44xx_l4_per_hwmod,
  4812. .slave = &omap44xx_mmc1_hwmod,
  4813. .clk = "l4_div_ck",
  4814. .addr = omap44xx_mmc1_addrs,
  4815. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4816. };
  4817. static struct omap_hwmod_addr_space omap44xx_mmc2_addrs[] = {
  4818. {
  4819. .pa_start = 0x480b4000,
  4820. .pa_end = 0x480b43ff,
  4821. .flags = ADDR_TYPE_RT
  4822. },
  4823. { }
  4824. };
  4825. /* l4_per -> mmc2 */
  4826. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc2 = {
  4827. .master = &omap44xx_l4_per_hwmod,
  4828. .slave = &omap44xx_mmc2_hwmod,
  4829. .clk = "l4_div_ck",
  4830. .addr = omap44xx_mmc2_addrs,
  4831. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4832. };
  4833. static struct omap_hwmod_addr_space omap44xx_mmc3_addrs[] = {
  4834. {
  4835. .pa_start = 0x480ad000,
  4836. .pa_end = 0x480ad3ff,
  4837. .flags = ADDR_TYPE_RT
  4838. },
  4839. { }
  4840. };
  4841. /* l4_per -> mmc3 */
  4842. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc3 = {
  4843. .master = &omap44xx_l4_per_hwmod,
  4844. .slave = &omap44xx_mmc3_hwmod,
  4845. .clk = "l4_div_ck",
  4846. .addr = omap44xx_mmc3_addrs,
  4847. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4848. };
  4849. static struct omap_hwmod_addr_space omap44xx_mmc4_addrs[] = {
  4850. {
  4851. .pa_start = 0x480d1000,
  4852. .pa_end = 0x480d13ff,
  4853. .flags = ADDR_TYPE_RT
  4854. },
  4855. { }
  4856. };
  4857. /* l4_per -> mmc4 */
  4858. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc4 = {
  4859. .master = &omap44xx_l4_per_hwmod,
  4860. .slave = &omap44xx_mmc4_hwmod,
  4861. .clk = "l4_div_ck",
  4862. .addr = omap44xx_mmc4_addrs,
  4863. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4864. };
  4865. static struct omap_hwmod_addr_space omap44xx_mmc5_addrs[] = {
  4866. {
  4867. .pa_start = 0x480d5000,
  4868. .pa_end = 0x480d53ff,
  4869. .flags = ADDR_TYPE_RT
  4870. },
  4871. { }
  4872. };
  4873. /* l4_per -> mmc5 */
  4874. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc5 = {
  4875. .master = &omap44xx_l4_per_hwmod,
  4876. .slave = &omap44xx_mmc5_hwmod,
  4877. .clk = "l4_div_ck",
  4878. .addr = omap44xx_mmc5_addrs,
  4879. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4880. };
  4881. /* l3_main_2 -> ocmc_ram */
  4882. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__ocmc_ram = {
  4883. .master = &omap44xx_l3_main_2_hwmod,
  4884. .slave = &omap44xx_ocmc_ram_hwmod,
  4885. .clk = "l3_div_ck",
  4886. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4887. };
  4888. static struct omap_hwmod_addr_space omap44xx_ocp2scp_usb_phy_addrs[] = {
  4889. {
  4890. .pa_start = 0x4a0ad000,
  4891. .pa_end = 0x4a0ad01f,
  4892. .flags = ADDR_TYPE_RT
  4893. },
  4894. { }
  4895. };
  4896. /* l4_cfg -> ocp2scp_usb_phy */
  4897. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__ocp2scp_usb_phy = {
  4898. .master = &omap44xx_l4_cfg_hwmod,
  4899. .slave = &omap44xx_ocp2scp_usb_phy_hwmod,
  4900. .clk = "l4_div_ck",
  4901. .addr = omap44xx_ocp2scp_usb_phy_addrs,
  4902. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4903. };
  4904. static struct omap_hwmod_addr_space omap44xx_prcm_mpu_addrs[] = {
  4905. {
  4906. .pa_start = 0x48243000,
  4907. .pa_end = 0x48243fff,
  4908. .flags = ADDR_TYPE_RT
  4909. },
  4910. { }
  4911. };
  4912. /* mpu_private -> prcm_mpu */
  4913. static struct omap_hwmod_ocp_if omap44xx_mpu_private__prcm_mpu = {
  4914. .master = &omap44xx_mpu_private_hwmod,
  4915. .slave = &omap44xx_prcm_mpu_hwmod,
  4916. .clk = "l3_div_ck",
  4917. .addr = omap44xx_prcm_mpu_addrs,
  4918. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4919. };
  4920. static struct omap_hwmod_addr_space omap44xx_cm_core_aon_addrs[] = {
  4921. {
  4922. .pa_start = 0x4a004000,
  4923. .pa_end = 0x4a004fff,
  4924. .flags = ADDR_TYPE_RT
  4925. },
  4926. { }
  4927. };
  4928. /* l4_wkup -> cm_core_aon */
  4929. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__cm_core_aon = {
  4930. .master = &omap44xx_l4_wkup_hwmod,
  4931. .slave = &omap44xx_cm_core_aon_hwmod,
  4932. .clk = "l4_wkup_clk_mux_ck",
  4933. .addr = omap44xx_cm_core_aon_addrs,
  4934. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4935. };
  4936. static struct omap_hwmod_addr_space omap44xx_cm_core_addrs[] = {
  4937. {
  4938. .pa_start = 0x4a008000,
  4939. .pa_end = 0x4a009fff,
  4940. .flags = ADDR_TYPE_RT
  4941. },
  4942. { }
  4943. };
  4944. /* l4_cfg -> cm_core */
  4945. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__cm_core = {
  4946. .master = &omap44xx_l4_cfg_hwmod,
  4947. .slave = &omap44xx_cm_core_hwmod,
  4948. .clk = "l4_div_ck",
  4949. .addr = omap44xx_cm_core_addrs,
  4950. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4951. };
  4952. static struct omap_hwmod_addr_space omap44xx_prm_addrs[] = {
  4953. {
  4954. .pa_start = 0x4a306000,
  4955. .pa_end = 0x4a307fff,
  4956. .flags = ADDR_TYPE_RT
  4957. },
  4958. { }
  4959. };
  4960. /* l4_wkup -> prm */
  4961. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__prm = {
  4962. .master = &omap44xx_l4_wkup_hwmod,
  4963. .slave = &omap44xx_prm_hwmod,
  4964. .clk = "l4_wkup_clk_mux_ck",
  4965. .addr = omap44xx_prm_addrs,
  4966. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4967. };
  4968. static struct omap_hwmod_addr_space omap44xx_scrm_addrs[] = {
  4969. {
  4970. .pa_start = 0x4a30a000,
  4971. .pa_end = 0x4a30a7ff,
  4972. .flags = ADDR_TYPE_RT
  4973. },
  4974. { }
  4975. };
  4976. /* l4_wkup -> scrm */
  4977. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__scrm = {
  4978. .master = &omap44xx_l4_wkup_hwmod,
  4979. .slave = &omap44xx_scrm_hwmod,
  4980. .clk = "l4_wkup_clk_mux_ck",
  4981. .addr = omap44xx_scrm_addrs,
  4982. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4983. };
  4984. /* l3_main_2 -> sl2if */
  4985. static struct omap_hwmod_ocp_if __maybe_unused omap44xx_l3_main_2__sl2if = {
  4986. .master = &omap44xx_l3_main_2_hwmod,
  4987. .slave = &omap44xx_sl2if_hwmod,
  4988. .clk = "l3_div_ck",
  4989. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4990. };
  4991. static struct omap_hwmod_addr_space omap44xx_slimbus1_addrs[] = {
  4992. {
  4993. .pa_start = 0x4012c000,
  4994. .pa_end = 0x4012c3ff,
  4995. .flags = ADDR_TYPE_RT
  4996. },
  4997. { }
  4998. };
  4999. /* l4_abe -> slimbus1 */
  5000. static struct omap_hwmod_ocp_if omap44xx_l4_abe__slimbus1 = {
  5001. .master = &omap44xx_l4_abe_hwmod,
  5002. .slave = &omap44xx_slimbus1_hwmod,
  5003. .clk = "ocp_abe_iclk",
  5004. .addr = omap44xx_slimbus1_addrs,
  5005. .user = OCP_USER_MPU,
  5006. };
  5007. static struct omap_hwmod_addr_space omap44xx_slimbus1_dma_addrs[] = {
  5008. {
  5009. .pa_start = 0x4902c000,
  5010. .pa_end = 0x4902c3ff,
  5011. .flags = ADDR_TYPE_RT
  5012. },
  5013. { }
  5014. };
  5015. /* l4_abe -> slimbus1 (dma) */
  5016. static struct omap_hwmod_ocp_if omap44xx_l4_abe__slimbus1_dma = {
  5017. .master = &omap44xx_l4_abe_hwmod,
  5018. .slave = &omap44xx_slimbus1_hwmod,
  5019. .clk = "ocp_abe_iclk",
  5020. .addr = omap44xx_slimbus1_dma_addrs,
  5021. .user = OCP_USER_SDMA,
  5022. };
  5023. static struct omap_hwmod_addr_space omap44xx_slimbus2_addrs[] = {
  5024. {
  5025. .pa_start = 0x48076000,
  5026. .pa_end = 0x480763ff,
  5027. .flags = ADDR_TYPE_RT
  5028. },
  5029. { }
  5030. };
  5031. /* l4_per -> slimbus2 */
  5032. static struct omap_hwmod_ocp_if omap44xx_l4_per__slimbus2 = {
  5033. .master = &omap44xx_l4_per_hwmod,
  5034. .slave = &omap44xx_slimbus2_hwmod,
  5035. .clk = "l4_div_ck",
  5036. .addr = omap44xx_slimbus2_addrs,
  5037. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5038. };
  5039. static struct omap_hwmod_addr_space omap44xx_smartreflex_core_addrs[] = {
  5040. {
  5041. .pa_start = 0x4a0dd000,
  5042. .pa_end = 0x4a0dd03f,
  5043. .flags = ADDR_TYPE_RT
  5044. },
  5045. { }
  5046. };
  5047. /* l4_cfg -> smartreflex_core */
  5048. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__smartreflex_core = {
  5049. .master = &omap44xx_l4_cfg_hwmod,
  5050. .slave = &omap44xx_smartreflex_core_hwmod,
  5051. .clk = "l4_div_ck",
  5052. .addr = omap44xx_smartreflex_core_addrs,
  5053. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5054. };
  5055. static struct omap_hwmod_addr_space omap44xx_smartreflex_iva_addrs[] = {
  5056. {
  5057. .pa_start = 0x4a0db000,
  5058. .pa_end = 0x4a0db03f,
  5059. .flags = ADDR_TYPE_RT
  5060. },
  5061. { }
  5062. };
  5063. /* l4_cfg -> smartreflex_iva */
  5064. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__smartreflex_iva = {
  5065. .master = &omap44xx_l4_cfg_hwmod,
  5066. .slave = &omap44xx_smartreflex_iva_hwmod,
  5067. .clk = "l4_div_ck",
  5068. .addr = omap44xx_smartreflex_iva_addrs,
  5069. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5070. };
  5071. static struct omap_hwmod_addr_space omap44xx_smartreflex_mpu_addrs[] = {
  5072. {
  5073. .pa_start = 0x4a0d9000,
  5074. .pa_end = 0x4a0d903f,
  5075. .flags = ADDR_TYPE_RT
  5076. },
  5077. { }
  5078. };
  5079. /* l4_cfg -> smartreflex_mpu */
  5080. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__smartreflex_mpu = {
  5081. .master = &omap44xx_l4_cfg_hwmod,
  5082. .slave = &omap44xx_smartreflex_mpu_hwmod,
  5083. .clk = "l4_div_ck",
  5084. .addr = omap44xx_smartreflex_mpu_addrs,
  5085. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5086. };
  5087. static struct omap_hwmod_addr_space omap44xx_spinlock_addrs[] = {
  5088. {
  5089. .pa_start = 0x4a0f6000,
  5090. .pa_end = 0x4a0f6fff,
  5091. .flags = ADDR_TYPE_RT
  5092. },
  5093. { }
  5094. };
  5095. /* l4_cfg -> spinlock */
  5096. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__spinlock = {
  5097. .master = &omap44xx_l4_cfg_hwmod,
  5098. .slave = &omap44xx_spinlock_hwmod,
  5099. .clk = "l4_div_ck",
  5100. .addr = omap44xx_spinlock_addrs,
  5101. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5102. };
  5103. static struct omap_hwmod_addr_space omap44xx_timer1_addrs[] = {
  5104. {
  5105. .pa_start = 0x4a318000,
  5106. .pa_end = 0x4a31807f,
  5107. .flags = ADDR_TYPE_RT
  5108. },
  5109. { }
  5110. };
  5111. /* l4_wkup -> timer1 */
  5112. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__timer1 = {
  5113. .master = &omap44xx_l4_wkup_hwmod,
  5114. .slave = &omap44xx_timer1_hwmod,
  5115. .clk = "l4_wkup_clk_mux_ck",
  5116. .addr = omap44xx_timer1_addrs,
  5117. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5118. };
  5119. static struct omap_hwmod_addr_space omap44xx_timer2_addrs[] = {
  5120. {
  5121. .pa_start = 0x48032000,
  5122. .pa_end = 0x4803207f,
  5123. .flags = ADDR_TYPE_RT
  5124. },
  5125. { }
  5126. };
  5127. /* l4_per -> timer2 */
  5128. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer2 = {
  5129. .master = &omap44xx_l4_per_hwmod,
  5130. .slave = &omap44xx_timer2_hwmod,
  5131. .clk = "l4_div_ck",
  5132. .addr = omap44xx_timer2_addrs,
  5133. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5134. };
  5135. static struct omap_hwmod_addr_space omap44xx_timer3_addrs[] = {
  5136. {
  5137. .pa_start = 0x48034000,
  5138. .pa_end = 0x4803407f,
  5139. .flags = ADDR_TYPE_RT
  5140. },
  5141. { }
  5142. };
  5143. /* l4_per -> timer3 */
  5144. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer3 = {
  5145. .master = &omap44xx_l4_per_hwmod,
  5146. .slave = &omap44xx_timer3_hwmod,
  5147. .clk = "l4_div_ck",
  5148. .addr = omap44xx_timer3_addrs,
  5149. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5150. };
  5151. static struct omap_hwmod_addr_space omap44xx_timer4_addrs[] = {
  5152. {
  5153. .pa_start = 0x48036000,
  5154. .pa_end = 0x4803607f,
  5155. .flags = ADDR_TYPE_RT
  5156. },
  5157. { }
  5158. };
  5159. /* l4_per -> timer4 */
  5160. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer4 = {
  5161. .master = &omap44xx_l4_per_hwmod,
  5162. .slave = &omap44xx_timer4_hwmod,
  5163. .clk = "l4_div_ck",
  5164. .addr = omap44xx_timer4_addrs,
  5165. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5166. };
  5167. static struct omap_hwmod_addr_space omap44xx_timer5_addrs[] = {
  5168. {
  5169. .pa_start = 0x40138000,
  5170. .pa_end = 0x4013807f,
  5171. .flags = ADDR_TYPE_RT
  5172. },
  5173. { }
  5174. };
  5175. /* l4_abe -> timer5 */
  5176. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer5 = {
  5177. .master = &omap44xx_l4_abe_hwmod,
  5178. .slave = &omap44xx_timer5_hwmod,
  5179. .clk = "ocp_abe_iclk",
  5180. .addr = omap44xx_timer5_addrs,
  5181. .user = OCP_USER_MPU,
  5182. };
  5183. static struct omap_hwmod_addr_space omap44xx_timer5_dma_addrs[] = {
  5184. {
  5185. .pa_start = 0x49038000,
  5186. .pa_end = 0x4903807f,
  5187. .flags = ADDR_TYPE_RT
  5188. },
  5189. { }
  5190. };
  5191. /* l4_abe -> timer5 (dma) */
  5192. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer5_dma = {
  5193. .master = &omap44xx_l4_abe_hwmod,
  5194. .slave = &omap44xx_timer5_hwmod,
  5195. .clk = "ocp_abe_iclk",
  5196. .addr = omap44xx_timer5_dma_addrs,
  5197. .user = OCP_USER_SDMA,
  5198. };
  5199. static struct omap_hwmod_addr_space omap44xx_timer6_addrs[] = {
  5200. {
  5201. .pa_start = 0x4013a000,
  5202. .pa_end = 0x4013a07f,
  5203. .flags = ADDR_TYPE_RT
  5204. },
  5205. { }
  5206. };
  5207. /* l4_abe -> timer6 */
  5208. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer6 = {
  5209. .master = &omap44xx_l4_abe_hwmod,
  5210. .slave = &omap44xx_timer6_hwmod,
  5211. .clk = "ocp_abe_iclk",
  5212. .addr = omap44xx_timer6_addrs,
  5213. .user = OCP_USER_MPU,
  5214. };
  5215. static struct omap_hwmod_addr_space omap44xx_timer6_dma_addrs[] = {
  5216. {
  5217. .pa_start = 0x4903a000,
  5218. .pa_end = 0x4903a07f,
  5219. .flags = ADDR_TYPE_RT
  5220. },
  5221. { }
  5222. };
  5223. /* l4_abe -> timer6 (dma) */
  5224. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer6_dma = {
  5225. .master = &omap44xx_l4_abe_hwmod,
  5226. .slave = &omap44xx_timer6_hwmod,
  5227. .clk = "ocp_abe_iclk",
  5228. .addr = omap44xx_timer6_dma_addrs,
  5229. .user = OCP_USER_SDMA,
  5230. };
  5231. static struct omap_hwmod_addr_space omap44xx_timer7_addrs[] = {
  5232. {
  5233. .pa_start = 0x4013c000,
  5234. .pa_end = 0x4013c07f,
  5235. .flags = ADDR_TYPE_RT
  5236. },
  5237. { }
  5238. };
  5239. /* l4_abe -> timer7 */
  5240. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer7 = {
  5241. .master = &omap44xx_l4_abe_hwmod,
  5242. .slave = &omap44xx_timer7_hwmod,
  5243. .clk = "ocp_abe_iclk",
  5244. .addr = omap44xx_timer7_addrs,
  5245. .user = OCP_USER_MPU,
  5246. };
  5247. static struct omap_hwmod_addr_space omap44xx_timer7_dma_addrs[] = {
  5248. {
  5249. .pa_start = 0x4903c000,
  5250. .pa_end = 0x4903c07f,
  5251. .flags = ADDR_TYPE_RT
  5252. },
  5253. { }
  5254. };
  5255. /* l4_abe -> timer7 (dma) */
  5256. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer7_dma = {
  5257. .master = &omap44xx_l4_abe_hwmod,
  5258. .slave = &omap44xx_timer7_hwmod,
  5259. .clk = "ocp_abe_iclk",
  5260. .addr = omap44xx_timer7_dma_addrs,
  5261. .user = OCP_USER_SDMA,
  5262. };
  5263. static struct omap_hwmod_addr_space omap44xx_timer8_addrs[] = {
  5264. {
  5265. .pa_start = 0x4013e000,
  5266. .pa_end = 0x4013e07f,
  5267. .flags = ADDR_TYPE_RT
  5268. },
  5269. { }
  5270. };
  5271. /* l4_abe -> timer8 */
  5272. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer8 = {
  5273. .master = &omap44xx_l4_abe_hwmod,
  5274. .slave = &omap44xx_timer8_hwmod,
  5275. .clk = "ocp_abe_iclk",
  5276. .addr = omap44xx_timer8_addrs,
  5277. .user = OCP_USER_MPU,
  5278. };
  5279. static struct omap_hwmod_addr_space omap44xx_timer8_dma_addrs[] = {
  5280. {
  5281. .pa_start = 0x4903e000,
  5282. .pa_end = 0x4903e07f,
  5283. .flags = ADDR_TYPE_RT
  5284. },
  5285. { }
  5286. };
  5287. /* l4_abe -> timer8 (dma) */
  5288. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer8_dma = {
  5289. .master = &omap44xx_l4_abe_hwmod,
  5290. .slave = &omap44xx_timer8_hwmod,
  5291. .clk = "ocp_abe_iclk",
  5292. .addr = omap44xx_timer8_dma_addrs,
  5293. .user = OCP_USER_SDMA,
  5294. };
  5295. static struct omap_hwmod_addr_space omap44xx_timer9_addrs[] = {
  5296. {
  5297. .pa_start = 0x4803e000,
  5298. .pa_end = 0x4803e07f,
  5299. .flags = ADDR_TYPE_RT
  5300. },
  5301. { }
  5302. };
  5303. /* l4_per -> timer9 */
  5304. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer9 = {
  5305. .master = &omap44xx_l4_per_hwmod,
  5306. .slave = &omap44xx_timer9_hwmod,
  5307. .clk = "l4_div_ck",
  5308. .addr = omap44xx_timer9_addrs,
  5309. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5310. };
  5311. static struct omap_hwmod_addr_space omap44xx_timer10_addrs[] = {
  5312. {
  5313. .pa_start = 0x48086000,
  5314. .pa_end = 0x4808607f,
  5315. .flags = ADDR_TYPE_RT
  5316. },
  5317. { }
  5318. };
  5319. /* l4_per -> timer10 */
  5320. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer10 = {
  5321. .master = &omap44xx_l4_per_hwmod,
  5322. .slave = &omap44xx_timer10_hwmod,
  5323. .clk = "l4_div_ck",
  5324. .addr = omap44xx_timer10_addrs,
  5325. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5326. };
  5327. static struct omap_hwmod_addr_space omap44xx_timer11_addrs[] = {
  5328. {
  5329. .pa_start = 0x48088000,
  5330. .pa_end = 0x4808807f,
  5331. .flags = ADDR_TYPE_RT
  5332. },
  5333. { }
  5334. };
  5335. /* l4_per -> timer11 */
  5336. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer11 = {
  5337. .master = &omap44xx_l4_per_hwmod,
  5338. .slave = &omap44xx_timer11_hwmod,
  5339. .clk = "l4_div_ck",
  5340. .addr = omap44xx_timer11_addrs,
  5341. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5342. };
  5343. static struct omap_hwmod_addr_space omap44xx_uart1_addrs[] = {
  5344. {
  5345. .pa_start = 0x4806a000,
  5346. .pa_end = 0x4806a0ff,
  5347. .flags = ADDR_TYPE_RT
  5348. },
  5349. { }
  5350. };
  5351. /* l4_per -> uart1 */
  5352. static struct omap_hwmod_ocp_if omap44xx_l4_per__uart1 = {
  5353. .master = &omap44xx_l4_per_hwmod,
  5354. .slave = &omap44xx_uart1_hwmod,
  5355. .clk = "l4_div_ck",
  5356. .addr = omap44xx_uart1_addrs,
  5357. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5358. };
  5359. static struct omap_hwmod_addr_space omap44xx_uart2_addrs[] = {
  5360. {
  5361. .pa_start = 0x4806c000,
  5362. .pa_end = 0x4806c0ff,
  5363. .flags = ADDR_TYPE_RT
  5364. },
  5365. { }
  5366. };
  5367. /* l4_per -> uart2 */
  5368. static struct omap_hwmod_ocp_if omap44xx_l4_per__uart2 = {
  5369. .master = &omap44xx_l4_per_hwmod,
  5370. .slave = &omap44xx_uart2_hwmod,
  5371. .clk = "l4_div_ck",
  5372. .addr = omap44xx_uart2_addrs,
  5373. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5374. };
  5375. static struct omap_hwmod_addr_space omap44xx_uart3_addrs[] = {
  5376. {
  5377. .pa_start = 0x48020000,
  5378. .pa_end = 0x480200ff,
  5379. .flags = ADDR_TYPE_RT
  5380. },
  5381. { }
  5382. };
  5383. /* l4_per -> uart3 */
  5384. static struct omap_hwmod_ocp_if omap44xx_l4_per__uart3 = {
  5385. .master = &omap44xx_l4_per_hwmod,
  5386. .slave = &omap44xx_uart3_hwmod,
  5387. .clk = "l4_div_ck",
  5388. .addr = omap44xx_uart3_addrs,
  5389. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5390. };
  5391. static struct omap_hwmod_addr_space omap44xx_uart4_addrs[] = {
  5392. {
  5393. .pa_start = 0x4806e000,
  5394. .pa_end = 0x4806e0ff,
  5395. .flags = ADDR_TYPE_RT
  5396. },
  5397. { }
  5398. };
  5399. /* l4_per -> uart4 */
  5400. static struct omap_hwmod_ocp_if omap44xx_l4_per__uart4 = {
  5401. .master = &omap44xx_l4_per_hwmod,
  5402. .slave = &omap44xx_uart4_hwmod,
  5403. .clk = "l4_div_ck",
  5404. .addr = omap44xx_uart4_addrs,
  5405. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5406. };
  5407. static struct omap_hwmod_addr_space omap44xx_usb_host_fs_addrs[] = {
  5408. {
  5409. .pa_start = 0x4a0a9000,
  5410. .pa_end = 0x4a0a93ff,
  5411. .flags = ADDR_TYPE_RT
  5412. },
  5413. { }
  5414. };
  5415. /* l4_cfg -> usb_host_fs */
  5416. static struct omap_hwmod_ocp_if __maybe_unused omap44xx_l4_cfg__usb_host_fs = {
  5417. .master = &omap44xx_l4_cfg_hwmod,
  5418. .slave = &omap44xx_usb_host_fs_hwmod,
  5419. .clk = "l4_div_ck",
  5420. .addr = omap44xx_usb_host_fs_addrs,
  5421. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5422. };
  5423. static struct omap_hwmod_addr_space omap44xx_usb_host_hs_addrs[] = {
  5424. {
  5425. .name = "uhh",
  5426. .pa_start = 0x4a064000,
  5427. .pa_end = 0x4a0647ff,
  5428. .flags = ADDR_TYPE_RT
  5429. },
  5430. {
  5431. .name = "ohci",
  5432. .pa_start = 0x4a064800,
  5433. .pa_end = 0x4a064bff,
  5434. },
  5435. {
  5436. .name = "ehci",
  5437. .pa_start = 0x4a064c00,
  5438. .pa_end = 0x4a064fff,
  5439. },
  5440. {}
  5441. };
  5442. /* l4_cfg -> usb_host_hs */
  5443. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__usb_host_hs = {
  5444. .master = &omap44xx_l4_cfg_hwmod,
  5445. .slave = &omap44xx_usb_host_hs_hwmod,
  5446. .clk = "l4_div_ck",
  5447. .addr = omap44xx_usb_host_hs_addrs,
  5448. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5449. };
  5450. static struct omap_hwmod_addr_space omap44xx_usb_otg_hs_addrs[] = {
  5451. {
  5452. .pa_start = 0x4a0ab000,
  5453. .pa_end = 0x4a0ab7ff,
  5454. .flags = ADDR_TYPE_RT
  5455. },
  5456. {
  5457. /* XXX: Remove this once control module driver is in place */
  5458. .pa_start = 0x4a00233c,
  5459. .pa_end = 0x4a00233f,
  5460. .flags = ADDR_TYPE_RT
  5461. },
  5462. { }
  5463. };
  5464. /* l4_cfg -> usb_otg_hs */
  5465. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__usb_otg_hs = {
  5466. .master = &omap44xx_l4_cfg_hwmod,
  5467. .slave = &omap44xx_usb_otg_hs_hwmod,
  5468. .clk = "l4_div_ck",
  5469. .addr = omap44xx_usb_otg_hs_addrs,
  5470. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5471. };
  5472. static struct omap_hwmod_addr_space omap44xx_usb_tll_hs_addrs[] = {
  5473. {
  5474. .name = "tll",
  5475. .pa_start = 0x4a062000,
  5476. .pa_end = 0x4a063fff,
  5477. .flags = ADDR_TYPE_RT
  5478. },
  5479. {}
  5480. };
  5481. /* l4_cfg -> usb_tll_hs */
  5482. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__usb_tll_hs = {
  5483. .master = &omap44xx_l4_cfg_hwmod,
  5484. .slave = &omap44xx_usb_tll_hs_hwmod,
  5485. .clk = "l4_div_ck",
  5486. .addr = omap44xx_usb_tll_hs_addrs,
  5487. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5488. };
  5489. static struct omap_hwmod_addr_space omap44xx_wd_timer2_addrs[] = {
  5490. {
  5491. .pa_start = 0x4a314000,
  5492. .pa_end = 0x4a31407f,
  5493. .flags = ADDR_TYPE_RT
  5494. },
  5495. { }
  5496. };
  5497. /* l4_wkup -> wd_timer2 */
  5498. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__wd_timer2 = {
  5499. .master = &omap44xx_l4_wkup_hwmod,
  5500. .slave = &omap44xx_wd_timer2_hwmod,
  5501. .clk = "l4_wkup_clk_mux_ck",
  5502. .addr = omap44xx_wd_timer2_addrs,
  5503. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5504. };
  5505. static struct omap_hwmod_addr_space omap44xx_wd_timer3_addrs[] = {
  5506. {
  5507. .pa_start = 0x40130000,
  5508. .pa_end = 0x4013007f,
  5509. .flags = ADDR_TYPE_RT
  5510. },
  5511. { }
  5512. };
  5513. /* l4_abe -> wd_timer3 */
  5514. static struct omap_hwmod_ocp_if omap44xx_l4_abe__wd_timer3 = {
  5515. .master = &omap44xx_l4_abe_hwmod,
  5516. .slave = &omap44xx_wd_timer3_hwmod,
  5517. .clk = "ocp_abe_iclk",
  5518. .addr = omap44xx_wd_timer3_addrs,
  5519. .user = OCP_USER_MPU,
  5520. };
  5521. static struct omap_hwmod_addr_space omap44xx_wd_timer3_dma_addrs[] = {
  5522. {
  5523. .pa_start = 0x49030000,
  5524. .pa_end = 0x4903007f,
  5525. .flags = ADDR_TYPE_RT
  5526. },
  5527. { }
  5528. };
  5529. /* l4_abe -> wd_timer3 (dma) */
  5530. static struct omap_hwmod_ocp_if omap44xx_l4_abe__wd_timer3_dma = {
  5531. .master = &omap44xx_l4_abe_hwmod,
  5532. .slave = &omap44xx_wd_timer3_hwmod,
  5533. .clk = "ocp_abe_iclk",
  5534. .addr = omap44xx_wd_timer3_dma_addrs,
  5535. .user = OCP_USER_SDMA,
  5536. };
  5537. static struct omap_hwmod_ocp_if *omap44xx_hwmod_ocp_ifs[] __initdata = {
  5538. &omap44xx_c2c__c2c_target_fw,
  5539. &omap44xx_l4_cfg__c2c_target_fw,
  5540. &omap44xx_l3_main_1__dmm,
  5541. &omap44xx_mpu__dmm,
  5542. &omap44xx_c2c__emif_fw,
  5543. &omap44xx_dmm__emif_fw,
  5544. &omap44xx_l4_cfg__emif_fw,
  5545. &omap44xx_iva__l3_instr,
  5546. &omap44xx_l3_main_3__l3_instr,
  5547. &omap44xx_ocp_wp_noc__l3_instr,
  5548. &omap44xx_dsp__l3_main_1,
  5549. &omap44xx_dss__l3_main_1,
  5550. &omap44xx_l3_main_2__l3_main_1,
  5551. &omap44xx_l4_cfg__l3_main_1,
  5552. &omap44xx_mmc1__l3_main_1,
  5553. &omap44xx_mmc2__l3_main_1,
  5554. &omap44xx_mpu__l3_main_1,
  5555. &omap44xx_c2c_target_fw__l3_main_2,
  5556. &omap44xx_debugss__l3_main_2,
  5557. &omap44xx_dma_system__l3_main_2,
  5558. &omap44xx_fdif__l3_main_2,
  5559. &omap44xx_gpu__l3_main_2,
  5560. &omap44xx_hsi__l3_main_2,
  5561. &omap44xx_ipu__l3_main_2,
  5562. &omap44xx_iss__l3_main_2,
  5563. &omap44xx_iva__l3_main_2,
  5564. &omap44xx_l3_main_1__l3_main_2,
  5565. &omap44xx_l4_cfg__l3_main_2,
  5566. /* &omap44xx_usb_host_fs__l3_main_2, */
  5567. &omap44xx_usb_host_hs__l3_main_2,
  5568. &omap44xx_usb_otg_hs__l3_main_2,
  5569. &omap44xx_l3_main_1__l3_main_3,
  5570. &omap44xx_l3_main_2__l3_main_3,
  5571. &omap44xx_l4_cfg__l3_main_3,
  5572. /* &omap44xx_aess__l4_abe, */
  5573. &omap44xx_dsp__l4_abe,
  5574. &omap44xx_l3_main_1__l4_abe,
  5575. &omap44xx_mpu__l4_abe,
  5576. &omap44xx_l3_main_1__l4_cfg,
  5577. &omap44xx_l3_main_2__l4_per,
  5578. &omap44xx_l4_cfg__l4_wkup,
  5579. &omap44xx_mpu__mpu_private,
  5580. &omap44xx_l4_cfg__ocp_wp_noc,
  5581. /* &omap44xx_l4_abe__aess, */
  5582. /* &omap44xx_l4_abe__aess_dma, */
  5583. &omap44xx_l3_main_2__c2c,
  5584. &omap44xx_l4_wkup__counter_32k,
  5585. &omap44xx_l4_cfg__ctrl_module_core,
  5586. &omap44xx_l4_cfg__ctrl_module_pad_core,
  5587. &omap44xx_l4_wkup__ctrl_module_wkup,
  5588. &omap44xx_l4_wkup__ctrl_module_pad_wkup,
  5589. &omap44xx_l3_instr__debugss,
  5590. &omap44xx_l4_cfg__dma_system,
  5591. &omap44xx_l4_abe__dmic,
  5592. &omap44xx_l4_abe__dmic_dma,
  5593. &omap44xx_dsp__iva,
  5594. /* &omap44xx_dsp__sl2if, */
  5595. &omap44xx_l4_cfg__dsp,
  5596. &omap44xx_l3_main_2__dss,
  5597. &omap44xx_l4_per__dss,
  5598. &omap44xx_l3_main_2__dss_dispc,
  5599. &omap44xx_l4_per__dss_dispc,
  5600. &omap44xx_l3_main_2__dss_dsi1,
  5601. &omap44xx_l4_per__dss_dsi1,
  5602. &omap44xx_l3_main_2__dss_dsi2,
  5603. &omap44xx_l4_per__dss_dsi2,
  5604. &omap44xx_l3_main_2__dss_hdmi,
  5605. &omap44xx_l4_per__dss_hdmi,
  5606. &omap44xx_l3_main_2__dss_rfbi,
  5607. &omap44xx_l4_per__dss_rfbi,
  5608. &omap44xx_l3_main_2__dss_venc,
  5609. &omap44xx_l4_per__dss_venc,
  5610. &omap44xx_l4_per__elm,
  5611. &omap44xx_emif_fw__emif1,
  5612. &omap44xx_emif_fw__emif2,
  5613. &omap44xx_l4_cfg__fdif,
  5614. &omap44xx_l4_wkup__gpio1,
  5615. &omap44xx_l4_per__gpio2,
  5616. &omap44xx_l4_per__gpio3,
  5617. &omap44xx_l4_per__gpio4,
  5618. &omap44xx_l4_per__gpio5,
  5619. &omap44xx_l4_per__gpio6,
  5620. &omap44xx_l3_main_2__gpmc,
  5621. &omap44xx_l3_main_2__gpu,
  5622. &omap44xx_l4_per__hdq1w,
  5623. &omap44xx_l4_cfg__hsi,
  5624. &omap44xx_l4_per__i2c1,
  5625. &omap44xx_l4_per__i2c2,
  5626. &omap44xx_l4_per__i2c3,
  5627. &omap44xx_l4_per__i2c4,
  5628. &omap44xx_l3_main_2__ipu,
  5629. &omap44xx_l3_main_2__iss,
  5630. /* &omap44xx_iva__sl2if, */
  5631. &omap44xx_l3_main_2__iva,
  5632. &omap44xx_l4_wkup__kbd,
  5633. &omap44xx_l4_cfg__mailbox,
  5634. &omap44xx_l4_abe__mcasp,
  5635. &omap44xx_l4_abe__mcasp_dma,
  5636. &omap44xx_l4_abe__mcbsp1,
  5637. &omap44xx_l4_abe__mcbsp1_dma,
  5638. &omap44xx_l4_abe__mcbsp2,
  5639. &omap44xx_l4_abe__mcbsp2_dma,
  5640. &omap44xx_l4_abe__mcbsp3,
  5641. &omap44xx_l4_abe__mcbsp3_dma,
  5642. &omap44xx_l4_per__mcbsp4,
  5643. &omap44xx_l4_abe__mcpdm,
  5644. &omap44xx_l4_abe__mcpdm_dma,
  5645. &omap44xx_l4_per__mcspi1,
  5646. &omap44xx_l4_per__mcspi2,
  5647. &omap44xx_l4_per__mcspi3,
  5648. &omap44xx_l4_per__mcspi4,
  5649. &omap44xx_l4_per__mmc1,
  5650. &omap44xx_l4_per__mmc2,
  5651. &omap44xx_l4_per__mmc3,
  5652. &omap44xx_l4_per__mmc4,
  5653. &omap44xx_l4_per__mmc5,
  5654. &omap44xx_l3_main_2__mmu_ipu,
  5655. &omap44xx_l4_cfg__mmu_dsp,
  5656. &omap44xx_l3_main_2__ocmc_ram,
  5657. &omap44xx_l4_cfg__ocp2scp_usb_phy,
  5658. &omap44xx_mpu_private__prcm_mpu,
  5659. &omap44xx_l4_wkup__cm_core_aon,
  5660. &omap44xx_l4_cfg__cm_core,
  5661. &omap44xx_l4_wkup__prm,
  5662. &omap44xx_l4_wkup__scrm,
  5663. /* &omap44xx_l3_main_2__sl2if, */
  5664. &omap44xx_l4_abe__slimbus1,
  5665. &omap44xx_l4_abe__slimbus1_dma,
  5666. &omap44xx_l4_per__slimbus2,
  5667. &omap44xx_l4_cfg__smartreflex_core,
  5668. &omap44xx_l4_cfg__smartreflex_iva,
  5669. &omap44xx_l4_cfg__smartreflex_mpu,
  5670. &omap44xx_l4_cfg__spinlock,
  5671. &omap44xx_l4_wkup__timer1,
  5672. &omap44xx_l4_per__timer2,
  5673. &omap44xx_l4_per__timer3,
  5674. &omap44xx_l4_per__timer4,
  5675. &omap44xx_l4_abe__timer5,
  5676. &omap44xx_l4_abe__timer5_dma,
  5677. &omap44xx_l4_abe__timer6,
  5678. &omap44xx_l4_abe__timer6_dma,
  5679. &omap44xx_l4_abe__timer7,
  5680. &omap44xx_l4_abe__timer7_dma,
  5681. &omap44xx_l4_abe__timer8,
  5682. &omap44xx_l4_abe__timer8_dma,
  5683. &omap44xx_l4_per__timer9,
  5684. &omap44xx_l4_per__timer10,
  5685. &omap44xx_l4_per__timer11,
  5686. &omap44xx_l4_per__uart1,
  5687. &omap44xx_l4_per__uart2,
  5688. &omap44xx_l4_per__uart3,
  5689. &omap44xx_l4_per__uart4,
  5690. /* &omap44xx_l4_cfg__usb_host_fs, */
  5691. &omap44xx_l4_cfg__usb_host_hs,
  5692. &omap44xx_l4_cfg__usb_otg_hs,
  5693. &omap44xx_l4_cfg__usb_tll_hs,
  5694. &omap44xx_l4_wkup__wd_timer2,
  5695. &omap44xx_l4_abe__wd_timer3,
  5696. &omap44xx_l4_abe__wd_timer3_dma,
  5697. NULL,
  5698. };
  5699. int __init omap44xx_hwmod_init(void)
  5700. {
  5701. omap_hwmod_init();
  5702. return omap_hwmod_register_links(omap44xx_hwmod_ocp_ifs);
  5703. }