nouveau_mem.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860
  1. /*
  2. * Copyright (C) The Weather Channel, Inc. 2002. All Rights Reserved.
  3. * Copyright 2005 Stephane Marchesin
  4. *
  5. * The Weather Channel (TM) funded Tungsten Graphics to develop the
  6. * initial release of the Radeon 8500 driver under the XFree86 license.
  7. * This notice must be preserved.
  8. *
  9. * Permission is hereby granted, free of charge, to any person obtaining a
  10. * copy of this software and associated documentation files (the "Software"),
  11. * to deal in the Software without restriction, including without limitation
  12. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  13. * and/or sell copies of the Software, and to permit persons to whom the
  14. * Software is furnished to do so, subject to the following conditions:
  15. *
  16. * The above copyright notice and this permission notice (including the next
  17. * paragraph) shall be included in all copies or substantial portions of the
  18. * Software.
  19. *
  20. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  21. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  22. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  23. * THE AUTHORS AND/OR THEIR SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  24. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  25. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  26. * DEALINGS IN THE SOFTWARE.
  27. *
  28. * Authors:
  29. * Keith Whitwell <keith@tungstengraphics.com>
  30. */
  31. #include "drmP.h"
  32. #include "drm.h"
  33. #include "drm_sarea.h"
  34. #include "nouveau_drv.h"
  35. #include "nouveau_pm.h"
  36. #include "nouveau_mm.h"
  37. #include "nouveau_vm.h"
  38. /*
  39. * NV10-NV40 tiling helpers
  40. */
  41. static void
  42. nv10_mem_update_tile_region(struct drm_device *dev,
  43. struct nouveau_tile_reg *tile, uint32_t addr,
  44. uint32_t size, uint32_t pitch, uint32_t flags)
  45. {
  46. struct drm_nouveau_private *dev_priv = dev->dev_private;
  47. struct nouveau_fifo_engine *pfifo = &dev_priv->engine.fifo;
  48. struct nouveau_fb_engine *pfb = &dev_priv->engine.fb;
  49. struct nouveau_pgraph_engine *pgraph = &dev_priv->engine.graph;
  50. int i = tile - dev_priv->tile.reg;
  51. unsigned long save;
  52. nouveau_fence_unref(&tile->fence);
  53. if (tile->pitch)
  54. pfb->free_tile_region(dev, i);
  55. if (pitch)
  56. pfb->init_tile_region(dev, i, addr, size, pitch, flags);
  57. spin_lock_irqsave(&dev_priv->context_switch_lock, save);
  58. pfifo->reassign(dev, false);
  59. pfifo->cache_pull(dev, false);
  60. nouveau_wait_for_idle(dev);
  61. pfb->set_tile_region(dev, i);
  62. pgraph->set_tile_region(dev, i);
  63. pfifo->cache_pull(dev, true);
  64. pfifo->reassign(dev, true);
  65. spin_unlock_irqrestore(&dev_priv->context_switch_lock, save);
  66. }
  67. static struct nouveau_tile_reg *
  68. nv10_mem_get_tile_region(struct drm_device *dev, int i)
  69. {
  70. struct drm_nouveau_private *dev_priv = dev->dev_private;
  71. struct nouveau_tile_reg *tile = &dev_priv->tile.reg[i];
  72. spin_lock(&dev_priv->tile.lock);
  73. if (!tile->used &&
  74. (!tile->fence || nouveau_fence_signalled(tile->fence)))
  75. tile->used = true;
  76. else
  77. tile = NULL;
  78. spin_unlock(&dev_priv->tile.lock);
  79. return tile;
  80. }
  81. void
  82. nv10_mem_put_tile_region(struct drm_device *dev, struct nouveau_tile_reg *tile,
  83. struct nouveau_fence *fence)
  84. {
  85. struct drm_nouveau_private *dev_priv = dev->dev_private;
  86. if (tile) {
  87. spin_lock(&dev_priv->tile.lock);
  88. if (fence) {
  89. /* Mark it as pending. */
  90. tile->fence = fence;
  91. nouveau_fence_ref(fence);
  92. }
  93. tile->used = false;
  94. spin_unlock(&dev_priv->tile.lock);
  95. }
  96. }
  97. struct nouveau_tile_reg *
  98. nv10_mem_set_tiling(struct drm_device *dev, uint32_t addr, uint32_t size,
  99. uint32_t pitch, uint32_t flags)
  100. {
  101. struct drm_nouveau_private *dev_priv = dev->dev_private;
  102. struct nouveau_fb_engine *pfb = &dev_priv->engine.fb;
  103. struct nouveau_tile_reg *tile, *found = NULL;
  104. int i;
  105. for (i = 0; i < pfb->num_tiles; i++) {
  106. tile = nv10_mem_get_tile_region(dev, i);
  107. if (pitch && !found) {
  108. found = tile;
  109. continue;
  110. } else if (tile && tile->pitch) {
  111. /* Kill an unused tile region. */
  112. nv10_mem_update_tile_region(dev, tile, 0, 0, 0, 0);
  113. }
  114. nv10_mem_put_tile_region(dev, tile, NULL);
  115. }
  116. if (found)
  117. nv10_mem_update_tile_region(dev, found, addr, size,
  118. pitch, flags);
  119. return found;
  120. }
  121. /*
  122. * NV50 VM helpers
  123. */
  124. int
  125. nv50_mem_vm_bind_linear(struct drm_device *dev, uint64_t virt, uint32_t size,
  126. uint32_t flags, uint64_t phys)
  127. {
  128. struct drm_nouveau_private *dev_priv = dev->dev_private;
  129. struct nouveau_gpuobj *pgt;
  130. unsigned block;
  131. int i;
  132. virt = ((virt - dev_priv->vm_vram_base) >> 16) << 1;
  133. size = (size >> 16) << 1;
  134. phys |= ((uint64_t)flags << 32);
  135. phys |= 1;
  136. if (dev_priv->vram_sys_base) {
  137. phys += dev_priv->vram_sys_base;
  138. phys |= 0x30;
  139. }
  140. while (size) {
  141. unsigned offset_h = upper_32_bits(phys);
  142. unsigned offset_l = lower_32_bits(phys);
  143. unsigned pte, end;
  144. for (i = 7; i >= 0; i--) {
  145. block = 1 << (i + 1);
  146. if (size >= block && !(virt & (block - 1)))
  147. break;
  148. }
  149. offset_l |= (i << 7);
  150. phys += block << 15;
  151. size -= block;
  152. while (block) {
  153. pgt = dev_priv->vm_vram_pt[virt >> 14];
  154. pte = virt & 0x3ffe;
  155. end = pte + block;
  156. if (end > 16384)
  157. end = 16384;
  158. block -= (end - pte);
  159. virt += (end - pte);
  160. while (pte < end) {
  161. nv_wo32(pgt, (pte * 4) + 0, offset_l);
  162. nv_wo32(pgt, (pte * 4) + 4, offset_h);
  163. pte += 2;
  164. }
  165. }
  166. }
  167. dev_priv->engine.instmem.flush(dev);
  168. dev_priv->engine.fifo.tlb_flush(dev);
  169. dev_priv->engine.graph.tlb_flush(dev);
  170. nv50_vm_flush_engine(dev, 6);
  171. return 0;
  172. }
  173. void
  174. nv50_mem_vm_unbind(struct drm_device *dev, uint64_t virt, uint32_t size)
  175. {
  176. struct drm_nouveau_private *dev_priv = dev->dev_private;
  177. struct nouveau_gpuobj *pgt;
  178. unsigned pages, pte, end;
  179. virt -= dev_priv->vm_vram_base;
  180. pages = (size >> 16) << 1;
  181. while (pages) {
  182. pgt = dev_priv->vm_vram_pt[virt >> 29];
  183. pte = (virt & 0x1ffe0000ULL) >> 15;
  184. end = pte + pages;
  185. if (end > 16384)
  186. end = 16384;
  187. pages -= (end - pte);
  188. virt += (end - pte) << 15;
  189. while (pte < end) {
  190. nv_wo32(pgt, (pte * 4), 0);
  191. pte++;
  192. }
  193. }
  194. dev_priv->engine.instmem.flush(dev);
  195. dev_priv->engine.fifo.tlb_flush(dev);
  196. dev_priv->engine.graph.tlb_flush(dev);
  197. nv50_vm_flush_engine(dev, 6);
  198. }
  199. /*
  200. * Cleanup everything
  201. */
  202. void
  203. nouveau_mem_vram_fini(struct drm_device *dev)
  204. {
  205. struct drm_nouveau_private *dev_priv = dev->dev_private;
  206. nouveau_bo_unpin(dev_priv->vga_ram);
  207. nouveau_bo_ref(NULL, &dev_priv->vga_ram);
  208. ttm_bo_device_release(&dev_priv->ttm.bdev);
  209. nouveau_ttm_global_release(dev_priv);
  210. if (dev_priv->fb_mtrr >= 0) {
  211. drm_mtrr_del(dev_priv->fb_mtrr,
  212. pci_resource_start(dev->pdev, 1),
  213. pci_resource_len(dev->pdev, 1), DRM_MTRR_WC);
  214. dev_priv->fb_mtrr = -1;
  215. }
  216. }
  217. void
  218. nouveau_mem_gart_fini(struct drm_device *dev)
  219. {
  220. nouveau_sgdma_takedown(dev);
  221. if (drm_core_has_AGP(dev) && dev->agp) {
  222. struct drm_agp_mem *entry, *tempe;
  223. /* Remove AGP resources, but leave dev->agp
  224. intact until drv_cleanup is called. */
  225. list_for_each_entry_safe(entry, tempe, &dev->agp->memory, head) {
  226. if (entry->bound)
  227. drm_unbind_agp(entry->memory);
  228. drm_free_agp(entry->memory, entry->pages);
  229. kfree(entry);
  230. }
  231. INIT_LIST_HEAD(&dev->agp->memory);
  232. if (dev->agp->acquired)
  233. drm_agp_release(dev);
  234. dev->agp->acquired = 0;
  235. dev->agp->enabled = 0;
  236. }
  237. }
  238. static uint32_t
  239. nouveau_mem_detect_nv04(struct drm_device *dev)
  240. {
  241. uint32_t boot0 = nv_rd32(dev, NV04_PFB_BOOT_0);
  242. if (boot0 & 0x00000100)
  243. return (((boot0 >> 12) & 0xf) * 2 + 2) * 1024 * 1024;
  244. switch (boot0 & NV04_PFB_BOOT_0_RAM_AMOUNT) {
  245. case NV04_PFB_BOOT_0_RAM_AMOUNT_32MB:
  246. return 32 * 1024 * 1024;
  247. case NV04_PFB_BOOT_0_RAM_AMOUNT_16MB:
  248. return 16 * 1024 * 1024;
  249. case NV04_PFB_BOOT_0_RAM_AMOUNT_8MB:
  250. return 8 * 1024 * 1024;
  251. case NV04_PFB_BOOT_0_RAM_AMOUNT_4MB:
  252. return 4 * 1024 * 1024;
  253. }
  254. return 0;
  255. }
  256. static uint32_t
  257. nouveau_mem_detect_nforce(struct drm_device *dev)
  258. {
  259. struct drm_nouveau_private *dev_priv = dev->dev_private;
  260. struct pci_dev *bridge;
  261. uint32_t mem;
  262. bridge = pci_get_bus_and_slot(0, PCI_DEVFN(0, 1));
  263. if (!bridge) {
  264. NV_ERROR(dev, "no bridge device\n");
  265. return 0;
  266. }
  267. if (dev_priv->flags & NV_NFORCE) {
  268. pci_read_config_dword(bridge, 0x7C, &mem);
  269. return (uint64_t)(((mem >> 6) & 31) + 1)*1024*1024;
  270. } else
  271. if (dev_priv->flags & NV_NFORCE2) {
  272. pci_read_config_dword(bridge, 0x84, &mem);
  273. return (uint64_t)(((mem >> 4) & 127) + 1)*1024*1024;
  274. }
  275. NV_ERROR(dev, "impossible!\n");
  276. return 0;
  277. }
  278. static int
  279. nouveau_mem_detect(struct drm_device *dev)
  280. {
  281. struct drm_nouveau_private *dev_priv = dev->dev_private;
  282. if (dev_priv->card_type == NV_04) {
  283. dev_priv->vram_size = nouveau_mem_detect_nv04(dev);
  284. } else
  285. if (dev_priv->flags & (NV_NFORCE | NV_NFORCE2)) {
  286. dev_priv->vram_size = nouveau_mem_detect_nforce(dev);
  287. } else
  288. if (dev_priv->card_type < NV_50) {
  289. dev_priv->vram_size = nv_rd32(dev, NV04_PFB_FIFO_DATA);
  290. dev_priv->vram_size &= NV10_PFB_FIFO_DATA_RAM_AMOUNT_MB_MASK;
  291. } else
  292. if (dev_priv->card_type < NV_C0) {
  293. if (nv50_vram_init(dev))
  294. return -ENOMEM;
  295. } else {
  296. dev_priv->vram_size = nv_rd32(dev, 0x10f20c) << 20;
  297. dev_priv->vram_size *= nv_rd32(dev, 0x121c74);
  298. }
  299. NV_INFO(dev, "Detected %dMiB VRAM\n", (int)(dev_priv->vram_size >> 20));
  300. if (dev_priv->vram_sys_base) {
  301. NV_INFO(dev, "Stolen system memory at: 0x%010llx\n",
  302. dev_priv->vram_sys_base);
  303. }
  304. if (dev_priv->vram_size)
  305. return 0;
  306. return -ENOMEM;
  307. }
  308. #if __OS_HAS_AGP
  309. static unsigned long
  310. get_agp_mode(struct drm_device *dev, unsigned long mode)
  311. {
  312. struct drm_nouveau_private *dev_priv = dev->dev_private;
  313. /*
  314. * FW seems to be broken on nv18, it makes the card lock up
  315. * randomly.
  316. */
  317. if (dev_priv->chipset == 0x18)
  318. mode &= ~PCI_AGP_COMMAND_FW;
  319. /*
  320. * AGP mode set in the command line.
  321. */
  322. if (nouveau_agpmode > 0) {
  323. bool agpv3 = mode & 0x8;
  324. int rate = agpv3 ? nouveau_agpmode / 4 : nouveau_agpmode;
  325. mode = (mode & ~0x7) | (rate & 0x7);
  326. }
  327. return mode;
  328. }
  329. #endif
  330. int
  331. nouveau_mem_reset_agp(struct drm_device *dev)
  332. {
  333. #if __OS_HAS_AGP
  334. uint32_t saved_pci_nv_1, pmc_enable;
  335. int ret;
  336. /* First of all, disable fast writes, otherwise if it's
  337. * already enabled in the AGP bridge and we disable the card's
  338. * AGP controller we might be locking ourselves out of it. */
  339. if ((nv_rd32(dev, NV04_PBUS_PCI_NV_19) |
  340. dev->agp->mode) & PCI_AGP_COMMAND_FW) {
  341. struct drm_agp_info info;
  342. struct drm_agp_mode mode;
  343. ret = drm_agp_info(dev, &info);
  344. if (ret)
  345. return ret;
  346. mode.mode = get_agp_mode(dev, info.mode) & ~PCI_AGP_COMMAND_FW;
  347. ret = drm_agp_enable(dev, mode);
  348. if (ret)
  349. return ret;
  350. }
  351. saved_pci_nv_1 = nv_rd32(dev, NV04_PBUS_PCI_NV_1);
  352. /* clear busmaster bit */
  353. nv_wr32(dev, NV04_PBUS_PCI_NV_1, saved_pci_nv_1 & ~0x4);
  354. /* disable AGP */
  355. nv_wr32(dev, NV04_PBUS_PCI_NV_19, 0);
  356. /* power cycle pgraph, if enabled */
  357. pmc_enable = nv_rd32(dev, NV03_PMC_ENABLE);
  358. if (pmc_enable & NV_PMC_ENABLE_PGRAPH) {
  359. nv_wr32(dev, NV03_PMC_ENABLE,
  360. pmc_enable & ~NV_PMC_ENABLE_PGRAPH);
  361. nv_wr32(dev, NV03_PMC_ENABLE, nv_rd32(dev, NV03_PMC_ENABLE) |
  362. NV_PMC_ENABLE_PGRAPH);
  363. }
  364. /* and restore (gives effect of resetting AGP) */
  365. nv_wr32(dev, NV04_PBUS_PCI_NV_1, saved_pci_nv_1);
  366. #endif
  367. return 0;
  368. }
  369. int
  370. nouveau_mem_init_agp(struct drm_device *dev)
  371. {
  372. #if __OS_HAS_AGP
  373. struct drm_nouveau_private *dev_priv = dev->dev_private;
  374. struct drm_agp_info info;
  375. struct drm_agp_mode mode;
  376. int ret;
  377. if (!dev->agp->acquired) {
  378. ret = drm_agp_acquire(dev);
  379. if (ret) {
  380. NV_ERROR(dev, "Unable to acquire AGP: %d\n", ret);
  381. return ret;
  382. }
  383. }
  384. nouveau_mem_reset_agp(dev);
  385. ret = drm_agp_info(dev, &info);
  386. if (ret) {
  387. NV_ERROR(dev, "Unable to get AGP info: %d\n", ret);
  388. return ret;
  389. }
  390. /* see agp.h for the AGPSTAT_* modes available */
  391. mode.mode = get_agp_mode(dev, info.mode);
  392. ret = drm_agp_enable(dev, mode);
  393. if (ret) {
  394. NV_ERROR(dev, "Unable to enable AGP: %d\n", ret);
  395. return ret;
  396. }
  397. dev_priv->gart_info.type = NOUVEAU_GART_AGP;
  398. dev_priv->gart_info.aper_base = info.aperture_base;
  399. dev_priv->gart_info.aper_size = info.aperture_size;
  400. #endif
  401. return 0;
  402. }
  403. int
  404. nouveau_mem_vram_init(struct drm_device *dev)
  405. {
  406. struct drm_nouveau_private *dev_priv = dev->dev_private;
  407. struct ttm_bo_device *bdev = &dev_priv->ttm.bdev;
  408. int ret, dma_bits;
  409. if (dev_priv->card_type >= NV_50 &&
  410. pci_dma_supported(dev->pdev, DMA_BIT_MASK(40)))
  411. dma_bits = 40;
  412. else
  413. dma_bits = 32;
  414. ret = pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(dma_bits));
  415. if (ret)
  416. return ret;
  417. dev_priv->fb_phys = pci_resource_start(dev->pdev, 1);
  418. ret = nouveau_ttm_global_init(dev_priv);
  419. if (ret)
  420. return ret;
  421. ret = ttm_bo_device_init(&dev_priv->ttm.bdev,
  422. dev_priv->ttm.bo_global_ref.ref.object,
  423. &nouveau_bo_driver, DRM_FILE_PAGE_OFFSET,
  424. dma_bits <= 32 ? true : false);
  425. if (ret) {
  426. NV_ERROR(dev, "Error initialising bo driver: %d\n", ret);
  427. return ret;
  428. }
  429. /* reserve space at end of VRAM for PRAMIN */
  430. if (dev_priv->chipset == 0x40 || dev_priv->chipset == 0x47 ||
  431. dev_priv->chipset == 0x49 || dev_priv->chipset == 0x4b)
  432. dev_priv->ramin_rsvd_vram = (2 * 1024 * 1024);
  433. else
  434. if (dev_priv->card_type >= NV_40)
  435. dev_priv->ramin_rsvd_vram = (1 * 1024 * 1024);
  436. else
  437. dev_priv->ramin_rsvd_vram = (512 * 1024);
  438. /* initialise gpu-specific vram backend */
  439. ret = nouveau_mem_detect(dev);
  440. if (ret)
  441. return ret;
  442. dev_priv->fb_available_size = dev_priv->vram_size;
  443. dev_priv->fb_mappable_pages = dev_priv->fb_available_size;
  444. if (dev_priv->fb_mappable_pages > pci_resource_len(dev->pdev, 1))
  445. dev_priv->fb_mappable_pages = pci_resource_len(dev->pdev, 1);
  446. dev_priv->fb_mappable_pages >>= PAGE_SHIFT;
  447. dev_priv->fb_available_size -= dev_priv->ramin_rsvd_vram;
  448. dev_priv->fb_aper_free = dev_priv->fb_available_size;
  449. /* mappable vram */
  450. ret = ttm_bo_init_mm(bdev, TTM_PL_VRAM,
  451. dev_priv->fb_available_size >> PAGE_SHIFT);
  452. if (ret) {
  453. NV_ERROR(dev, "Failed VRAM mm init: %d\n", ret);
  454. return ret;
  455. }
  456. ret = nouveau_bo_new(dev, NULL, 256*1024, 0, TTM_PL_FLAG_VRAM,
  457. 0, 0, true, true, &dev_priv->vga_ram);
  458. if (ret == 0)
  459. ret = nouveau_bo_pin(dev_priv->vga_ram, TTM_PL_FLAG_VRAM);
  460. if (ret) {
  461. NV_WARN(dev, "failed to reserve VGA memory\n");
  462. nouveau_bo_ref(NULL, &dev_priv->vga_ram);
  463. }
  464. dev_priv->fb_mtrr = drm_mtrr_add(pci_resource_start(dev->pdev, 1),
  465. pci_resource_len(dev->pdev, 1),
  466. DRM_MTRR_WC);
  467. return 0;
  468. }
  469. int
  470. nouveau_mem_gart_init(struct drm_device *dev)
  471. {
  472. struct drm_nouveau_private *dev_priv = dev->dev_private;
  473. struct ttm_bo_device *bdev = &dev_priv->ttm.bdev;
  474. int ret;
  475. dev_priv->gart_info.type = NOUVEAU_GART_NONE;
  476. #if !defined(__powerpc__) && !defined(__ia64__)
  477. if (drm_device_is_agp(dev) && dev->agp && nouveau_agpmode) {
  478. ret = nouveau_mem_init_agp(dev);
  479. if (ret)
  480. NV_ERROR(dev, "Error initialising AGP: %d\n", ret);
  481. }
  482. #endif
  483. if (dev_priv->gart_info.type == NOUVEAU_GART_NONE) {
  484. ret = nouveau_sgdma_init(dev);
  485. if (ret) {
  486. NV_ERROR(dev, "Error initialising PCI(E): %d\n", ret);
  487. return ret;
  488. }
  489. }
  490. NV_INFO(dev, "%d MiB GART (aperture)\n",
  491. (int)(dev_priv->gart_info.aper_size >> 20));
  492. dev_priv->gart_info.aper_free = dev_priv->gart_info.aper_size;
  493. ret = ttm_bo_init_mm(bdev, TTM_PL_TT,
  494. dev_priv->gart_info.aper_size >> PAGE_SHIFT);
  495. if (ret) {
  496. NV_ERROR(dev, "Failed TT mm init: %d\n", ret);
  497. return ret;
  498. }
  499. return 0;
  500. }
  501. void
  502. nouveau_mem_timing_init(struct drm_device *dev)
  503. {
  504. /* cards < NVC0 only */
  505. struct drm_nouveau_private *dev_priv = dev->dev_private;
  506. struct nouveau_pm_engine *pm = &dev_priv->engine.pm;
  507. struct nouveau_pm_memtimings *memtimings = &pm->memtimings;
  508. struct nvbios *bios = &dev_priv->vbios;
  509. struct bit_entry P;
  510. u8 tUNK_0, tUNK_1, tUNK_2;
  511. u8 tRP; /* Byte 3 */
  512. u8 tRAS; /* Byte 5 */
  513. u8 tRFC; /* Byte 7 */
  514. u8 tRC; /* Byte 9 */
  515. u8 tUNK_10, tUNK_11, tUNK_12, tUNK_13, tUNK_14;
  516. u8 tUNK_18, tUNK_19, tUNK_20, tUNK_21;
  517. u8 *mem = NULL, *entry;
  518. int i, recordlen, entries;
  519. if (bios->type == NVBIOS_BIT) {
  520. if (bit_table(dev, 'P', &P))
  521. return;
  522. if (P.version == 1)
  523. mem = ROMPTR(bios, P.data[4]);
  524. else
  525. if (P.version == 2)
  526. mem = ROMPTR(bios, P.data[8]);
  527. else {
  528. NV_WARN(dev, "unknown mem for BIT P %d\n", P.version);
  529. }
  530. } else {
  531. NV_DEBUG(dev, "BMP version too old for memory\n");
  532. return;
  533. }
  534. if (!mem) {
  535. NV_DEBUG(dev, "memory timing table pointer invalid\n");
  536. return;
  537. }
  538. if (mem[0] != 0x10) {
  539. NV_WARN(dev, "memory timing table 0x%02x unknown\n", mem[0]);
  540. return;
  541. }
  542. /* validate record length */
  543. entries = mem[2];
  544. recordlen = mem[3];
  545. if (recordlen < 15) {
  546. NV_ERROR(dev, "mem timing table length unknown: %d\n", mem[3]);
  547. return;
  548. }
  549. /* parse vbios entries into common format */
  550. memtimings->timing =
  551. kcalloc(entries, sizeof(*memtimings->timing), GFP_KERNEL);
  552. if (!memtimings->timing)
  553. return;
  554. entry = mem + mem[1];
  555. for (i = 0; i < entries; i++, entry += recordlen) {
  556. struct nouveau_pm_memtiming *timing = &pm->memtimings.timing[i];
  557. if (entry[0] == 0)
  558. continue;
  559. tUNK_18 = 1;
  560. tUNK_19 = 1;
  561. tUNK_20 = 0;
  562. tUNK_21 = 0;
  563. switch (min(recordlen, 22)) {
  564. case 22:
  565. tUNK_21 = entry[21];
  566. case 21:
  567. tUNK_20 = entry[20];
  568. case 20:
  569. tUNK_19 = entry[19];
  570. case 19:
  571. tUNK_18 = entry[18];
  572. default:
  573. tUNK_0 = entry[0];
  574. tUNK_1 = entry[1];
  575. tUNK_2 = entry[2];
  576. tRP = entry[3];
  577. tRAS = entry[5];
  578. tRFC = entry[7];
  579. tRC = entry[9];
  580. tUNK_10 = entry[10];
  581. tUNK_11 = entry[11];
  582. tUNK_12 = entry[12];
  583. tUNK_13 = entry[13];
  584. tUNK_14 = entry[14];
  585. break;
  586. }
  587. timing->reg_100220 = (tRC << 24 | tRFC << 16 | tRAS << 8 | tRP);
  588. /* XXX: I don't trust the -1's and +1's... they must come
  589. * from somewhere! */
  590. timing->reg_100224 = ((tUNK_0 + tUNK_19 + 1) << 24 |
  591. tUNK_18 << 16 |
  592. (tUNK_1 + tUNK_19 + 1) << 8 |
  593. (tUNK_2 - 1));
  594. timing->reg_100228 = (tUNK_12 << 16 | tUNK_11 << 8 | tUNK_10);
  595. if(recordlen > 19) {
  596. timing->reg_100228 += (tUNK_19 - 1) << 24;
  597. }/* I cannot back-up this else-statement right now
  598. else {
  599. timing->reg_100228 += tUNK_12 << 24;
  600. }*/
  601. /* XXX: reg_10022c */
  602. timing->reg_10022c = tUNK_2 - 1;
  603. timing->reg_100230 = (tUNK_20 << 24 | tUNK_21 << 16 |
  604. tUNK_13 << 8 | tUNK_13);
  605. /* XXX: +6? */
  606. timing->reg_100234 = (tRAS << 24 | (tUNK_19 + 6) << 8 | tRC);
  607. timing->reg_100234 += max(tUNK_10,tUNK_11) << 16;
  608. /* XXX; reg_100238, reg_10023c
  609. * reg: 0x00??????
  610. * reg_10023c:
  611. * 0 for pre-NV50 cards
  612. * 0x????0202 for NV50+ cards (empirical evidence) */
  613. if(dev_priv->card_type >= NV_50) {
  614. timing->reg_10023c = 0x202;
  615. }
  616. NV_DEBUG(dev, "Entry %d: 220: %08x %08x %08x %08x\n", i,
  617. timing->reg_100220, timing->reg_100224,
  618. timing->reg_100228, timing->reg_10022c);
  619. NV_DEBUG(dev, " 230: %08x %08x %08x %08x\n",
  620. timing->reg_100230, timing->reg_100234,
  621. timing->reg_100238, timing->reg_10023c);
  622. }
  623. memtimings->nr_timing = entries;
  624. memtimings->supported = true;
  625. }
  626. void
  627. nouveau_mem_timing_fini(struct drm_device *dev)
  628. {
  629. struct drm_nouveau_private *dev_priv = dev->dev_private;
  630. struct nouveau_pm_memtimings *mem = &dev_priv->engine.pm.memtimings;
  631. kfree(mem->timing);
  632. }
  633. static int
  634. nouveau_vram_manager_init(struct ttm_mem_type_manager *man, unsigned long p_size)
  635. {
  636. struct drm_nouveau_private *dev_priv = nouveau_bdev(man->bdev);
  637. struct nouveau_mm *mm;
  638. u32 b_size;
  639. int ret;
  640. p_size = (p_size << PAGE_SHIFT) >> 12;
  641. b_size = dev_priv->vram_rblock_size >> 12;
  642. ret = nouveau_mm_init(&mm, 0, p_size, b_size);
  643. if (ret)
  644. return ret;
  645. man->priv = mm;
  646. return 0;
  647. }
  648. static int
  649. nouveau_vram_manager_fini(struct ttm_mem_type_manager *man)
  650. {
  651. struct nouveau_mm *mm = man->priv;
  652. int ret;
  653. ret = nouveau_mm_fini(&mm);
  654. if (ret)
  655. return ret;
  656. man->priv = NULL;
  657. return 0;
  658. }
  659. static void
  660. nouveau_vram_manager_del(struct ttm_mem_type_manager *man,
  661. struct ttm_mem_reg *mem)
  662. {
  663. struct drm_nouveau_private *dev_priv = nouveau_bdev(man->bdev);
  664. struct drm_device *dev = dev_priv->dev;
  665. nv50_vram_del(dev, (struct nouveau_vram **)&mem->mm_node);
  666. }
  667. static int
  668. nouveau_vram_manager_new(struct ttm_mem_type_manager *man,
  669. struct ttm_buffer_object *bo,
  670. struct ttm_placement *placement,
  671. struct ttm_mem_reg *mem)
  672. {
  673. struct drm_nouveau_private *dev_priv = nouveau_bdev(man->bdev);
  674. struct drm_device *dev = dev_priv->dev;
  675. struct nouveau_bo *nvbo = nouveau_bo(bo);
  676. struct nouveau_vram *vram;
  677. int ret;
  678. ret = nv50_vram_new(dev, mem->num_pages << PAGE_SHIFT, 65536, 0,
  679. (nvbo->tile_flags >> 8) & 0x7f, &vram);
  680. if (ret)
  681. return ret;
  682. mem->mm_node = vram;
  683. mem->start = vram->offset >> PAGE_SHIFT;
  684. return 0;
  685. }
  686. void
  687. nouveau_vram_manager_debug(struct ttm_mem_type_manager *man, const char *prefix)
  688. {
  689. struct ttm_bo_global *glob = man->bdev->glob;
  690. struct nouveau_mm *mm = man->priv;
  691. struct nouveau_mm_node *r;
  692. u64 total = 0, ttotal[3] = {}, tused[3] = {}, tfree[3] = {};
  693. int i;
  694. mutex_lock(&mm->mutex);
  695. list_for_each_entry(r, &mm->nodes, nl_entry) {
  696. printk(KERN_DEBUG "%s %s-%d: 0x%010llx 0x%010llx\n",
  697. prefix, r->free ? "free" : "used", r->type,
  698. ((u64)r->offset << 12),
  699. (((u64)r->offset + r->length) << 12));
  700. total += r->length;
  701. ttotal[r->type] += r->length;
  702. if (r->free)
  703. tfree[r->type] += r->length;
  704. else
  705. tused[r->type] += r->length;
  706. }
  707. mutex_unlock(&mm->mutex);
  708. printk(KERN_DEBUG "%s total: 0x%010llx\n", prefix, total << 12);
  709. for (i = 0; i < 3; i++) {
  710. printk(KERN_DEBUG "%s type %d: 0x%010llx, "
  711. "used 0x%010llx, free 0x%010llx\n", prefix,
  712. i, ttotal[i] << 12, tused[i] << 12, tfree[i] << 12);
  713. }
  714. }
  715. const struct ttm_mem_type_manager_func nouveau_vram_manager = {
  716. nouveau_vram_manager_init,
  717. nouveau_vram_manager_fini,
  718. nouveau_vram_manager_new,
  719. nouveau_vram_manager_del,
  720. nouveau_vram_manager_debug
  721. };