pm34xx.c 29 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123
  1. /*
  2. * OMAP3 Power Management Routines
  3. *
  4. * Copyright (C) 2006-2008 Nokia Corporation
  5. * Tony Lindgren <tony@atomide.com>
  6. * Jouni Hogander
  7. *
  8. * Copyright (C) 2007 Texas Instruments, Inc.
  9. * Rajendra Nayak <rnayak@ti.com>
  10. *
  11. * Copyright (C) 2005 Texas Instruments, Inc.
  12. * Richard Woodruff <r-woodruff2@ti.com>
  13. *
  14. * Based on pm.c for omap1
  15. *
  16. * This program is free software; you can redistribute it and/or modify
  17. * it under the terms of the GNU General Public License version 2 as
  18. * published by the Free Software Foundation.
  19. */
  20. #include <linux/pm.h>
  21. #include <linux/suspend.h>
  22. #include <linux/interrupt.h>
  23. #include <linux/module.h>
  24. #include <linux/list.h>
  25. #include <linux/err.h>
  26. #include <linux/gpio.h>
  27. #include <linux/clk.h>
  28. #include <linux/delay.h>
  29. #include <linux/slab.h>
  30. #include <plat/sram.h>
  31. #include <plat/clockdomain.h>
  32. #include <plat/powerdomain.h>
  33. #include <plat/control.h>
  34. #include <plat/serial.h>
  35. #include <plat/sdrc.h>
  36. #include <plat/prcm.h>
  37. #include <plat/gpmc.h>
  38. #include <plat/dma.h>
  39. #include <plat/dmtimer.h>
  40. #include <asm/tlbflush.h>
  41. #include "cm.h"
  42. #include "cm-regbits-34xx.h"
  43. #include "prm-regbits-34xx.h"
  44. #include "prm.h"
  45. #include "pm.h"
  46. #include "sdrc.h"
  47. /* Scratchpad offsets */
  48. #define OMAP343X_TABLE_ADDRESS_OFFSET 0x31
  49. #define OMAP343X_TABLE_VALUE_OFFSET 0x30
  50. #define OMAP343X_CONTROL_REG_VALUE_OFFSET 0x32
  51. u32 enable_off_mode;
  52. u32 sleep_while_idle;
  53. u32 wakeup_timer_seconds;
  54. struct power_state {
  55. struct powerdomain *pwrdm;
  56. u32 next_state;
  57. #ifdef CONFIG_SUSPEND
  58. u32 saved_state;
  59. #endif
  60. struct list_head node;
  61. };
  62. static LIST_HEAD(pwrst_list);
  63. static void (*_omap_sram_idle)(u32 *addr, int save_state);
  64. static int (*_omap_save_secure_sram)(u32 *addr);
  65. static struct powerdomain *mpu_pwrdm, *neon_pwrdm;
  66. static struct powerdomain *core_pwrdm, *per_pwrdm;
  67. static struct powerdomain *cam_pwrdm;
  68. static inline void omap3_per_save_context(void)
  69. {
  70. omap_gpio_save_context();
  71. }
  72. static inline void omap3_per_restore_context(void)
  73. {
  74. omap_gpio_restore_context();
  75. }
  76. static void omap3_enable_io_chain(void)
  77. {
  78. int timeout = 0;
  79. if (omap_rev() >= OMAP3430_REV_ES3_1) {
  80. prm_set_mod_reg_bits(OMAP3430_EN_IO_CHAIN, WKUP_MOD, PM_WKEN);
  81. /* Do a readback to assure write has been done */
  82. prm_read_mod_reg(WKUP_MOD, PM_WKEN);
  83. while (!(prm_read_mod_reg(WKUP_MOD, PM_WKST) &
  84. OMAP3430_ST_IO_CHAIN)) {
  85. timeout++;
  86. if (timeout > 1000) {
  87. printk(KERN_ERR "Wake up daisy chain "
  88. "activation failed.\n");
  89. return;
  90. }
  91. prm_set_mod_reg_bits(OMAP3430_ST_IO_CHAIN,
  92. WKUP_MOD, PM_WKST);
  93. }
  94. }
  95. }
  96. static void omap3_disable_io_chain(void)
  97. {
  98. if (omap_rev() >= OMAP3430_REV_ES3_1)
  99. prm_clear_mod_reg_bits(OMAP3430_EN_IO_CHAIN, WKUP_MOD, PM_WKEN);
  100. }
  101. static void omap3_core_save_context(void)
  102. {
  103. u32 control_padconf_off;
  104. /* Save the padconf registers */
  105. control_padconf_off = omap_ctrl_readl(OMAP343X_CONTROL_PADCONF_OFF);
  106. control_padconf_off |= START_PADCONF_SAVE;
  107. omap_ctrl_writel(control_padconf_off, OMAP343X_CONTROL_PADCONF_OFF);
  108. /* wait for the save to complete */
  109. while (!(omap_ctrl_readl(OMAP343X_CONTROL_GENERAL_PURPOSE_STATUS)
  110. & PADCONF_SAVE_DONE))
  111. udelay(1);
  112. /*
  113. * Force write last pad into memory, as this can fail in some
  114. * cases according to erratas 1.157, 1.185
  115. */
  116. omap_ctrl_writel(omap_ctrl_readl(OMAP343X_PADCONF_ETK_D14),
  117. OMAP343X_CONTROL_MEM_WKUP + 0x2a0);
  118. /* Save the Interrupt controller context */
  119. omap_intc_save_context();
  120. /* Save the GPMC context */
  121. omap3_gpmc_save_context();
  122. /* Save the system control module context, padconf already save above*/
  123. omap3_control_save_context();
  124. omap_dma_global_context_save();
  125. }
  126. static void omap3_core_restore_context(void)
  127. {
  128. /* Restore the control module context, padconf restored by h/w */
  129. omap3_control_restore_context();
  130. /* Restore the GPMC context */
  131. omap3_gpmc_restore_context();
  132. /* Restore the interrupt controller context */
  133. omap_intc_restore_context();
  134. omap_dma_global_context_restore();
  135. }
  136. /*
  137. * FIXME: This function should be called before entering off-mode after
  138. * OMAP3 secure services have been accessed. Currently it is only called
  139. * once during boot sequence, but this works as we are not using secure
  140. * services.
  141. */
  142. static void omap3_save_secure_ram_context(u32 target_mpu_state)
  143. {
  144. u32 ret;
  145. if (omap_type() != OMAP2_DEVICE_TYPE_GP) {
  146. /*
  147. * MPU next state must be set to POWER_ON temporarily,
  148. * otherwise the WFI executed inside the ROM code
  149. * will hang the system.
  150. */
  151. pwrdm_set_next_pwrst(mpu_pwrdm, PWRDM_POWER_ON);
  152. ret = _omap_save_secure_sram((u32 *)
  153. __pa(omap3_secure_ram_storage));
  154. pwrdm_set_next_pwrst(mpu_pwrdm, target_mpu_state);
  155. /* Following is for error tracking, it should not happen */
  156. if (ret) {
  157. printk(KERN_ERR "save_secure_sram() returns %08x\n",
  158. ret);
  159. while (1)
  160. ;
  161. }
  162. }
  163. }
  164. /*
  165. * PRCM Interrupt Handler Helper Function
  166. *
  167. * The purpose of this function is to clear any wake-up events latched
  168. * in the PRCM PM_WKST_x registers. It is possible that a wake-up event
  169. * may occur whilst attempting to clear a PM_WKST_x register and thus
  170. * set another bit in this register. A while loop is used to ensure
  171. * that any peripheral wake-up events occurring while attempting to
  172. * clear the PM_WKST_x are detected and cleared.
  173. */
  174. static int prcm_clear_mod_irqs(s16 module, u8 regs)
  175. {
  176. u32 wkst, fclk, iclk, clken;
  177. u16 wkst_off = (regs == 3) ? OMAP3430ES2_PM_WKST3 : PM_WKST1;
  178. u16 fclk_off = (regs == 3) ? OMAP3430ES2_CM_FCLKEN3 : CM_FCLKEN1;
  179. u16 iclk_off = (regs == 3) ? CM_ICLKEN3 : CM_ICLKEN1;
  180. u16 grpsel_off = (regs == 3) ?
  181. OMAP3430ES2_PM_MPUGRPSEL3 : OMAP3430_PM_MPUGRPSEL;
  182. int c = 0;
  183. wkst = prm_read_mod_reg(module, wkst_off);
  184. wkst &= prm_read_mod_reg(module, grpsel_off);
  185. if (wkst) {
  186. iclk = cm_read_mod_reg(module, iclk_off);
  187. fclk = cm_read_mod_reg(module, fclk_off);
  188. while (wkst) {
  189. clken = wkst;
  190. cm_set_mod_reg_bits(clken, module, iclk_off);
  191. /*
  192. * For USBHOST, we don't know whether HOST1 or
  193. * HOST2 woke us up, so enable both f-clocks
  194. */
  195. if (module == OMAP3430ES2_USBHOST_MOD)
  196. clken |= 1 << OMAP3430ES2_EN_USBHOST2_SHIFT;
  197. cm_set_mod_reg_bits(clken, module, fclk_off);
  198. prm_write_mod_reg(wkst, module, wkst_off);
  199. wkst = prm_read_mod_reg(module, wkst_off);
  200. c++;
  201. }
  202. cm_write_mod_reg(iclk, module, iclk_off);
  203. cm_write_mod_reg(fclk, module, fclk_off);
  204. }
  205. return c;
  206. }
  207. static int _prcm_int_handle_wakeup(void)
  208. {
  209. int c;
  210. c = prcm_clear_mod_irqs(WKUP_MOD, 1);
  211. c += prcm_clear_mod_irqs(CORE_MOD, 1);
  212. c += prcm_clear_mod_irqs(OMAP3430_PER_MOD, 1);
  213. if (omap_rev() > OMAP3430_REV_ES1_0) {
  214. c += prcm_clear_mod_irqs(CORE_MOD, 3);
  215. c += prcm_clear_mod_irqs(OMAP3430ES2_USBHOST_MOD, 1);
  216. }
  217. return c;
  218. }
  219. /*
  220. * PRCM Interrupt Handler
  221. *
  222. * The PRM_IRQSTATUS_MPU register indicates if there are any pending
  223. * interrupts from the PRCM for the MPU. These bits must be cleared in
  224. * order to clear the PRCM interrupt. The PRCM interrupt handler is
  225. * implemented to simply clear the PRM_IRQSTATUS_MPU in order to clear
  226. * the PRCM interrupt. Please note that bit 0 of the PRM_IRQSTATUS_MPU
  227. * register indicates that a wake-up event is pending for the MPU and
  228. * this bit can only be cleared if the all the wake-up events latched
  229. * in the various PM_WKST_x registers have been cleared. The interrupt
  230. * handler is implemented using a do-while loop so that if a wake-up
  231. * event occurred during the processing of the prcm interrupt handler
  232. * (setting a bit in the corresponding PM_WKST_x register and thus
  233. * preventing us from clearing bit 0 of the PRM_IRQSTATUS_MPU register)
  234. * this would be handled.
  235. */
  236. static irqreturn_t prcm_interrupt_handler (int irq, void *dev_id)
  237. {
  238. u32 irqstatus_mpu;
  239. int c = 0;
  240. do {
  241. irqstatus_mpu = prm_read_mod_reg(OCP_MOD,
  242. OMAP3_PRM_IRQSTATUS_MPU_OFFSET);
  243. if (irqstatus_mpu & (OMAP3430_WKUP_ST | OMAP3430_IO_ST)) {
  244. c = _prcm_int_handle_wakeup();
  245. /*
  246. * Is the MPU PRCM interrupt handler racing with the
  247. * IVA2 PRCM interrupt handler ?
  248. */
  249. WARN(c == 0, "prcm: WARNING: PRCM indicated MPU wakeup "
  250. "but no wakeup sources are marked\n");
  251. } else {
  252. /* XXX we need to expand our PRCM interrupt handler */
  253. WARN(1, "prcm: WARNING: PRCM interrupt received, but "
  254. "no code to handle it (%08x)\n", irqstatus_mpu);
  255. }
  256. prm_write_mod_reg(irqstatus_mpu, OCP_MOD,
  257. OMAP3_PRM_IRQSTATUS_MPU_OFFSET);
  258. } while (prm_read_mod_reg(OCP_MOD, OMAP3_PRM_IRQSTATUS_MPU_OFFSET));
  259. return IRQ_HANDLED;
  260. }
  261. static void restore_control_register(u32 val)
  262. {
  263. __asm__ __volatile__ ("mcr p15, 0, %0, c1, c0, 0" : : "r" (val));
  264. }
  265. /* Function to restore the table entry that was modified for enabling MMU */
  266. static void restore_table_entry(void)
  267. {
  268. u32 *scratchpad_address;
  269. u32 previous_value, control_reg_value;
  270. u32 *address;
  271. scratchpad_address = OMAP2_L4_IO_ADDRESS(OMAP343X_SCRATCHPAD);
  272. /* Get address of entry that was modified */
  273. address = (u32 *)__raw_readl(scratchpad_address +
  274. OMAP343X_TABLE_ADDRESS_OFFSET);
  275. /* Get the previous value which needs to be restored */
  276. previous_value = __raw_readl(scratchpad_address +
  277. OMAP343X_TABLE_VALUE_OFFSET);
  278. address = __va(address);
  279. *address = previous_value;
  280. flush_tlb_all();
  281. control_reg_value = __raw_readl(scratchpad_address
  282. + OMAP343X_CONTROL_REG_VALUE_OFFSET);
  283. /* This will enable caches and prediction */
  284. restore_control_register(control_reg_value);
  285. }
  286. void omap_sram_idle(void)
  287. {
  288. /* Variable to tell what needs to be saved and restored
  289. * in omap_sram_idle*/
  290. /* save_state = 0 => Nothing to save and restored */
  291. /* save_state = 1 => Only L1 and logic lost */
  292. /* save_state = 2 => Only L2 lost */
  293. /* save_state = 3 => L1, L2 and logic lost */
  294. int save_state = 0;
  295. int mpu_next_state = PWRDM_POWER_ON;
  296. int per_next_state = PWRDM_POWER_ON;
  297. int core_next_state = PWRDM_POWER_ON;
  298. int core_prev_state, per_prev_state;
  299. u32 sdrc_pwr = 0;
  300. int per_state_modified = 0;
  301. if (!_omap_sram_idle)
  302. return;
  303. pwrdm_clear_all_prev_pwrst(mpu_pwrdm);
  304. pwrdm_clear_all_prev_pwrst(neon_pwrdm);
  305. pwrdm_clear_all_prev_pwrst(core_pwrdm);
  306. pwrdm_clear_all_prev_pwrst(per_pwrdm);
  307. mpu_next_state = pwrdm_read_next_pwrst(mpu_pwrdm);
  308. switch (mpu_next_state) {
  309. case PWRDM_POWER_ON:
  310. case PWRDM_POWER_RET:
  311. /* No need to save context */
  312. save_state = 0;
  313. break;
  314. case PWRDM_POWER_OFF:
  315. save_state = 3;
  316. break;
  317. default:
  318. /* Invalid state */
  319. printk(KERN_ERR "Invalid mpu state in sram_idle\n");
  320. return;
  321. }
  322. pwrdm_pre_transition();
  323. /* NEON control */
  324. if (pwrdm_read_pwrst(neon_pwrdm) == PWRDM_POWER_ON)
  325. pwrdm_set_next_pwrst(neon_pwrdm, mpu_next_state);
  326. /* PER */
  327. per_next_state = pwrdm_read_next_pwrst(per_pwrdm);
  328. core_next_state = pwrdm_read_next_pwrst(core_pwrdm);
  329. if (per_next_state < PWRDM_POWER_ON) {
  330. omap_uart_prepare_idle(2);
  331. if (per_next_state == PWRDM_POWER_OFF) {
  332. if (core_next_state == PWRDM_POWER_ON) {
  333. per_next_state = PWRDM_POWER_RET;
  334. pwrdm_set_next_pwrst(per_pwrdm, per_next_state);
  335. per_state_modified = 1;
  336. } else {
  337. omap2_gpio_prepare_for_retention();
  338. omap3_per_save_context();
  339. }
  340. }
  341. }
  342. if (pwrdm_read_pwrst(cam_pwrdm) == PWRDM_POWER_ON)
  343. omap2_clkdm_deny_idle(mpu_pwrdm->pwrdm_clkdms[0]);
  344. /* CORE */
  345. if (core_next_state < PWRDM_POWER_ON) {
  346. omap_uart_prepare_idle(0);
  347. omap_uart_prepare_idle(1);
  348. if (core_next_state == PWRDM_POWER_OFF) {
  349. omap3_core_save_context();
  350. omap3_prcm_save_context();
  351. }
  352. /* Enable IO-PAD and IO-CHAIN wakeups */
  353. prm_set_mod_reg_bits(OMAP3430_EN_IO, WKUP_MOD, PM_WKEN);
  354. omap3_enable_io_chain();
  355. }
  356. omap3_intc_prepare_idle();
  357. /*
  358. * On EMU/HS devices ROM code restores a SRDC value
  359. * from scratchpad which has automatic self refresh on timeout
  360. * of AUTO_CNT = 1 enabled. This takes care of errata 1.142.
  361. * Hence store/restore the SDRC_POWER register here.
  362. */
  363. if (omap_rev() >= OMAP3430_REV_ES3_0 &&
  364. omap_type() != OMAP2_DEVICE_TYPE_GP &&
  365. core_next_state == PWRDM_POWER_OFF)
  366. sdrc_pwr = sdrc_read_reg(SDRC_POWER);
  367. /*
  368. * omap3_arm_context is the location where ARM registers
  369. * get saved. The restore path then reads from this
  370. * location and restores them back.
  371. */
  372. _omap_sram_idle(omap3_arm_context, save_state);
  373. cpu_init();
  374. /* Restore normal SDRC POWER settings */
  375. if (omap_rev() >= OMAP3430_REV_ES3_0 &&
  376. omap_type() != OMAP2_DEVICE_TYPE_GP &&
  377. core_next_state == PWRDM_POWER_OFF)
  378. sdrc_write_reg(sdrc_pwr, SDRC_POWER);
  379. /* Restore table entry modified during MMU restoration */
  380. if (pwrdm_read_prev_pwrst(mpu_pwrdm) == PWRDM_POWER_OFF)
  381. restore_table_entry();
  382. /* CORE */
  383. if (core_next_state < PWRDM_POWER_ON) {
  384. core_prev_state = pwrdm_read_prev_pwrst(core_pwrdm);
  385. if (core_prev_state == PWRDM_POWER_OFF) {
  386. omap3_core_restore_context();
  387. omap3_prcm_restore_context();
  388. omap3_sram_restore_context();
  389. omap2_sms_restore_context();
  390. }
  391. omap_uart_resume_idle(0);
  392. omap_uart_resume_idle(1);
  393. if (core_next_state == PWRDM_POWER_OFF)
  394. prm_clear_mod_reg_bits(OMAP3430_AUTO_OFF,
  395. OMAP3430_GR_MOD,
  396. OMAP3_PRM_VOLTCTRL_OFFSET);
  397. }
  398. omap3_intc_resume_idle();
  399. /* PER */
  400. if (per_next_state < PWRDM_POWER_ON) {
  401. per_prev_state = pwrdm_read_prev_pwrst(per_pwrdm);
  402. if (per_prev_state == PWRDM_POWER_OFF) {
  403. omap3_per_restore_context();
  404. omap2_gpio_resume_after_retention();
  405. }
  406. omap_uart_resume_idle(2);
  407. if (per_state_modified)
  408. pwrdm_set_next_pwrst(per_pwrdm, PWRDM_POWER_OFF);
  409. }
  410. /* Disable IO-PAD and IO-CHAIN wakeup */
  411. if (core_next_state < PWRDM_POWER_ON) {
  412. prm_clear_mod_reg_bits(OMAP3430_EN_IO, WKUP_MOD, PM_WKEN);
  413. omap3_disable_io_chain();
  414. }
  415. pwrdm_post_transition();
  416. omap2_clkdm_allow_idle(mpu_pwrdm->pwrdm_clkdms[0]);
  417. }
  418. int omap3_can_sleep(void)
  419. {
  420. if (!sleep_while_idle)
  421. return 0;
  422. if (!omap_uart_can_sleep())
  423. return 0;
  424. return 1;
  425. }
  426. /* This sets pwrdm state (other than mpu & core. Currently only ON &
  427. * RET are supported. Function is assuming that clkdm doesn't have
  428. * hw_sup mode enabled. */
  429. int set_pwrdm_state(struct powerdomain *pwrdm, u32 state)
  430. {
  431. u32 cur_state;
  432. int sleep_switch = 0;
  433. int ret = 0;
  434. if (pwrdm == NULL || IS_ERR(pwrdm))
  435. return -EINVAL;
  436. while (!(pwrdm->pwrsts & (1 << state))) {
  437. if (state == PWRDM_POWER_OFF)
  438. return ret;
  439. state--;
  440. }
  441. cur_state = pwrdm_read_next_pwrst(pwrdm);
  442. if (cur_state == state)
  443. return ret;
  444. if (pwrdm_read_pwrst(pwrdm) < PWRDM_POWER_ON) {
  445. omap2_clkdm_wakeup(pwrdm->pwrdm_clkdms[0]);
  446. sleep_switch = 1;
  447. pwrdm_wait_transition(pwrdm);
  448. }
  449. ret = pwrdm_set_next_pwrst(pwrdm, state);
  450. if (ret) {
  451. printk(KERN_ERR "Unable to set state of powerdomain: %s\n",
  452. pwrdm->name);
  453. goto err;
  454. }
  455. if (sleep_switch) {
  456. omap2_clkdm_allow_idle(pwrdm->pwrdm_clkdms[0]);
  457. pwrdm_wait_transition(pwrdm);
  458. pwrdm_state_switch(pwrdm);
  459. }
  460. err:
  461. return ret;
  462. }
  463. static void omap3_pm_idle(void)
  464. {
  465. local_irq_disable();
  466. local_fiq_disable();
  467. if (!omap3_can_sleep())
  468. goto out;
  469. if (omap_irq_pending() || need_resched())
  470. goto out;
  471. omap_sram_idle();
  472. out:
  473. local_fiq_enable();
  474. local_irq_enable();
  475. }
  476. #ifdef CONFIG_SUSPEND
  477. static suspend_state_t suspend_state;
  478. static void omap2_pm_wakeup_on_timer(u32 seconds)
  479. {
  480. u32 tick_rate, cycles;
  481. if (!seconds)
  482. return;
  483. tick_rate = clk_get_rate(omap_dm_timer_get_fclk(gptimer_wakeup));
  484. cycles = tick_rate * seconds;
  485. omap_dm_timer_stop(gptimer_wakeup);
  486. omap_dm_timer_set_load_start(gptimer_wakeup, 0, 0xffffffff - cycles);
  487. pr_info("PM: Resume timer in %d secs (%d ticks at %d ticks/sec.)\n",
  488. seconds, cycles, tick_rate);
  489. }
  490. static int omap3_pm_prepare(void)
  491. {
  492. disable_hlt();
  493. return 0;
  494. }
  495. static int omap3_pm_suspend(void)
  496. {
  497. struct power_state *pwrst;
  498. int state, ret = 0;
  499. if (wakeup_timer_seconds)
  500. omap2_pm_wakeup_on_timer(wakeup_timer_seconds);
  501. /* Read current next_pwrsts */
  502. list_for_each_entry(pwrst, &pwrst_list, node)
  503. pwrst->saved_state = pwrdm_read_next_pwrst(pwrst->pwrdm);
  504. /* Set ones wanted by suspend */
  505. list_for_each_entry(pwrst, &pwrst_list, node) {
  506. if (set_pwrdm_state(pwrst->pwrdm, pwrst->next_state))
  507. goto restore;
  508. if (pwrdm_clear_all_prev_pwrst(pwrst->pwrdm))
  509. goto restore;
  510. }
  511. omap_uart_prepare_suspend();
  512. omap3_intc_suspend();
  513. omap_sram_idle();
  514. restore:
  515. /* Restore next_pwrsts */
  516. list_for_each_entry(pwrst, &pwrst_list, node) {
  517. state = pwrdm_read_prev_pwrst(pwrst->pwrdm);
  518. if (state > pwrst->next_state) {
  519. printk(KERN_INFO "Powerdomain (%s) didn't enter "
  520. "target state %d\n",
  521. pwrst->pwrdm->name, pwrst->next_state);
  522. ret = -1;
  523. }
  524. set_pwrdm_state(pwrst->pwrdm, pwrst->saved_state);
  525. }
  526. if (ret)
  527. printk(KERN_ERR "Could not enter target state in pm_suspend\n");
  528. else
  529. printk(KERN_INFO "Successfully put all powerdomains "
  530. "to target state\n");
  531. return ret;
  532. }
  533. static int omap3_pm_enter(suspend_state_t unused)
  534. {
  535. int ret = 0;
  536. switch (suspend_state) {
  537. case PM_SUSPEND_STANDBY:
  538. case PM_SUSPEND_MEM:
  539. ret = omap3_pm_suspend();
  540. break;
  541. default:
  542. ret = -EINVAL;
  543. }
  544. return ret;
  545. }
  546. static void omap3_pm_finish(void)
  547. {
  548. enable_hlt();
  549. }
  550. /* Hooks to enable / disable UART interrupts during suspend */
  551. static int omap3_pm_begin(suspend_state_t state)
  552. {
  553. suspend_state = state;
  554. omap_uart_enable_irqs(0);
  555. return 0;
  556. }
  557. static void omap3_pm_end(void)
  558. {
  559. suspend_state = PM_SUSPEND_ON;
  560. omap_uart_enable_irqs(1);
  561. return;
  562. }
  563. static struct platform_suspend_ops omap_pm_ops = {
  564. .begin = omap3_pm_begin,
  565. .end = omap3_pm_end,
  566. .prepare = omap3_pm_prepare,
  567. .enter = omap3_pm_enter,
  568. .finish = omap3_pm_finish,
  569. .valid = suspend_valid_only_mem,
  570. };
  571. #endif /* CONFIG_SUSPEND */
  572. /**
  573. * omap3_iva_idle(): ensure IVA is in idle so it can be put into
  574. * retention
  575. *
  576. * In cases where IVA2 is activated by bootcode, it may prevent
  577. * full-chip retention or off-mode because it is not idle. This
  578. * function forces the IVA2 into idle state so it can go
  579. * into retention/off and thus allow full-chip retention/off.
  580. *
  581. **/
  582. static void __init omap3_iva_idle(void)
  583. {
  584. /* ensure IVA2 clock is disabled */
  585. cm_write_mod_reg(0, OMAP3430_IVA2_MOD, CM_FCLKEN);
  586. /* if no clock activity, nothing else to do */
  587. if (!(cm_read_mod_reg(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKSTST) &
  588. OMAP3430_CLKACTIVITY_IVA2_MASK))
  589. return;
  590. /* Reset IVA2 */
  591. prm_write_mod_reg(OMAP3430_RST1_IVA2 |
  592. OMAP3430_RST2_IVA2 |
  593. OMAP3430_RST3_IVA2,
  594. OMAP3430_IVA2_MOD, OMAP2_RM_RSTCTRL);
  595. /* Enable IVA2 clock */
  596. cm_write_mod_reg(OMAP3430_CM_FCLKEN_IVA2_EN_IVA2_MASK,
  597. OMAP3430_IVA2_MOD, CM_FCLKEN);
  598. /* Set IVA2 boot mode to 'idle' */
  599. omap_ctrl_writel(OMAP3_IVA2_BOOTMOD_IDLE,
  600. OMAP343X_CONTROL_IVA2_BOOTMOD);
  601. /* Un-reset IVA2 */
  602. prm_write_mod_reg(0, OMAP3430_IVA2_MOD, OMAP2_RM_RSTCTRL);
  603. /* Disable IVA2 clock */
  604. cm_write_mod_reg(0, OMAP3430_IVA2_MOD, CM_FCLKEN);
  605. /* Reset IVA2 */
  606. prm_write_mod_reg(OMAP3430_RST1_IVA2 |
  607. OMAP3430_RST2_IVA2 |
  608. OMAP3430_RST3_IVA2,
  609. OMAP3430_IVA2_MOD, OMAP2_RM_RSTCTRL);
  610. }
  611. static void __init omap3_d2d_idle(void)
  612. {
  613. u16 mask, padconf;
  614. /* In a stand alone OMAP3430 where there is not a stacked
  615. * modem for the D2D Idle Ack and D2D MStandby must be pulled
  616. * high. S CONTROL_PADCONF_SAD2D_IDLEACK and
  617. * CONTROL_PADCONF_SAD2D_MSTDBY to have a pull up. */
  618. mask = (1 << 4) | (1 << 3); /* pull-up, enabled */
  619. padconf = omap_ctrl_readw(OMAP3_PADCONF_SAD2D_MSTANDBY);
  620. padconf |= mask;
  621. omap_ctrl_writew(padconf, OMAP3_PADCONF_SAD2D_MSTANDBY);
  622. padconf = omap_ctrl_readw(OMAP3_PADCONF_SAD2D_IDLEACK);
  623. padconf |= mask;
  624. omap_ctrl_writew(padconf, OMAP3_PADCONF_SAD2D_IDLEACK);
  625. /* reset modem */
  626. prm_write_mod_reg(OMAP3430_RM_RSTCTRL_CORE_MODEM_SW_RSTPWRON |
  627. OMAP3430_RM_RSTCTRL_CORE_MODEM_SW_RST,
  628. CORE_MOD, OMAP2_RM_RSTCTRL);
  629. prm_write_mod_reg(0, CORE_MOD, OMAP2_RM_RSTCTRL);
  630. }
  631. static void __init prcm_setup_regs(void)
  632. {
  633. /* XXX Reset all wkdeps. This should be done when initializing
  634. * powerdomains */
  635. prm_write_mod_reg(0, OMAP3430_IVA2_MOD, PM_WKDEP);
  636. prm_write_mod_reg(0, MPU_MOD, PM_WKDEP);
  637. prm_write_mod_reg(0, OMAP3430_DSS_MOD, PM_WKDEP);
  638. prm_write_mod_reg(0, OMAP3430_NEON_MOD, PM_WKDEP);
  639. prm_write_mod_reg(0, OMAP3430_CAM_MOD, PM_WKDEP);
  640. prm_write_mod_reg(0, OMAP3430_PER_MOD, PM_WKDEP);
  641. if (omap_rev() > OMAP3430_REV_ES1_0) {
  642. prm_write_mod_reg(0, OMAP3430ES2_SGX_MOD, PM_WKDEP);
  643. prm_write_mod_reg(0, OMAP3430ES2_USBHOST_MOD, PM_WKDEP);
  644. } else
  645. prm_write_mod_reg(0, GFX_MOD, PM_WKDEP);
  646. /*
  647. * Enable interface clock autoidle for all modules.
  648. * Note that in the long run this should be done by clockfw
  649. */
  650. cm_write_mod_reg(
  651. OMAP3430_AUTO_MODEM |
  652. OMAP3430ES2_AUTO_MMC3 |
  653. OMAP3430ES2_AUTO_ICR |
  654. OMAP3430_AUTO_AES2 |
  655. OMAP3430_AUTO_SHA12 |
  656. OMAP3430_AUTO_DES2 |
  657. OMAP3430_AUTO_MMC2 |
  658. OMAP3430_AUTO_MMC1 |
  659. OMAP3430_AUTO_MSPRO |
  660. OMAP3430_AUTO_HDQ |
  661. OMAP3430_AUTO_MCSPI4 |
  662. OMAP3430_AUTO_MCSPI3 |
  663. OMAP3430_AUTO_MCSPI2 |
  664. OMAP3430_AUTO_MCSPI1 |
  665. OMAP3430_AUTO_I2C3 |
  666. OMAP3430_AUTO_I2C2 |
  667. OMAP3430_AUTO_I2C1 |
  668. OMAP3430_AUTO_UART2 |
  669. OMAP3430_AUTO_UART1 |
  670. OMAP3430_AUTO_GPT11 |
  671. OMAP3430_AUTO_GPT10 |
  672. OMAP3430_AUTO_MCBSP5 |
  673. OMAP3430_AUTO_MCBSP1 |
  674. OMAP3430ES1_AUTO_FAC | /* This is es1 only */
  675. OMAP3430_AUTO_MAILBOXES |
  676. OMAP3430_AUTO_OMAPCTRL |
  677. OMAP3430ES1_AUTO_FSHOSTUSB |
  678. OMAP3430_AUTO_HSOTGUSB |
  679. OMAP3430_AUTO_SAD2D |
  680. OMAP3430_AUTO_SSI,
  681. CORE_MOD, CM_AUTOIDLE1);
  682. cm_write_mod_reg(
  683. OMAP3430_AUTO_PKA |
  684. OMAP3430_AUTO_AES1 |
  685. OMAP3430_AUTO_RNG |
  686. OMAP3430_AUTO_SHA11 |
  687. OMAP3430_AUTO_DES1,
  688. CORE_MOD, CM_AUTOIDLE2);
  689. if (omap_rev() > OMAP3430_REV_ES1_0) {
  690. cm_write_mod_reg(
  691. OMAP3430_AUTO_MAD2D |
  692. OMAP3430ES2_AUTO_USBTLL,
  693. CORE_MOD, CM_AUTOIDLE3);
  694. }
  695. cm_write_mod_reg(
  696. OMAP3430_AUTO_WDT2 |
  697. OMAP3430_AUTO_WDT1 |
  698. OMAP3430_AUTO_GPIO1 |
  699. OMAP3430_AUTO_32KSYNC |
  700. OMAP3430_AUTO_GPT12 |
  701. OMAP3430_AUTO_GPT1 ,
  702. WKUP_MOD, CM_AUTOIDLE);
  703. cm_write_mod_reg(
  704. OMAP3430_AUTO_DSS,
  705. OMAP3430_DSS_MOD,
  706. CM_AUTOIDLE);
  707. cm_write_mod_reg(
  708. OMAP3430_AUTO_CAM,
  709. OMAP3430_CAM_MOD,
  710. CM_AUTOIDLE);
  711. cm_write_mod_reg(
  712. OMAP3430_AUTO_GPIO6 |
  713. OMAP3430_AUTO_GPIO5 |
  714. OMAP3430_AUTO_GPIO4 |
  715. OMAP3430_AUTO_GPIO3 |
  716. OMAP3430_AUTO_GPIO2 |
  717. OMAP3430_AUTO_WDT3 |
  718. OMAP3430_AUTO_UART3 |
  719. OMAP3430_AUTO_GPT9 |
  720. OMAP3430_AUTO_GPT8 |
  721. OMAP3430_AUTO_GPT7 |
  722. OMAP3430_AUTO_GPT6 |
  723. OMAP3430_AUTO_GPT5 |
  724. OMAP3430_AUTO_GPT4 |
  725. OMAP3430_AUTO_GPT3 |
  726. OMAP3430_AUTO_GPT2 |
  727. OMAP3430_AUTO_MCBSP4 |
  728. OMAP3430_AUTO_MCBSP3 |
  729. OMAP3430_AUTO_MCBSP2,
  730. OMAP3430_PER_MOD,
  731. CM_AUTOIDLE);
  732. if (omap_rev() > OMAP3430_REV_ES1_0) {
  733. cm_write_mod_reg(
  734. OMAP3430ES2_AUTO_USBHOST,
  735. OMAP3430ES2_USBHOST_MOD,
  736. CM_AUTOIDLE);
  737. }
  738. omap_ctrl_writel(OMAP3430_AUTOIDLE, OMAP2_CONTROL_SYSCONFIG);
  739. /*
  740. * Set all plls to autoidle. This is needed until autoidle is
  741. * enabled by clockfw
  742. */
  743. cm_write_mod_reg(1 << OMAP3430_AUTO_IVA2_DPLL_SHIFT,
  744. OMAP3430_IVA2_MOD, CM_AUTOIDLE2);
  745. cm_write_mod_reg(1 << OMAP3430_AUTO_MPU_DPLL_SHIFT,
  746. MPU_MOD,
  747. CM_AUTOIDLE2);
  748. cm_write_mod_reg((1 << OMAP3430_AUTO_PERIPH_DPLL_SHIFT) |
  749. (1 << OMAP3430_AUTO_CORE_DPLL_SHIFT),
  750. PLL_MOD,
  751. CM_AUTOIDLE);
  752. cm_write_mod_reg(1 << OMAP3430ES2_AUTO_PERIPH2_DPLL_SHIFT,
  753. PLL_MOD,
  754. CM_AUTOIDLE2);
  755. /*
  756. * Enable control of expternal oscillator through
  757. * sys_clkreq. In the long run clock framework should
  758. * take care of this.
  759. */
  760. prm_rmw_mod_reg_bits(OMAP_AUTOEXTCLKMODE_MASK,
  761. 1 << OMAP_AUTOEXTCLKMODE_SHIFT,
  762. OMAP3430_GR_MOD,
  763. OMAP3_PRM_CLKSRC_CTRL_OFFSET);
  764. /* setup wakup source */
  765. prm_write_mod_reg(OMAP3430_EN_IO | OMAP3430_EN_GPIO1 |
  766. OMAP3430_EN_GPT1 | OMAP3430_EN_GPT12,
  767. WKUP_MOD, PM_WKEN);
  768. /* No need to write EN_IO, that is always enabled */
  769. prm_write_mod_reg(OMAP3430_EN_GPIO1 | OMAP3430_EN_GPT1 |
  770. OMAP3430_EN_GPT12,
  771. WKUP_MOD, OMAP3430_PM_MPUGRPSEL);
  772. /* For some reason IO doesn't generate wakeup event even if
  773. * it is selected to mpu wakeup goup */
  774. prm_write_mod_reg(OMAP3430_IO_EN | OMAP3430_WKUP_EN,
  775. OCP_MOD, OMAP3_PRM_IRQENABLE_MPU_OFFSET);
  776. /* Enable PM_WKEN to support DSS LPR */
  777. prm_write_mod_reg(OMAP3430_PM_WKEN_DSS_EN_DSS,
  778. OMAP3430_DSS_MOD, PM_WKEN);
  779. /* Enable wakeups in PER */
  780. prm_write_mod_reg(OMAP3430_EN_GPIO2 | OMAP3430_EN_GPIO3 |
  781. OMAP3430_EN_GPIO4 | OMAP3430_EN_GPIO5 |
  782. OMAP3430_EN_GPIO6 | OMAP3430_EN_UART3 |
  783. OMAP3430_EN_MCBSP2 | OMAP3430_EN_MCBSP3 |
  784. OMAP3430_EN_MCBSP4,
  785. OMAP3430_PER_MOD, PM_WKEN);
  786. /* and allow them to wake up MPU */
  787. prm_write_mod_reg(OMAP3430_GRPSEL_GPIO2 | OMAP3430_EN_GPIO3 |
  788. OMAP3430_GRPSEL_GPIO4 | OMAP3430_EN_GPIO5 |
  789. OMAP3430_GRPSEL_GPIO6 | OMAP3430_EN_UART3 |
  790. OMAP3430_EN_MCBSP2 | OMAP3430_EN_MCBSP3 |
  791. OMAP3430_EN_MCBSP4,
  792. OMAP3430_PER_MOD, OMAP3430_PM_MPUGRPSEL);
  793. /* Don't attach IVA interrupts */
  794. prm_write_mod_reg(0, WKUP_MOD, OMAP3430_PM_IVAGRPSEL);
  795. prm_write_mod_reg(0, CORE_MOD, OMAP3430_PM_IVAGRPSEL1);
  796. prm_write_mod_reg(0, CORE_MOD, OMAP3430ES2_PM_IVAGRPSEL3);
  797. prm_write_mod_reg(0, OMAP3430_PER_MOD, OMAP3430_PM_IVAGRPSEL);
  798. /* Clear any pending 'reset' flags */
  799. prm_write_mod_reg(0xffffffff, MPU_MOD, OMAP2_RM_RSTST);
  800. prm_write_mod_reg(0xffffffff, CORE_MOD, OMAP2_RM_RSTST);
  801. prm_write_mod_reg(0xffffffff, OMAP3430_PER_MOD, OMAP2_RM_RSTST);
  802. prm_write_mod_reg(0xffffffff, OMAP3430_EMU_MOD, OMAP2_RM_RSTST);
  803. prm_write_mod_reg(0xffffffff, OMAP3430_NEON_MOD, OMAP2_RM_RSTST);
  804. prm_write_mod_reg(0xffffffff, OMAP3430_DSS_MOD, OMAP2_RM_RSTST);
  805. prm_write_mod_reg(0xffffffff, OMAP3430ES2_USBHOST_MOD, OMAP2_RM_RSTST);
  806. /* Clear any pending PRCM interrupts */
  807. prm_write_mod_reg(0, OCP_MOD, OMAP3_PRM_IRQSTATUS_MPU_OFFSET);
  808. omap3_iva_idle();
  809. omap3_d2d_idle();
  810. }
  811. void omap3_pm_off_mode_enable(int enable)
  812. {
  813. struct power_state *pwrst;
  814. u32 state;
  815. if (enable)
  816. state = PWRDM_POWER_OFF;
  817. else
  818. state = PWRDM_POWER_RET;
  819. #ifdef CONFIG_CPU_IDLE
  820. omap3_cpuidle_update_states();
  821. #endif
  822. list_for_each_entry(pwrst, &pwrst_list, node) {
  823. pwrst->next_state = state;
  824. set_pwrdm_state(pwrst->pwrdm, state);
  825. }
  826. }
  827. int omap3_pm_get_suspend_state(struct powerdomain *pwrdm)
  828. {
  829. struct power_state *pwrst;
  830. list_for_each_entry(pwrst, &pwrst_list, node) {
  831. if (pwrst->pwrdm == pwrdm)
  832. return pwrst->next_state;
  833. }
  834. return -EINVAL;
  835. }
  836. int omap3_pm_set_suspend_state(struct powerdomain *pwrdm, int state)
  837. {
  838. struct power_state *pwrst;
  839. list_for_each_entry(pwrst, &pwrst_list, node) {
  840. if (pwrst->pwrdm == pwrdm) {
  841. pwrst->next_state = state;
  842. return 0;
  843. }
  844. }
  845. return -EINVAL;
  846. }
  847. static int __init pwrdms_setup(struct powerdomain *pwrdm, void *unused)
  848. {
  849. struct power_state *pwrst;
  850. if (!pwrdm->pwrsts)
  851. return 0;
  852. pwrst = kmalloc(sizeof(struct power_state), GFP_ATOMIC);
  853. if (!pwrst)
  854. return -ENOMEM;
  855. pwrst->pwrdm = pwrdm;
  856. pwrst->next_state = PWRDM_POWER_RET;
  857. list_add(&pwrst->node, &pwrst_list);
  858. if (pwrdm_has_hdwr_sar(pwrdm))
  859. pwrdm_enable_hdwr_sar(pwrdm);
  860. return set_pwrdm_state(pwrst->pwrdm, pwrst->next_state);
  861. }
  862. /*
  863. * Enable hw supervised mode for all clockdomains if it's
  864. * supported. Initiate sleep transition for other clockdomains, if
  865. * they are not used
  866. */
  867. static int __init clkdms_setup(struct clockdomain *clkdm, void *unused)
  868. {
  869. clkdm_clear_all_wkdeps(clkdm);
  870. clkdm_clear_all_sleepdeps(clkdm);
  871. if (clkdm->flags & CLKDM_CAN_ENABLE_AUTO)
  872. omap2_clkdm_allow_idle(clkdm);
  873. else if (clkdm->flags & CLKDM_CAN_FORCE_SLEEP &&
  874. atomic_read(&clkdm->usecount) == 0)
  875. omap2_clkdm_sleep(clkdm);
  876. return 0;
  877. }
  878. void omap_push_sram_idle(void)
  879. {
  880. _omap_sram_idle = omap_sram_push(omap34xx_cpu_suspend,
  881. omap34xx_cpu_suspend_sz);
  882. if (omap_type() != OMAP2_DEVICE_TYPE_GP)
  883. _omap_save_secure_sram = omap_sram_push(save_secure_ram_context,
  884. save_secure_ram_context_sz);
  885. }
  886. static int __init omap3_pm_init(void)
  887. {
  888. struct power_state *pwrst, *tmp;
  889. struct clockdomain *neon_clkdm, *per_clkdm, *mpu_clkdm, *core_clkdm;
  890. int ret;
  891. if (!cpu_is_omap34xx())
  892. return -ENODEV;
  893. printk(KERN_ERR "Power Management for TI OMAP3.\n");
  894. /* XXX prcm_setup_regs needs to be before enabling hw
  895. * supervised mode for powerdomains */
  896. prcm_setup_regs();
  897. ret = request_irq(INT_34XX_PRCM_MPU_IRQ,
  898. (irq_handler_t)prcm_interrupt_handler,
  899. IRQF_DISABLED, "prcm", NULL);
  900. if (ret) {
  901. printk(KERN_ERR "request_irq failed to register for 0x%x\n",
  902. INT_34XX_PRCM_MPU_IRQ);
  903. goto err1;
  904. }
  905. ret = pwrdm_for_each(pwrdms_setup, NULL);
  906. if (ret) {
  907. printk(KERN_ERR "Failed to setup powerdomains\n");
  908. goto err2;
  909. }
  910. (void) clkdm_for_each(clkdms_setup, NULL);
  911. mpu_pwrdm = pwrdm_lookup("mpu_pwrdm");
  912. if (mpu_pwrdm == NULL) {
  913. printk(KERN_ERR "Failed to get mpu_pwrdm\n");
  914. goto err2;
  915. }
  916. neon_pwrdm = pwrdm_lookup("neon_pwrdm");
  917. per_pwrdm = pwrdm_lookup("per_pwrdm");
  918. core_pwrdm = pwrdm_lookup("core_pwrdm");
  919. cam_pwrdm = pwrdm_lookup("cam_pwrdm");
  920. neon_clkdm = clkdm_lookup("neon_clkdm");
  921. mpu_clkdm = clkdm_lookup("mpu_clkdm");
  922. per_clkdm = clkdm_lookup("per_clkdm");
  923. core_clkdm = clkdm_lookup("core_clkdm");
  924. omap_push_sram_idle();
  925. #ifdef CONFIG_SUSPEND
  926. suspend_set_ops(&omap_pm_ops);
  927. #endif /* CONFIG_SUSPEND */
  928. pm_idle = omap3_pm_idle;
  929. omap3_idle_init();
  930. clkdm_add_wkdep(neon_clkdm, mpu_clkdm);
  931. /*
  932. * REVISIT: This wkdep is only necessary when GPIO2-6 are enabled for
  933. * IO-pad wakeup. Otherwise it will unnecessarily waste power
  934. * waking up PER with every CORE wakeup - see
  935. * http://marc.info/?l=linux-omap&m=121852150710062&w=2
  936. */
  937. clkdm_add_wkdep(per_clkdm, core_clkdm);
  938. if (omap_type() != OMAP2_DEVICE_TYPE_GP) {
  939. omap3_secure_ram_storage =
  940. kmalloc(0x803F, GFP_KERNEL);
  941. if (!omap3_secure_ram_storage)
  942. printk(KERN_ERR "Memory allocation failed when"
  943. "allocating for secure sram context\n");
  944. local_irq_disable();
  945. local_fiq_disable();
  946. omap_dma_global_context_save();
  947. omap3_save_secure_ram_context(PWRDM_POWER_ON);
  948. omap_dma_global_context_restore();
  949. local_irq_enable();
  950. local_fiq_enable();
  951. }
  952. omap3_save_scratchpad_contents();
  953. err1:
  954. return ret;
  955. err2:
  956. free_irq(INT_34XX_PRCM_MPU_IRQ, NULL);
  957. list_for_each_entry_safe(pwrst, tmp, &pwrst_list, node) {
  958. list_del(&pwrst->node);
  959. kfree(pwrst);
  960. }
  961. return ret;
  962. }
  963. late_initcall(omap3_pm_init);