mv_u3d_core.c 51 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074
  1. /*
  2. * Copyright (C) 2011 Marvell International Ltd. All rights reserved.
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms and conditions of the GNU General Public License,
  6. * version 2, as published by the Free Software Foundation.
  7. */
  8. #include <linux/module.h>
  9. #include <linux/dma-mapping.h>
  10. #include <linux/dmapool.h>
  11. #include <linux/kernel.h>
  12. #include <linux/delay.h>
  13. #include <linux/ioport.h>
  14. #include <linux/sched.h>
  15. #include <linux/slab.h>
  16. #include <linux/errno.h>
  17. #include <linux/init.h>
  18. #include <linux/timer.h>
  19. #include <linux/list.h>
  20. #include <linux/notifier.h>
  21. #include <linux/interrupt.h>
  22. #include <linux/moduleparam.h>
  23. #include <linux/device.h>
  24. #include <linux/usb/ch9.h>
  25. #include <linux/usb/gadget.h>
  26. #include <linux/pm.h>
  27. #include <linux/io.h>
  28. #include <linux/irq.h>
  29. #include <linux/platform_device.h>
  30. #include <linux/platform_data/mv_usb.h>
  31. #include <linux/clk.h>
  32. #include "mv_u3d.h"
  33. #define DRIVER_DESC "Marvell PXA USB3.0 Device Controller driver"
  34. static const char driver_name[] = "mv_u3d";
  35. static const char driver_desc[] = DRIVER_DESC;
  36. static void mv_u3d_nuke(struct mv_u3d_ep *ep, int status);
  37. static void mv_u3d_stop_activity(struct mv_u3d *u3d,
  38. struct usb_gadget_driver *driver);
  39. /* for endpoint 0 operations */
  40. static const struct usb_endpoint_descriptor mv_u3d_ep0_desc = {
  41. .bLength = USB_DT_ENDPOINT_SIZE,
  42. .bDescriptorType = USB_DT_ENDPOINT,
  43. .bEndpointAddress = 0,
  44. .bmAttributes = USB_ENDPOINT_XFER_CONTROL,
  45. .wMaxPacketSize = MV_U3D_EP0_MAX_PKT_SIZE,
  46. };
  47. static void mv_u3d_ep0_reset(struct mv_u3d *u3d)
  48. {
  49. struct mv_u3d_ep *ep;
  50. u32 epxcr;
  51. int i;
  52. for (i = 0; i < 2; i++) {
  53. ep = &u3d->eps[i];
  54. ep->u3d = u3d;
  55. /* ep0 ep context, ep0 in and out share the same ep context */
  56. ep->ep_context = &u3d->ep_context[1];
  57. }
  58. /* reset ep state machine */
  59. /* reset ep0 out */
  60. epxcr = ioread32(&u3d->vuc_regs->epcr[0].epxoutcr0);
  61. epxcr |= MV_U3D_EPXCR_EP_INIT;
  62. iowrite32(epxcr, &u3d->vuc_regs->epcr[0].epxoutcr0);
  63. udelay(5);
  64. epxcr &= ~MV_U3D_EPXCR_EP_INIT;
  65. iowrite32(epxcr, &u3d->vuc_regs->epcr[0].epxoutcr0);
  66. epxcr = ((MV_U3D_EP0_MAX_PKT_SIZE
  67. << MV_U3D_EPXCR_MAX_PACKET_SIZE_SHIFT)
  68. | (1 << MV_U3D_EPXCR_MAX_BURST_SIZE_SHIFT)
  69. | (1 << MV_U3D_EPXCR_EP_ENABLE_SHIFT)
  70. | MV_U3D_EPXCR_EP_TYPE_CONTROL);
  71. iowrite32(epxcr, &u3d->vuc_regs->epcr[0].epxoutcr1);
  72. /* reset ep0 in */
  73. epxcr = ioread32(&u3d->vuc_regs->epcr[0].epxincr0);
  74. epxcr |= MV_U3D_EPXCR_EP_INIT;
  75. iowrite32(epxcr, &u3d->vuc_regs->epcr[0].epxincr0);
  76. udelay(5);
  77. epxcr &= ~MV_U3D_EPXCR_EP_INIT;
  78. iowrite32(epxcr, &u3d->vuc_regs->epcr[0].epxincr0);
  79. epxcr = ((MV_U3D_EP0_MAX_PKT_SIZE
  80. << MV_U3D_EPXCR_MAX_PACKET_SIZE_SHIFT)
  81. | (1 << MV_U3D_EPXCR_MAX_BURST_SIZE_SHIFT)
  82. | (1 << MV_U3D_EPXCR_EP_ENABLE_SHIFT)
  83. | MV_U3D_EPXCR_EP_TYPE_CONTROL);
  84. iowrite32(epxcr, &u3d->vuc_regs->epcr[0].epxincr1);
  85. }
  86. static void mv_u3d_ep0_stall(struct mv_u3d *u3d)
  87. {
  88. u32 tmp;
  89. dev_dbg(u3d->dev, "%s\n", __func__);
  90. /* set TX and RX to stall */
  91. tmp = ioread32(&u3d->vuc_regs->epcr[0].epxoutcr0);
  92. tmp |= MV_U3D_EPXCR_EP_HALT;
  93. iowrite32(tmp, &u3d->vuc_regs->epcr[0].epxoutcr0);
  94. tmp = ioread32(&u3d->vuc_regs->epcr[0].epxincr0);
  95. tmp |= MV_U3D_EPXCR_EP_HALT;
  96. iowrite32(tmp, &u3d->vuc_regs->epcr[0].epxincr0);
  97. /* update ep0 state */
  98. u3d->ep0_state = MV_U3D_WAIT_FOR_SETUP;
  99. u3d->ep0_dir = MV_U3D_EP_DIR_OUT;
  100. }
  101. static int mv_u3d_process_ep_req(struct mv_u3d *u3d, int index,
  102. struct mv_u3d_req *curr_req)
  103. {
  104. struct mv_u3d_trb *curr_trb;
  105. dma_addr_t cur_deq_lo;
  106. struct mv_u3d_ep_context *curr_ep_context;
  107. int trb_complete, actual, remaining_length;
  108. int direction, ep_num;
  109. int retval = 0;
  110. u32 tmp, status, length;
  111. curr_ep_context = &u3d->ep_context[index];
  112. direction = index % 2;
  113. ep_num = index / 2;
  114. trb_complete = 0;
  115. actual = curr_req->req.length;
  116. while (!list_empty(&curr_req->trb_list)) {
  117. curr_trb = list_entry(curr_req->trb_list.next,
  118. struct mv_u3d_trb, trb_list);
  119. if (!curr_trb->trb_hw->ctrl.own) {
  120. dev_err(u3d->dev, "%s, TRB own error!\n",
  121. u3d->eps[index].name);
  122. return 1;
  123. }
  124. curr_trb->trb_hw->ctrl.own = 0;
  125. if (direction == MV_U3D_EP_DIR_OUT) {
  126. tmp = ioread32(&u3d->vuc_regs->rxst[ep_num].statuslo);
  127. cur_deq_lo =
  128. ioread32(&u3d->vuc_regs->rxst[ep_num].curdeqlo);
  129. } else {
  130. tmp = ioread32(&u3d->vuc_regs->txst[ep_num].statuslo);
  131. cur_deq_lo =
  132. ioread32(&u3d->vuc_regs->txst[ep_num].curdeqlo);
  133. }
  134. status = tmp >> MV_U3D_XFERSTATUS_COMPLETE_SHIFT;
  135. length = tmp & MV_U3D_XFERSTATUS_TRB_LENGTH_MASK;
  136. if (status == MV_U3D_COMPLETE_SUCCESS ||
  137. (status == MV_U3D_COMPLETE_SHORT_PACKET &&
  138. direction == MV_U3D_EP_DIR_OUT)) {
  139. remaining_length += length;
  140. actual -= remaining_length;
  141. } else {
  142. dev_err(u3d->dev,
  143. "complete_tr error: ep=%d %s: error = 0x%x\n",
  144. index >> 1, direction ? "SEND" : "RECV",
  145. status);
  146. retval = -EPROTO;
  147. }
  148. list_del_init(&curr_trb->trb_list);
  149. }
  150. if (retval)
  151. return retval;
  152. curr_req->req.actual = actual;
  153. return 0;
  154. }
  155. /*
  156. * mv_u3d_done() - retire a request; caller blocked irqs
  157. * @status : request status to be set, only works when
  158. * request is still in progress.
  159. */
  160. static
  161. void mv_u3d_done(struct mv_u3d_ep *ep, struct mv_u3d_req *req, int status)
  162. {
  163. struct mv_u3d *u3d = (struct mv_u3d *)ep->u3d;
  164. dev_dbg(u3d->dev, "mv_u3d_done: remove req->queue\n");
  165. /* Removed the req from ep queue */
  166. list_del_init(&req->queue);
  167. /* req.status should be set as -EINPROGRESS in ep_queue() */
  168. if (req->req.status == -EINPROGRESS)
  169. req->req.status = status;
  170. else
  171. status = req->req.status;
  172. /* Free trb for the request */
  173. if (!req->chain)
  174. dma_pool_free(u3d->trb_pool,
  175. req->trb_head->trb_hw, req->trb_head->trb_dma);
  176. else {
  177. dma_unmap_single(ep->u3d->gadget.dev.parent,
  178. (dma_addr_t)req->trb_head->trb_dma,
  179. req->trb_count * sizeof(struct mv_u3d_trb_hw),
  180. DMA_BIDIRECTIONAL);
  181. kfree(req->trb_head->trb_hw);
  182. }
  183. kfree(req->trb_head);
  184. usb_gadget_unmap_request(&u3d->gadget, &req->req, mv_u3d_ep_dir(ep));
  185. if (status && (status != -ESHUTDOWN)) {
  186. dev_dbg(u3d->dev, "complete %s req %p stat %d len %u/%u",
  187. ep->ep.name, &req->req, status,
  188. req->req.actual, req->req.length);
  189. }
  190. spin_unlock(&ep->u3d->lock);
  191. /*
  192. * complete() is from gadget layer,
  193. * eg fsg->bulk_in_complete()
  194. */
  195. if (req->req.complete)
  196. req->req.complete(&ep->ep, &req->req);
  197. spin_lock(&ep->u3d->lock);
  198. }
  199. static int mv_u3d_queue_trb(struct mv_u3d_ep *ep, struct mv_u3d_req *req)
  200. {
  201. u32 tmp, direction;
  202. struct mv_u3d *u3d;
  203. struct mv_u3d_ep_context *ep_context;
  204. int retval = 0;
  205. u3d = ep->u3d;
  206. direction = mv_u3d_ep_dir(ep);
  207. /* ep0 in and out share the same ep context slot 1*/
  208. if (ep->ep_num == 0)
  209. ep_context = &(u3d->ep_context[1]);
  210. else
  211. ep_context = &(u3d->ep_context[ep->ep_num * 2 + direction]);
  212. /* check if the pipe is empty or not */
  213. if (!list_empty(&ep->queue)) {
  214. dev_err(u3d->dev, "add trb to non-empty queue!\n");
  215. retval = -ENOMEM;
  216. WARN_ON(1);
  217. } else {
  218. ep_context->rsvd0 = cpu_to_le32(1);
  219. ep_context->rsvd1 = 0;
  220. /* Configure the trb address and set the DCS bit.
  221. * Both DCS bit and own bit in trb should be set.
  222. */
  223. ep_context->trb_addr_lo =
  224. cpu_to_le32(req->trb_head->trb_dma | DCS_ENABLE);
  225. ep_context->trb_addr_hi = 0;
  226. /* Ensure that updates to the EP Context will
  227. * occure before Ring Bell.
  228. */
  229. wmb();
  230. /* ring bell the ep */
  231. if (ep->ep_num == 0)
  232. tmp = 0x1;
  233. else
  234. tmp = ep->ep_num * 2
  235. + ((direction == MV_U3D_EP_DIR_OUT) ? 0 : 1);
  236. iowrite32(tmp, &u3d->op_regs->doorbell);
  237. }
  238. return retval;
  239. }
  240. static struct mv_u3d_trb *mv_u3d_build_trb_one(struct mv_u3d_req *req,
  241. unsigned *length, dma_addr_t *dma)
  242. {
  243. u32 temp;
  244. unsigned int direction;
  245. struct mv_u3d_trb *trb;
  246. struct mv_u3d_trb_hw *trb_hw;
  247. struct mv_u3d *u3d;
  248. /* how big will this transfer be? */
  249. *length = req->req.length - req->req.actual;
  250. BUG_ON(*length > (unsigned)MV_U3D_EP_MAX_LENGTH_TRANSFER);
  251. u3d = req->ep->u3d;
  252. trb = kzalloc(sizeof(*trb), GFP_ATOMIC);
  253. if (!trb) {
  254. dev_err(u3d->dev, "%s, trb alloc fail\n", __func__);
  255. return NULL;
  256. }
  257. /*
  258. * Be careful that no _GFP_HIGHMEM is set,
  259. * or we can not use dma_to_virt
  260. * cannot use GFP_KERNEL in spin lock
  261. */
  262. trb_hw = dma_pool_alloc(u3d->trb_pool, GFP_ATOMIC, dma);
  263. if (!trb_hw) {
  264. dev_err(u3d->dev,
  265. "%s, dma_pool_alloc fail\n", __func__);
  266. return NULL;
  267. }
  268. trb->trb_dma = *dma;
  269. trb->trb_hw = trb_hw;
  270. /* initialize buffer page pointers */
  271. temp = (u32)(req->req.dma + req->req.actual);
  272. trb_hw->buf_addr_lo = cpu_to_le32(temp);
  273. trb_hw->buf_addr_hi = 0;
  274. trb_hw->trb_len = cpu_to_le32(*length);
  275. trb_hw->ctrl.own = 1;
  276. if (req->ep->ep_num == 0)
  277. trb_hw->ctrl.type = TYPE_DATA;
  278. else
  279. trb_hw->ctrl.type = TYPE_NORMAL;
  280. req->req.actual += *length;
  281. direction = mv_u3d_ep_dir(req->ep);
  282. if (direction == MV_U3D_EP_DIR_IN)
  283. trb_hw->ctrl.dir = 1;
  284. else
  285. trb_hw->ctrl.dir = 0;
  286. /* Enable interrupt for the last trb of a request */
  287. if (!req->req.no_interrupt)
  288. trb_hw->ctrl.ioc = 1;
  289. trb_hw->ctrl.chain = 0;
  290. wmb();
  291. return trb;
  292. }
  293. static int mv_u3d_build_trb_chain(struct mv_u3d_req *req, unsigned *length,
  294. struct mv_u3d_trb *trb, int *is_last)
  295. {
  296. u32 temp;
  297. unsigned int direction;
  298. struct mv_u3d *u3d;
  299. /* how big will this transfer be? */
  300. *length = min(req->req.length - req->req.actual,
  301. (unsigned)MV_U3D_EP_MAX_LENGTH_TRANSFER);
  302. u3d = req->ep->u3d;
  303. trb->trb_dma = 0;
  304. /* initialize buffer page pointers */
  305. temp = (u32)(req->req.dma + req->req.actual);
  306. trb->trb_hw->buf_addr_lo = cpu_to_le32(temp);
  307. trb->trb_hw->buf_addr_hi = 0;
  308. trb->trb_hw->trb_len = cpu_to_le32(*length);
  309. trb->trb_hw->ctrl.own = 1;
  310. if (req->ep->ep_num == 0)
  311. trb->trb_hw->ctrl.type = TYPE_DATA;
  312. else
  313. trb->trb_hw->ctrl.type = TYPE_NORMAL;
  314. req->req.actual += *length;
  315. direction = mv_u3d_ep_dir(req->ep);
  316. if (direction == MV_U3D_EP_DIR_IN)
  317. trb->trb_hw->ctrl.dir = 1;
  318. else
  319. trb->trb_hw->ctrl.dir = 0;
  320. /* zlp is needed if req->req.zero is set */
  321. if (req->req.zero) {
  322. if (*length == 0 || (*length % req->ep->ep.maxpacket) != 0)
  323. *is_last = 1;
  324. else
  325. *is_last = 0;
  326. } else if (req->req.length == req->req.actual)
  327. *is_last = 1;
  328. else
  329. *is_last = 0;
  330. /* Enable interrupt for the last trb of a request */
  331. if (*is_last && !req->req.no_interrupt)
  332. trb->trb_hw->ctrl.ioc = 1;
  333. if (*is_last)
  334. trb->trb_hw->ctrl.chain = 0;
  335. else {
  336. trb->trb_hw->ctrl.chain = 1;
  337. dev_dbg(u3d->dev, "chain trb\n");
  338. }
  339. wmb();
  340. return 0;
  341. }
  342. /* generate TRB linked list for a request
  343. * usb controller only supports continous trb chain,
  344. * that trb structure physical address should be continous.
  345. */
  346. static int mv_u3d_req_to_trb(struct mv_u3d_req *req)
  347. {
  348. unsigned count;
  349. int is_last;
  350. struct mv_u3d_trb *trb;
  351. struct mv_u3d_trb_hw *trb_hw;
  352. struct mv_u3d *u3d;
  353. dma_addr_t dma;
  354. unsigned length;
  355. unsigned trb_num;
  356. u3d = req->ep->u3d;
  357. INIT_LIST_HEAD(&req->trb_list);
  358. length = req->req.length - req->req.actual;
  359. /* normally the request transfer length is less than 16KB.
  360. * we use buil_trb_one() to optimize it.
  361. */
  362. if (length <= (unsigned)MV_U3D_EP_MAX_LENGTH_TRANSFER) {
  363. trb = mv_u3d_build_trb_one(req, &count, &dma);
  364. list_add_tail(&trb->trb_list, &req->trb_list);
  365. req->trb_head = trb;
  366. req->trb_count = 1;
  367. req->chain = 0;
  368. } else {
  369. trb_num = length / MV_U3D_EP_MAX_LENGTH_TRANSFER;
  370. if (length % MV_U3D_EP_MAX_LENGTH_TRANSFER)
  371. trb_num++;
  372. trb = kcalloc(trb_num, sizeof(*trb), GFP_ATOMIC);
  373. if (!trb) {
  374. dev_err(u3d->dev,
  375. "%s, trb alloc fail\n", __func__);
  376. return -ENOMEM;
  377. }
  378. trb_hw = kcalloc(trb_num, sizeof(*trb_hw), GFP_ATOMIC);
  379. if (!trb_hw) {
  380. dev_err(u3d->dev,
  381. "%s, trb_hw alloc fail\n", __func__);
  382. return -ENOMEM;
  383. }
  384. do {
  385. trb->trb_hw = trb_hw;
  386. if (mv_u3d_build_trb_chain(req, &count,
  387. trb, &is_last)) {
  388. dev_err(u3d->dev,
  389. "%s, mv_u3d_build_trb_chain fail\n",
  390. __func__);
  391. return -EIO;
  392. }
  393. list_add_tail(&trb->trb_list, &req->trb_list);
  394. req->trb_count++;
  395. trb++;
  396. trb_hw++;
  397. } while (!is_last);
  398. req->trb_head = list_entry(req->trb_list.next,
  399. struct mv_u3d_trb, trb_list);
  400. req->trb_head->trb_dma = dma_map_single(u3d->gadget.dev.parent,
  401. req->trb_head->trb_hw,
  402. trb_num * sizeof(*trb_hw),
  403. DMA_BIDIRECTIONAL);
  404. req->chain = 1;
  405. }
  406. return 0;
  407. }
  408. static int
  409. mv_u3d_start_queue(struct mv_u3d_ep *ep)
  410. {
  411. struct mv_u3d *u3d = ep->u3d;
  412. struct mv_u3d_req *req;
  413. int ret;
  414. if (!list_empty(&ep->req_list) && !ep->processing)
  415. req = list_entry(ep->req_list.next, struct mv_u3d_req, list);
  416. else
  417. return 0;
  418. ep->processing = 1;
  419. /* set up dma mapping */
  420. ret = usb_gadget_map_request(&u3d->gadget, &req->req,
  421. mv_u3d_ep_dir(ep));
  422. if (ret)
  423. return ret;
  424. req->req.status = -EINPROGRESS;
  425. req->req.actual = 0;
  426. req->trb_count = 0;
  427. /* build trbs and push them to device queue */
  428. if (!mv_u3d_req_to_trb(req)) {
  429. ret = mv_u3d_queue_trb(ep, req);
  430. if (ret) {
  431. ep->processing = 0;
  432. return ret;
  433. }
  434. } else {
  435. ep->processing = 0;
  436. dev_err(u3d->dev, "%s, mv_u3d_req_to_trb fail\n", __func__);
  437. return -ENOMEM;
  438. }
  439. /* irq handler advances the queue */
  440. if (req)
  441. list_add_tail(&req->queue, &ep->queue);
  442. return 0;
  443. }
  444. static int mv_u3d_ep_enable(struct usb_ep *_ep,
  445. const struct usb_endpoint_descriptor *desc)
  446. {
  447. struct mv_u3d *u3d;
  448. struct mv_u3d_ep *ep;
  449. struct mv_u3d_ep_context *ep_context;
  450. u16 max = 0;
  451. unsigned maxburst = 0;
  452. u32 epxcr, direction;
  453. if (!_ep || !desc || desc->bDescriptorType != USB_DT_ENDPOINT)
  454. return -EINVAL;
  455. ep = container_of(_ep, struct mv_u3d_ep, ep);
  456. u3d = ep->u3d;
  457. if (!u3d->driver || u3d->gadget.speed == USB_SPEED_UNKNOWN)
  458. return -ESHUTDOWN;
  459. direction = mv_u3d_ep_dir(ep);
  460. max = le16_to_cpu(desc->wMaxPacketSize);
  461. if (!_ep->maxburst)
  462. _ep->maxburst = 1;
  463. maxburst = _ep->maxburst;
  464. /* Get the endpoint context address */
  465. ep_context = (struct mv_u3d_ep_context *)ep->ep_context;
  466. /* Set the max burst size */
  467. switch (desc->bmAttributes & USB_ENDPOINT_XFERTYPE_MASK) {
  468. case USB_ENDPOINT_XFER_BULK:
  469. if (maxburst > 16) {
  470. dev_dbg(u3d->dev,
  471. "max burst should not be greater "
  472. "than 16 on bulk ep\n");
  473. maxburst = 1;
  474. _ep->maxburst = maxburst;
  475. }
  476. dev_dbg(u3d->dev,
  477. "maxburst: %d on bulk %s\n", maxburst, ep->name);
  478. break;
  479. case USB_ENDPOINT_XFER_CONTROL:
  480. /* control transfer only supports maxburst as one */
  481. maxburst = 1;
  482. _ep->maxburst = maxburst;
  483. break;
  484. case USB_ENDPOINT_XFER_INT:
  485. if (maxburst != 1) {
  486. dev_dbg(u3d->dev,
  487. "max burst should be 1 on int ep "
  488. "if transfer size is not 1024\n");
  489. maxburst = 1;
  490. _ep->maxburst = maxburst;
  491. }
  492. break;
  493. case USB_ENDPOINT_XFER_ISOC:
  494. if (maxburst != 1) {
  495. dev_dbg(u3d->dev,
  496. "max burst should be 1 on isoc ep "
  497. "if transfer size is not 1024\n");
  498. maxburst = 1;
  499. _ep->maxburst = maxburst;
  500. }
  501. break;
  502. default:
  503. goto en_done;
  504. }
  505. ep->ep.maxpacket = max;
  506. ep->ep.desc = desc;
  507. ep->enabled = 1;
  508. /* Enable the endpoint for Rx or Tx and set the endpoint type */
  509. if (direction == MV_U3D_EP_DIR_OUT) {
  510. epxcr = ioread32(&u3d->vuc_regs->epcr[ep->ep_num].epxoutcr0);
  511. epxcr |= MV_U3D_EPXCR_EP_INIT;
  512. iowrite32(epxcr, &u3d->vuc_regs->epcr[ep->ep_num].epxoutcr0);
  513. udelay(5);
  514. epxcr &= ~MV_U3D_EPXCR_EP_INIT;
  515. iowrite32(epxcr, &u3d->vuc_regs->epcr[ep->ep_num].epxoutcr0);
  516. epxcr = ((max << MV_U3D_EPXCR_MAX_PACKET_SIZE_SHIFT)
  517. | ((maxburst - 1) << MV_U3D_EPXCR_MAX_BURST_SIZE_SHIFT)
  518. | (1 << MV_U3D_EPXCR_EP_ENABLE_SHIFT)
  519. | (desc->bmAttributes & USB_ENDPOINT_XFERTYPE_MASK));
  520. iowrite32(epxcr, &u3d->vuc_regs->epcr[ep->ep_num].epxoutcr1);
  521. } else {
  522. epxcr = ioread32(&u3d->vuc_regs->epcr[ep->ep_num].epxincr0);
  523. epxcr |= MV_U3D_EPXCR_EP_INIT;
  524. iowrite32(epxcr, &u3d->vuc_regs->epcr[ep->ep_num].epxincr0);
  525. udelay(5);
  526. epxcr &= ~MV_U3D_EPXCR_EP_INIT;
  527. iowrite32(epxcr, &u3d->vuc_regs->epcr[ep->ep_num].epxincr0);
  528. epxcr = ((max << MV_U3D_EPXCR_MAX_PACKET_SIZE_SHIFT)
  529. | ((maxburst - 1) << MV_U3D_EPXCR_MAX_BURST_SIZE_SHIFT)
  530. | (1 << MV_U3D_EPXCR_EP_ENABLE_SHIFT)
  531. | (desc->bmAttributes & USB_ENDPOINT_XFERTYPE_MASK));
  532. iowrite32(epxcr, &u3d->vuc_regs->epcr[ep->ep_num].epxincr1);
  533. }
  534. return 0;
  535. en_done:
  536. return -EINVAL;
  537. }
  538. static int mv_u3d_ep_disable(struct usb_ep *_ep)
  539. {
  540. struct mv_u3d *u3d;
  541. struct mv_u3d_ep *ep;
  542. struct mv_u3d_ep_context *ep_context;
  543. u32 epxcr, direction;
  544. if (!_ep)
  545. return -EINVAL;
  546. ep = container_of(_ep, struct mv_u3d_ep, ep);
  547. if (!ep->ep.desc)
  548. return -EINVAL;
  549. u3d = ep->u3d;
  550. /* Get the endpoint context address */
  551. ep_context = ep->ep_context;
  552. direction = mv_u3d_ep_dir(ep);
  553. /* nuke all pending requests (does flush) */
  554. mv_u3d_nuke(ep, -ESHUTDOWN);
  555. /* Disable the endpoint for Rx or Tx and reset the endpoint type */
  556. if (direction == MV_U3D_EP_DIR_OUT) {
  557. epxcr = ioread32(&u3d->vuc_regs->epcr[ep->ep_num].epxoutcr1);
  558. epxcr &= ~((1 << MV_U3D_EPXCR_EP_ENABLE_SHIFT)
  559. | USB_ENDPOINT_XFERTYPE_MASK);
  560. iowrite32(epxcr, &u3d->vuc_regs->epcr[ep->ep_num].epxoutcr1);
  561. } else {
  562. epxcr = ioread32(&u3d->vuc_regs->epcr[ep->ep_num].epxincr1);
  563. epxcr &= ~((1 << MV_U3D_EPXCR_EP_ENABLE_SHIFT)
  564. | USB_ENDPOINT_XFERTYPE_MASK);
  565. iowrite32(epxcr, &u3d->vuc_regs->epcr[ep->ep_num].epxincr1);
  566. }
  567. ep->enabled = 0;
  568. ep->ep.desc = NULL;
  569. return 0;
  570. }
  571. static struct usb_request *
  572. mv_u3d_alloc_request(struct usb_ep *_ep, gfp_t gfp_flags)
  573. {
  574. struct mv_u3d_req *req = NULL;
  575. req = kzalloc(sizeof *req, gfp_flags);
  576. if (!req)
  577. return NULL;
  578. INIT_LIST_HEAD(&req->queue);
  579. return &req->req;
  580. }
  581. static void mv_u3d_free_request(struct usb_ep *_ep, struct usb_request *_req)
  582. {
  583. struct mv_u3d_req *req = container_of(_req, struct mv_u3d_req, req);
  584. kfree(req);
  585. }
  586. static void mv_u3d_ep_fifo_flush(struct usb_ep *_ep)
  587. {
  588. struct mv_u3d *u3d;
  589. u32 direction;
  590. struct mv_u3d_ep *ep = container_of(_ep, struct mv_u3d_ep, ep);
  591. unsigned int loops;
  592. u32 tmp;
  593. /* if endpoint is not enabled, cannot flush endpoint */
  594. if (!ep->enabled)
  595. return;
  596. u3d = ep->u3d;
  597. direction = mv_u3d_ep_dir(ep);
  598. /* ep0 need clear bit after flushing fifo. */
  599. if (!ep->ep_num) {
  600. if (direction == MV_U3D_EP_DIR_OUT) {
  601. tmp = ioread32(&u3d->vuc_regs->epcr[0].epxoutcr0);
  602. tmp |= MV_U3D_EPXCR_EP_FLUSH;
  603. iowrite32(tmp, &u3d->vuc_regs->epcr[0].epxoutcr0);
  604. udelay(10);
  605. tmp &= ~MV_U3D_EPXCR_EP_FLUSH;
  606. iowrite32(tmp, &u3d->vuc_regs->epcr[0].epxoutcr0);
  607. } else {
  608. tmp = ioread32(&u3d->vuc_regs->epcr[0].epxincr0);
  609. tmp |= MV_U3D_EPXCR_EP_FLUSH;
  610. iowrite32(tmp, &u3d->vuc_regs->epcr[0].epxincr0);
  611. udelay(10);
  612. tmp &= ~MV_U3D_EPXCR_EP_FLUSH;
  613. iowrite32(tmp, &u3d->vuc_regs->epcr[0].epxincr0);
  614. }
  615. return;
  616. }
  617. if (direction == MV_U3D_EP_DIR_OUT) {
  618. tmp = ioread32(&u3d->vuc_regs->epcr[ep->ep_num].epxoutcr0);
  619. tmp |= MV_U3D_EPXCR_EP_FLUSH;
  620. iowrite32(tmp, &u3d->vuc_regs->epcr[ep->ep_num].epxoutcr0);
  621. /* Wait until flushing completed */
  622. loops = LOOPS(MV_U3D_FLUSH_TIMEOUT);
  623. while (ioread32(&u3d->vuc_regs->epcr[ep->ep_num].epxoutcr0) &
  624. MV_U3D_EPXCR_EP_FLUSH) {
  625. /*
  626. * EP_FLUSH bit should be cleared to indicate this
  627. * operation is complete
  628. */
  629. if (loops == 0) {
  630. dev_dbg(u3d->dev,
  631. "EP FLUSH TIMEOUT for ep%d%s\n", ep->ep_num,
  632. direction ? "in" : "out");
  633. return;
  634. }
  635. loops--;
  636. udelay(LOOPS_USEC);
  637. }
  638. } else { /* EP_DIR_IN */
  639. tmp = ioread32(&u3d->vuc_regs->epcr[ep->ep_num].epxincr0);
  640. tmp |= MV_U3D_EPXCR_EP_FLUSH;
  641. iowrite32(tmp, &u3d->vuc_regs->epcr[ep->ep_num].epxincr0);
  642. /* Wait until flushing completed */
  643. loops = LOOPS(MV_U3D_FLUSH_TIMEOUT);
  644. while (ioread32(&u3d->vuc_regs->epcr[ep->ep_num].epxincr0) &
  645. MV_U3D_EPXCR_EP_FLUSH) {
  646. /*
  647. * EP_FLUSH bit should be cleared to indicate this
  648. * operation is complete
  649. */
  650. if (loops == 0) {
  651. dev_dbg(u3d->dev,
  652. "EP FLUSH TIMEOUT for ep%d%s\n", ep->ep_num,
  653. direction ? "in" : "out");
  654. return;
  655. }
  656. loops--;
  657. udelay(LOOPS_USEC);
  658. }
  659. }
  660. }
  661. /* queues (submits) an I/O request to an endpoint */
  662. static int
  663. mv_u3d_ep_queue(struct usb_ep *_ep, struct usb_request *_req, gfp_t gfp_flags)
  664. {
  665. struct mv_u3d_ep *ep;
  666. struct mv_u3d_req *req;
  667. struct mv_u3d *u3d;
  668. unsigned long flags;
  669. int is_first_req = 0;
  670. if (unlikely(!_ep || !_req))
  671. return -EINVAL;
  672. ep = container_of(_ep, struct mv_u3d_ep, ep);
  673. u3d = ep->u3d;
  674. req = container_of(_req, struct mv_u3d_req, req);
  675. if (!ep->ep_num
  676. && u3d->ep0_state == MV_U3D_STATUS_STAGE
  677. && !_req->length) {
  678. dev_dbg(u3d->dev, "ep0 status stage\n");
  679. u3d->ep0_state = MV_U3D_WAIT_FOR_SETUP;
  680. return 0;
  681. }
  682. dev_dbg(u3d->dev, "%s: %s, req: 0x%x\n",
  683. __func__, _ep->name, (u32)req);
  684. /* catch various bogus parameters */
  685. if (!req->req.complete || !req->req.buf
  686. || !list_empty(&req->queue)) {
  687. dev_err(u3d->dev,
  688. "%s, bad params, _req: 0x%x,"
  689. "req->req.complete: 0x%x, req->req.buf: 0x%x,"
  690. "list_empty: 0x%x\n",
  691. __func__, (u32)_req,
  692. (u32)req->req.complete, (u32)req->req.buf,
  693. (u32)list_empty(&req->queue));
  694. return -EINVAL;
  695. }
  696. if (unlikely(!ep->ep.desc)) {
  697. dev_err(u3d->dev, "%s, bad ep\n", __func__);
  698. return -EINVAL;
  699. }
  700. if (ep->ep.desc->bmAttributes == USB_ENDPOINT_XFER_ISOC) {
  701. if (req->req.length > ep->ep.maxpacket)
  702. return -EMSGSIZE;
  703. }
  704. if (!u3d->driver || u3d->gadget.speed == USB_SPEED_UNKNOWN) {
  705. dev_err(u3d->dev,
  706. "bad params of driver/speed\n");
  707. return -ESHUTDOWN;
  708. }
  709. req->ep = ep;
  710. /* Software list handles usb request. */
  711. spin_lock_irqsave(&ep->req_lock, flags);
  712. is_first_req = list_empty(&ep->req_list);
  713. list_add_tail(&req->list, &ep->req_list);
  714. spin_unlock_irqrestore(&ep->req_lock, flags);
  715. if (!is_first_req) {
  716. dev_dbg(u3d->dev, "list is not empty\n");
  717. return 0;
  718. }
  719. dev_dbg(u3d->dev, "call mv_u3d_start_queue from usb_ep_queue\n");
  720. spin_lock_irqsave(&u3d->lock, flags);
  721. mv_u3d_start_queue(ep);
  722. spin_unlock_irqrestore(&u3d->lock, flags);
  723. return 0;
  724. }
  725. /* dequeues (cancels, unlinks) an I/O request from an endpoint */
  726. static int mv_u3d_ep_dequeue(struct usb_ep *_ep, struct usb_request *_req)
  727. {
  728. struct mv_u3d_ep *ep;
  729. struct mv_u3d_req *req;
  730. struct mv_u3d *u3d;
  731. struct mv_u3d_ep_context *ep_context;
  732. struct mv_u3d_req *next_req;
  733. unsigned long flags;
  734. int ret = 0;
  735. if (!_ep || !_req)
  736. return -EINVAL;
  737. ep = container_of(_ep, struct mv_u3d_ep, ep);
  738. u3d = ep->u3d;
  739. spin_lock_irqsave(&ep->u3d->lock, flags);
  740. /* make sure it's actually queued on this endpoint */
  741. list_for_each_entry(req, &ep->queue, queue) {
  742. if (&req->req == _req)
  743. break;
  744. }
  745. if (&req->req != _req) {
  746. ret = -EINVAL;
  747. goto out;
  748. }
  749. /* The request is in progress, or completed but not dequeued */
  750. if (ep->queue.next == &req->queue) {
  751. _req->status = -ECONNRESET;
  752. mv_u3d_ep_fifo_flush(_ep);
  753. /* The request isn't the last request in this ep queue */
  754. if (req->queue.next != &ep->queue) {
  755. dev_dbg(u3d->dev,
  756. "it is the last request in this ep queue\n");
  757. ep_context = ep->ep_context;
  758. next_req = list_entry(req->queue.next,
  759. struct mv_u3d_req, queue);
  760. /* Point first TRB of next request to the EP context. */
  761. iowrite32((u32) next_req->trb_head,
  762. &ep_context->trb_addr_lo);
  763. } else {
  764. struct mv_u3d_ep_context *ep_context;
  765. ep_context = ep->ep_context;
  766. ep_context->trb_addr_lo = 0;
  767. ep_context->trb_addr_hi = 0;
  768. }
  769. } else
  770. WARN_ON(1);
  771. mv_u3d_done(ep, req, -ECONNRESET);
  772. /* remove the req from the ep req list */
  773. if (!list_empty(&ep->req_list)) {
  774. struct mv_u3d_req *curr_req;
  775. curr_req = list_entry(ep->req_list.next,
  776. struct mv_u3d_req, list);
  777. if (curr_req == req) {
  778. list_del_init(&req->list);
  779. ep->processing = 0;
  780. }
  781. }
  782. out:
  783. spin_unlock_irqrestore(&ep->u3d->lock, flags);
  784. return ret;
  785. }
  786. static void
  787. mv_u3d_ep_set_stall(struct mv_u3d *u3d, u8 ep_num, u8 direction, int stall)
  788. {
  789. u32 tmp;
  790. struct mv_u3d_ep *ep = u3d->eps;
  791. dev_dbg(u3d->dev, "%s\n", __func__);
  792. if (direction == MV_U3D_EP_DIR_OUT) {
  793. tmp = ioread32(&u3d->vuc_regs->epcr[ep->ep_num].epxoutcr0);
  794. if (stall)
  795. tmp |= MV_U3D_EPXCR_EP_HALT;
  796. else
  797. tmp &= ~MV_U3D_EPXCR_EP_HALT;
  798. iowrite32(tmp, &u3d->vuc_regs->epcr[ep->ep_num].epxoutcr0);
  799. } else {
  800. tmp = ioread32(&u3d->vuc_regs->epcr[ep->ep_num].epxincr0);
  801. if (stall)
  802. tmp |= MV_U3D_EPXCR_EP_HALT;
  803. else
  804. tmp &= ~MV_U3D_EPXCR_EP_HALT;
  805. iowrite32(tmp, &u3d->vuc_regs->epcr[ep->ep_num].epxincr0);
  806. }
  807. }
  808. static int mv_u3d_ep_set_halt_wedge(struct usb_ep *_ep, int halt, int wedge)
  809. {
  810. struct mv_u3d_ep *ep;
  811. unsigned long flags = 0;
  812. int status = 0;
  813. struct mv_u3d *u3d;
  814. ep = container_of(_ep, struct mv_u3d_ep, ep);
  815. u3d = ep->u3d;
  816. if (!ep->ep.desc) {
  817. status = -EINVAL;
  818. goto out;
  819. }
  820. if (ep->ep.desc->bmAttributes == USB_ENDPOINT_XFER_ISOC) {
  821. status = -EOPNOTSUPP;
  822. goto out;
  823. }
  824. /*
  825. * Attempt to halt IN ep will fail if any transfer requests
  826. * are still queue
  827. */
  828. if (halt && (mv_u3d_ep_dir(ep) == MV_U3D_EP_DIR_IN)
  829. && !list_empty(&ep->queue)) {
  830. status = -EAGAIN;
  831. goto out;
  832. }
  833. spin_lock_irqsave(&ep->u3d->lock, flags);
  834. mv_u3d_ep_set_stall(u3d, ep->ep_num, mv_u3d_ep_dir(ep), halt);
  835. if (halt && wedge)
  836. ep->wedge = 1;
  837. else if (!halt)
  838. ep->wedge = 0;
  839. spin_unlock_irqrestore(&ep->u3d->lock, flags);
  840. if (ep->ep_num == 0)
  841. u3d->ep0_dir = MV_U3D_EP_DIR_OUT;
  842. out:
  843. return status;
  844. }
  845. static int mv_u3d_ep_set_halt(struct usb_ep *_ep, int halt)
  846. {
  847. return mv_u3d_ep_set_halt_wedge(_ep, halt, 0);
  848. }
  849. static int mv_u3d_ep_set_wedge(struct usb_ep *_ep)
  850. {
  851. return mv_u3d_ep_set_halt_wedge(_ep, 1, 1);
  852. }
  853. static struct usb_ep_ops mv_u3d_ep_ops = {
  854. .enable = mv_u3d_ep_enable,
  855. .disable = mv_u3d_ep_disable,
  856. .alloc_request = mv_u3d_alloc_request,
  857. .free_request = mv_u3d_free_request,
  858. .queue = mv_u3d_ep_queue,
  859. .dequeue = mv_u3d_ep_dequeue,
  860. .set_wedge = mv_u3d_ep_set_wedge,
  861. .set_halt = mv_u3d_ep_set_halt,
  862. .fifo_flush = mv_u3d_ep_fifo_flush,
  863. };
  864. static void mv_u3d_controller_stop(struct mv_u3d *u3d)
  865. {
  866. u32 tmp;
  867. if (!u3d->clock_gating && u3d->vbus_valid_detect)
  868. iowrite32(MV_U3D_INTR_ENABLE_VBUS_VALID,
  869. &u3d->vuc_regs->intrenable);
  870. else
  871. iowrite32(0, &u3d->vuc_regs->intrenable);
  872. iowrite32(~0x0, &u3d->vuc_regs->endcomplete);
  873. iowrite32(~0x0, &u3d->vuc_regs->trbunderrun);
  874. iowrite32(~0x0, &u3d->vuc_regs->trbcomplete);
  875. iowrite32(~0x0, &u3d->vuc_regs->linkchange);
  876. iowrite32(0x1, &u3d->vuc_regs->setuplock);
  877. /* Reset the RUN bit in the command register to stop USB */
  878. tmp = ioread32(&u3d->op_regs->usbcmd);
  879. tmp &= ~MV_U3D_CMD_RUN_STOP;
  880. iowrite32(tmp, &u3d->op_regs->usbcmd);
  881. dev_dbg(u3d->dev, "after u3d_stop, USBCMD 0x%x\n",
  882. ioread32(&u3d->op_regs->usbcmd));
  883. }
  884. static void mv_u3d_controller_start(struct mv_u3d *u3d)
  885. {
  886. u32 usbintr;
  887. u32 temp;
  888. /* enable link LTSSM state machine */
  889. temp = ioread32(&u3d->vuc_regs->ltssm);
  890. temp |= MV_U3D_LTSSM_PHY_INIT_DONE;
  891. iowrite32(temp, &u3d->vuc_regs->ltssm);
  892. /* Enable interrupts */
  893. usbintr = MV_U3D_INTR_ENABLE_LINK_CHG | MV_U3D_INTR_ENABLE_TXDESC_ERR |
  894. MV_U3D_INTR_ENABLE_RXDESC_ERR | MV_U3D_INTR_ENABLE_TX_COMPLETE |
  895. MV_U3D_INTR_ENABLE_RX_COMPLETE | MV_U3D_INTR_ENABLE_SETUP |
  896. (u3d->vbus_valid_detect ? MV_U3D_INTR_ENABLE_VBUS_VALID : 0);
  897. iowrite32(usbintr, &u3d->vuc_regs->intrenable);
  898. /* Enable ctrl ep */
  899. iowrite32(0x1, &u3d->vuc_regs->ctrlepenable);
  900. /* Set the Run bit in the command register */
  901. iowrite32(MV_U3D_CMD_RUN_STOP, &u3d->op_regs->usbcmd);
  902. dev_dbg(u3d->dev, "after u3d_start, USBCMD 0x%x\n",
  903. ioread32(&u3d->op_regs->usbcmd));
  904. }
  905. static int mv_u3d_controller_reset(struct mv_u3d *u3d)
  906. {
  907. unsigned int loops;
  908. u32 tmp;
  909. /* Stop the controller */
  910. tmp = ioread32(&u3d->op_regs->usbcmd);
  911. tmp &= ~MV_U3D_CMD_RUN_STOP;
  912. iowrite32(tmp, &u3d->op_regs->usbcmd);
  913. /* Reset the controller to get default values */
  914. iowrite32(MV_U3D_CMD_CTRL_RESET, &u3d->op_regs->usbcmd);
  915. /* wait for reset to complete */
  916. loops = LOOPS(MV_U3D_RESET_TIMEOUT);
  917. while (ioread32(&u3d->op_regs->usbcmd) & MV_U3D_CMD_CTRL_RESET) {
  918. if (loops == 0) {
  919. dev_err(u3d->dev,
  920. "Wait for RESET completed TIMEOUT\n");
  921. return -ETIMEDOUT;
  922. }
  923. loops--;
  924. udelay(LOOPS_USEC);
  925. }
  926. /* Configure the Endpoint Context Address */
  927. iowrite32(u3d->ep_context_dma, &u3d->op_regs->dcbaapl);
  928. iowrite32(0, &u3d->op_regs->dcbaaph);
  929. return 0;
  930. }
  931. static int mv_u3d_enable(struct mv_u3d *u3d)
  932. {
  933. struct mv_usb_platform_data *pdata = u3d->dev->platform_data;
  934. int retval;
  935. if (u3d->active)
  936. return 0;
  937. if (!u3d->clock_gating) {
  938. u3d->active = 1;
  939. return 0;
  940. }
  941. dev_dbg(u3d->dev, "enable u3d\n");
  942. clk_enable(u3d->clk);
  943. if (pdata->phy_init) {
  944. retval = pdata->phy_init(u3d->phy_regs);
  945. if (retval) {
  946. dev_err(u3d->dev,
  947. "init phy error %d\n", retval);
  948. clk_disable(u3d->clk);
  949. return retval;
  950. }
  951. }
  952. u3d->active = 1;
  953. return 0;
  954. }
  955. static void mv_u3d_disable(struct mv_u3d *u3d)
  956. {
  957. struct mv_usb_platform_data *pdata = u3d->dev->platform_data;
  958. if (u3d->clock_gating && u3d->active) {
  959. dev_dbg(u3d->dev, "disable u3d\n");
  960. if (pdata->phy_deinit)
  961. pdata->phy_deinit(u3d->phy_regs);
  962. clk_disable(u3d->clk);
  963. u3d->active = 0;
  964. }
  965. }
  966. static int mv_u3d_vbus_session(struct usb_gadget *gadget, int is_active)
  967. {
  968. struct mv_u3d *u3d;
  969. unsigned long flags;
  970. int retval = 0;
  971. u3d = container_of(gadget, struct mv_u3d, gadget);
  972. spin_lock_irqsave(&u3d->lock, flags);
  973. u3d->vbus_active = (is_active != 0);
  974. dev_dbg(u3d->dev, "%s: softconnect %d, vbus_active %d\n",
  975. __func__, u3d->softconnect, u3d->vbus_active);
  976. /*
  977. * 1. external VBUS detect: we can disable/enable clock on demand.
  978. * 2. UDC VBUS detect: we have to enable clock all the time.
  979. * 3. No VBUS detect: we have to enable clock all the time.
  980. */
  981. if (u3d->driver && u3d->softconnect && u3d->vbus_active) {
  982. retval = mv_u3d_enable(u3d);
  983. if (retval == 0) {
  984. /*
  985. * after clock is disabled, we lost all the register
  986. * context. We have to re-init registers
  987. */
  988. mv_u3d_controller_reset(u3d);
  989. mv_u3d_ep0_reset(u3d);
  990. mv_u3d_controller_start(u3d);
  991. }
  992. } else if (u3d->driver && u3d->softconnect) {
  993. if (!u3d->active)
  994. goto out;
  995. /* stop all the transfer in queue*/
  996. mv_u3d_stop_activity(u3d, u3d->driver);
  997. mv_u3d_controller_stop(u3d);
  998. mv_u3d_disable(u3d);
  999. }
  1000. out:
  1001. spin_unlock_irqrestore(&u3d->lock, flags);
  1002. return retval;
  1003. }
  1004. /* constrain controller's VBUS power usage
  1005. * This call is used by gadget drivers during SET_CONFIGURATION calls,
  1006. * reporting how much power the device may consume. For example, this
  1007. * could affect how quickly batteries are recharged.
  1008. *
  1009. * Returns zero on success, else negative errno.
  1010. */
  1011. static int mv_u3d_vbus_draw(struct usb_gadget *gadget, unsigned mA)
  1012. {
  1013. struct mv_u3d *u3d = container_of(gadget, struct mv_u3d, gadget);
  1014. u3d->power = mA;
  1015. return 0;
  1016. }
  1017. static int mv_u3d_pullup(struct usb_gadget *gadget, int is_on)
  1018. {
  1019. struct mv_u3d *u3d = container_of(gadget, struct mv_u3d, gadget);
  1020. unsigned long flags;
  1021. int retval = 0;
  1022. spin_lock_irqsave(&u3d->lock, flags);
  1023. dev_dbg(u3d->dev, "%s: softconnect %d, vbus_active %d\n",
  1024. __func__, u3d->softconnect, u3d->vbus_active);
  1025. u3d->softconnect = (is_on != 0);
  1026. if (u3d->driver && u3d->softconnect && u3d->vbus_active) {
  1027. retval = mv_u3d_enable(u3d);
  1028. if (retval == 0) {
  1029. /*
  1030. * after clock is disabled, we lost all the register
  1031. * context. We have to re-init registers
  1032. */
  1033. mv_u3d_controller_reset(u3d);
  1034. mv_u3d_ep0_reset(u3d);
  1035. mv_u3d_controller_start(u3d);
  1036. }
  1037. } else if (u3d->driver && u3d->vbus_active) {
  1038. /* stop all the transfer in queue*/
  1039. mv_u3d_stop_activity(u3d, u3d->driver);
  1040. mv_u3d_controller_stop(u3d);
  1041. mv_u3d_disable(u3d);
  1042. }
  1043. spin_unlock_irqrestore(&u3d->lock, flags);
  1044. return retval;
  1045. }
  1046. static int mv_u3d_start(struct usb_gadget *g,
  1047. struct usb_gadget_driver *driver)
  1048. {
  1049. struct mv_u3d *u3d = container_of(g, struct mv_u3d, gadget);
  1050. struct mv_usb_platform_data *pdata = u3d->dev->platform_data;
  1051. unsigned long flags;
  1052. if (u3d->driver)
  1053. return -EBUSY;
  1054. spin_lock_irqsave(&u3d->lock, flags);
  1055. if (!u3d->clock_gating) {
  1056. clk_enable(u3d->clk);
  1057. if (pdata->phy_init)
  1058. pdata->phy_init(u3d->phy_regs);
  1059. }
  1060. /* hook up the driver ... */
  1061. driver->driver.bus = NULL;
  1062. u3d->driver = driver;
  1063. u3d->ep0_dir = USB_DIR_OUT;
  1064. spin_unlock_irqrestore(&u3d->lock, flags);
  1065. u3d->vbus_valid_detect = 1;
  1066. return 0;
  1067. }
  1068. static int mv_u3d_stop(struct usb_gadget *g,
  1069. struct usb_gadget_driver *driver)
  1070. {
  1071. struct mv_u3d *u3d = container_of(g, struct mv_u3d, gadget);
  1072. struct mv_usb_platform_data *pdata = u3d->dev->platform_data;
  1073. unsigned long flags;
  1074. u3d->vbus_valid_detect = 0;
  1075. spin_lock_irqsave(&u3d->lock, flags);
  1076. /* enable clock to access controller register */
  1077. clk_enable(u3d->clk);
  1078. if (pdata->phy_init)
  1079. pdata->phy_init(u3d->phy_regs);
  1080. mv_u3d_controller_stop(u3d);
  1081. /* stop all usb activities */
  1082. u3d->gadget.speed = USB_SPEED_UNKNOWN;
  1083. mv_u3d_stop_activity(u3d, driver);
  1084. mv_u3d_disable(u3d);
  1085. if (pdata->phy_deinit)
  1086. pdata->phy_deinit(u3d->phy_regs);
  1087. clk_disable(u3d->clk);
  1088. spin_unlock_irqrestore(&u3d->lock, flags);
  1089. u3d->driver = NULL;
  1090. return 0;
  1091. }
  1092. /* device controller usb_gadget_ops structure */
  1093. static const struct usb_gadget_ops mv_u3d_ops = {
  1094. /* notify controller that VBUS is powered or not */
  1095. .vbus_session = mv_u3d_vbus_session,
  1096. /* constrain controller's VBUS power usage */
  1097. .vbus_draw = mv_u3d_vbus_draw,
  1098. .pullup = mv_u3d_pullup,
  1099. .udc_start = mv_u3d_start,
  1100. .udc_stop = mv_u3d_stop,
  1101. };
  1102. static int mv_u3d_eps_init(struct mv_u3d *u3d)
  1103. {
  1104. struct mv_u3d_ep *ep;
  1105. char name[14];
  1106. int i;
  1107. /* initialize ep0, ep0 in/out use eps[1] */
  1108. ep = &u3d->eps[1];
  1109. ep->u3d = u3d;
  1110. strncpy(ep->name, "ep0", sizeof(ep->name));
  1111. ep->ep.name = ep->name;
  1112. ep->ep.ops = &mv_u3d_ep_ops;
  1113. ep->wedge = 0;
  1114. ep->ep.maxpacket = MV_U3D_EP0_MAX_PKT_SIZE;
  1115. ep->ep_num = 0;
  1116. ep->ep.desc = &mv_u3d_ep0_desc;
  1117. INIT_LIST_HEAD(&ep->queue);
  1118. INIT_LIST_HEAD(&ep->req_list);
  1119. ep->ep_type = USB_ENDPOINT_XFER_CONTROL;
  1120. /* add ep0 ep_context */
  1121. ep->ep_context = &u3d->ep_context[1];
  1122. /* initialize other endpoints */
  1123. for (i = 2; i < u3d->max_eps * 2; i++) {
  1124. ep = &u3d->eps[i];
  1125. if (i & 1) {
  1126. snprintf(name, sizeof(name), "ep%din", i >> 1);
  1127. ep->direction = MV_U3D_EP_DIR_IN;
  1128. } else {
  1129. snprintf(name, sizeof(name), "ep%dout", i >> 1);
  1130. ep->direction = MV_U3D_EP_DIR_OUT;
  1131. }
  1132. ep->u3d = u3d;
  1133. strncpy(ep->name, name, sizeof(ep->name));
  1134. ep->ep.name = ep->name;
  1135. ep->ep.ops = &mv_u3d_ep_ops;
  1136. ep->ep.maxpacket = (unsigned short) ~0;
  1137. ep->ep_num = i / 2;
  1138. INIT_LIST_HEAD(&ep->queue);
  1139. list_add_tail(&ep->ep.ep_list, &u3d->gadget.ep_list);
  1140. INIT_LIST_HEAD(&ep->req_list);
  1141. spin_lock_init(&ep->req_lock);
  1142. ep->ep_context = &u3d->ep_context[i];
  1143. }
  1144. return 0;
  1145. }
  1146. /* delete all endpoint requests, called with spinlock held */
  1147. static void mv_u3d_nuke(struct mv_u3d_ep *ep, int status)
  1148. {
  1149. /* endpoint fifo flush */
  1150. mv_u3d_ep_fifo_flush(&ep->ep);
  1151. while (!list_empty(&ep->queue)) {
  1152. struct mv_u3d_req *req = NULL;
  1153. req = list_entry(ep->queue.next, struct mv_u3d_req, queue);
  1154. mv_u3d_done(ep, req, status);
  1155. }
  1156. }
  1157. /* stop all USB activities */
  1158. static
  1159. void mv_u3d_stop_activity(struct mv_u3d *u3d, struct usb_gadget_driver *driver)
  1160. {
  1161. struct mv_u3d_ep *ep;
  1162. mv_u3d_nuke(&u3d->eps[1], -ESHUTDOWN);
  1163. list_for_each_entry(ep, &u3d->gadget.ep_list, ep.ep_list) {
  1164. mv_u3d_nuke(ep, -ESHUTDOWN);
  1165. }
  1166. /* report disconnect; the driver is already quiesced */
  1167. if (driver) {
  1168. spin_unlock(&u3d->lock);
  1169. driver->disconnect(&u3d->gadget);
  1170. spin_lock(&u3d->lock);
  1171. }
  1172. }
  1173. static void mv_u3d_irq_process_error(struct mv_u3d *u3d)
  1174. {
  1175. /* Increment the error count */
  1176. u3d->errors++;
  1177. dev_err(u3d->dev, "%s\n", __func__);
  1178. }
  1179. static void mv_u3d_irq_process_link_change(struct mv_u3d *u3d)
  1180. {
  1181. u32 linkchange;
  1182. linkchange = ioread32(&u3d->vuc_regs->linkchange);
  1183. iowrite32(linkchange, &u3d->vuc_regs->linkchange);
  1184. dev_dbg(u3d->dev, "linkchange: 0x%x\n", linkchange);
  1185. if (linkchange & MV_U3D_LINK_CHANGE_LINK_UP) {
  1186. dev_dbg(u3d->dev, "link up: ltssm state: 0x%x\n",
  1187. ioread32(&u3d->vuc_regs->ltssmstate));
  1188. u3d->usb_state = USB_STATE_DEFAULT;
  1189. u3d->ep0_dir = MV_U3D_EP_DIR_OUT;
  1190. u3d->ep0_state = MV_U3D_WAIT_FOR_SETUP;
  1191. /* set speed */
  1192. u3d->gadget.speed = USB_SPEED_SUPER;
  1193. }
  1194. if (linkchange & MV_U3D_LINK_CHANGE_SUSPEND) {
  1195. dev_dbg(u3d->dev, "link suspend\n");
  1196. u3d->resume_state = u3d->usb_state;
  1197. u3d->usb_state = USB_STATE_SUSPENDED;
  1198. }
  1199. if (linkchange & MV_U3D_LINK_CHANGE_RESUME) {
  1200. dev_dbg(u3d->dev, "link resume\n");
  1201. u3d->usb_state = u3d->resume_state;
  1202. u3d->resume_state = 0;
  1203. }
  1204. if (linkchange & MV_U3D_LINK_CHANGE_WRESET) {
  1205. dev_dbg(u3d->dev, "warm reset\n");
  1206. u3d->usb_state = USB_STATE_POWERED;
  1207. }
  1208. if (linkchange & MV_U3D_LINK_CHANGE_HRESET) {
  1209. dev_dbg(u3d->dev, "hot reset\n");
  1210. u3d->usb_state = USB_STATE_DEFAULT;
  1211. }
  1212. if (linkchange & MV_U3D_LINK_CHANGE_INACT)
  1213. dev_dbg(u3d->dev, "inactive\n");
  1214. if (linkchange & MV_U3D_LINK_CHANGE_DISABLE_AFTER_U0)
  1215. dev_dbg(u3d->dev, "ss.disabled\n");
  1216. if (linkchange & MV_U3D_LINK_CHANGE_VBUS_INVALID) {
  1217. dev_dbg(u3d->dev, "vbus invalid\n");
  1218. u3d->usb_state = USB_STATE_ATTACHED;
  1219. u3d->vbus_valid_detect = 1;
  1220. /* if external vbus detect is not supported,
  1221. * we handle it here.
  1222. */
  1223. if (!u3d->vbus) {
  1224. spin_unlock(&u3d->lock);
  1225. mv_u3d_vbus_session(&u3d->gadget, 0);
  1226. spin_lock(&u3d->lock);
  1227. }
  1228. }
  1229. }
  1230. static void mv_u3d_ch9setaddress(struct mv_u3d *u3d,
  1231. struct usb_ctrlrequest *setup)
  1232. {
  1233. u32 tmp;
  1234. if (u3d->usb_state != USB_STATE_DEFAULT) {
  1235. dev_err(u3d->dev,
  1236. "%s, cannot setaddr in this state (%d)\n",
  1237. __func__, u3d->usb_state);
  1238. goto err;
  1239. }
  1240. u3d->dev_addr = (u8)setup->wValue;
  1241. dev_dbg(u3d->dev, "%s: 0x%x\n", __func__, u3d->dev_addr);
  1242. if (u3d->dev_addr > 127) {
  1243. dev_err(u3d->dev,
  1244. "%s, u3d address is wrong (out of range)\n", __func__);
  1245. u3d->dev_addr = 0;
  1246. goto err;
  1247. }
  1248. /* update usb state */
  1249. u3d->usb_state = USB_STATE_ADDRESS;
  1250. /* set the new address */
  1251. tmp = ioread32(&u3d->vuc_regs->devaddrtiebrkr);
  1252. tmp &= ~0x7F;
  1253. tmp |= (u32)u3d->dev_addr;
  1254. iowrite32(tmp, &u3d->vuc_regs->devaddrtiebrkr);
  1255. return;
  1256. err:
  1257. mv_u3d_ep0_stall(u3d);
  1258. }
  1259. static int mv_u3d_is_set_configuration(struct usb_ctrlrequest *setup)
  1260. {
  1261. if ((setup->bRequestType & USB_TYPE_MASK) == USB_TYPE_STANDARD)
  1262. if (setup->bRequest == USB_REQ_SET_CONFIGURATION)
  1263. return 1;
  1264. return 0;
  1265. }
  1266. static void mv_u3d_handle_setup_packet(struct mv_u3d *u3d, u8 ep_num,
  1267. struct usb_ctrlrequest *setup)
  1268. {
  1269. bool delegate = false;
  1270. mv_u3d_nuke(&u3d->eps[ep_num * 2 + MV_U3D_EP_DIR_IN], -ESHUTDOWN);
  1271. dev_dbg(u3d->dev, "SETUP %02x.%02x v%04x i%04x l%04x\n",
  1272. setup->bRequestType, setup->bRequest,
  1273. setup->wValue, setup->wIndex, setup->wLength);
  1274. /* We process some stardard setup requests here */
  1275. if ((setup->bRequestType & USB_TYPE_MASK) == USB_TYPE_STANDARD) {
  1276. switch (setup->bRequest) {
  1277. case USB_REQ_GET_STATUS:
  1278. delegate = true;
  1279. break;
  1280. case USB_REQ_SET_ADDRESS:
  1281. mv_u3d_ch9setaddress(u3d, setup);
  1282. break;
  1283. case USB_REQ_CLEAR_FEATURE:
  1284. delegate = true;
  1285. break;
  1286. case USB_REQ_SET_FEATURE:
  1287. delegate = true;
  1288. break;
  1289. default:
  1290. delegate = true;
  1291. }
  1292. } else
  1293. delegate = true;
  1294. /* delegate USB standard requests to the gadget driver */
  1295. if (delegate == true) {
  1296. /* USB requests handled by gadget */
  1297. if (setup->wLength) {
  1298. /* DATA phase from gadget, STATUS phase from u3d */
  1299. u3d->ep0_dir = (setup->bRequestType & USB_DIR_IN)
  1300. ? MV_U3D_EP_DIR_IN : MV_U3D_EP_DIR_OUT;
  1301. spin_unlock(&u3d->lock);
  1302. if (u3d->driver->setup(&u3d->gadget,
  1303. &u3d->local_setup_buff) < 0) {
  1304. dev_err(u3d->dev, "setup error!\n");
  1305. mv_u3d_ep0_stall(u3d);
  1306. }
  1307. spin_lock(&u3d->lock);
  1308. } else {
  1309. /* no DATA phase, STATUS phase from gadget */
  1310. u3d->ep0_dir = MV_U3D_EP_DIR_IN;
  1311. u3d->ep0_state = MV_U3D_STATUS_STAGE;
  1312. spin_unlock(&u3d->lock);
  1313. if (u3d->driver->setup(&u3d->gadget,
  1314. &u3d->local_setup_buff) < 0)
  1315. mv_u3d_ep0_stall(u3d);
  1316. spin_lock(&u3d->lock);
  1317. }
  1318. if (mv_u3d_is_set_configuration(setup)) {
  1319. dev_dbg(u3d->dev, "u3d configured\n");
  1320. u3d->usb_state = USB_STATE_CONFIGURED;
  1321. }
  1322. }
  1323. }
  1324. static void mv_u3d_get_setup_data(struct mv_u3d *u3d, u8 ep_num, u8 *buffer_ptr)
  1325. {
  1326. struct mv_u3d_ep_context *epcontext;
  1327. epcontext = &u3d->ep_context[ep_num * 2 + MV_U3D_EP_DIR_IN];
  1328. /* Copy the setup packet to local buffer */
  1329. memcpy(buffer_ptr, (u8 *) &epcontext->setup_buffer, 8);
  1330. }
  1331. static void mv_u3d_irq_process_setup(struct mv_u3d *u3d)
  1332. {
  1333. u32 tmp, i;
  1334. /* Process all Setup packet received interrupts */
  1335. tmp = ioread32(&u3d->vuc_regs->setuplock);
  1336. if (tmp) {
  1337. for (i = 0; i < u3d->max_eps; i++) {
  1338. if (tmp & (1 << i)) {
  1339. mv_u3d_get_setup_data(u3d, i,
  1340. (u8 *)(&u3d->local_setup_buff));
  1341. mv_u3d_handle_setup_packet(u3d, i,
  1342. &u3d->local_setup_buff);
  1343. }
  1344. }
  1345. }
  1346. iowrite32(tmp, &u3d->vuc_regs->setuplock);
  1347. }
  1348. static void mv_u3d_irq_process_tr_complete(struct mv_u3d *u3d)
  1349. {
  1350. u32 tmp, bit_pos;
  1351. int i, ep_num = 0, direction = 0;
  1352. struct mv_u3d_ep *curr_ep;
  1353. struct mv_u3d_req *curr_req, *temp_req;
  1354. int status;
  1355. tmp = ioread32(&u3d->vuc_regs->endcomplete);
  1356. dev_dbg(u3d->dev, "tr_complete: ep: 0x%x\n", tmp);
  1357. if (!tmp)
  1358. return;
  1359. iowrite32(tmp, &u3d->vuc_regs->endcomplete);
  1360. for (i = 0; i < u3d->max_eps * 2; i++) {
  1361. ep_num = i >> 1;
  1362. direction = i % 2;
  1363. bit_pos = 1 << (ep_num + 16 * direction);
  1364. if (!(bit_pos & tmp))
  1365. continue;
  1366. if (i == 0)
  1367. curr_ep = &u3d->eps[1];
  1368. else
  1369. curr_ep = &u3d->eps[i];
  1370. /* remove req out of ep request list after completion */
  1371. dev_dbg(u3d->dev, "tr comp: check req_list\n");
  1372. spin_lock(&curr_ep->req_lock);
  1373. if (!list_empty(&curr_ep->req_list)) {
  1374. struct mv_u3d_req *req;
  1375. req = list_entry(curr_ep->req_list.next,
  1376. struct mv_u3d_req, list);
  1377. list_del_init(&req->list);
  1378. curr_ep->processing = 0;
  1379. }
  1380. spin_unlock(&curr_ep->req_lock);
  1381. /* process the req queue until an uncomplete request */
  1382. list_for_each_entry_safe(curr_req, temp_req,
  1383. &curr_ep->queue, queue) {
  1384. status = mv_u3d_process_ep_req(u3d, i, curr_req);
  1385. if (status)
  1386. break;
  1387. /* write back status to req */
  1388. curr_req->req.status = status;
  1389. /* ep0 request completion */
  1390. if (ep_num == 0) {
  1391. mv_u3d_done(curr_ep, curr_req, 0);
  1392. break;
  1393. } else {
  1394. mv_u3d_done(curr_ep, curr_req, status);
  1395. }
  1396. }
  1397. dev_dbg(u3d->dev, "call mv_u3d_start_queue from ep complete\n");
  1398. mv_u3d_start_queue(curr_ep);
  1399. }
  1400. }
  1401. static irqreturn_t mv_u3d_irq(int irq, void *dev)
  1402. {
  1403. struct mv_u3d *u3d = (struct mv_u3d *)dev;
  1404. u32 status, intr;
  1405. u32 bridgesetting;
  1406. u32 trbunderrun;
  1407. spin_lock(&u3d->lock);
  1408. status = ioread32(&u3d->vuc_regs->intrcause);
  1409. intr = ioread32(&u3d->vuc_regs->intrenable);
  1410. status &= intr;
  1411. if (status == 0) {
  1412. spin_unlock(&u3d->lock);
  1413. dev_err(u3d->dev, "irq error!\n");
  1414. return IRQ_NONE;
  1415. }
  1416. if (status & MV_U3D_USBINT_VBUS_VALID) {
  1417. bridgesetting = ioread32(&u3d->vuc_regs->bridgesetting);
  1418. if (bridgesetting & MV_U3D_BRIDGE_SETTING_VBUS_VALID) {
  1419. /* write vbus valid bit of bridge setting to clear */
  1420. bridgesetting = MV_U3D_BRIDGE_SETTING_VBUS_VALID;
  1421. iowrite32(bridgesetting, &u3d->vuc_regs->bridgesetting);
  1422. dev_dbg(u3d->dev, "vbus valid\n");
  1423. u3d->usb_state = USB_STATE_POWERED;
  1424. u3d->vbus_valid_detect = 0;
  1425. /* if external vbus detect is not supported,
  1426. * we handle it here.
  1427. */
  1428. if (!u3d->vbus) {
  1429. spin_unlock(&u3d->lock);
  1430. mv_u3d_vbus_session(&u3d->gadget, 1);
  1431. spin_lock(&u3d->lock);
  1432. }
  1433. } else
  1434. dev_err(u3d->dev, "vbus bit is not set\n");
  1435. }
  1436. /* RX data is already in the 16KB FIFO.*/
  1437. if (status & MV_U3D_USBINT_UNDER_RUN) {
  1438. trbunderrun = ioread32(&u3d->vuc_regs->trbunderrun);
  1439. dev_err(u3d->dev, "under run, ep%d\n", trbunderrun);
  1440. iowrite32(trbunderrun, &u3d->vuc_regs->trbunderrun);
  1441. mv_u3d_irq_process_error(u3d);
  1442. }
  1443. if (status & (MV_U3D_USBINT_RXDESC_ERR | MV_U3D_USBINT_TXDESC_ERR)) {
  1444. /* write one to clear */
  1445. iowrite32(status & (MV_U3D_USBINT_RXDESC_ERR
  1446. | MV_U3D_USBINT_TXDESC_ERR),
  1447. &u3d->vuc_regs->intrcause);
  1448. dev_err(u3d->dev, "desc err 0x%x\n", status);
  1449. mv_u3d_irq_process_error(u3d);
  1450. }
  1451. if (status & MV_U3D_USBINT_LINK_CHG)
  1452. mv_u3d_irq_process_link_change(u3d);
  1453. if (status & MV_U3D_USBINT_TX_COMPLETE)
  1454. mv_u3d_irq_process_tr_complete(u3d);
  1455. if (status & MV_U3D_USBINT_RX_COMPLETE)
  1456. mv_u3d_irq_process_tr_complete(u3d);
  1457. if (status & MV_U3D_USBINT_SETUP)
  1458. mv_u3d_irq_process_setup(u3d);
  1459. spin_unlock(&u3d->lock);
  1460. return IRQ_HANDLED;
  1461. }
  1462. static int mv_u3d_remove(struct platform_device *dev)
  1463. {
  1464. struct mv_u3d *u3d = platform_get_drvdata(dev);
  1465. BUG_ON(u3d == NULL);
  1466. usb_del_gadget_udc(&u3d->gadget);
  1467. /* free memory allocated in probe */
  1468. if (u3d->trb_pool)
  1469. dma_pool_destroy(u3d->trb_pool);
  1470. if (u3d->ep_context)
  1471. dma_free_coherent(&dev->dev, u3d->ep_context_size,
  1472. u3d->ep_context, u3d->ep_context_dma);
  1473. kfree(u3d->eps);
  1474. if (u3d->irq)
  1475. free_irq(u3d->irq, &dev->dev);
  1476. if (u3d->cap_regs)
  1477. iounmap(u3d->cap_regs);
  1478. u3d->cap_regs = NULL;
  1479. kfree(u3d->status_req);
  1480. clk_put(u3d->clk);
  1481. platform_set_drvdata(dev, NULL);
  1482. kfree(u3d);
  1483. return 0;
  1484. }
  1485. static int mv_u3d_probe(struct platform_device *dev)
  1486. {
  1487. struct mv_u3d *u3d = NULL;
  1488. struct mv_usb_platform_data *pdata = dev->dev.platform_data;
  1489. int retval = 0;
  1490. struct resource *r;
  1491. size_t size;
  1492. if (!dev->dev.platform_data) {
  1493. dev_err(&dev->dev, "missing platform_data\n");
  1494. retval = -ENODEV;
  1495. goto err_pdata;
  1496. }
  1497. u3d = kzalloc(sizeof(*u3d), GFP_KERNEL);
  1498. if (!u3d) {
  1499. dev_err(&dev->dev, "failed to allocate memory for u3d\n");
  1500. retval = -ENOMEM;
  1501. goto err_alloc_private;
  1502. }
  1503. spin_lock_init(&u3d->lock);
  1504. platform_set_drvdata(dev, u3d);
  1505. u3d->dev = &dev->dev;
  1506. u3d->vbus = pdata->vbus;
  1507. u3d->clk = clk_get(&dev->dev, pdata->clkname[0]);
  1508. if (IS_ERR(u3d->clk)) {
  1509. retval = PTR_ERR(u3d->clk);
  1510. goto err_get_clk;
  1511. }
  1512. r = platform_get_resource_byname(dev, IORESOURCE_MEM, "capregs");
  1513. if (!r) {
  1514. dev_err(&dev->dev, "no I/O memory resource defined\n");
  1515. retval = -ENODEV;
  1516. goto err_get_cap_regs;
  1517. }
  1518. u3d->cap_regs = (struct mv_u3d_cap_regs __iomem *)
  1519. ioremap(r->start, resource_size(r));
  1520. if (!u3d->cap_regs) {
  1521. dev_err(&dev->dev, "failed to map I/O memory\n");
  1522. retval = -EBUSY;
  1523. goto err_map_cap_regs;
  1524. } else {
  1525. dev_dbg(&dev->dev, "cap_regs address: 0x%x/0x%x\n",
  1526. (unsigned int)r->start, (unsigned int)u3d->cap_regs);
  1527. }
  1528. /* we will access controller register, so enable the u3d controller */
  1529. clk_enable(u3d->clk);
  1530. if (pdata->phy_init) {
  1531. retval = pdata->phy_init(u3d->phy_regs);
  1532. if (retval) {
  1533. dev_err(&dev->dev, "init phy error %d\n", retval);
  1534. goto err_u3d_enable;
  1535. }
  1536. }
  1537. u3d->op_regs = (struct mv_u3d_op_regs __iomem *)((u32)u3d->cap_regs
  1538. + MV_U3D_USB3_OP_REGS_OFFSET);
  1539. u3d->vuc_regs = (struct mv_u3d_vuc_regs __iomem *)((u32)u3d->cap_regs
  1540. + ioread32(&u3d->cap_regs->vuoff));
  1541. u3d->max_eps = 16;
  1542. /*
  1543. * some platform will use usb to download image, it may not disconnect
  1544. * usb gadget before loading kernel. So first stop u3d here.
  1545. */
  1546. mv_u3d_controller_stop(u3d);
  1547. iowrite32(0xFFFFFFFF, &u3d->vuc_regs->intrcause);
  1548. if (pdata->phy_deinit)
  1549. pdata->phy_deinit(u3d->phy_regs);
  1550. clk_disable(u3d->clk);
  1551. size = u3d->max_eps * sizeof(struct mv_u3d_ep_context) * 2;
  1552. size = (size + MV_U3D_EP_CONTEXT_ALIGNMENT - 1)
  1553. & ~(MV_U3D_EP_CONTEXT_ALIGNMENT - 1);
  1554. u3d->ep_context = dma_alloc_coherent(&dev->dev, size,
  1555. &u3d->ep_context_dma, GFP_KERNEL);
  1556. if (!u3d->ep_context) {
  1557. dev_err(&dev->dev, "allocate ep context memory failed\n");
  1558. retval = -ENOMEM;
  1559. goto err_alloc_ep_context;
  1560. }
  1561. u3d->ep_context_size = size;
  1562. /* create TRB dma_pool resource */
  1563. u3d->trb_pool = dma_pool_create("u3d_trb",
  1564. &dev->dev,
  1565. sizeof(struct mv_u3d_trb_hw),
  1566. MV_U3D_TRB_ALIGNMENT,
  1567. MV_U3D_DMA_BOUNDARY);
  1568. if (!u3d->trb_pool) {
  1569. retval = -ENOMEM;
  1570. goto err_alloc_trb_pool;
  1571. }
  1572. size = u3d->max_eps * sizeof(struct mv_u3d_ep) * 2;
  1573. u3d->eps = kzalloc(size, GFP_KERNEL);
  1574. if (!u3d->eps) {
  1575. dev_err(&dev->dev, "allocate ep memory failed\n");
  1576. retval = -ENOMEM;
  1577. goto err_alloc_eps;
  1578. }
  1579. /* initialize ep0 status request structure */
  1580. u3d->status_req = kzalloc(sizeof(struct mv_u3d_req) + 8, GFP_KERNEL);
  1581. if (!u3d->status_req) {
  1582. dev_err(&dev->dev, "allocate status_req memory failed\n");
  1583. retval = -ENOMEM;
  1584. goto err_alloc_status_req;
  1585. }
  1586. INIT_LIST_HEAD(&u3d->status_req->queue);
  1587. /* allocate a small amount of memory to get valid address */
  1588. u3d->status_req->req.buf = (char *)u3d->status_req
  1589. + sizeof(struct mv_u3d_req);
  1590. u3d->status_req->req.dma = virt_to_phys(u3d->status_req->req.buf);
  1591. u3d->resume_state = USB_STATE_NOTATTACHED;
  1592. u3d->usb_state = USB_STATE_ATTACHED;
  1593. u3d->ep0_dir = MV_U3D_EP_DIR_OUT;
  1594. u3d->remote_wakeup = 0;
  1595. r = platform_get_resource(dev, IORESOURCE_IRQ, 0);
  1596. if (!r) {
  1597. dev_err(&dev->dev, "no IRQ resource defined\n");
  1598. retval = -ENODEV;
  1599. goto err_get_irq;
  1600. }
  1601. u3d->irq = r->start;
  1602. if (request_irq(u3d->irq, mv_u3d_irq,
  1603. IRQF_DISABLED | IRQF_SHARED, driver_name, u3d)) {
  1604. u3d->irq = 0;
  1605. dev_err(&dev->dev, "Request irq %d for u3d failed\n",
  1606. u3d->irq);
  1607. retval = -ENODEV;
  1608. goto err_request_irq;
  1609. }
  1610. /* initialize gadget structure */
  1611. u3d->gadget.ops = &mv_u3d_ops; /* usb_gadget_ops */
  1612. u3d->gadget.ep0 = &u3d->eps[1].ep; /* gadget ep0 */
  1613. INIT_LIST_HEAD(&u3d->gadget.ep_list); /* ep_list */
  1614. u3d->gadget.speed = USB_SPEED_UNKNOWN; /* speed */
  1615. /* the "gadget" abstracts/virtualizes the controller */
  1616. u3d->gadget.name = driver_name; /* gadget name */
  1617. mv_u3d_eps_init(u3d);
  1618. /* external vbus detection */
  1619. if (u3d->vbus) {
  1620. u3d->clock_gating = 1;
  1621. dev_err(&dev->dev, "external vbus detection\n");
  1622. }
  1623. if (!u3d->clock_gating)
  1624. u3d->vbus_active = 1;
  1625. /* enable usb3 controller vbus detection */
  1626. u3d->vbus_valid_detect = 1;
  1627. retval = usb_add_gadget_udc(&dev->dev, &u3d->gadget);
  1628. if (retval)
  1629. goto err_unregister;
  1630. dev_dbg(&dev->dev, "successful probe usb3 device %s clock gating.\n",
  1631. u3d->clock_gating ? "with" : "without");
  1632. return 0;
  1633. err_unregister:
  1634. free_irq(u3d->irq, &dev->dev);
  1635. err_request_irq:
  1636. err_get_irq:
  1637. kfree(u3d->status_req);
  1638. err_alloc_status_req:
  1639. kfree(u3d->eps);
  1640. err_alloc_eps:
  1641. dma_pool_destroy(u3d->trb_pool);
  1642. err_alloc_trb_pool:
  1643. dma_free_coherent(&dev->dev, u3d->ep_context_size,
  1644. u3d->ep_context, u3d->ep_context_dma);
  1645. err_alloc_ep_context:
  1646. if (pdata->phy_deinit)
  1647. pdata->phy_deinit(u3d->phy_regs);
  1648. clk_disable(u3d->clk);
  1649. err_u3d_enable:
  1650. iounmap(u3d->cap_regs);
  1651. err_map_cap_regs:
  1652. err_get_cap_regs:
  1653. err_get_clk:
  1654. clk_put(u3d->clk);
  1655. platform_set_drvdata(dev, NULL);
  1656. kfree(u3d);
  1657. err_alloc_private:
  1658. err_pdata:
  1659. return retval;
  1660. }
  1661. #ifdef CONFIG_PM_SLEEP
  1662. static int mv_u3d_suspend(struct device *dev)
  1663. {
  1664. struct mv_u3d *u3d = dev_get_drvdata(dev);
  1665. /*
  1666. * only cable is unplugged, usb can suspend.
  1667. * So do not care about clock_gating == 1, it is handled by
  1668. * vbus session.
  1669. */
  1670. if (!u3d->clock_gating) {
  1671. mv_u3d_controller_stop(u3d);
  1672. spin_lock_irq(&u3d->lock);
  1673. /* stop all usb activities */
  1674. mv_u3d_stop_activity(u3d, u3d->driver);
  1675. spin_unlock_irq(&u3d->lock);
  1676. mv_u3d_disable(u3d);
  1677. }
  1678. return 0;
  1679. }
  1680. static int mv_u3d_resume(struct device *dev)
  1681. {
  1682. struct mv_u3d *u3d = dev_get_drvdata(dev);
  1683. int retval;
  1684. if (!u3d->clock_gating) {
  1685. retval = mv_u3d_enable(u3d);
  1686. if (retval)
  1687. return retval;
  1688. if (u3d->driver && u3d->softconnect) {
  1689. mv_u3d_controller_reset(u3d);
  1690. mv_u3d_ep0_reset(u3d);
  1691. mv_u3d_controller_start(u3d);
  1692. }
  1693. }
  1694. return 0;
  1695. }
  1696. #endif
  1697. static SIMPLE_DEV_PM_OPS(mv_u3d_pm_ops, mv_u3d_suspend, mv_u3d_resume);
  1698. static void mv_u3d_shutdown(struct platform_device *dev)
  1699. {
  1700. struct mv_u3d *u3d = dev_get_drvdata(&dev->dev);
  1701. u32 tmp;
  1702. tmp = ioread32(&u3d->op_regs->usbcmd);
  1703. tmp &= ~MV_U3D_CMD_RUN_STOP;
  1704. iowrite32(tmp, &u3d->op_regs->usbcmd);
  1705. }
  1706. static struct platform_driver mv_u3d_driver = {
  1707. .probe = mv_u3d_probe,
  1708. .remove = mv_u3d_remove,
  1709. .shutdown = mv_u3d_shutdown,
  1710. .driver = {
  1711. .owner = THIS_MODULE,
  1712. .name = "mv-u3d",
  1713. .pm = &mv_u3d_pm_ops,
  1714. },
  1715. };
  1716. module_platform_driver(mv_u3d_driver);
  1717. MODULE_ALIAS("platform:mv-u3d");
  1718. MODULE_DESCRIPTION(DRIVER_DESC);
  1719. MODULE_AUTHOR("Yu Xu <yuxu@marvell.com>");
  1720. MODULE_LICENSE("GPL");