wm8903.c 63 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157
  1. /*
  2. * wm8903.c -- WM8903 ALSA SoC Audio driver
  3. *
  4. * Copyright 2008 Wolfson Microelectronics
  5. * Copyright 2011 NVIDIA, Inc.
  6. *
  7. * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. *
  13. * TODO:
  14. * - TDM mode configuration.
  15. * - Digital microphone support.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/moduleparam.h>
  19. #include <linux/init.h>
  20. #include <linux/completion.h>
  21. #include <linux/delay.h>
  22. #include <linux/gpio.h>
  23. #include <linux/pm.h>
  24. #include <linux/i2c.h>
  25. #include <linux/regmap.h>
  26. #include <linux/slab.h>
  27. #include <sound/core.h>
  28. #include <sound/jack.h>
  29. #include <sound/pcm.h>
  30. #include <sound/pcm_params.h>
  31. #include <sound/tlv.h>
  32. #include <sound/soc.h>
  33. #include <sound/initval.h>
  34. #include <sound/wm8903.h>
  35. #include <trace/events/asoc.h>
  36. #include "wm8903.h"
  37. /* Register defaults at reset */
  38. static const struct reg_default wm8903_reg_defaults[] = {
  39. { 4, 0x0018 }, /* R4 - Bias Control 0 */
  40. { 5, 0x0000 }, /* R5 - VMID Control 0 */
  41. { 6, 0x0000 }, /* R6 - Mic Bias Control 0 */
  42. { 8, 0x0001 }, /* R8 - Analogue DAC 0 */
  43. { 10, 0x0001 }, /* R10 - Analogue ADC 0 */
  44. { 12, 0x0000 }, /* R12 - Power Management 0 */
  45. { 13, 0x0000 }, /* R13 - Power Management 1 */
  46. { 14, 0x0000 }, /* R14 - Power Management 2 */
  47. { 15, 0x0000 }, /* R15 - Power Management 3 */
  48. { 16, 0x0000 }, /* R16 - Power Management 4 */
  49. { 17, 0x0000 }, /* R17 - Power Management 5 */
  50. { 18, 0x0000 }, /* R18 - Power Management 6 */
  51. { 20, 0x0400 }, /* R20 - Clock Rates 0 */
  52. { 21, 0x0D07 }, /* R21 - Clock Rates 1 */
  53. { 22, 0x0000 }, /* R22 - Clock Rates 2 */
  54. { 24, 0x0050 }, /* R24 - Audio Interface 0 */
  55. { 25, 0x0242 }, /* R25 - Audio Interface 1 */
  56. { 26, 0x0008 }, /* R26 - Audio Interface 2 */
  57. { 27, 0x0022 }, /* R27 - Audio Interface 3 */
  58. { 30, 0x00C0 }, /* R30 - DAC Digital Volume Left */
  59. { 31, 0x00C0 }, /* R31 - DAC Digital Volume Right */
  60. { 32, 0x0000 }, /* R32 - DAC Digital 0 */
  61. { 33, 0x0000 }, /* R33 - DAC Digital 1 */
  62. { 36, 0x00C0 }, /* R36 - ADC Digital Volume Left */
  63. { 37, 0x00C0 }, /* R37 - ADC Digital Volume Right */
  64. { 38, 0x0000 }, /* R38 - ADC Digital 0 */
  65. { 39, 0x0073 }, /* R39 - Digital Microphone 0 */
  66. { 40, 0x09BF }, /* R40 - DRC 0 */
  67. { 41, 0x3241 }, /* R41 - DRC 1 */
  68. { 42, 0x0020 }, /* R42 - DRC 2 */
  69. { 43, 0x0000 }, /* R43 - DRC 3 */
  70. { 44, 0x0085 }, /* R44 - Analogue Left Input 0 */
  71. { 45, 0x0085 }, /* R45 - Analogue Right Input 0 */
  72. { 46, 0x0044 }, /* R46 - Analogue Left Input 1 */
  73. { 47, 0x0044 }, /* R47 - Analogue Right Input 1 */
  74. { 50, 0x0008 }, /* R50 - Analogue Left Mix 0 */
  75. { 51, 0x0004 }, /* R51 - Analogue Right Mix 0 */
  76. { 52, 0x0000 }, /* R52 - Analogue Spk Mix Left 0 */
  77. { 53, 0x0000 }, /* R53 - Analogue Spk Mix Left 1 */
  78. { 54, 0x0000 }, /* R54 - Analogue Spk Mix Right 0 */
  79. { 55, 0x0000 }, /* R55 - Analogue Spk Mix Right 1 */
  80. { 57, 0x002D }, /* R57 - Analogue OUT1 Left */
  81. { 58, 0x002D }, /* R58 - Analogue OUT1 Right */
  82. { 59, 0x0039 }, /* R59 - Analogue OUT2 Left */
  83. { 60, 0x0039 }, /* R60 - Analogue OUT2 Right */
  84. { 62, 0x0139 }, /* R62 - Analogue OUT3 Left */
  85. { 63, 0x0139 }, /* R63 - Analogue OUT3 Right */
  86. { 64, 0x0000 }, /* R65 - Analogue SPK Output Control 0 */
  87. { 67, 0x0010 }, /* R67 - DC Servo 0 */
  88. { 69, 0x00A4 }, /* R69 - DC Servo 2 */
  89. { 90, 0x0000 }, /* R90 - Analogue HP 0 */
  90. { 94, 0x0000 }, /* R94 - Analogue Lineout 0 */
  91. { 98, 0x0000 }, /* R98 - Charge Pump 0 */
  92. { 104, 0x0000 }, /* R104 - Class W 0 */
  93. { 108, 0x0000 }, /* R108 - Write Sequencer 0 */
  94. { 109, 0x0000 }, /* R109 - Write Sequencer 1 */
  95. { 110, 0x0000 }, /* R110 - Write Sequencer 2 */
  96. { 111, 0x0000 }, /* R111 - Write Sequencer 3 */
  97. { 112, 0x0000 }, /* R112 - Write Sequencer 4 */
  98. { 114, 0x0000 }, /* R114 - Control Interface */
  99. { 116, 0x00A8 }, /* R116 - GPIO Control 1 */
  100. { 117, 0x00A8 }, /* R117 - GPIO Control 2 */
  101. { 118, 0x00A8 }, /* R118 - GPIO Control 3 */
  102. { 119, 0x0220 }, /* R119 - GPIO Control 4 */
  103. { 120, 0x01A0 }, /* R120 - GPIO Control 5 */
  104. { 122, 0xFFFF }, /* R122 - Interrupt Status 1 Mask */
  105. { 123, 0x0000 }, /* R123 - Interrupt Polarity 1 */
  106. { 126, 0x0000 }, /* R126 - Interrupt Control */
  107. { 129, 0x0000 }, /* R129 - Control Interface Test 1 */
  108. { 149, 0x6810 }, /* R149 - Charge Pump Test 1 */
  109. { 164, 0x0028 }, /* R164 - Clock Rate Test 4 */
  110. { 172, 0x0000 }, /* R172 - Analogue Output Bias 0 */
  111. };
  112. struct wm8903_priv {
  113. struct wm8903_platform_data *pdata;
  114. struct snd_soc_codec *codec;
  115. struct regmap *regmap;
  116. int sysclk;
  117. int irq;
  118. int fs;
  119. int deemph;
  120. int dcs_pending;
  121. int dcs_cache[4];
  122. /* Reference count */
  123. int class_w_users;
  124. struct snd_soc_jack *mic_jack;
  125. int mic_det;
  126. int mic_short;
  127. int mic_last_report;
  128. int mic_delay;
  129. #ifdef CONFIG_GPIOLIB
  130. struct gpio_chip gpio_chip;
  131. #endif
  132. };
  133. static bool wm8903_readable_register(struct device *dev, unsigned int reg)
  134. {
  135. switch (reg) {
  136. case WM8903_SW_RESET_AND_ID:
  137. case WM8903_REVISION_NUMBER:
  138. case WM8903_BIAS_CONTROL_0:
  139. case WM8903_VMID_CONTROL_0:
  140. case WM8903_MIC_BIAS_CONTROL_0:
  141. case WM8903_ANALOGUE_DAC_0:
  142. case WM8903_ANALOGUE_ADC_0:
  143. case WM8903_POWER_MANAGEMENT_0:
  144. case WM8903_POWER_MANAGEMENT_1:
  145. case WM8903_POWER_MANAGEMENT_2:
  146. case WM8903_POWER_MANAGEMENT_3:
  147. case WM8903_POWER_MANAGEMENT_4:
  148. case WM8903_POWER_MANAGEMENT_5:
  149. case WM8903_POWER_MANAGEMENT_6:
  150. case WM8903_CLOCK_RATES_0:
  151. case WM8903_CLOCK_RATES_1:
  152. case WM8903_CLOCK_RATES_2:
  153. case WM8903_AUDIO_INTERFACE_0:
  154. case WM8903_AUDIO_INTERFACE_1:
  155. case WM8903_AUDIO_INTERFACE_2:
  156. case WM8903_AUDIO_INTERFACE_3:
  157. case WM8903_DAC_DIGITAL_VOLUME_LEFT:
  158. case WM8903_DAC_DIGITAL_VOLUME_RIGHT:
  159. case WM8903_DAC_DIGITAL_0:
  160. case WM8903_DAC_DIGITAL_1:
  161. case WM8903_ADC_DIGITAL_VOLUME_LEFT:
  162. case WM8903_ADC_DIGITAL_VOLUME_RIGHT:
  163. case WM8903_ADC_DIGITAL_0:
  164. case WM8903_DIGITAL_MICROPHONE_0:
  165. case WM8903_DRC_0:
  166. case WM8903_DRC_1:
  167. case WM8903_DRC_2:
  168. case WM8903_DRC_3:
  169. case WM8903_ANALOGUE_LEFT_INPUT_0:
  170. case WM8903_ANALOGUE_RIGHT_INPUT_0:
  171. case WM8903_ANALOGUE_LEFT_INPUT_1:
  172. case WM8903_ANALOGUE_RIGHT_INPUT_1:
  173. case WM8903_ANALOGUE_LEFT_MIX_0:
  174. case WM8903_ANALOGUE_RIGHT_MIX_0:
  175. case WM8903_ANALOGUE_SPK_MIX_LEFT_0:
  176. case WM8903_ANALOGUE_SPK_MIX_LEFT_1:
  177. case WM8903_ANALOGUE_SPK_MIX_RIGHT_0:
  178. case WM8903_ANALOGUE_SPK_MIX_RIGHT_1:
  179. case WM8903_ANALOGUE_OUT1_LEFT:
  180. case WM8903_ANALOGUE_OUT1_RIGHT:
  181. case WM8903_ANALOGUE_OUT2_LEFT:
  182. case WM8903_ANALOGUE_OUT2_RIGHT:
  183. case WM8903_ANALOGUE_OUT3_LEFT:
  184. case WM8903_ANALOGUE_OUT3_RIGHT:
  185. case WM8903_ANALOGUE_SPK_OUTPUT_CONTROL_0:
  186. case WM8903_DC_SERVO_0:
  187. case WM8903_DC_SERVO_2:
  188. case WM8903_DC_SERVO_READBACK_1:
  189. case WM8903_DC_SERVO_READBACK_2:
  190. case WM8903_DC_SERVO_READBACK_3:
  191. case WM8903_DC_SERVO_READBACK_4:
  192. case WM8903_ANALOGUE_HP_0:
  193. case WM8903_ANALOGUE_LINEOUT_0:
  194. case WM8903_CHARGE_PUMP_0:
  195. case WM8903_CLASS_W_0:
  196. case WM8903_WRITE_SEQUENCER_0:
  197. case WM8903_WRITE_SEQUENCER_1:
  198. case WM8903_WRITE_SEQUENCER_2:
  199. case WM8903_WRITE_SEQUENCER_3:
  200. case WM8903_WRITE_SEQUENCER_4:
  201. case WM8903_CONTROL_INTERFACE:
  202. case WM8903_GPIO_CONTROL_1:
  203. case WM8903_GPIO_CONTROL_2:
  204. case WM8903_GPIO_CONTROL_3:
  205. case WM8903_GPIO_CONTROL_4:
  206. case WM8903_GPIO_CONTROL_5:
  207. case WM8903_INTERRUPT_STATUS_1:
  208. case WM8903_INTERRUPT_STATUS_1_MASK:
  209. case WM8903_INTERRUPT_POLARITY_1:
  210. case WM8903_INTERRUPT_CONTROL:
  211. case WM8903_CLOCK_RATE_TEST_4:
  212. case WM8903_ANALOGUE_OUTPUT_BIAS_0:
  213. return true;
  214. default:
  215. return false;
  216. }
  217. }
  218. static bool wm8903_volatile_register(struct device *dev, unsigned int reg)
  219. {
  220. switch (reg) {
  221. case WM8903_SW_RESET_AND_ID:
  222. case WM8903_REVISION_NUMBER:
  223. case WM8903_INTERRUPT_STATUS_1:
  224. case WM8903_WRITE_SEQUENCER_4:
  225. case WM8903_DC_SERVO_READBACK_1:
  226. case WM8903_DC_SERVO_READBACK_2:
  227. case WM8903_DC_SERVO_READBACK_3:
  228. case WM8903_DC_SERVO_READBACK_4:
  229. return 1;
  230. default:
  231. return 0;
  232. }
  233. }
  234. static int wm8903_cp_event(struct snd_soc_dapm_widget *w,
  235. struct snd_kcontrol *kcontrol, int event)
  236. {
  237. WARN_ON(event != SND_SOC_DAPM_POST_PMU);
  238. mdelay(4);
  239. return 0;
  240. }
  241. static int wm8903_dcs_event(struct snd_soc_dapm_widget *w,
  242. struct snd_kcontrol *kcontrol, int event)
  243. {
  244. struct snd_soc_codec *codec = w->codec;
  245. struct wm8903_priv *wm8903 = snd_soc_codec_get_drvdata(codec);
  246. switch (event) {
  247. case SND_SOC_DAPM_POST_PMU:
  248. wm8903->dcs_pending |= 1 << w->shift;
  249. break;
  250. case SND_SOC_DAPM_PRE_PMD:
  251. snd_soc_update_bits(codec, WM8903_DC_SERVO_0,
  252. 1 << w->shift, 0);
  253. break;
  254. }
  255. return 0;
  256. }
  257. #define WM8903_DCS_MODE_WRITE_STOP 0
  258. #define WM8903_DCS_MODE_START_STOP 2
  259. static void wm8903_seq_notifier(struct snd_soc_dapm_context *dapm,
  260. enum snd_soc_dapm_type event, int subseq)
  261. {
  262. struct snd_soc_codec *codec = container_of(dapm,
  263. struct snd_soc_codec, dapm);
  264. struct wm8903_priv *wm8903 = snd_soc_codec_get_drvdata(codec);
  265. int dcs_mode = WM8903_DCS_MODE_WRITE_STOP;
  266. int i, val;
  267. /* Complete any pending DC servo starts */
  268. if (wm8903->dcs_pending) {
  269. dev_dbg(codec->dev, "Starting DC servo for %x\n",
  270. wm8903->dcs_pending);
  271. /* If we've no cached values then we need to do startup */
  272. for (i = 0; i < ARRAY_SIZE(wm8903->dcs_cache); i++) {
  273. if (!(wm8903->dcs_pending & (1 << i)))
  274. continue;
  275. if (wm8903->dcs_cache[i]) {
  276. dev_dbg(codec->dev,
  277. "Restore DC servo %d value %x\n",
  278. 3 - i, wm8903->dcs_cache[i]);
  279. snd_soc_write(codec, WM8903_DC_SERVO_4 + i,
  280. wm8903->dcs_cache[i] & 0xff);
  281. } else {
  282. dev_dbg(codec->dev,
  283. "Calibrate DC servo %d\n", 3 - i);
  284. dcs_mode = WM8903_DCS_MODE_START_STOP;
  285. }
  286. }
  287. /* Don't trust the cache for analogue */
  288. if (wm8903->class_w_users)
  289. dcs_mode = WM8903_DCS_MODE_START_STOP;
  290. snd_soc_update_bits(codec, WM8903_DC_SERVO_2,
  291. WM8903_DCS_MODE_MASK, dcs_mode);
  292. snd_soc_update_bits(codec, WM8903_DC_SERVO_0,
  293. WM8903_DCS_ENA_MASK, wm8903->dcs_pending);
  294. switch (dcs_mode) {
  295. case WM8903_DCS_MODE_WRITE_STOP:
  296. break;
  297. case WM8903_DCS_MODE_START_STOP:
  298. msleep(270);
  299. /* Cache the measured offsets for digital */
  300. if (wm8903->class_w_users)
  301. break;
  302. for (i = 0; i < ARRAY_SIZE(wm8903->dcs_cache); i++) {
  303. if (!(wm8903->dcs_pending & (1 << i)))
  304. continue;
  305. val = snd_soc_read(codec,
  306. WM8903_DC_SERVO_READBACK_1 + i);
  307. dev_dbg(codec->dev, "DC servo %d: %x\n",
  308. 3 - i, val);
  309. wm8903->dcs_cache[i] = val;
  310. }
  311. break;
  312. default:
  313. pr_warn("DCS mode %d delay not set\n", dcs_mode);
  314. break;
  315. }
  316. wm8903->dcs_pending = 0;
  317. }
  318. }
  319. /*
  320. * When used with DAC outputs only the WM8903 charge pump supports
  321. * operation in class W mode, providing very low power consumption
  322. * when used with digital sources. Enable and disable this mode
  323. * automatically depending on the mixer configuration.
  324. *
  325. * All the relevant controls are simple switches.
  326. */
  327. static int wm8903_class_w_put(struct snd_kcontrol *kcontrol,
  328. struct snd_ctl_elem_value *ucontrol)
  329. {
  330. struct snd_soc_dapm_widget_list *wlist = snd_kcontrol_chip(kcontrol);
  331. struct snd_soc_dapm_widget *widget = wlist->widgets[0];
  332. struct snd_soc_codec *codec = widget->codec;
  333. struct wm8903_priv *wm8903 = snd_soc_codec_get_drvdata(codec);
  334. u16 reg;
  335. int ret;
  336. reg = snd_soc_read(codec, WM8903_CLASS_W_0);
  337. /* Turn it off if we're about to enable bypass */
  338. if (ucontrol->value.integer.value[0]) {
  339. if (wm8903->class_w_users == 0) {
  340. dev_dbg(codec->dev, "Disabling Class W\n");
  341. snd_soc_write(codec, WM8903_CLASS_W_0, reg &
  342. ~(WM8903_CP_DYN_FREQ | WM8903_CP_DYN_V));
  343. }
  344. wm8903->class_w_users++;
  345. }
  346. /* Implement the change */
  347. ret = snd_soc_dapm_put_volsw(kcontrol, ucontrol);
  348. /* If we've just disabled the last bypass path turn Class W on */
  349. if (!ucontrol->value.integer.value[0]) {
  350. if (wm8903->class_w_users == 1) {
  351. dev_dbg(codec->dev, "Enabling Class W\n");
  352. snd_soc_write(codec, WM8903_CLASS_W_0, reg |
  353. WM8903_CP_DYN_FREQ | WM8903_CP_DYN_V);
  354. }
  355. wm8903->class_w_users--;
  356. }
  357. dev_dbg(codec->dev, "Bypass use count now %d\n",
  358. wm8903->class_w_users);
  359. return ret;
  360. }
  361. #define SOC_DAPM_SINGLE_W(xname, reg, shift, max, invert) \
  362. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
  363. .info = snd_soc_info_volsw, \
  364. .get = snd_soc_dapm_get_volsw, .put = wm8903_class_w_put, \
  365. .private_value = SOC_SINGLE_VALUE(reg, shift, max, invert) }
  366. static int wm8903_deemph[] = { 0, 32000, 44100, 48000 };
  367. static int wm8903_set_deemph(struct snd_soc_codec *codec)
  368. {
  369. struct wm8903_priv *wm8903 = snd_soc_codec_get_drvdata(codec);
  370. int val, i, best;
  371. /* If we're using deemphasis select the nearest available sample
  372. * rate.
  373. */
  374. if (wm8903->deemph) {
  375. best = 1;
  376. for (i = 2; i < ARRAY_SIZE(wm8903_deemph); i++) {
  377. if (abs(wm8903_deemph[i] - wm8903->fs) <
  378. abs(wm8903_deemph[best] - wm8903->fs))
  379. best = i;
  380. }
  381. val = best << WM8903_DEEMPH_SHIFT;
  382. } else {
  383. best = 0;
  384. val = 0;
  385. }
  386. dev_dbg(codec->dev, "Set deemphasis %d (%dHz)\n",
  387. best, wm8903_deemph[best]);
  388. return snd_soc_update_bits(codec, WM8903_DAC_DIGITAL_1,
  389. WM8903_DEEMPH_MASK, val);
  390. }
  391. static int wm8903_get_deemph(struct snd_kcontrol *kcontrol,
  392. struct snd_ctl_elem_value *ucontrol)
  393. {
  394. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  395. struct wm8903_priv *wm8903 = snd_soc_codec_get_drvdata(codec);
  396. ucontrol->value.enumerated.item[0] = wm8903->deemph;
  397. return 0;
  398. }
  399. static int wm8903_put_deemph(struct snd_kcontrol *kcontrol,
  400. struct snd_ctl_elem_value *ucontrol)
  401. {
  402. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  403. struct wm8903_priv *wm8903 = snd_soc_codec_get_drvdata(codec);
  404. int deemph = ucontrol->value.enumerated.item[0];
  405. int ret = 0;
  406. if (deemph > 1)
  407. return -EINVAL;
  408. mutex_lock(&codec->mutex);
  409. if (wm8903->deemph != deemph) {
  410. wm8903->deemph = deemph;
  411. wm8903_set_deemph(codec);
  412. ret = 1;
  413. }
  414. mutex_unlock(&codec->mutex);
  415. return ret;
  416. }
  417. /* ALSA can only do steps of .01dB */
  418. static const DECLARE_TLV_DB_SCALE(digital_tlv, -7200, 75, 1);
  419. static const DECLARE_TLV_DB_SCALE(digital_sidetone_tlv, -3600, 300, 0);
  420. static const DECLARE_TLV_DB_SCALE(out_tlv, -5700, 100, 0);
  421. static const DECLARE_TLV_DB_SCALE(drc_tlv_thresh, 0, 75, 0);
  422. static const DECLARE_TLV_DB_SCALE(drc_tlv_amp, -2250, 75, 0);
  423. static const DECLARE_TLV_DB_SCALE(drc_tlv_min, 0, 600, 0);
  424. static const DECLARE_TLV_DB_SCALE(drc_tlv_max, 1200, 600, 0);
  425. static const DECLARE_TLV_DB_SCALE(drc_tlv_startup, -300, 50, 0);
  426. static const char *hpf_mode_text[] = {
  427. "Hi-fi", "Voice 1", "Voice 2", "Voice 3"
  428. };
  429. static const struct soc_enum hpf_mode =
  430. SOC_ENUM_SINGLE(WM8903_ADC_DIGITAL_0, 5, 4, hpf_mode_text);
  431. static const char *osr_text[] = {
  432. "Low power", "High performance"
  433. };
  434. static const struct soc_enum adc_osr =
  435. SOC_ENUM_SINGLE(WM8903_ANALOGUE_ADC_0, 0, 2, osr_text);
  436. static const struct soc_enum dac_osr =
  437. SOC_ENUM_SINGLE(WM8903_DAC_DIGITAL_1, 0, 2, osr_text);
  438. static const char *drc_slope_text[] = {
  439. "1", "1/2", "1/4", "1/8", "1/16", "0"
  440. };
  441. static const struct soc_enum drc_slope_r0 =
  442. SOC_ENUM_SINGLE(WM8903_DRC_2, 3, 6, drc_slope_text);
  443. static const struct soc_enum drc_slope_r1 =
  444. SOC_ENUM_SINGLE(WM8903_DRC_2, 0, 6, drc_slope_text);
  445. static const char *drc_attack_text[] = {
  446. "instantaneous",
  447. "363us", "762us", "1.45ms", "2.9ms", "5.8ms", "11.6ms", "23.2ms",
  448. "46.4ms", "92.8ms", "185.6ms"
  449. };
  450. static const struct soc_enum drc_attack =
  451. SOC_ENUM_SINGLE(WM8903_DRC_1, 12, 11, drc_attack_text);
  452. static const char *drc_decay_text[] = {
  453. "186ms", "372ms", "743ms", "1.49s", "2.97s", "5.94s", "11.89s",
  454. "23.87s", "47.56s"
  455. };
  456. static const struct soc_enum drc_decay =
  457. SOC_ENUM_SINGLE(WM8903_DRC_1, 8, 9, drc_decay_text);
  458. static const char *drc_ff_delay_text[] = {
  459. "5 samples", "9 samples"
  460. };
  461. static const struct soc_enum drc_ff_delay =
  462. SOC_ENUM_SINGLE(WM8903_DRC_0, 5, 2, drc_ff_delay_text);
  463. static const char *drc_qr_decay_text[] = {
  464. "0.725ms", "1.45ms", "5.8ms"
  465. };
  466. static const struct soc_enum drc_qr_decay =
  467. SOC_ENUM_SINGLE(WM8903_DRC_1, 4, 3, drc_qr_decay_text);
  468. static const char *drc_smoothing_text[] = {
  469. "Low", "Medium", "High"
  470. };
  471. static const struct soc_enum drc_smoothing =
  472. SOC_ENUM_SINGLE(WM8903_DRC_0, 11, 3, drc_smoothing_text);
  473. static const char *soft_mute_text[] = {
  474. "Fast (fs/2)", "Slow (fs/32)"
  475. };
  476. static const struct soc_enum soft_mute =
  477. SOC_ENUM_SINGLE(WM8903_DAC_DIGITAL_1, 10, 2, soft_mute_text);
  478. static const char *mute_mode_text[] = {
  479. "Hard", "Soft"
  480. };
  481. static const struct soc_enum mute_mode =
  482. SOC_ENUM_SINGLE(WM8903_DAC_DIGITAL_1, 9, 2, mute_mode_text);
  483. static const char *companding_text[] = {
  484. "ulaw", "alaw"
  485. };
  486. static const struct soc_enum dac_companding =
  487. SOC_ENUM_SINGLE(WM8903_AUDIO_INTERFACE_0, 0, 2, companding_text);
  488. static const struct soc_enum adc_companding =
  489. SOC_ENUM_SINGLE(WM8903_AUDIO_INTERFACE_0, 2, 2, companding_text);
  490. static const char *input_mode_text[] = {
  491. "Single-Ended", "Differential Line", "Differential Mic"
  492. };
  493. static const struct soc_enum linput_mode_enum =
  494. SOC_ENUM_SINGLE(WM8903_ANALOGUE_LEFT_INPUT_1, 0, 3, input_mode_text);
  495. static const struct soc_enum rinput_mode_enum =
  496. SOC_ENUM_SINGLE(WM8903_ANALOGUE_RIGHT_INPUT_1, 0, 3, input_mode_text);
  497. static const char *linput_mux_text[] = {
  498. "IN1L", "IN2L", "IN3L"
  499. };
  500. static const struct soc_enum linput_enum =
  501. SOC_ENUM_SINGLE(WM8903_ANALOGUE_LEFT_INPUT_1, 2, 3, linput_mux_text);
  502. static const struct soc_enum linput_inv_enum =
  503. SOC_ENUM_SINGLE(WM8903_ANALOGUE_LEFT_INPUT_1, 4, 3, linput_mux_text);
  504. static const char *rinput_mux_text[] = {
  505. "IN1R", "IN2R", "IN3R"
  506. };
  507. static const struct soc_enum rinput_enum =
  508. SOC_ENUM_SINGLE(WM8903_ANALOGUE_RIGHT_INPUT_1, 2, 3, rinput_mux_text);
  509. static const struct soc_enum rinput_inv_enum =
  510. SOC_ENUM_SINGLE(WM8903_ANALOGUE_RIGHT_INPUT_1, 4, 3, rinput_mux_text);
  511. static const char *sidetone_text[] = {
  512. "None", "Left", "Right"
  513. };
  514. static const struct soc_enum lsidetone_enum =
  515. SOC_ENUM_SINGLE(WM8903_DAC_DIGITAL_0, 2, 3, sidetone_text);
  516. static const struct soc_enum rsidetone_enum =
  517. SOC_ENUM_SINGLE(WM8903_DAC_DIGITAL_0, 0, 3, sidetone_text);
  518. static const char *adcinput_text[] = {
  519. "ADC", "DMIC"
  520. };
  521. static const struct soc_enum adcinput_enum =
  522. SOC_ENUM_SINGLE(WM8903_CLOCK_RATE_TEST_4, 9, 2, adcinput_text);
  523. static const char *aif_text[] = {
  524. "Left", "Right"
  525. };
  526. static const struct soc_enum lcapture_enum =
  527. SOC_ENUM_SINGLE(WM8903_AUDIO_INTERFACE_0, 7, 2, aif_text);
  528. static const struct soc_enum rcapture_enum =
  529. SOC_ENUM_SINGLE(WM8903_AUDIO_INTERFACE_0, 6, 2, aif_text);
  530. static const struct soc_enum lplay_enum =
  531. SOC_ENUM_SINGLE(WM8903_AUDIO_INTERFACE_0, 5, 2, aif_text);
  532. static const struct soc_enum rplay_enum =
  533. SOC_ENUM_SINGLE(WM8903_AUDIO_INTERFACE_0, 4, 2, aif_text);
  534. static const struct snd_kcontrol_new wm8903_snd_controls[] = {
  535. /* Input PGAs - No TLV since the scale depends on PGA mode */
  536. SOC_SINGLE("Left Input PGA Switch", WM8903_ANALOGUE_LEFT_INPUT_0,
  537. 7, 1, 1),
  538. SOC_SINGLE("Left Input PGA Volume", WM8903_ANALOGUE_LEFT_INPUT_0,
  539. 0, 31, 0),
  540. SOC_SINGLE("Left Input PGA Common Mode Switch", WM8903_ANALOGUE_LEFT_INPUT_1,
  541. 6, 1, 0),
  542. SOC_SINGLE("Right Input PGA Switch", WM8903_ANALOGUE_RIGHT_INPUT_0,
  543. 7, 1, 1),
  544. SOC_SINGLE("Right Input PGA Volume", WM8903_ANALOGUE_RIGHT_INPUT_0,
  545. 0, 31, 0),
  546. SOC_SINGLE("Right Input PGA Common Mode Switch", WM8903_ANALOGUE_RIGHT_INPUT_1,
  547. 6, 1, 0),
  548. /* ADCs */
  549. SOC_ENUM("ADC OSR", adc_osr),
  550. SOC_SINGLE("HPF Switch", WM8903_ADC_DIGITAL_0, 4, 1, 0),
  551. SOC_ENUM("HPF Mode", hpf_mode),
  552. SOC_SINGLE("DRC Switch", WM8903_DRC_0, 15, 1, 0),
  553. SOC_ENUM("DRC Compressor Slope R0", drc_slope_r0),
  554. SOC_ENUM("DRC Compressor Slope R1", drc_slope_r1),
  555. SOC_SINGLE_TLV("DRC Compressor Threshold Volume", WM8903_DRC_3, 5, 124, 1,
  556. drc_tlv_thresh),
  557. SOC_SINGLE_TLV("DRC Volume", WM8903_DRC_3, 0, 30, 1, drc_tlv_amp),
  558. SOC_SINGLE_TLV("DRC Minimum Gain Volume", WM8903_DRC_1, 2, 3, 1, drc_tlv_min),
  559. SOC_SINGLE_TLV("DRC Maximum Gain Volume", WM8903_DRC_1, 0, 3, 0, drc_tlv_max),
  560. SOC_ENUM("DRC Attack Rate", drc_attack),
  561. SOC_ENUM("DRC Decay Rate", drc_decay),
  562. SOC_ENUM("DRC FF Delay", drc_ff_delay),
  563. SOC_SINGLE("DRC Anticlip Switch", WM8903_DRC_0, 1, 1, 0),
  564. SOC_SINGLE("DRC QR Switch", WM8903_DRC_0, 2, 1, 0),
  565. SOC_SINGLE_TLV("DRC QR Threshold Volume", WM8903_DRC_0, 6, 3, 0, drc_tlv_max),
  566. SOC_ENUM("DRC QR Decay Rate", drc_qr_decay),
  567. SOC_SINGLE("DRC Smoothing Switch", WM8903_DRC_0, 3, 1, 0),
  568. SOC_SINGLE("DRC Smoothing Hysteresis Switch", WM8903_DRC_0, 0, 1, 0),
  569. SOC_ENUM("DRC Smoothing Threshold", drc_smoothing),
  570. SOC_SINGLE_TLV("DRC Startup Volume", WM8903_DRC_0, 6, 18, 0, drc_tlv_startup),
  571. SOC_DOUBLE_R_TLV("Digital Capture Volume", WM8903_ADC_DIGITAL_VOLUME_LEFT,
  572. WM8903_ADC_DIGITAL_VOLUME_RIGHT, 1, 120, 0, digital_tlv),
  573. SOC_ENUM("ADC Companding Mode", adc_companding),
  574. SOC_SINGLE("ADC Companding Switch", WM8903_AUDIO_INTERFACE_0, 3, 1, 0),
  575. SOC_DOUBLE_TLV("Digital Sidetone Volume", WM8903_DAC_DIGITAL_0, 4, 8,
  576. 12, 0, digital_sidetone_tlv),
  577. /* DAC */
  578. SOC_ENUM("DAC OSR", dac_osr),
  579. SOC_DOUBLE_R_TLV("Digital Playback Volume", WM8903_DAC_DIGITAL_VOLUME_LEFT,
  580. WM8903_DAC_DIGITAL_VOLUME_RIGHT, 1, 120, 0, digital_tlv),
  581. SOC_ENUM("DAC Soft Mute Rate", soft_mute),
  582. SOC_ENUM("DAC Mute Mode", mute_mode),
  583. SOC_SINGLE("DAC Mono Switch", WM8903_DAC_DIGITAL_1, 12, 1, 0),
  584. SOC_ENUM("DAC Companding Mode", dac_companding),
  585. SOC_SINGLE("DAC Companding Switch", WM8903_AUDIO_INTERFACE_0, 1, 1, 0),
  586. SOC_SINGLE_BOOL_EXT("Playback Deemphasis Switch", 0,
  587. wm8903_get_deemph, wm8903_put_deemph),
  588. /* Headphones */
  589. SOC_DOUBLE_R("Headphone Switch",
  590. WM8903_ANALOGUE_OUT1_LEFT, WM8903_ANALOGUE_OUT1_RIGHT,
  591. 8, 1, 1),
  592. SOC_DOUBLE_R("Headphone ZC Switch",
  593. WM8903_ANALOGUE_OUT1_LEFT, WM8903_ANALOGUE_OUT1_RIGHT,
  594. 6, 1, 0),
  595. SOC_DOUBLE_R_TLV("Headphone Volume",
  596. WM8903_ANALOGUE_OUT1_LEFT, WM8903_ANALOGUE_OUT1_RIGHT,
  597. 0, 63, 0, out_tlv),
  598. /* Line out */
  599. SOC_DOUBLE_R("Line Out Switch",
  600. WM8903_ANALOGUE_OUT2_LEFT, WM8903_ANALOGUE_OUT2_RIGHT,
  601. 8, 1, 1),
  602. SOC_DOUBLE_R("Line Out ZC Switch",
  603. WM8903_ANALOGUE_OUT2_LEFT, WM8903_ANALOGUE_OUT2_RIGHT,
  604. 6, 1, 0),
  605. SOC_DOUBLE_R_TLV("Line Out Volume",
  606. WM8903_ANALOGUE_OUT2_LEFT, WM8903_ANALOGUE_OUT2_RIGHT,
  607. 0, 63, 0, out_tlv),
  608. /* Speaker */
  609. SOC_DOUBLE_R("Speaker Switch",
  610. WM8903_ANALOGUE_OUT3_LEFT, WM8903_ANALOGUE_OUT3_RIGHT, 8, 1, 1),
  611. SOC_DOUBLE_R("Speaker ZC Switch",
  612. WM8903_ANALOGUE_OUT3_LEFT, WM8903_ANALOGUE_OUT3_RIGHT, 6, 1, 0),
  613. SOC_DOUBLE_R_TLV("Speaker Volume",
  614. WM8903_ANALOGUE_OUT3_LEFT, WM8903_ANALOGUE_OUT3_RIGHT,
  615. 0, 63, 0, out_tlv),
  616. };
  617. static const struct snd_kcontrol_new linput_mode_mux =
  618. SOC_DAPM_ENUM("Left Input Mode Mux", linput_mode_enum);
  619. static const struct snd_kcontrol_new rinput_mode_mux =
  620. SOC_DAPM_ENUM("Right Input Mode Mux", rinput_mode_enum);
  621. static const struct snd_kcontrol_new linput_mux =
  622. SOC_DAPM_ENUM("Left Input Mux", linput_enum);
  623. static const struct snd_kcontrol_new linput_inv_mux =
  624. SOC_DAPM_ENUM("Left Inverting Input Mux", linput_inv_enum);
  625. static const struct snd_kcontrol_new rinput_mux =
  626. SOC_DAPM_ENUM("Right Input Mux", rinput_enum);
  627. static const struct snd_kcontrol_new rinput_inv_mux =
  628. SOC_DAPM_ENUM("Right Inverting Input Mux", rinput_inv_enum);
  629. static const struct snd_kcontrol_new lsidetone_mux =
  630. SOC_DAPM_ENUM("DACL Sidetone Mux", lsidetone_enum);
  631. static const struct snd_kcontrol_new rsidetone_mux =
  632. SOC_DAPM_ENUM("DACR Sidetone Mux", rsidetone_enum);
  633. static const struct snd_kcontrol_new adcinput_mux =
  634. SOC_DAPM_ENUM("ADC Input", adcinput_enum);
  635. static const struct snd_kcontrol_new lcapture_mux =
  636. SOC_DAPM_ENUM("Left Capture Mux", lcapture_enum);
  637. static const struct snd_kcontrol_new rcapture_mux =
  638. SOC_DAPM_ENUM("Right Capture Mux", rcapture_enum);
  639. static const struct snd_kcontrol_new lplay_mux =
  640. SOC_DAPM_ENUM("Left Playback Mux", lplay_enum);
  641. static const struct snd_kcontrol_new rplay_mux =
  642. SOC_DAPM_ENUM("Right Playback Mux", rplay_enum);
  643. static const struct snd_kcontrol_new left_output_mixer[] = {
  644. SOC_DAPM_SINGLE("DACL Switch", WM8903_ANALOGUE_LEFT_MIX_0, 3, 1, 0),
  645. SOC_DAPM_SINGLE("DACR Switch", WM8903_ANALOGUE_LEFT_MIX_0, 2, 1, 0),
  646. SOC_DAPM_SINGLE_W("Left Bypass Switch", WM8903_ANALOGUE_LEFT_MIX_0, 1, 1, 0),
  647. SOC_DAPM_SINGLE_W("Right Bypass Switch", WM8903_ANALOGUE_LEFT_MIX_0, 0, 1, 0),
  648. };
  649. static const struct snd_kcontrol_new right_output_mixer[] = {
  650. SOC_DAPM_SINGLE("DACL Switch", WM8903_ANALOGUE_RIGHT_MIX_0, 3, 1, 0),
  651. SOC_DAPM_SINGLE("DACR Switch", WM8903_ANALOGUE_RIGHT_MIX_0, 2, 1, 0),
  652. SOC_DAPM_SINGLE_W("Left Bypass Switch", WM8903_ANALOGUE_RIGHT_MIX_0, 1, 1, 0),
  653. SOC_DAPM_SINGLE_W("Right Bypass Switch", WM8903_ANALOGUE_RIGHT_MIX_0, 0, 1, 0),
  654. };
  655. static const struct snd_kcontrol_new left_speaker_mixer[] = {
  656. SOC_DAPM_SINGLE("DACL Switch", WM8903_ANALOGUE_SPK_MIX_LEFT_0, 3, 1, 0),
  657. SOC_DAPM_SINGLE("DACR Switch", WM8903_ANALOGUE_SPK_MIX_LEFT_0, 2, 1, 0),
  658. SOC_DAPM_SINGLE("Left Bypass Switch", WM8903_ANALOGUE_SPK_MIX_LEFT_0, 1, 1, 0),
  659. SOC_DAPM_SINGLE("Right Bypass Switch", WM8903_ANALOGUE_SPK_MIX_LEFT_0,
  660. 0, 1, 0),
  661. };
  662. static const struct snd_kcontrol_new right_speaker_mixer[] = {
  663. SOC_DAPM_SINGLE("DACL Switch", WM8903_ANALOGUE_SPK_MIX_RIGHT_0, 3, 1, 0),
  664. SOC_DAPM_SINGLE("DACR Switch", WM8903_ANALOGUE_SPK_MIX_RIGHT_0, 2, 1, 0),
  665. SOC_DAPM_SINGLE("Left Bypass Switch", WM8903_ANALOGUE_SPK_MIX_RIGHT_0,
  666. 1, 1, 0),
  667. SOC_DAPM_SINGLE("Right Bypass Switch", WM8903_ANALOGUE_SPK_MIX_RIGHT_0,
  668. 0, 1, 0),
  669. };
  670. static const struct snd_soc_dapm_widget wm8903_dapm_widgets[] = {
  671. SND_SOC_DAPM_INPUT("IN1L"),
  672. SND_SOC_DAPM_INPUT("IN1R"),
  673. SND_SOC_DAPM_INPUT("IN2L"),
  674. SND_SOC_DAPM_INPUT("IN2R"),
  675. SND_SOC_DAPM_INPUT("IN3L"),
  676. SND_SOC_DAPM_INPUT("IN3R"),
  677. SND_SOC_DAPM_INPUT("DMICDAT"),
  678. SND_SOC_DAPM_OUTPUT("HPOUTL"),
  679. SND_SOC_DAPM_OUTPUT("HPOUTR"),
  680. SND_SOC_DAPM_OUTPUT("LINEOUTL"),
  681. SND_SOC_DAPM_OUTPUT("LINEOUTR"),
  682. SND_SOC_DAPM_OUTPUT("LOP"),
  683. SND_SOC_DAPM_OUTPUT("LON"),
  684. SND_SOC_DAPM_OUTPUT("ROP"),
  685. SND_SOC_DAPM_OUTPUT("RON"),
  686. SND_SOC_DAPM_SUPPLY("MICBIAS", WM8903_MIC_BIAS_CONTROL_0, 0, 0, NULL, 0),
  687. SND_SOC_DAPM_MUX("Left Input Mux", SND_SOC_NOPM, 0, 0, &linput_mux),
  688. SND_SOC_DAPM_MUX("Left Input Inverting Mux", SND_SOC_NOPM, 0, 0,
  689. &linput_inv_mux),
  690. SND_SOC_DAPM_MUX("Left Input Mode Mux", SND_SOC_NOPM, 0, 0, &linput_mode_mux),
  691. SND_SOC_DAPM_MUX("Right Input Mux", SND_SOC_NOPM, 0, 0, &rinput_mux),
  692. SND_SOC_DAPM_MUX("Right Input Inverting Mux", SND_SOC_NOPM, 0, 0,
  693. &rinput_inv_mux),
  694. SND_SOC_DAPM_MUX("Right Input Mode Mux", SND_SOC_NOPM, 0, 0, &rinput_mode_mux),
  695. SND_SOC_DAPM_PGA("Left Input PGA", WM8903_POWER_MANAGEMENT_0, 1, 0, NULL, 0),
  696. SND_SOC_DAPM_PGA("Right Input PGA", WM8903_POWER_MANAGEMENT_0, 0, 0, NULL, 0),
  697. SND_SOC_DAPM_MUX("Left ADC Input", SND_SOC_NOPM, 0, 0, &adcinput_mux),
  698. SND_SOC_DAPM_MUX("Right ADC Input", SND_SOC_NOPM, 0, 0, &adcinput_mux),
  699. SND_SOC_DAPM_ADC("ADCL", NULL, WM8903_POWER_MANAGEMENT_6, 1, 0),
  700. SND_SOC_DAPM_ADC("ADCR", NULL, WM8903_POWER_MANAGEMENT_6, 0, 0),
  701. SND_SOC_DAPM_MUX("Left Capture Mux", SND_SOC_NOPM, 0, 0, &lcapture_mux),
  702. SND_SOC_DAPM_MUX("Right Capture Mux", SND_SOC_NOPM, 0, 0, &rcapture_mux),
  703. SND_SOC_DAPM_AIF_OUT("AIFTXL", "Left HiFi Capture", 0, SND_SOC_NOPM, 0, 0),
  704. SND_SOC_DAPM_AIF_OUT("AIFTXR", "Right HiFi Capture", 0, SND_SOC_NOPM, 0, 0),
  705. SND_SOC_DAPM_MUX("DACL Sidetone", SND_SOC_NOPM, 0, 0, &lsidetone_mux),
  706. SND_SOC_DAPM_MUX("DACR Sidetone", SND_SOC_NOPM, 0, 0, &rsidetone_mux),
  707. SND_SOC_DAPM_AIF_IN("AIFRXL", "Left Playback", 0, SND_SOC_NOPM, 0, 0),
  708. SND_SOC_DAPM_AIF_IN("AIFRXR", "Right Playback", 0, SND_SOC_NOPM, 0, 0),
  709. SND_SOC_DAPM_MUX("Left Playback Mux", SND_SOC_NOPM, 0, 0, &lplay_mux),
  710. SND_SOC_DAPM_MUX("Right Playback Mux", SND_SOC_NOPM, 0, 0, &rplay_mux),
  711. SND_SOC_DAPM_DAC("DACL", NULL, WM8903_POWER_MANAGEMENT_6, 3, 0),
  712. SND_SOC_DAPM_DAC("DACR", NULL, WM8903_POWER_MANAGEMENT_6, 2, 0),
  713. SND_SOC_DAPM_MIXER("Left Output Mixer", WM8903_POWER_MANAGEMENT_1, 1, 0,
  714. left_output_mixer, ARRAY_SIZE(left_output_mixer)),
  715. SND_SOC_DAPM_MIXER("Right Output Mixer", WM8903_POWER_MANAGEMENT_1, 0, 0,
  716. right_output_mixer, ARRAY_SIZE(right_output_mixer)),
  717. SND_SOC_DAPM_MIXER("Left Speaker Mixer", WM8903_POWER_MANAGEMENT_4, 1, 0,
  718. left_speaker_mixer, ARRAY_SIZE(left_speaker_mixer)),
  719. SND_SOC_DAPM_MIXER("Right Speaker Mixer", WM8903_POWER_MANAGEMENT_4, 0, 0,
  720. right_speaker_mixer, ARRAY_SIZE(right_speaker_mixer)),
  721. SND_SOC_DAPM_PGA_S("Left Headphone Output PGA", 0, WM8903_POWER_MANAGEMENT_2,
  722. 1, 0, NULL, 0),
  723. SND_SOC_DAPM_PGA_S("Right Headphone Output PGA", 0, WM8903_POWER_MANAGEMENT_2,
  724. 0, 0, NULL, 0),
  725. SND_SOC_DAPM_PGA_S("Left Line Output PGA", 0, WM8903_POWER_MANAGEMENT_3, 1, 0,
  726. NULL, 0),
  727. SND_SOC_DAPM_PGA_S("Right Line Output PGA", 0, WM8903_POWER_MANAGEMENT_3, 0, 0,
  728. NULL, 0),
  729. SND_SOC_DAPM_PGA_S("HPL_RMV_SHORT", 4, WM8903_ANALOGUE_HP_0, 7, 0, NULL, 0),
  730. SND_SOC_DAPM_PGA_S("HPL_ENA_OUTP", 3, WM8903_ANALOGUE_HP_0, 6, 0, NULL, 0),
  731. SND_SOC_DAPM_PGA_S("HPL_ENA_DLY", 2, WM8903_ANALOGUE_HP_0, 5, 0, NULL, 0),
  732. SND_SOC_DAPM_PGA_S("HPL_ENA", 1, WM8903_ANALOGUE_HP_0, 4, 0, NULL, 0),
  733. SND_SOC_DAPM_PGA_S("HPR_RMV_SHORT", 4, WM8903_ANALOGUE_HP_0, 3, 0, NULL, 0),
  734. SND_SOC_DAPM_PGA_S("HPR_ENA_OUTP", 3, WM8903_ANALOGUE_HP_0, 2, 0, NULL, 0),
  735. SND_SOC_DAPM_PGA_S("HPR_ENA_DLY", 2, WM8903_ANALOGUE_HP_0, 1, 0, NULL, 0),
  736. SND_SOC_DAPM_PGA_S("HPR_ENA", 1, WM8903_ANALOGUE_HP_0, 0, 0, NULL, 0),
  737. SND_SOC_DAPM_PGA_S("LINEOUTL_RMV_SHORT", 4, WM8903_ANALOGUE_LINEOUT_0, 7, 0,
  738. NULL, 0),
  739. SND_SOC_DAPM_PGA_S("LINEOUTL_ENA_OUTP", 3, WM8903_ANALOGUE_LINEOUT_0, 6, 0,
  740. NULL, 0),
  741. SND_SOC_DAPM_PGA_S("LINEOUTL_ENA_DLY", 2, WM8903_ANALOGUE_LINEOUT_0, 5, 0,
  742. NULL, 0),
  743. SND_SOC_DAPM_PGA_S("LINEOUTL_ENA", 1, WM8903_ANALOGUE_LINEOUT_0, 4, 0,
  744. NULL, 0),
  745. SND_SOC_DAPM_PGA_S("LINEOUTR_RMV_SHORT", 4, WM8903_ANALOGUE_LINEOUT_0, 3, 0,
  746. NULL, 0),
  747. SND_SOC_DAPM_PGA_S("LINEOUTR_ENA_OUTP", 3, WM8903_ANALOGUE_LINEOUT_0, 2, 0,
  748. NULL, 0),
  749. SND_SOC_DAPM_PGA_S("LINEOUTR_ENA_DLY", 2, WM8903_ANALOGUE_LINEOUT_0, 1, 0,
  750. NULL, 0),
  751. SND_SOC_DAPM_PGA_S("LINEOUTR_ENA", 1, WM8903_ANALOGUE_LINEOUT_0, 0, 0,
  752. NULL, 0),
  753. SND_SOC_DAPM_SUPPLY("DCS Master", WM8903_DC_SERVO_0, 4, 0, NULL, 0),
  754. SND_SOC_DAPM_PGA_S("HPL_DCS", 3, SND_SOC_NOPM, 3, 0, wm8903_dcs_event,
  755. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  756. SND_SOC_DAPM_PGA_S("HPR_DCS", 3, SND_SOC_NOPM, 2, 0, wm8903_dcs_event,
  757. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  758. SND_SOC_DAPM_PGA_S("LINEOUTL_DCS", 3, SND_SOC_NOPM, 1, 0, wm8903_dcs_event,
  759. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  760. SND_SOC_DAPM_PGA_S("LINEOUTR_DCS", 3, SND_SOC_NOPM, 0, 0, wm8903_dcs_event,
  761. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  762. SND_SOC_DAPM_PGA("Left Speaker PGA", WM8903_POWER_MANAGEMENT_5, 1, 0,
  763. NULL, 0),
  764. SND_SOC_DAPM_PGA("Right Speaker PGA", WM8903_POWER_MANAGEMENT_5, 0, 0,
  765. NULL, 0),
  766. SND_SOC_DAPM_SUPPLY("Charge Pump", WM8903_CHARGE_PUMP_0, 0, 0,
  767. wm8903_cp_event, SND_SOC_DAPM_POST_PMU),
  768. SND_SOC_DAPM_SUPPLY("CLK_DSP", WM8903_CLOCK_RATES_2, 1, 0, NULL, 0),
  769. SND_SOC_DAPM_SUPPLY("CLK_SYS", WM8903_CLOCK_RATES_2, 2, 0, NULL, 0),
  770. };
  771. static const struct snd_soc_dapm_route wm8903_intercon[] = {
  772. { "CLK_DSP", NULL, "CLK_SYS" },
  773. { "MICBIAS", NULL, "CLK_SYS" },
  774. { "HPL_DCS", NULL, "CLK_SYS" },
  775. { "HPR_DCS", NULL, "CLK_SYS" },
  776. { "LINEOUTL_DCS", NULL, "CLK_SYS" },
  777. { "LINEOUTR_DCS", NULL, "CLK_SYS" },
  778. { "Left Input Mux", "IN1L", "IN1L" },
  779. { "Left Input Mux", "IN2L", "IN2L" },
  780. { "Left Input Mux", "IN3L", "IN3L" },
  781. { "Left Input Inverting Mux", "IN1L", "IN1L" },
  782. { "Left Input Inverting Mux", "IN2L", "IN2L" },
  783. { "Left Input Inverting Mux", "IN3L", "IN3L" },
  784. { "Right Input Mux", "IN1R", "IN1R" },
  785. { "Right Input Mux", "IN2R", "IN2R" },
  786. { "Right Input Mux", "IN3R", "IN3R" },
  787. { "Right Input Inverting Mux", "IN1R", "IN1R" },
  788. { "Right Input Inverting Mux", "IN2R", "IN2R" },
  789. { "Right Input Inverting Mux", "IN3R", "IN3R" },
  790. { "Left Input Mode Mux", "Single-Ended", "Left Input Inverting Mux" },
  791. { "Left Input Mode Mux", "Differential Line",
  792. "Left Input Mux" },
  793. { "Left Input Mode Mux", "Differential Line",
  794. "Left Input Inverting Mux" },
  795. { "Left Input Mode Mux", "Differential Mic",
  796. "Left Input Mux" },
  797. { "Left Input Mode Mux", "Differential Mic",
  798. "Left Input Inverting Mux" },
  799. { "Right Input Mode Mux", "Single-Ended",
  800. "Right Input Inverting Mux" },
  801. { "Right Input Mode Mux", "Differential Line",
  802. "Right Input Mux" },
  803. { "Right Input Mode Mux", "Differential Line",
  804. "Right Input Inverting Mux" },
  805. { "Right Input Mode Mux", "Differential Mic",
  806. "Right Input Mux" },
  807. { "Right Input Mode Mux", "Differential Mic",
  808. "Right Input Inverting Mux" },
  809. { "Left Input PGA", NULL, "Left Input Mode Mux" },
  810. { "Right Input PGA", NULL, "Right Input Mode Mux" },
  811. { "Left ADC Input", "ADC", "Left Input PGA" },
  812. { "Left ADC Input", "DMIC", "DMICDAT" },
  813. { "Right ADC Input", "ADC", "Right Input PGA" },
  814. { "Right ADC Input", "DMIC", "DMICDAT" },
  815. { "Left Capture Mux", "Left", "ADCL" },
  816. { "Left Capture Mux", "Right", "ADCR" },
  817. { "Right Capture Mux", "Left", "ADCL" },
  818. { "Right Capture Mux", "Right", "ADCR" },
  819. { "AIFTXL", NULL, "Left Capture Mux" },
  820. { "AIFTXR", NULL, "Right Capture Mux" },
  821. { "ADCL", NULL, "Left ADC Input" },
  822. { "ADCL", NULL, "CLK_DSP" },
  823. { "ADCR", NULL, "Right ADC Input" },
  824. { "ADCR", NULL, "CLK_DSP" },
  825. { "Left Playback Mux", "Left", "AIFRXL" },
  826. { "Left Playback Mux", "Right", "AIFRXR" },
  827. { "Right Playback Mux", "Left", "AIFRXL" },
  828. { "Right Playback Mux", "Right", "AIFRXR" },
  829. { "DACL Sidetone", "Left", "ADCL" },
  830. { "DACL Sidetone", "Right", "ADCR" },
  831. { "DACR Sidetone", "Left", "ADCL" },
  832. { "DACR Sidetone", "Right", "ADCR" },
  833. { "DACL", NULL, "Left Playback Mux" },
  834. { "DACL", NULL, "DACL Sidetone" },
  835. { "DACL", NULL, "CLK_DSP" },
  836. { "DACR", NULL, "Right Playback Mux" },
  837. { "DACR", NULL, "DACR Sidetone" },
  838. { "DACR", NULL, "CLK_DSP" },
  839. { "Left Output Mixer", "Left Bypass Switch", "Left Input PGA" },
  840. { "Left Output Mixer", "Right Bypass Switch", "Right Input PGA" },
  841. { "Left Output Mixer", "DACL Switch", "DACL" },
  842. { "Left Output Mixer", "DACR Switch", "DACR" },
  843. { "Right Output Mixer", "Left Bypass Switch", "Left Input PGA" },
  844. { "Right Output Mixer", "Right Bypass Switch", "Right Input PGA" },
  845. { "Right Output Mixer", "DACL Switch", "DACL" },
  846. { "Right Output Mixer", "DACR Switch", "DACR" },
  847. { "Left Speaker Mixer", "Left Bypass Switch", "Left Input PGA" },
  848. { "Left Speaker Mixer", "Right Bypass Switch", "Right Input PGA" },
  849. { "Left Speaker Mixer", "DACL Switch", "DACL" },
  850. { "Left Speaker Mixer", "DACR Switch", "DACR" },
  851. { "Right Speaker Mixer", "Left Bypass Switch", "Left Input PGA" },
  852. { "Right Speaker Mixer", "Right Bypass Switch", "Right Input PGA" },
  853. { "Right Speaker Mixer", "DACL Switch", "DACL" },
  854. { "Right Speaker Mixer", "DACR Switch", "DACR" },
  855. { "Left Line Output PGA", NULL, "Left Output Mixer" },
  856. { "Right Line Output PGA", NULL, "Right Output Mixer" },
  857. { "Left Headphone Output PGA", NULL, "Left Output Mixer" },
  858. { "Right Headphone Output PGA", NULL, "Right Output Mixer" },
  859. { "Left Speaker PGA", NULL, "Left Speaker Mixer" },
  860. { "Right Speaker PGA", NULL, "Right Speaker Mixer" },
  861. { "HPL_ENA", NULL, "Left Headphone Output PGA" },
  862. { "HPR_ENA", NULL, "Right Headphone Output PGA" },
  863. { "HPL_ENA_DLY", NULL, "HPL_ENA" },
  864. { "HPR_ENA_DLY", NULL, "HPR_ENA" },
  865. { "LINEOUTL_ENA", NULL, "Left Line Output PGA" },
  866. { "LINEOUTR_ENA", NULL, "Right Line Output PGA" },
  867. { "LINEOUTL_ENA_DLY", NULL, "LINEOUTL_ENA" },
  868. { "LINEOUTR_ENA_DLY", NULL, "LINEOUTR_ENA" },
  869. { "HPL_DCS", NULL, "DCS Master" },
  870. { "HPR_DCS", NULL, "DCS Master" },
  871. { "LINEOUTL_DCS", NULL, "DCS Master" },
  872. { "LINEOUTR_DCS", NULL, "DCS Master" },
  873. { "HPL_DCS", NULL, "HPL_ENA_DLY" },
  874. { "HPR_DCS", NULL, "HPR_ENA_DLY" },
  875. { "LINEOUTL_DCS", NULL, "LINEOUTL_ENA_DLY" },
  876. { "LINEOUTR_DCS", NULL, "LINEOUTR_ENA_DLY" },
  877. { "HPL_ENA_OUTP", NULL, "HPL_DCS" },
  878. { "HPR_ENA_OUTP", NULL, "HPR_DCS" },
  879. { "LINEOUTL_ENA_OUTP", NULL, "LINEOUTL_DCS" },
  880. { "LINEOUTR_ENA_OUTP", NULL, "LINEOUTR_DCS" },
  881. { "HPL_RMV_SHORT", NULL, "HPL_ENA_OUTP" },
  882. { "HPR_RMV_SHORT", NULL, "HPR_ENA_OUTP" },
  883. { "LINEOUTL_RMV_SHORT", NULL, "LINEOUTL_ENA_OUTP" },
  884. { "LINEOUTR_RMV_SHORT", NULL, "LINEOUTR_ENA_OUTP" },
  885. { "HPOUTL", NULL, "HPL_RMV_SHORT" },
  886. { "HPOUTR", NULL, "HPR_RMV_SHORT" },
  887. { "LINEOUTL", NULL, "LINEOUTL_RMV_SHORT" },
  888. { "LINEOUTR", NULL, "LINEOUTR_RMV_SHORT" },
  889. { "LOP", NULL, "Left Speaker PGA" },
  890. { "LON", NULL, "Left Speaker PGA" },
  891. { "ROP", NULL, "Right Speaker PGA" },
  892. { "RON", NULL, "Right Speaker PGA" },
  893. { "Left Headphone Output PGA", NULL, "Charge Pump" },
  894. { "Right Headphone Output PGA", NULL, "Charge Pump" },
  895. { "Left Line Output PGA", NULL, "Charge Pump" },
  896. { "Right Line Output PGA", NULL, "Charge Pump" },
  897. };
  898. static int wm8903_set_bias_level(struct snd_soc_codec *codec,
  899. enum snd_soc_bias_level level)
  900. {
  901. switch (level) {
  902. case SND_SOC_BIAS_ON:
  903. break;
  904. case SND_SOC_BIAS_PREPARE:
  905. snd_soc_update_bits(codec, WM8903_VMID_CONTROL_0,
  906. WM8903_VMID_RES_MASK,
  907. WM8903_VMID_RES_50K);
  908. break;
  909. case SND_SOC_BIAS_STANDBY:
  910. if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
  911. snd_soc_update_bits(codec, WM8903_BIAS_CONTROL_0,
  912. WM8903_POBCTRL | WM8903_ISEL_MASK |
  913. WM8903_STARTUP_BIAS_ENA |
  914. WM8903_BIAS_ENA,
  915. WM8903_POBCTRL |
  916. (2 << WM8903_ISEL_SHIFT) |
  917. WM8903_STARTUP_BIAS_ENA);
  918. snd_soc_update_bits(codec,
  919. WM8903_ANALOGUE_SPK_OUTPUT_CONTROL_0,
  920. WM8903_SPK_DISCHARGE,
  921. WM8903_SPK_DISCHARGE);
  922. msleep(33);
  923. snd_soc_update_bits(codec, WM8903_POWER_MANAGEMENT_5,
  924. WM8903_SPKL_ENA | WM8903_SPKR_ENA,
  925. WM8903_SPKL_ENA | WM8903_SPKR_ENA);
  926. snd_soc_update_bits(codec,
  927. WM8903_ANALOGUE_SPK_OUTPUT_CONTROL_0,
  928. WM8903_SPK_DISCHARGE, 0);
  929. snd_soc_update_bits(codec, WM8903_VMID_CONTROL_0,
  930. WM8903_VMID_TIE_ENA |
  931. WM8903_BUFIO_ENA |
  932. WM8903_VMID_IO_ENA |
  933. WM8903_VMID_SOFT_MASK |
  934. WM8903_VMID_RES_MASK |
  935. WM8903_VMID_BUF_ENA,
  936. WM8903_VMID_TIE_ENA |
  937. WM8903_BUFIO_ENA |
  938. WM8903_VMID_IO_ENA |
  939. (2 << WM8903_VMID_SOFT_SHIFT) |
  940. WM8903_VMID_RES_250K |
  941. WM8903_VMID_BUF_ENA);
  942. msleep(129);
  943. snd_soc_update_bits(codec, WM8903_POWER_MANAGEMENT_5,
  944. WM8903_SPKL_ENA | WM8903_SPKR_ENA,
  945. 0);
  946. snd_soc_update_bits(codec, WM8903_VMID_CONTROL_0,
  947. WM8903_VMID_SOFT_MASK, 0);
  948. snd_soc_update_bits(codec, WM8903_VMID_CONTROL_0,
  949. WM8903_VMID_RES_MASK,
  950. WM8903_VMID_RES_50K);
  951. snd_soc_update_bits(codec, WM8903_BIAS_CONTROL_0,
  952. WM8903_BIAS_ENA | WM8903_POBCTRL,
  953. WM8903_BIAS_ENA);
  954. /* By default no bypass paths are enabled so
  955. * enable Class W support.
  956. */
  957. dev_dbg(codec->dev, "Enabling Class W\n");
  958. snd_soc_update_bits(codec, WM8903_CLASS_W_0,
  959. WM8903_CP_DYN_FREQ |
  960. WM8903_CP_DYN_V,
  961. WM8903_CP_DYN_FREQ |
  962. WM8903_CP_DYN_V);
  963. }
  964. snd_soc_update_bits(codec, WM8903_VMID_CONTROL_0,
  965. WM8903_VMID_RES_MASK,
  966. WM8903_VMID_RES_250K);
  967. break;
  968. case SND_SOC_BIAS_OFF:
  969. snd_soc_update_bits(codec, WM8903_BIAS_CONTROL_0,
  970. WM8903_BIAS_ENA, 0);
  971. snd_soc_update_bits(codec, WM8903_VMID_CONTROL_0,
  972. WM8903_VMID_SOFT_MASK,
  973. 2 << WM8903_VMID_SOFT_SHIFT);
  974. snd_soc_update_bits(codec, WM8903_VMID_CONTROL_0,
  975. WM8903_VMID_BUF_ENA, 0);
  976. msleep(290);
  977. snd_soc_update_bits(codec, WM8903_VMID_CONTROL_0,
  978. WM8903_VMID_TIE_ENA | WM8903_BUFIO_ENA |
  979. WM8903_VMID_IO_ENA | WM8903_VMID_RES_MASK |
  980. WM8903_VMID_SOFT_MASK |
  981. WM8903_VMID_BUF_ENA, 0);
  982. snd_soc_update_bits(codec, WM8903_BIAS_CONTROL_0,
  983. WM8903_STARTUP_BIAS_ENA, 0);
  984. break;
  985. }
  986. codec->dapm.bias_level = level;
  987. return 0;
  988. }
  989. static int wm8903_set_dai_sysclk(struct snd_soc_dai *codec_dai,
  990. int clk_id, unsigned int freq, int dir)
  991. {
  992. struct snd_soc_codec *codec = codec_dai->codec;
  993. struct wm8903_priv *wm8903 = snd_soc_codec_get_drvdata(codec);
  994. wm8903->sysclk = freq;
  995. return 0;
  996. }
  997. static int wm8903_set_dai_fmt(struct snd_soc_dai *codec_dai,
  998. unsigned int fmt)
  999. {
  1000. struct snd_soc_codec *codec = codec_dai->codec;
  1001. u16 aif1 = snd_soc_read(codec, WM8903_AUDIO_INTERFACE_1);
  1002. aif1 &= ~(WM8903_LRCLK_DIR | WM8903_BCLK_DIR | WM8903_AIF_FMT_MASK |
  1003. WM8903_AIF_LRCLK_INV | WM8903_AIF_BCLK_INV);
  1004. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  1005. case SND_SOC_DAIFMT_CBS_CFS:
  1006. break;
  1007. case SND_SOC_DAIFMT_CBS_CFM:
  1008. aif1 |= WM8903_LRCLK_DIR;
  1009. break;
  1010. case SND_SOC_DAIFMT_CBM_CFM:
  1011. aif1 |= WM8903_LRCLK_DIR | WM8903_BCLK_DIR;
  1012. break;
  1013. case SND_SOC_DAIFMT_CBM_CFS:
  1014. aif1 |= WM8903_BCLK_DIR;
  1015. break;
  1016. default:
  1017. return -EINVAL;
  1018. }
  1019. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  1020. case SND_SOC_DAIFMT_DSP_A:
  1021. aif1 |= 0x3;
  1022. break;
  1023. case SND_SOC_DAIFMT_DSP_B:
  1024. aif1 |= 0x3 | WM8903_AIF_LRCLK_INV;
  1025. break;
  1026. case SND_SOC_DAIFMT_I2S:
  1027. aif1 |= 0x2;
  1028. break;
  1029. case SND_SOC_DAIFMT_RIGHT_J:
  1030. aif1 |= 0x1;
  1031. break;
  1032. case SND_SOC_DAIFMT_LEFT_J:
  1033. break;
  1034. default:
  1035. return -EINVAL;
  1036. }
  1037. /* Clock inversion */
  1038. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  1039. case SND_SOC_DAIFMT_DSP_A:
  1040. case SND_SOC_DAIFMT_DSP_B:
  1041. /* frame inversion not valid for DSP modes */
  1042. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  1043. case SND_SOC_DAIFMT_NB_NF:
  1044. break;
  1045. case SND_SOC_DAIFMT_IB_NF:
  1046. aif1 |= WM8903_AIF_BCLK_INV;
  1047. break;
  1048. default:
  1049. return -EINVAL;
  1050. }
  1051. break;
  1052. case SND_SOC_DAIFMT_I2S:
  1053. case SND_SOC_DAIFMT_RIGHT_J:
  1054. case SND_SOC_DAIFMT_LEFT_J:
  1055. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  1056. case SND_SOC_DAIFMT_NB_NF:
  1057. break;
  1058. case SND_SOC_DAIFMT_IB_IF:
  1059. aif1 |= WM8903_AIF_BCLK_INV | WM8903_AIF_LRCLK_INV;
  1060. break;
  1061. case SND_SOC_DAIFMT_IB_NF:
  1062. aif1 |= WM8903_AIF_BCLK_INV;
  1063. break;
  1064. case SND_SOC_DAIFMT_NB_IF:
  1065. aif1 |= WM8903_AIF_LRCLK_INV;
  1066. break;
  1067. default:
  1068. return -EINVAL;
  1069. }
  1070. break;
  1071. default:
  1072. return -EINVAL;
  1073. }
  1074. snd_soc_write(codec, WM8903_AUDIO_INTERFACE_1, aif1);
  1075. return 0;
  1076. }
  1077. static int wm8903_digital_mute(struct snd_soc_dai *codec_dai, int mute)
  1078. {
  1079. struct snd_soc_codec *codec = codec_dai->codec;
  1080. u16 reg;
  1081. reg = snd_soc_read(codec, WM8903_DAC_DIGITAL_1);
  1082. if (mute)
  1083. reg |= WM8903_DAC_MUTE;
  1084. else
  1085. reg &= ~WM8903_DAC_MUTE;
  1086. snd_soc_write(codec, WM8903_DAC_DIGITAL_1, reg);
  1087. return 0;
  1088. }
  1089. /* Lookup table for CLK_SYS/fs ratio. 256fs or more is recommended
  1090. * for optimal performance so we list the lower rates first and match
  1091. * on the last match we find. */
  1092. static struct {
  1093. int div;
  1094. int rate;
  1095. int mode;
  1096. int mclk_div;
  1097. } clk_sys_ratios[] = {
  1098. { 64, 0x0, 0x0, 1 },
  1099. { 68, 0x0, 0x1, 1 },
  1100. { 125, 0x0, 0x2, 1 },
  1101. { 128, 0x1, 0x0, 1 },
  1102. { 136, 0x1, 0x1, 1 },
  1103. { 192, 0x2, 0x0, 1 },
  1104. { 204, 0x2, 0x1, 1 },
  1105. { 64, 0x0, 0x0, 2 },
  1106. { 68, 0x0, 0x1, 2 },
  1107. { 125, 0x0, 0x2, 2 },
  1108. { 128, 0x1, 0x0, 2 },
  1109. { 136, 0x1, 0x1, 2 },
  1110. { 192, 0x2, 0x0, 2 },
  1111. { 204, 0x2, 0x1, 2 },
  1112. { 250, 0x2, 0x2, 1 },
  1113. { 256, 0x3, 0x0, 1 },
  1114. { 272, 0x3, 0x1, 1 },
  1115. { 384, 0x4, 0x0, 1 },
  1116. { 408, 0x4, 0x1, 1 },
  1117. { 375, 0x4, 0x2, 1 },
  1118. { 512, 0x5, 0x0, 1 },
  1119. { 544, 0x5, 0x1, 1 },
  1120. { 500, 0x5, 0x2, 1 },
  1121. { 768, 0x6, 0x0, 1 },
  1122. { 816, 0x6, 0x1, 1 },
  1123. { 750, 0x6, 0x2, 1 },
  1124. { 1024, 0x7, 0x0, 1 },
  1125. { 1088, 0x7, 0x1, 1 },
  1126. { 1000, 0x7, 0x2, 1 },
  1127. { 1408, 0x8, 0x0, 1 },
  1128. { 1496, 0x8, 0x1, 1 },
  1129. { 1536, 0x9, 0x0, 1 },
  1130. { 1632, 0x9, 0x1, 1 },
  1131. { 1500, 0x9, 0x2, 1 },
  1132. { 250, 0x2, 0x2, 2 },
  1133. { 256, 0x3, 0x0, 2 },
  1134. { 272, 0x3, 0x1, 2 },
  1135. { 384, 0x4, 0x0, 2 },
  1136. { 408, 0x4, 0x1, 2 },
  1137. { 375, 0x4, 0x2, 2 },
  1138. { 512, 0x5, 0x0, 2 },
  1139. { 544, 0x5, 0x1, 2 },
  1140. { 500, 0x5, 0x2, 2 },
  1141. { 768, 0x6, 0x0, 2 },
  1142. { 816, 0x6, 0x1, 2 },
  1143. { 750, 0x6, 0x2, 2 },
  1144. { 1024, 0x7, 0x0, 2 },
  1145. { 1088, 0x7, 0x1, 2 },
  1146. { 1000, 0x7, 0x2, 2 },
  1147. { 1408, 0x8, 0x0, 2 },
  1148. { 1496, 0x8, 0x1, 2 },
  1149. { 1536, 0x9, 0x0, 2 },
  1150. { 1632, 0x9, 0x1, 2 },
  1151. { 1500, 0x9, 0x2, 2 },
  1152. };
  1153. /* CLK_SYS/BCLK ratios - multiplied by 10 due to .5s */
  1154. static struct {
  1155. int ratio;
  1156. int div;
  1157. } bclk_divs[] = {
  1158. { 10, 0 },
  1159. { 20, 2 },
  1160. { 30, 3 },
  1161. { 40, 4 },
  1162. { 50, 5 },
  1163. { 60, 7 },
  1164. { 80, 8 },
  1165. { 100, 9 },
  1166. { 120, 11 },
  1167. { 160, 12 },
  1168. { 200, 13 },
  1169. { 220, 14 },
  1170. { 240, 15 },
  1171. { 300, 17 },
  1172. { 320, 18 },
  1173. { 440, 19 },
  1174. { 480, 20 },
  1175. };
  1176. /* Sample rates for DSP */
  1177. static struct {
  1178. int rate;
  1179. int value;
  1180. } sample_rates[] = {
  1181. { 8000, 0 },
  1182. { 11025, 1 },
  1183. { 12000, 2 },
  1184. { 16000, 3 },
  1185. { 22050, 4 },
  1186. { 24000, 5 },
  1187. { 32000, 6 },
  1188. { 44100, 7 },
  1189. { 48000, 8 },
  1190. { 88200, 9 },
  1191. { 96000, 10 },
  1192. { 0, 0 },
  1193. };
  1194. static int wm8903_hw_params(struct snd_pcm_substream *substream,
  1195. struct snd_pcm_hw_params *params,
  1196. struct snd_soc_dai *dai)
  1197. {
  1198. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  1199. struct snd_soc_codec *codec =rtd->codec;
  1200. struct wm8903_priv *wm8903 = snd_soc_codec_get_drvdata(codec);
  1201. int fs = params_rate(params);
  1202. int bclk;
  1203. int bclk_div;
  1204. int i;
  1205. int dsp_config;
  1206. int clk_config;
  1207. int best_val;
  1208. int cur_val;
  1209. int clk_sys;
  1210. u16 aif1 = snd_soc_read(codec, WM8903_AUDIO_INTERFACE_1);
  1211. u16 aif2 = snd_soc_read(codec, WM8903_AUDIO_INTERFACE_2);
  1212. u16 aif3 = snd_soc_read(codec, WM8903_AUDIO_INTERFACE_3);
  1213. u16 clock0 = snd_soc_read(codec, WM8903_CLOCK_RATES_0);
  1214. u16 clock1 = snd_soc_read(codec, WM8903_CLOCK_RATES_1);
  1215. u16 dac_digital1 = snd_soc_read(codec, WM8903_DAC_DIGITAL_1);
  1216. /* Enable sloping stopband filter for low sample rates */
  1217. if (fs <= 24000)
  1218. dac_digital1 |= WM8903_DAC_SB_FILT;
  1219. else
  1220. dac_digital1 &= ~WM8903_DAC_SB_FILT;
  1221. /* Configure sample rate logic for DSP - choose nearest rate */
  1222. dsp_config = 0;
  1223. best_val = abs(sample_rates[dsp_config].rate - fs);
  1224. for (i = 1; i < ARRAY_SIZE(sample_rates); i++) {
  1225. cur_val = abs(sample_rates[i].rate - fs);
  1226. if (cur_val <= best_val) {
  1227. dsp_config = i;
  1228. best_val = cur_val;
  1229. }
  1230. }
  1231. dev_dbg(codec->dev, "DSP fs = %dHz\n", sample_rates[dsp_config].rate);
  1232. clock1 &= ~WM8903_SAMPLE_RATE_MASK;
  1233. clock1 |= sample_rates[dsp_config].value;
  1234. aif1 &= ~WM8903_AIF_WL_MASK;
  1235. bclk = 2 * fs;
  1236. switch (params_format(params)) {
  1237. case SNDRV_PCM_FORMAT_S16_LE:
  1238. bclk *= 16;
  1239. break;
  1240. case SNDRV_PCM_FORMAT_S20_3LE:
  1241. bclk *= 20;
  1242. aif1 |= 0x4;
  1243. break;
  1244. case SNDRV_PCM_FORMAT_S24_LE:
  1245. bclk *= 24;
  1246. aif1 |= 0x8;
  1247. break;
  1248. case SNDRV_PCM_FORMAT_S32_LE:
  1249. bclk *= 32;
  1250. aif1 |= 0xc;
  1251. break;
  1252. default:
  1253. return -EINVAL;
  1254. }
  1255. dev_dbg(codec->dev, "MCLK = %dHz, target sample rate = %dHz\n",
  1256. wm8903->sysclk, fs);
  1257. /* We may not have an MCLK which allows us to generate exactly
  1258. * the clock we want, particularly with USB derived inputs, so
  1259. * approximate.
  1260. */
  1261. clk_config = 0;
  1262. best_val = abs((wm8903->sysclk /
  1263. (clk_sys_ratios[0].mclk_div *
  1264. clk_sys_ratios[0].div)) - fs);
  1265. for (i = 1; i < ARRAY_SIZE(clk_sys_ratios); i++) {
  1266. cur_val = abs((wm8903->sysclk /
  1267. (clk_sys_ratios[i].mclk_div *
  1268. clk_sys_ratios[i].div)) - fs);
  1269. if (cur_val <= best_val) {
  1270. clk_config = i;
  1271. best_val = cur_val;
  1272. }
  1273. }
  1274. if (clk_sys_ratios[clk_config].mclk_div == 2) {
  1275. clock0 |= WM8903_MCLKDIV2;
  1276. clk_sys = wm8903->sysclk / 2;
  1277. } else {
  1278. clock0 &= ~WM8903_MCLKDIV2;
  1279. clk_sys = wm8903->sysclk;
  1280. }
  1281. clock1 &= ~(WM8903_CLK_SYS_RATE_MASK |
  1282. WM8903_CLK_SYS_MODE_MASK);
  1283. clock1 |= clk_sys_ratios[clk_config].rate << WM8903_CLK_SYS_RATE_SHIFT;
  1284. clock1 |= clk_sys_ratios[clk_config].mode << WM8903_CLK_SYS_MODE_SHIFT;
  1285. dev_dbg(codec->dev, "CLK_SYS_RATE=%x, CLK_SYS_MODE=%x div=%d\n",
  1286. clk_sys_ratios[clk_config].rate,
  1287. clk_sys_ratios[clk_config].mode,
  1288. clk_sys_ratios[clk_config].div);
  1289. dev_dbg(codec->dev, "Actual CLK_SYS = %dHz\n", clk_sys);
  1290. /* We may not get quite the right frequency if using
  1291. * approximate clocks so look for the closest match that is
  1292. * higher than the target (we need to ensure that there enough
  1293. * BCLKs to clock out the samples).
  1294. */
  1295. bclk_div = 0;
  1296. best_val = ((clk_sys * 10) / bclk_divs[0].ratio) - bclk;
  1297. i = 1;
  1298. while (i < ARRAY_SIZE(bclk_divs)) {
  1299. cur_val = ((clk_sys * 10) / bclk_divs[i].ratio) - bclk;
  1300. if (cur_val < 0) /* BCLK table is sorted */
  1301. break;
  1302. bclk_div = i;
  1303. best_val = cur_val;
  1304. i++;
  1305. }
  1306. aif2 &= ~WM8903_BCLK_DIV_MASK;
  1307. aif3 &= ~WM8903_LRCLK_RATE_MASK;
  1308. dev_dbg(codec->dev, "BCLK ratio %d for %dHz - actual BCLK = %dHz\n",
  1309. bclk_divs[bclk_div].ratio / 10, bclk,
  1310. (clk_sys * 10) / bclk_divs[bclk_div].ratio);
  1311. aif2 |= bclk_divs[bclk_div].div;
  1312. aif3 |= bclk / fs;
  1313. wm8903->fs = params_rate(params);
  1314. wm8903_set_deemph(codec);
  1315. snd_soc_write(codec, WM8903_CLOCK_RATES_0, clock0);
  1316. snd_soc_write(codec, WM8903_CLOCK_RATES_1, clock1);
  1317. snd_soc_write(codec, WM8903_AUDIO_INTERFACE_1, aif1);
  1318. snd_soc_write(codec, WM8903_AUDIO_INTERFACE_2, aif2);
  1319. snd_soc_write(codec, WM8903_AUDIO_INTERFACE_3, aif3);
  1320. snd_soc_write(codec, WM8903_DAC_DIGITAL_1, dac_digital1);
  1321. return 0;
  1322. }
  1323. /**
  1324. * wm8903_mic_detect - Enable microphone detection via the WM8903 IRQ
  1325. *
  1326. * @codec: WM8903 codec
  1327. * @jack: jack to report detection events on
  1328. * @det: value to report for presence detection
  1329. * @shrt: value to report for short detection
  1330. *
  1331. * Enable microphone detection via IRQ on the WM8903. If GPIOs are
  1332. * being used to bring out signals to the processor then only platform
  1333. * data configuration is needed for WM8903 and processor GPIOs should
  1334. * be configured using snd_soc_jack_add_gpios() instead.
  1335. *
  1336. * The current threasholds for detection should be configured using
  1337. * micdet_cfg in the platform data. Using this function will force on
  1338. * the microphone bias for the device.
  1339. */
  1340. int wm8903_mic_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack,
  1341. int det, int shrt)
  1342. {
  1343. struct wm8903_priv *wm8903 = snd_soc_codec_get_drvdata(codec);
  1344. int irq_mask = WM8903_MICDET_EINT | WM8903_MICSHRT_EINT;
  1345. dev_dbg(codec->dev, "Enabling microphone detection: %x %x\n",
  1346. det, shrt);
  1347. /* Store the configuration */
  1348. wm8903->mic_jack = jack;
  1349. wm8903->mic_det = det;
  1350. wm8903->mic_short = shrt;
  1351. /* Enable interrupts we've got a report configured for */
  1352. if (det)
  1353. irq_mask &= ~WM8903_MICDET_EINT;
  1354. if (shrt)
  1355. irq_mask &= ~WM8903_MICSHRT_EINT;
  1356. snd_soc_update_bits(codec, WM8903_INTERRUPT_STATUS_1_MASK,
  1357. WM8903_MICDET_EINT | WM8903_MICSHRT_EINT,
  1358. irq_mask);
  1359. if (det || shrt) {
  1360. /* Enable mic detection, this may not have been set through
  1361. * platform data (eg, if the defaults are OK). */
  1362. snd_soc_update_bits(codec, WM8903_WRITE_SEQUENCER_0,
  1363. WM8903_WSEQ_ENA, WM8903_WSEQ_ENA);
  1364. snd_soc_update_bits(codec, WM8903_MIC_BIAS_CONTROL_0,
  1365. WM8903_MICDET_ENA, WM8903_MICDET_ENA);
  1366. } else {
  1367. snd_soc_update_bits(codec, WM8903_MIC_BIAS_CONTROL_0,
  1368. WM8903_MICDET_ENA, 0);
  1369. }
  1370. return 0;
  1371. }
  1372. EXPORT_SYMBOL_GPL(wm8903_mic_detect);
  1373. static irqreturn_t wm8903_irq(int irq, void *data)
  1374. {
  1375. struct snd_soc_codec *codec = data;
  1376. struct wm8903_priv *wm8903 = snd_soc_codec_get_drvdata(codec);
  1377. int mic_report;
  1378. int int_pol;
  1379. int int_val = 0;
  1380. int mask = ~snd_soc_read(codec, WM8903_INTERRUPT_STATUS_1_MASK);
  1381. int_val = snd_soc_read(codec, WM8903_INTERRUPT_STATUS_1) & mask;
  1382. if (int_val & WM8903_WSEQ_BUSY_EINT) {
  1383. dev_warn(codec->dev, "Write sequencer done\n");
  1384. }
  1385. /*
  1386. * The rest is microphone jack detection. We need to manually
  1387. * invert the polarity of the interrupt after each event - to
  1388. * simplify the code keep track of the last state we reported
  1389. * and just invert the relevant bits in both the report and
  1390. * the polarity register.
  1391. */
  1392. mic_report = wm8903->mic_last_report;
  1393. int_pol = snd_soc_read(codec, WM8903_INTERRUPT_POLARITY_1);
  1394. #ifndef CONFIG_SND_SOC_WM8903_MODULE
  1395. if (int_val & (WM8903_MICSHRT_EINT | WM8903_MICDET_EINT))
  1396. trace_snd_soc_jack_irq(dev_name(codec->dev));
  1397. #endif
  1398. if (int_val & WM8903_MICSHRT_EINT) {
  1399. dev_dbg(codec->dev, "Microphone short (pol=%x)\n", int_pol);
  1400. mic_report ^= wm8903->mic_short;
  1401. int_pol ^= WM8903_MICSHRT_INV;
  1402. }
  1403. if (int_val & WM8903_MICDET_EINT) {
  1404. dev_dbg(codec->dev, "Microphone detect (pol=%x)\n", int_pol);
  1405. mic_report ^= wm8903->mic_det;
  1406. int_pol ^= WM8903_MICDET_INV;
  1407. msleep(wm8903->mic_delay);
  1408. }
  1409. snd_soc_update_bits(codec, WM8903_INTERRUPT_POLARITY_1,
  1410. WM8903_MICSHRT_INV | WM8903_MICDET_INV, int_pol);
  1411. snd_soc_jack_report(wm8903->mic_jack, mic_report,
  1412. wm8903->mic_short | wm8903->mic_det);
  1413. wm8903->mic_last_report = mic_report;
  1414. return IRQ_HANDLED;
  1415. }
  1416. #define WM8903_PLAYBACK_RATES (SNDRV_PCM_RATE_8000 |\
  1417. SNDRV_PCM_RATE_11025 | \
  1418. SNDRV_PCM_RATE_16000 | \
  1419. SNDRV_PCM_RATE_22050 | \
  1420. SNDRV_PCM_RATE_32000 | \
  1421. SNDRV_PCM_RATE_44100 | \
  1422. SNDRV_PCM_RATE_48000 | \
  1423. SNDRV_PCM_RATE_88200 | \
  1424. SNDRV_PCM_RATE_96000)
  1425. #define WM8903_CAPTURE_RATES (SNDRV_PCM_RATE_8000 |\
  1426. SNDRV_PCM_RATE_11025 | \
  1427. SNDRV_PCM_RATE_16000 | \
  1428. SNDRV_PCM_RATE_22050 | \
  1429. SNDRV_PCM_RATE_32000 | \
  1430. SNDRV_PCM_RATE_44100 | \
  1431. SNDRV_PCM_RATE_48000)
  1432. #define WM8903_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  1433. SNDRV_PCM_FMTBIT_S20_3LE |\
  1434. SNDRV_PCM_FMTBIT_S24_LE)
  1435. static const struct snd_soc_dai_ops wm8903_dai_ops = {
  1436. .hw_params = wm8903_hw_params,
  1437. .digital_mute = wm8903_digital_mute,
  1438. .set_fmt = wm8903_set_dai_fmt,
  1439. .set_sysclk = wm8903_set_dai_sysclk,
  1440. };
  1441. static struct snd_soc_dai_driver wm8903_dai = {
  1442. .name = "wm8903-hifi",
  1443. .playback = {
  1444. .stream_name = "Playback",
  1445. .channels_min = 2,
  1446. .channels_max = 2,
  1447. .rates = WM8903_PLAYBACK_RATES,
  1448. .formats = WM8903_FORMATS,
  1449. },
  1450. .capture = {
  1451. .stream_name = "Capture",
  1452. .channels_min = 2,
  1453. .channels_max = 2,
  1454. .rates = WM8903_CAPTURE_RATES,
  1455. .formats = WM8903_FORMATS,
  1456. },
  1457. .ops = &wm8903_dai_ops,
  1458. .symmetric_rates = 1,
  1459. };
  1460. static int wm8903_suspend(struct snd_soc_codec *codec)
  1461. {
  1462. wm8903_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1463. return 0;
  1464. }
  1465. static int wm8903_resume(struct snd_soc_codec *codec)
  1466. {
  1467. struct wm8903_priv *wm8903 = snd_soc_codec_get_drvdata(codec);
  1468. regcache_sync(wm8903->regmap);
  1469. wm8903_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  1470. return 0;
  1471. }
  1472. #ifdef CONFIG_GPIOLIB
  1473. static inline struct wm8903_priv *gpio_to_wm8903(struct gpio_chip *chip)
  1474. {
  1475. return container_of(chip, struct wm8903_priv, gpio_chip);
  1476. }
  1477. static int wm8903_gpio_request(struct gpio_chip *chip, unsigned offset)
  1478. {
  1479. if (offset >= WM8903_NUM_GPIO)
  1480. return -EINVAL;
  1481. return 0;
  1482. }
  1483. static int wm8903_gpio_direction_in(struct gpio_chip *chip, unsigned offset)
  1484. {
  1485. struct wm8903_priv *wm8903 = gpio_to_wm8903(chip);
  1486. struct snd_soc_codec *codec = wm8903->codec;
  1487. unsigned int mask, val;
  1488. mask = WM8903_GP1_FN_MASK | WM8903_GP1_DIR_MASK;
  1489. val = (WM8903_GPn_FN_GPIO_INPUT << WM8903_GP1_FN_SHIFT) |
  1490. WM8903_GP1_DIR;
  1491. return snd_soc_update_bits(codec, WM8903_GPIO_CONTROL_1 + offset,
  1492. mask, val);
  1493. }
  1494. static int wm8903_gpio_get(struct gpio_chip *chip, unsigned offset)
  1495. {
  1496. struct wm8903_priv *wm8903 = gpio_to_wm8903(chip);
  1497. struct snd_soc_codec *codec = wm8903->codec;
  1498. int reg;
  1499. reg = snd_soc_read(codec, WM8903_GPIO_CONTROL_1 + offset);
  1500. return (reg & WM8903_GP1_LVL_MASK) >> WM8903_GP1_LVL_SHIFT;
  1501. }
  1502. static int wm8903_gpio_direction_out(struct gpio_chip *chip,
  1503. unsigned offset, int value)
  1504. {
  1505. struct wm8903_priv *wm8903 = gpio_to_wm8903(chip);
  1506. struct snd_soc_codec *codec = wm8903->codec;
  1507. unsigned int mask, val;
  1508. mask = WM8903_GP1_FN_MASK | WM8903_GP1_DIR_MASK | WM8903_GP1_LVL_MASK;
  1509. val = (WM8903_GPn_FN_GPIO_OUTPUT << WM8903_GP1_FN_SHIFT) |
  1510. (value << WM8903_GP2_LVL_SHIFT);
  1511. return snd_soc_update_bits(codec, WM8903_GPIO_CONTROL_1 + offset,
  1512. mask, val);
  1513. }
  1514. static void wm8903_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
  1515. {
  1516. struct wm8903_priv *wm8903 = gpio_to_wm8903(chip);
  1517. struct snd_soc_codec *codec = wm8903->codec;
  1518. snd_soc_update_bits(codec, WM8903_GPIO_CONTROL_1 + offset,
  1519. WM8903_GP1_LVL_MASK,
  1520. !!value << WM8903_GP1_LVL_SHIFT);
  1521. }
  1522. static struct gpio_chip wm8903_template_chip = {
  1523. .label = "wm8903",
  1524. .owner = THIS_MODULE,
  1525. .request = wm8903_gpio_request,
  1526. .direction_input = wm8903_gpio_direction_in,
  1527. .get = wm8903_gpio_get,
  1528. .direction_output = wm8903_gpio_direction_out,
  1529. .set = wm8903_gpio_set,
  1530. .can_sleep = 1,
  1531. };
  1532. static void wm8903_init_gpio(struct snd_soc_codec *codec)
  1533. {
  1534. struct wm8903_priv *wm8903 = snd_soc_codec_get_drvdata(codec);
  1535. struct wm8903_platform_data *pdata = wm8903->pdata;
  1536. int ret;
  1537. wm8903->gpio_chip = wm8903_template_chip;
  1538. wm8903->gpio_chip.ngpio = WM8903_NUM_GPIO;
  1539. wm8903->gpio_chip.dev = codec->dev;
  1540. if (pdata && pdata->gpio_base)
  1541. wm8903->gpio_chip.base = pdata->gpio_base;
  1542. else
  1543. wm8903->gpio_chip.base = -1;
  1544. ret = gpiochip_add(&wm8903->gpio_chip);
  1545. if (ret != 0)
  1546. dev_err(codec->dev, "Failed to add GPIOs: %d\n", ret);
  1547. }
  1548. static void wm8903_free_gpio(struct snd_soc_codec *codec)
  1549. {
  1550. struct wm8903_priv *wm8903 = snd_soc_codec_get_drvdata(codec);
  1551. int ret;
  1552. ret = gpiochip_remove(&wm8903->gpio_chip);
  1553. if (ret != 0)
  1554. dev_err(codec->dev, "Failed to remove GPIOs: %d\n", ret);
  1555. }
  1556. #else
  1557. static void wm8903_init_gpio(struct snd_soc_codec *codec)
  1558. {
  1559. }
  1560. static void wm8903_free_gpio(struct snd_soc_codec *codec)
  1561. {
  1562. }
  1563. #endif
  1564. static int wm8903_probe(struct snd_soc_codec *codec)
  1565. {
  1566. struct wm8903_priv *wm8903 = snd_soc_codec_get_drvdata(codec);
  1567. struct wm8903_platform_data *pdata = wm8903->pdata;
  1568. int ret, i;
  1569. int trigger, irq_pol;
  1570. u16 val;
  1571. wm8903->codec = codec;
  1572. codec->control_data = wm8903->regmap;
  1573. ret = snd_soc_codec_set_cache_io(codec, 8, 16, SND_SOC_REGMAP);
  1574. if (ret != 0) {
  1575. dev_err(codec->dev, "Failed to set cache I/O: %d\n", ret);
  1576. return ret;
  1577. }
  1578. /* Set up GPIOs and microphone detection */
  1579. if (pdata) {
  1580. bool mic_gpio = false;
  1581. for (i = 0; i < ARRAY_SIZE(pdata->gpio_cfg); i++) {
  1582. if ((!pdata->gpio_cfg[i]) ||
  1583. (pdata->gpio_cfg[i] > WM8903_GPIO_CONFIG_ZERO))
  1584. continue;
  1585. snd_soc_write(codec, WM8903_GPIO_CONTROL_1 + i,
  1586. pdata->gpio_cfg[i] & 0x7fff);
  1587. val = (pdata->gpio_cfg[i] & WM8903_GP1_FN_MASK)
  1588. >> WM8903_GP1_FN_SHIFT;
  1589. switch (val) {
  1590. case WM8903_GPn_FN_MICBIAS_CURRENT_DETECT:
  1591. case WM8903_GPn_FN_MICBIAS_SHORT_DETECT:
  1592. mic_gpio = true;
  1593. break;
  1594. default:
  1595. break;
  1596. }
  1597. }
  1598. snd_soc_write(codec, WM8903_MIC_BIAS_CONTROL_0,
  1599. pdata->micdet_cfg);
  1600. /* Microphone detection needs the WSEQ clock */
  1601. if (pdata->micdet_cfg)
  1602. snd_soc_update_bits(codec, WM8903_WRITE_SEQUENCER_0,
  1603. WM8903_WSEQ_ENA, WM8903_WSEQ_ENA);
  1604. /* If microphone detection is enabled by pdata but
  1605. * detected via IRQ then interrupts can be lost before
  1606. * the machine driver has set up microphone detection
  1607. * IRQs as the IRQs are clear on read. The detection
  1608. * will be enabled when the machine driver configures.
  1609. */
  1610. WARN_ON(!mic_gpio && (pdata->micdet_cfg & WM8903_MICDET_ENA));
  1611. wm8903->mic_delay = pdata->micdet_delay;
  1612. }
  1613. if (wm8903->irq) {
  1614. if (pdata && pdata->irq_active_low) {
  1615. trigger = IRQF_TRIGGER_LOW;
  1616. irq_pol = WM8903_IRQ_POL;
  1617. } else {
  1618. trigger = IRQF_TRIGGER_HIGH;
  1619. irq_pol = 0;
  1620. }
  1621. snd_soc_update_bits(codec, WM8903_INTERRUPT_CONTROL,
  1622. WM8903_IRQ_POL, irq_pol);
  1623. ret = request_threaded_irq(wm8903->irq, NULL, wm8903_irq,
  1624. trigger | IRQF_ONESHOT,
  1625. "wm8903", codec);
  1626. if (ret != 0) {
  1627. dev_err(codec->dev, "Failed to request IRQ: %d\n",
  1628. ret);
  1629. return ret;
  1630. }
  1631. /* Enable write sequencer interrupts */
  1632. snd_soc_update_bits(codec, WM8903_INTERRUPT_STATUS_1_MASK,
  1633. WM8903_IM_WSEQ_BUSY_EINT, 0);
  1634. }
  1635. /* power on device */
  1636. wm8903_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  1637. /* Latch volume update bits */
  1638. val = snd_soc_read(codec, WM8903_ADC_DIGITAL_VOLUME_LEFT);
  1639. val |= WM8903_ADCVU;
  1640. snd_soc_write(codec, WM8903_ADC_DIGITAL_VOLUME_LEFT, val);
  1641. snd_soc_write(codec, WM8903_ADC_DIGITAL_VOLUME_RIGHT, val);
  1642. val = snd_soc_read(codec, WM8903_DAC_DIGITAL_VOLUME_LEFT);
  1643. val |= WM8903_DACVU;
  1644. snd_soc_write(codec, WM8903_DAC_DIGITAL_VOLUME_LEFT, val);
  1645. snd_soc_write(codec, WM8903_DAC_DIGITAL_VOLUME_RIGHT, val);
  1646. val = snd_soc_read(codec, WM8903_ANALOGUE_OUT1_LEFT);
  1647. val |= WM8903_HPOUTVU;
  1648. snd_soc_write(codec, WM8903_ANALOGUE_OUT1_LEFT, val);
  1649. snd_soc_write(codec, WM8903_ANALOGUE_OUT1_RIGHT, val);
  1650. val = snd_soc_read(codec, WM8903_ANALOGUE_OUT2_LEFT);
  1651. val |= WM8903_LINEOUTVU;
  1652. snd_soc_write(codec, WM8903_ANALOGUE_OUT2_LEFT, val);
  1653. snd_soc_write(codec, WM8903_ANALOGUE_OUT2_RIGHT, val);
  1654. val = snd_soc_read(codec, WM8903_ANALOGUE_OUT3_LEFT);
  1655. val |= WM8903_SPKVU;
  1656. snd_soc_write(codec, WM8903_ANALOGUE_OUT3_LEFT, val);
  1657. snd_soc_write(codec, WM8903_ANALOGUE_OUT3_RIGHT, val);
  1658. /* Enable DAC soft mute by default */
  1659. snd_soc_update_bits(codec, WM8903_DAC_DIGITAL_1,
  1660. WM8903_DAC_MUTEMODE | WM8903_DAC_MUTE,
  1661. WM8903_DAC_MUTEMODE | WM8903_DAC_MUTE);
  1662. wm8903_init_gpio(codec);
  1663. return ret;
  1664. }
  1665. /* power down chip */
  1666. static int wm8903_remove(struct snd_soc_codec *codec)
  1667. {
  1668. struct wm8903_priv *wm8903 = snd_soc_codec_get_drvdata(codec);
  1669. wm8903_free_gpio(codec);
  1670. wm8903_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1671. if (wm8903->irq)
  1672. free_irq(wm8903->irq, codec);
  1673. return 0;
  1674. }
  1675. static struct snd_soc_codec_driver soc_codec_dev_wm8903 = {
  1676. .probe = wm8903_probe,
  1677. .remove = wm8903_remove,
  1678. .suspend = wm8903_suspend,
  1679. .resume = wm8903_resume,
  1680. .set_bias_level = wm8903_set_bias_level,
  1681. .seq_notifier = wm8903_seq_notifier,
  1682. .controls = wm8903_snd_controls,
  1683. .num_controls = ARRAY_SIZE(wm8903_snd_controls),
  1684. .dapm_widgets = wm8903_dapm_widgets,
  1685. .num_dapm_widgets = ARRAY_SIZE(wm8903_dapm_widgets),
  1686. .dapm_routes = wm8903_intercon,
  1687. .num_dapm_routes = ARRAY_SIZE(wm8903_intercon),
  1688. };
  1689. static const struct regmap_config wm8903_regmap = {
  1690. .reg_bits = 8,
  1691. .val_bits = 16,
  1692. .max_register = WM8903_MAX_REGISTER,
  1693. .volatile_reg = wm8903_volatile_register,
  1694. .readable_reg = wm8903_readable_register,
  1695. .cache_type = REGCACHE_RBTREE,
  1696. .reg_defaults = wm8903_reg_defaults,
  1697. .num_reg_defaults = ARRAY_SIZE(wm8903_reg_defaults),
  1698. };
  1699. static __devinit int wm8903_i2c_probe(struct i2c_client *i2c,
  1700. const struct i2c_device_id *id)
  1701. {
  1702. struct wm8903_platform_data *pdata = dev_get_platdata(&i2c->dev);
  1703. struct wm8903_priv *wm8903;
  1704. unsigned int val;
  1705. int ret;
  1706. wm8903 = devm_kzalloc(&i2c->dev, sizeof(struct wm8903_priv),
  1707. GFP_KERNEL);
  1708. if (wm8903 == NULL)
  1709. return -ENOMEM;
  1710. wm8903->regmap = regmap_init_i2c(i2c, &wm8903_regmap);
  1711. if (IS_ERR(wm8903->regmap)) {
  1712. ret = PTR_ERR(wm8903->regmap);
  1713. dev_err(&i2c->dev, "Failed to allocate register map: %d\n",
  1714. ret);
  1715. return ret;
  1716. }
  1717. i2c_set_clientdata(i2c, wm8903);
  1718. wm8903->irq = i2c->irq;
  1719. /* If no platform data was supplied, create storage for defaults */
  1720. if (pdata) {
  1721. wm8903->pdata = pdata;
  1722. } else {
  1723. wm8903->pdata = devm_kzalloc(&i2c->dev,
  1724. sizeof(struct wm8903_platform_data),
  1725. GFP_KERNEL);
  1726. if (wm8903->pdata == NULL) {
  1727. dev_err(&i2c->dev, "Failed to allocate pdata\n");
  1728. return -ENOMEM;
  1729. }
  1730. }
  1731. ret = regmap_read(wm8903->regmap, WM8903_SW_RESET_AND_ID, &val);
  1732. if (ret != 0) {
  1733. dev_err(&i2c->dev, "Failed to read chip ID: %d\n", ret);
  1734. goto err;
  1735. }
  1736. if (val != 0x8903) {
  1737. dev_err(&i2c->dev, "Device with ID %x is not a WM8903\n", val);
  1738. ret = -ENODEV;
  1739. goto err;
  1740. }
  1741. ret = regmap_read(wm8903->regmap, WM8903_REVISION_NUMBER, &val);
  1742. if (ret != 0) {
  1743. dev_err(&i2c->dev, "Failed to read chip revision: %d\n", ret);
  1744. goto err;
  1745. }
  1746. dev_info(&i2c->dev, "WM8903 revision %c\n",
  1747. (val & WM8903_CHIP_REV_MASK) + 'A');
  1748. /* Reset the device */
  1749. regmap_write(wm8903->regmap, WM8903_SW_RESET_AND_ID, 0x8903);
  1750. ret = snd_soc_register_codec(&i2c->dev,
  1751. &soc_codec_dev_wm8903, &wm8903_dai, 1);
  1752. if (ret != 0)
  1753. goto err;
  1754. return 0;
  1755. err:
  1756. regmap_exit(wm8903->regmap);
  1757. return ret;
  1758. }
  1759. static __devexit int wm8903_i2c_remove(struct i2c_client *client)
  1760. {
  1761. struct wm8903_priv *wm8903 = i2c_get_clientdata(client);
  1762. regmap_exit(wm8903->regmap);
  1763. snd_soc_unregister_codec(&client->dev);
  1764. return 0;
  1765. }
  1766. static const struct i2c_device_id wm8903_i2c_id[] = {
  1767. { "wm8903", 0 },
  1768. { }
  1769. };
  1770. MODULE_DEVICE_TABLE(i2c, wm8903_i2c_id);
  1771. static struct i2c_driver wm8903_i2c_driver = {
  1772. .driver = {
  1773. .name = "wm8903",
  1774. .owner = THIS_MODULE,
  1775. },
  1776. .probe = wm8903_i2c_probe,
  1777. .remove = __devexit_p(wm8903_i2c_remove),
  1778. .id_table = wm8903_i2c_id,
  1779. };
  1780. static int __init wm8903_modinit(void)
  1781. {
  1782. int ret = 0;
  1783. ret = i2c_add_driver(&wm8903_i2c_driver);
  1784. if (ret != 0) {
  1785. printk(KERN_ERR "Failed to register wm8903 I2C driver: %d\n",
  1786. ret);
  1787. }
  1788. return ret;
  1789. }
  1790. module_init(wm8903_modinit);
  1791. static void __exit wm8903_exit(void)
  1792. {
  1793. i2c_del_driver(&wm8903_i2c_driver);
  1794. }
  1795. module_exit(wm8903_exit);
  1796. MODULE_DESCRIPTION("ASoC WM8903 driver");
  1797. MODULE_AUTHOR("Mark Brown <broonie@opensource.wolfsonmicro.cm>");
  1798. MODULE_LICENSE("GPL");