spi-pxa2xx.c 33 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291
  1. /*
  2. * Copyright (C) 2005 Stephen Street / StreetFire Sound Labs
  3. * Copyright (C) 2013, Intel Corporation
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License as published by
  7. * the Free Software Foundation; either version 2 of the License, or
  8. * (at your option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  18. */
  19. #include <linux/init.h>
  20. #include <linux/module.h>
  21. #include <linux/device.h>
  22. #include <linux/ioport.h>
  23. #include <linux/errno.h>
  24. #include <linux/interrupt.h>
  25. #include <linux/platform_device.h>
  26. #include <linux/spi/pxa2xx_spi.h>
  27. #include <linux/spi/spi.h>
  28. #include <linux/workqueue.h>
  29. #include <linux/delay.h>
  30. #include <linux/gpio.h>
  31. #include <linux/slab.h>
  32. #include <linux/clk.h>
  33. #include <linux/pm_runtime.h>
  34. #include <asm/io.h>
  35. #include <asm/irq.h>
  36. #include <asm/delay.h>
  37. #include "spi-pxa2xx.h"
  38. MODULE_AUTHOR("Stephen Street");
  39. MODULE_DESCRIPTION("PXA2xx SSP SPI Controller");
  40. MODULE_LICENSE("GPL");
  41. MODULE_ALIAS("platform:pxa2xx-spi");
  42. #define MAX_BUSES 3
  43. #define TIMOUT_DFLT 1000
  44. /*
  45. * for testing SSCR1 changes that require SSP restart, basically
  46. * everything except the service and interrupt enables, the pxa270 developer
  47. * manual says only SSCR1_SCFR, SSCR1_SPH, SSCR1_SPO need to be in this
  48. * list, but the PXA255 dev man says all bits without really meaning the
  49. * service and interrupt enables
  50. */
  51. #define SSCR1_CHANGE_MASK (SSCR1_TTELP | SSCR1_TTE | SSCR1_SCFR \
  52. | SSCR1_ECRA | SSCR1_ECRB | SSCR1_SCLKDIR \
  53. | SSCR1_SFRMDIR | SSCR1_RWOT | SSCR1_TRAIL \
  54. | SSCR1_IFS | SSCR1_STRF | SSCR1_EFWR \
  55. | SSCR1_RFT | SSCR1_TFT | SSCR1_MWDS \
  56. | SSCR1_SPH | SSCR1_SPO | SSCR1_LBM)
  57. #define LPSS_RX_THRESH_DFLT 64
  58. #define LPSS_TX_LOTHRESH_DFLT 160
  59. #define LPSS_TX_HITHRESH_DFLT 224
  60. /* Offset from drv_data->lpss_base */
  61. #define SPI_CS_CONTROL 0x18
  62. #define SPI_CS_CONTROL_SW_MODE BIT(0)
  63. #define SPI_CS_CONTROL_CS_HIGH BIT(1)
  64. static bool is_lpss_ssp(const struct driver_data *drv_data)
  65. {
  66. return drv_data->ssp_type == LPSS_SSP;
  67. }
  68. /*
  69. * Read and write LPSS SSP private registers. Caller must first check that
  70. * is_lpss_ssp() returns true before these can be called.
  71. */
  72. static u32 __lpss_ssp_read_priv(struct driver_data *drv_data, unsigned offset)
  73. {
  74. WARN_ON(!drv_data->lpss_base);
  75. return readl(drv_data->lpss_base + offset);
  76. }
  77. static void __lpss_ssp_write_priv(struct driver_data *drv_data,
  78. unsigned offset, u32 value)
  79. {
  80. WARN_ON(!drv_data->lpss_base);
  81. writel(value, drv_data->lpss_base + offset);
  82. }
  83. /*
  84. * lpss_ssp_setup - perform LPSS SSP specific setup
  85. * @drv_data: pointer to the driver private data
  86. *
  87. * Perform LPSS SSP specific setup. This function must be called first if
  88. * one is going to use LPSS SSP private registers.
  89. */
  90. static void lpss_ssp_setup(struct driver_data *drv_data)
  91. {
  92. unsigned offset = 0x400;
  93. u32 value, orig;
  94. if (!is_lpss_ssp(drv_data))
  95. return;
  96. /*
  97. * Perform auto-detection of the LPSS SSP private registers. They
  98. * can be either at 1k or 2k offset from the base address.
  99. */
  100. orig = readl(drv_data->ioaddr + offset + SPI_CS_CONTROL);
  101. value = orig | SPI_CS_CONTROL_SW_MODE;
  102. writel(value, drv_data->ioaddr + offset + SPI_CS_CONTROL);
  103. value = readl(drv_data->ioaddr + offset + SPI_CS_CONTROL);
  104. if (value != (orig | SPI_CS_CONTROL_SW_MODE)) {
  105. offset = 0x800;
  106. goto detection_done;
  107. }
  108. value &= ~SPI_CS_CONTROL_SW_MODE;
  109. writel(value, drv_data->ioaddr + offset + SPI_CS_CONTROL);
  110. value = readl(drv_data->ioaddr + offset + SPI_CS_CONTROL);
  111. if (value != orig) {
  112. offset = 0x800;
  113. goto detection_done;
  114. }
  115. detection_done:
  116. /* Now set the LPSS base */
  117. drv_data->lpss_base = drv_data->ioaddr + offset;
  118. /* Enable software chip select control */
  119. value = SPI_CS_CONTROL_SW_MODE | SPI_CS_CONTROL_CS_HIGH;
  120. __lpss_ssp_write_priv(drv_data, SPI_CS_CONTROL, value);
  121. }
  122. static void lpss_ssp_cs_control(struct driver_data *drv_data, bool enable)
  123. {
  124. u32 value;
  125. if (!is_lpss_ssp(drv_data))
  126. return;
  127. value = __lpss_ssp_read_priv(drv_data, SPI_CS_CONTROL);
  128. if (enable)
  129. value &= ~SPI_CS_CONTROL_CS_HIGH;
  130. else
  131. value |= SPI_CS_CONTROL_CS_HIGH;
  132. __lpss_ssp_write_priv(drv_data, SPI_CS_CONTROL, value);
  133. }
  134. static void cs_assert(struct driver_data *drv_data)
  135. {
  136. struct chip_data *chip = drv_data->cur_chip;
  137. if (drv_data->ssp_type == CE4100_SSP) {
  138. write_SSSR(drv_data->cur_chip->frm, drv_data->ioaddr);
  139. return;
  140. }
  141. if (chip->cs_control) {
  142. chip->cs_control(PXA2XX_CS_ASSERT);
  143. return;
  144. }
  145. if (gpio_is_valid(chip->gpio_cs)) {
  146. gpio_set_value(chip->gpio_cs, chip->gpio_cs_inverted);
  147. return;
  148. }
  149. lpss_ssp_cs_control(drv_data, true);
  150. }
  151. static void cs_deassert(struct driver_data *drv_data)
  152. {
  153. struct chip_data *chip = drv_data->cur_chip;
  154. if (drv_data->ssp_type == CE4100_SSP)
  155. return;
  156. if (chip->cs_control) {
  157. chip->cs_control(PXA2XX_CS_DEASSERT);
  158. return;
  159. }
  160. if (gpio_is_valid(chip->gpio_cs)) {
  161. gpio_set_value(chip->gpio_cs, !chip->gpio_cs_inverted);
  162. return;
  163. }
  164. lpss_ssp_cs_control(drv_data, false);
  165. }
  166. int pxa2xx_spi_flush(struct driver_data *drv_data)
  167. {
  168. unsigned long limit = loops_per_jiffy << 1;
  169. void __iomem *reg = drv_data->ioaddr;
  170. do {
  171. while (read_SSSR(reg) & SSSR_RNE) {
  172. read_SSDR(reg);
  173. }
  174. } while ((read_SSSR(reg) & SSSR_BSY) && --limit);
  175. write_SSSR_CS(drv_data, SSSR_ROR);
  176. return limit;
  177. }
  178. static int null_writer(struct driver_data *drv_data)
  179. {
  180. void __iomem *reg = drv_data->ioaddr;
  181. u8 n_bytes = drv_data->n_bytes;
  182. if (((read_SSSR(reg) & SSSR_TFL_MASK) == SSSR_TFL_MASK)
  183. || (drv_data->tx == drv_data->tx_end))
  184. return 0;
  185. write_SSDR(0, reg);
  186. drv_data->tx += n_bytes;
  187. return 1;
  188. }
  189. static int null_reader(struct driver_data *drv_data)
  190. {
  191. void __iomem *reg = drv_data->ioaddr;
  192. u8 n_bytes = drv_data->n_bytes;
  193. while ((read_SSSR(reg) & SSSR_RNE)
  194. && (drv_data->rx < drv_data->rx_end)) {
  195. read_SSDR(reg);
  196. drv_data->rx += n_bytes;
  197. }
  198. return drv_data->rx == drv_data->rx_end;
  199. }
  200. static int u8_writer(struct driver_data *drv_data)
  201. {
  202. void __iomem *reg = drv_data->ioaddr;
  203. if (((read_SSSR(reg) & SSSR_TFL_MASK) == SSSR_TFL_MASK)
  204. || (drv_data->tx == drv_data->tx_end))
  205. return 0;
  206. write_SSDR(*(u8 *)(drv_data->tx), reg);
  207. ++drv_data->tx;
  208. return 1;
  209. }
  210. static int u8_reader(struct driver_data *drv_data)
  211. {
  212. void __iomem *reg = drv_data->ioaddr;
  213. while ((read_SSSR(reg) & SSSR_RNE)
  214. && (drv_data->rx < drv_data->rx_end)) {
  215. *(u8 *)(drv_data->rx) = read_SSDR(reg);
  216. ++drv_data->rx;
  217. }
  218. return drv_data->rx == drv_data->rx_end;
  219. }
  220. static int u16_writer(struct driver_data *drv_data)
  221. {
  222. void __iomem *reg = drv_data->ioaddr;
  223. if (((read_SSSR(reg) & SSSR_TFL_MASK) == SSSR_TFL_MASK)
  224. || (drv_data->tx == drv_data->tx_end))
  225. return 0;
  226. write_SSDR(*(u16 *)(drv_data->tx), reg);
  227. drv_data->tx += 2;
  228. return 1;
  229. }
  230. static int u16_reader(struct driver_data *drv_data)
  231. {
  232. void __iomem *reg = drv_data->ioaddr;
  233. while ((read_SSSR(reg) & SSSR_RNE)
  234. && (drv_data->rx < drv_data->rx_end)) {
  235. *(u16 *)(drv_data->rx) = read_SSDR(reg);
  236. drv_data->rx += 2;
  237. }
  238. return drv_data->rx == drv_data->rx_end;
  239. }
  240. static int u32_writer(struct driver_data *drv_data)
  241. {
  242. void __iomem *reg = drv_data->ioaddr;
  243. if (((read_SSSR(reg) & SSSR_TFL_MASK) == SSSR_TFL_MASK)
  244. || (drv_data->tx == drv_data->tx_end))
  245. return 0;
  246. write_SSDR(*(u32 *)(drv_data->tx), reg);
  247. drv_data->tx += 4;
  248. return 1;
  249. }
  250. static int u32_reader(struct driver_data *drv_data)
  251. {
  252. void __iomem *reg = drv_data->ioaddr;
  253. while ((read_SSSR(reg) & SSSR_RNE)
  254. && (drv_data->rx < drv_data->rx_end)) {
  255. *(u32 *)(drv_data->rx) = read_SSDR(reg);
  256. drv_data->rx += 4;
  257. }
  258. return drv_data->rx == drv_data->rx_end;
  259. }
  260. void *pxa2xx_spi_next_transfer(struct driver_data *drv_data)
  261. {
  262. struct spi_message *msg = drv_data->cur_msg;
  263. struct spi_transfer *trans = drv_data->cur_transfer;
  264. /* Move to next transfer */
  265. if (trans->transfer_list.next != &msg->transfers) {
  266. drv_data->cur_transfer =
  267. list_entry(trans->transfer_list.next,
  268. struct spi_transfer,
  269. transfer_list);
  270. return RUNNING_STATE;
  271. } else
  272. return DONE_STATE;
  273. }
  274. /* caller already set message->status; dma and pio irqs are blocked */
  275. static void giveback(struct driver_data *drv_data)
  276. {
  277. struct spi_transfer* last_transfer;
  278. struct spi_message *msg;
  279. msg = drv_data->cur_msg;
  280. drv_data->cur_msg = NULL;
  281. drv_data->cur_transfer = NULL;
  282. last_transfer = list_entry(msg->transfers.prev,
  283. struct spi_transfer,
  284. transfer_list);
  285. /* Delay if requested before any change in chip select */
  286. if (last_transfer->delay_usecs)
  287. udelay(last_transfer->delay_usecs);
  288. /* Drop chip select UNLESS cs_change is true or we are returning
  289. * a message with an error, or next message is for another chip
  290. */
  291. if (!last_transfer->cs_change)
  292. cs_deassert(drv_data);
  293. else {
  294. struct spi_message *next_msg;
  295. /* Holding of cs was hinted, but we need to make sure
  296. * the next message is for the same chip. Don't waste
  297. * time with the following tests unless this was hinted.
  298. *
  299. * We cannot postpone this until pump_messages, because
  300. * after calling msg->complete (below) the driver that
  301. * sent the current message could be unloaded, which
  302. * could invalidate the cs_control() callback...
  303. */
  304. /* get a pointer to the next message, if any */
  305. next_msg = spi_get_next_queued_message(drv_data->master);
  306. /* see if the next and current messages point
  307. * to the same chip
  308. */
  309. if (next_msg && next_msg->spi != msg->spi)
  310. next_msg = NULL;
  311. if (!next_msg || msg->state == ERROR_STATE)
  312. cs_deassert(drv_data);
  313. }
  314. spi_finalize_current_message(drv_data->master);
  315. drv_data->cur_chip = NULL;
  316. }
  317. static void reset_sccr1(struct driver_data *drv_data)
  318. {
  319. void __iomem *reg = drv_data->ioaddr;
  320. struct chip_data *chip = drv_data->cur_chip;
  321. u32 sccr1_reg;
  322. sccr1_reg = read_SSCR1(reg) & ~drv_data->int_cr1;
  323. sccr1_reg &= ~SSCR1_RFT;
  324. sccr1_reg |= chip->threshold;
  325. write_SSCR1(sccr1_reg, reg);
  326. }
  327. static void int_error_stop(struct driver_data *drv_data, const char* msg)
  328. {
  329. void __iomem *reg = drv_data->ioaddr;
  330. /* Stop and reset SSP */
  331. write_SSSR_CS(drv_data, drv_data->clear_sr);
  332. reset_sccr1(drv_data);
  333. if (!pxa25x_ssp_comp(drv_data))
  334. write_SSTO(0, reg);
  335. pxa2xx_spi_flush(drv_data);
  336. write_SSCR0(read_SSCR0(reg) & ~SSCR0_SSE, reg);
  337. dev_err(&drv_data->pdev->dev, "%s\n", msg);
  338. drv_data->cur_msg->state = ERROR_STATE;
  339. tasklet_schedule(&drv_data->pump_transfers);
  340. }
  341. static void int_transfer_complete(struct driver_data *drv_data)
  342. {
  343. void __iomem *reg = drv_data->ioaddr;
  344. /* Stop SSP */
  345. write_SSSR_CS(drv_data, drv_data->clear_sr);
  346. reset_sccr1(drv_data);
  347. if (!pxa25x_ssp_comp(drv_data))
  348. write_SSTO(0, reg);
  349. /* Update total byte transferred return count actual bytes read */
  350. drv_data->cur_msg->actual_length += drv_data->len -
  351. (drv_data->rx_end - drv_data->rx);
  352. /* Transfer delays and chip select release are
  353. * handled in pump_transfers or giveback
  354. */
  355. /* Move to next transfer */
  356. drv_data->cur_msg->state = pxa2xx_spi_next_transfer(drv_data);
  357. /* Schedule transfer tasklet */
  358. tasklet_schedule(&drv_data->pump_transfers);
  359. }
  360. static irqreturn_t interrupt_transfer(struct driver_data *drv_data)
  361. {
  362. void __iomem *reg = drv_data->ioaddr;
  363. u32 irq_mask = (read_SSCR1(reg) & SSCR1_TIE) ?
  364. drv_data->mask_sr : drv_data->mask_sr & ~SSSR_TFS;
  365. u32 irq_status = read_SSSR(reg) & irq_mask;
  366. if (irq_status & SSSR_ROR) {
  367. int_error_stop(drv_data, "interrupt_transfer: fifo overrun");
  368. return IRQ_HANDLED;
  369. }
  370. if (irq_status & SSSR_TINT) {
  371. write_SSSR(SSSR_TINT, reg);
  372. if (drv_data->read(drv_data)) {
  373. int_transfer_complete(drv_data);
  374. return IRQ_HANDLED;
  375. }
  376. }
  377. /* Drain rx fifo, Fill tx fifo and prevent overruns */
  378. do {
  379. if (drv_data->read(drv_data)) {
  380. int_transfer_complete(drv_data);
  381. return IRQ_HANDLED;
  382. }
  383. } while (drv_data->write(drv_data));
  384. if (drv_data->read(drv_data)) {
  385. int_transfer_complete(drv_data);
  386. return IRQ_HANDLED;
  387. }
  388. if (drv_data->tx == drv_data->tx_end) {
  389. u32 bytes_left;
  390. u32 sccr1_reg;
  391. sccr1_reg = read_SSCR1(reg);
  392. sccr1_reg &= ~SSCR1_TIE;
  393. /*
  394. * PXA25x_SSP has no timeout, set up rx threshould for the
  395. * remaining RX bytes.
  396. */
  397. if (pxa25x_ssp_comp(drv_data)) {
  398. sccr1_reg &= ~SSCR1_RFT;
  399. bytes_left = drv_data->rx_end - drv_data->rx;
  400. switch (drv_data->n_bytes) {
  401. case 4:
  402. bytes_left >>= 1;
  403. case 2:
  404. bytes_left >>= 1;
  405. }
  406. if (bytes_left > RX_THRESH_DFLT)
  407. bytes_left = RX_THRESH_DFLT;
  408. sccr1_reg |= SSCR1_RxTresh(bytes_left);
  409. }
  410. write_SSCR1(sccr1_reg, reg);
  411. }
  412. /* We did something */
  413. return IRQ_HANDLED;
  414. }
  415. static irqreturn_t ssp_int(int irq, void *dev_id)
  416. {
  417. struct driver_data *drv_data = dev_id;
  418. void __iomem *reg = drv_data->ioaddr;
  419. u32 sccr1_reg;
  420. u32 mask = drv_data->mask_sr;
  421. u32 status;
  422. /*
  423. * The IRQ might be shared with other peripherals so we must first
  424. * check that are we RPM suspended or not. If we are we assume that
  425. * the IRQ was not for us (we shouldn't be RPM suspended when the
  426. * interrupt is enabled).
  427. */
  428. if (pm_runtime_suspended(&drv_data->pdev->dev))
  429. return IRQ_NONE;
  430. sccr1_reg = read_SSCR1(reg);
  431. status = read_SSSR(reg);
  432. /* Ignore possible writes if we don't need to write */
  433. if (!(sccr1_reg & SSCR1_TIE))
  434. mask &= ~SSSR_TFS;
  435. if (!(status & mask))
  436. return IRQ_NONE;
  437. if (!drv_data->cur_msg) {
  438. write_SSCR0(read_SSCR0(reg) & ~SSCR0_SSE, reg);
  439. write_SSCR1(read_SSCR1(reg) & ~drv_data->int_cr1, reg);
  440. if (!pxa25x_ssp_comp(drv_data))
  441. write_SSTO(0, reg);
  442. write_SSSR_CS(drv_data, drv_data->clear_sr);
  443. dev_err(&drv_data->pdev->dev, "bad message state "
  444. "in interrupt handler\n");
  445. /* Never fail */
  446. return IRQ_HANDLED;
  447. }
  448. return drv_data->transfer_handler(drv_data);
  449. }
  450. static unsigned int ssp_get_clk_div(struct driver_data *drv_data, int rate)
  451. {
  452. unsigned long ssp_clk = drv_data->max_clk_rate;
  453. const struct ssp_device *ssp = drv_data->ssp;
  454. rate = min_t(int, ssp_clk, rate);
  455. if (ssp->type == PXA25x_SSP || ssp->type == CE4100_SSP)
  456. return ((ssp_clk / (2 * rate) - 1) & 0xff) << 8;
  457. else
  458. return ((ssp_clk / rate - 1) & 0xfff) << 8;
  459. }
  460. static void pump_transfers(unsigned long data)
  461. {
  462. struct driver_data *drv_data = (struct driver_data *)data;
  463. struct spi_message *message = NULL;
  464. struct spi_transfer *transfer = NULL;
  465. struct spi_transfer *previous = NULL;
  466. struct chip_data *chip = NULL;
  467. void __iomem *reg = drv_data->ioaddr;
  468. u32 clk_div = 0;
  469. u8 bits = 0;
  470. u32 speed = 0;
  471. u32 cr0;
  472. u32 cr1;
  473. u32 dma_thresh = drv_data->cur_chip->dma_threshold;
  474. u32 dma_burst = drv_data->cur_chip->dma_burst_size;
  475. /* Get current state information */
  476. message = drv_data->cur_msg;
  477. transfer = drv_data->cur_transfer;
  478. chip = drv_data->cur_chip;
  479. /* Handle for abort */
  480. if (message->state == ERROR_STATE) {
  481. message->status = -EIO;
  482. giveback(drv_data);
  483. return;
  484. }
  485. /* Handle end of message */
  486. if (message->state == DONE_STATE) {
  487. message->status = 0;
  488. giveback(drv_data);
  489. return;
  490. }
  491. /* Delay if requested at end of transfer before CS change */
  492. if (message->state == RUNNING_STATE) {
  493. previous = list_entry(transfer->transfer_list.prev,
  494. struct spi_transfer,
  495. transfer_list);
  496. if (previous->delay_usecs)
  497. udelay(previous->delay_usecs);
  498. /* Drop chip select only if cs_change is requested */
  499. if (previous->cs_change)
  500. cs_deassert(drv_data);
  501. }
  502. /* Check if we can DMA this transfer */
  503. if (!pxa2xx_spi_dma_is_possible(transfer->len) && chip->enable_dma) {
  504. /* reject already-mapped transfers; PIO won't always work */
  505. if (message->is_dma_mapped
  506. || transfer->rx_dma || transfer->tx_dma) {
  507. dev_err(&drv_data->pdev->dev,
  508. "pump_transfers: mapped transfer length "
  509. "of %u is greater than %d\n",
  510. transfer->len, MAX_DMA_LEN);
  511. message->status = -EINVAL;
  512. giveback(drv_data);
  513. return;
  514. }
  515. /* warn ... we force this to PIO mode */
  516. if (printk_ratelimit())
  517. dev_warn(&message->spi->dev, "pump_transfers: "
  518. "DMA disabled for transfer length %ld "
  519. "greater than %d\n",
  520. (long)drv_data->len, MAX_DMA_LEN);
  521. }
  522. /* Setup the transfer state based on the type of transfer */
  523. if (pxa2xx_spi_flush(drv_data) == 0) {
  524. dev_err(&drv_data->pdev->dev, "pump_transfers: flush failed\n");
  525. message->status = -EIO;
  526. giveback(drv_data);
  527. return;
  528. }
  529. drv_data->n_bytes = chip->n_bytes;
  530. drv_data->tx = (void *)transfer->tx_buf;
  531. drv_data->tx_end = drv_data->tx + transfer->len;
  532. drv_data->rx = transfer->rx_buf;
  533. drv_data->rx_end = drv_data->rx + transfer->len;
  534. drv_data->rx_dma = transfer->rx_dma;
  535. drv_data->tx_dma = transfer->tx_dma;
  536. drv_data->len = transfer->len;
  537. drv_data->write = drv_data->tx ? chip->write : null_writer;
  538. drv_data->read = drv_data->rx ? chip->read : null_reader;
  539. /* Change speed and bit per word on a per transfer */
  540. cr0 = chip->cr0;
  541. if (transfer->speed_hz || transfer->bits_per_word) {
  542. bits = chip->bits_per_word;
  543. speed = chip->speed_hz;
  544. if (transfer->speed_hz)
  545. speed = transfer->speed_hz;
  546. if (transfer->bits_per_word)
  547. bits = transfer->bits_per_word;
  548. clk_div = ssp_get_clk_div(drv_data, speed);
  549. if (bits <= 8) {
  550. drv_data->n_bytes = 1;
  551. drv_data->read = drv_data->read != null_reader ?
  552. u8_reader : null_reader;
  553. drv_data->write = drv_data->write != null_writer ?
  554. u8_writer : null_writer;
  555. } else if (bits <= 16) {
  556. drv_data->n_bytes = 2;
  557. drv_data->read = drv_data->read != null_reader ?
  558. u16_reader : null_reader;
  559. drv_data->write = drv_data->write != null_writer ?
  560. u16_writer : null_writer;
  561. } else if (bits <= 32) {
  562. drv_data->n_bytes = 4;
  563. drv_data->read = drv_data->read != null_reader ?
  564. u32_reader : null_reader;
  565. drv_data->write = drv_data->write != null_writer ?
  566. u32_writer : null_writer;
  567. }
  568. /* if bits/word is changed in dma mode, then must check the
  569. * thresholds and burst also */
  570. if (chip->enable_dma) {
  571. if (pxa2xx_spi_set_dma_burst_and_threshold(chip,
  572. message->spi,
  573. bits, &dma_burst,
  574. &dma_thresh))
  575. if (printk_ratelimit())
  576. dev_warn(&message->spi->dev,
  577. "pump_transfers: "
  578. "DMA burst size reduced to "
  579. "match bits_per_word\n");
  580. }
  581. cr0 = clk_div
  582. | SSCR0_Motorola
  583. | SSCR0_DataSize(bits > 16 ? bits - 16 : bits)
  584. | SSCR0_SSE
  585. | (bits > 16 ? SSCR0_EDSS : 0);
  586. }
  587. message->state = RUNNING_STATE;
  588. drv_data->dma_mapped = 0;
  589. if (pxa2xx_spi_dma_is_possible(drv_data->len))
  590. drv_data->dma_mapped = pxa2xx_spi_map_dma_buffers(drv_data);
  591. if (drv_data->dma_mapped) {
  592. /* Ensure we have the correct interrupt handler */
  593. drv_data->transfer_handler = pxa2xx_spi_dma_transfer;
  594. pxa2xx_spi_dma_prepare(drv_data, dma_burst);
  595. /* Clear status and start DMA engine */
  596. cr1 = chip->cr1 | dma_thresh | drv_data->dma_cr1;
  597. write_SSSR(drv_data->clear_sr, reg);
  598. pxa2xx_spi_dma_start(drv_data);
  599. } else {
  600. /* Ensure we have the correct interrupt handler */
  601. drv_data->transfer_handler = interrupt_transfer;
  602. /* Clear status */
  603. cr1 = chip->cr1 | chip->threshold | drv_data->int_cr1;
  604. write_SSSR_CS(drv_data, drv_data->clear_sr);
  605. }
  606. if (is_lpss_ssp(drv_data)) {
  607. if ((read_SSIRF(reg) & 0xff) != chip->lpss_rx_threshold)
  608. write_SSIRF(chip->lpss_rx_threshold, reg);
  609. if ((read_SSITF(reg) & 0xffff) != chip->lpss_tx_threshold)
  610. write_SSITF(chip->lpss_tx_threshold, reg);
  611. }
  612. /* see if we need to reload the config registers */
  613. if ((read_SSCR0(reg) != cr0)
  614. || (read_SSCR1(reg) & SSCR1_CHANGE_MASK) !=
  615. (cr1 & SSCR1_CHANGE_MASK)) {
  616. /* stop the SSP, and update the other bits */
  617. write_SSCR0(cr0 & ~SSCR0_SSE, reg);
  618. if (!pxa25x_ssp_comp(drv_data))
  619. write_SSTO(chip->timeout, reg);
  620. /* first set CR1 without interrupt and service enables */
  621. write_SSCR1(cr1 & SSCR1_CHANGE_MASK, reg);
  622. /* restart the SSP */
  623. write_SSCR0(cr0, reg);
  624. } else {
  625. if (!pxa25x_ssp_comp(drv_data))
  626. write_SSTO(chip->timeout, reg);
  627. }
  628. cs_assert(drv_data);
  629. /* after chip select, release the data by enabling service
  630. * requests and interrupts, without changing any mode bits */
  631. write_SSCR1(cr1, reg);
  632. }
  633. static int pxa2xx_spi_transfer_one_message(struct spi_master *master,
  634. struct spi_message *msg)
  635. {
  636. struct driver_data *drv_data = spi_master_get_devdata(master);
  637. drv_data->cur_msg = msg;
  638. /* Initial message state*/
  639. drv_data->cur_msg->state = START_STATE;
  640. drv_data->cur_transfer = list_entry(drv_data->cur_msg->transfers.next,
  641. struct spi_transfer,
  642. transfer_list);
  643. /* prepare to setup the SSP, in pump_transfers, using the per
  644. * chip configuration */
  645. drv_data->cur_chip = spi_get_ctldata(drv_data->cur_msg->spi);
  646. /* Mark as busy and launch transfers */
  647. tasklet_schedule(&drv_data->pump_transfers);
  648. return 0;
  649. }
  650. static int pxa2xx_spi_prepare_transfer(struct spi_master *master)
  651. {
  652. struct driver_data *drv_data = spi_master_get_devdata(master);
  653. pm_runtime_get_sync(&drv_data->pdev->dev);
  654. return 0;
  655. }
  656. static int pxa2xx_spi_unprepare_transfer(struct spi_master *master)
  657. {
  658. struct driver_data *drv_data = spi_master_get_devdata(master);
  659. /* Disable the SSP now */
  660. write_SSCR0(read_SSCR0(drv_data->ioaddr) & ~SSCR0_SSE,
  661. drv_data->ioaddr);
  662. pm_runtime_mark_last_busy(&drv_data->pdev->dev);
  663. pm_runtime_put_autosuspend(&drv_data->pdev->dev);
  664. return 0;
  665. }
  666. static int setup_cs(struct spi_device *spi, struct chip_data *chip,
  667. struct pxa2xx_spi_chip *chip_info)
  668. {
  669. int err = 0;
  670. if (chip == NULL || chip_info == NULL)
  671. return 0;
  672. /* NOTE: setup() can be called multiple times, possibly with
  673. * different chip_info, release previously requested GPIO
  674. */
  675. if (gpio_is_valid(chip->gpio_cs))
  676. gpio_free(chip->gpio_cs);
  677. /* If (*cs_control) is provided, ignore GPIO chip select */
  678. if (chip_info->cs_control) {
  679. chip->cs_control = chip_info->cs_control;
  680. return 0;
  681. }
  682. if (gpio_is_valid(chip_info->gpio_cs)) {
  683. err = gpio_request(chip_info->gpio_cs, "SPI_CS");
  684. if (err) {
  685. dev_err(&spi->dev, "failed to request chip select "
  686. "GPIO%d\n", chip_info->gpio_cs);
  687. return err;
  688. }
  689. chip->gpio_cs = chip_info->gpio_cs;
  690. chip->gpio_cs_inverted = spi->mode & SPI_CS_HIGH;
  691. err = gpio_direction_output(chip->gpio_cs,
  692. !chip->gpio_cs_inverted);
  693. }
  694. return err;
  695. }
  696. static int setup(struct spi_device *spi)
  697. {
  698. struct pxa2xx_spi_chip *chip_info = NULL;
  699. struct chip_data *chip;
  700. struct driver_data *drv_data = spi_master_get_devdata(spi->master);
  701. unsigned int clk_div;
  702. uint tx_thres, tx_hi_thres, rx_thres;
  703. if (is_lpss_ssp(drv_data)) {
  704. tx_thres = LPSS_TX_LOTHRESH_DFLT;
  705. tx_hi_thres = LPSS_TX_HITHRESH_DFLT;
  706. rx_thres = LPSS_RX_THRESH_DFLT;
  707. } else {
  708. tx_thres = TX_THRESH_DFLT;
  709. tx_hi_thres = 0;
  710. rx_thres = RX_THRESH_DFLT;
  711. }
  712. if (!pxa25x_ssp_comp(drv_data)
  713. && (spi->bits_per_word < 4 || spi->bits_per_word > 32)) {
  714. dev_err(&spi->dev, "failed setup: ssp_type=%d, bits/wrd=%d "
  715. "b/w not 4-32 for type non-PXA25x_SSP\n",
  716. drv_data->ssp_type, spi->bits_per_word);
  717. return -EINVAL;
  718. } else if (pxa25x_ssp_comp(drv_data)
  719. && (spi->bits_per_word < 4
  720. || spi->bits_per_word > 16)) {
  721. dev_err(&spi->dev, "failed setup: ssp_type=%d, bits/wrd=%d "
  722. "b/w not 4-16 for type PXA25x_SSP\n",
  723. drv_data->ssp_type, spi->bits_per_word);
  724. return -EINVAL;
  725. }
  726. /* Only alloc on first setup */
  727. chip = spi_get_ctldata(spi);
  728. if (!chip) {
  729. chip = kzalloc(sizeof(struct chip_data), GFP_KERNEL);
  730. if (!chip) {
  731. dev_err(&spi->dev,
  732. "failed setup: can't allocate chip data\n");
  733. return -ENOMEM;
  734. }
  735. if (drv_data->ssp_type == CE4100_SSP) {
  736. if (spi->chip_select > 4) {
  737. dev_err(&spi->dev, "failed setup: "
  738. "cs number must not be > 4.\n");
  739. kfree(chip);
  740. return -EINVAL;
  741. }
  742. chip->frm = spi->chip_select;
  743. } else
  744. chip->gpio_cs = -1;
  745. chip->enable_dma = 0;
  746. chip->timeout = TIMOUT_DFLT;
  747. }
  748. /* protocol drivers may change the chip settings, so...
  749. * if chip_info exists, use it */
  750. chip_info = spi->controller_data;
  751. /* chip_info isn't always needed */
  752. chip->cr1 = 0;
  753. if (chip_info) {
  754. if (chip_info->timeout)
  755. chip->timeout = chip_info->timeout;
  756. if (chip_info->tx_threshold)
  757. tx_thres = chip_info->tx_threshold;
  758. if (chip_info->tx_hi_threshold)
  759. tx_hi_thres = chip_info->tx_hi_threshold;
  760. if (chip_info->rx_threshold)
  761. rx_thres = chip_info->rx_threshold;
  762. chip->enable_dma = drv_data->master_info->enable_dma;
  763. chip->dma_threshold = 0;
  764. if (chip_info->enable_loopback)
  765. chip->cr1 = SSCR1_LBM;
  766. }
  767. chip->threshold = (SSCR1_RxTresh(rx_thres) & SSCR1_RFT) |
  768. (SSCR1_TxTresh(tx_thres) & SSCR1_TFT);
  769. chip->lpss_rx_threshold = SSIRF_RxThresh(rx_thres);
  770. chip->lpss_tx_threshold = SSITF_TxLoThresh(tx_thres)
  771. | SSITF_TxHiThresh(tx_hi_thres);
  772. /* set dma burst and threshold outside of chip_info path so that if
  773. * chip_info goes away after setting chip->enable_dma, the
  774. * burst and threshold can still respond to changes in bits_per_word */
  775. if (chip->enable_dma) {
  776. /* set up legal burst and threshold for dma */
  777. if (pxa2xx_spi_set_dma_burst_and_threshold(chip, spi,
  778. spi->bits_per_word,
  779. &chip->dma_burst_size,
  780. &chip->dma_threshold)) {
  781. dev_warn(&spi->dev, "in setup: DMA burst size reduced "
  782. "to match bits_per_word\n");
  783. }
  784. }
  785. clk_div = ssp_get_clk_div(drv_data, spi->max_speed_hz);
  786. chip->speed_hz = spi->max_speed_hz;
  787. chip->cr0 = clk_div
  788. | SSCR0_Motorola
  789. | SSCR0_DataSize(spi->bits_per_word > 16 ?
  790. spi->bits_per_word - 16 : spi->bits_per_word)
  791. | SSCR0_SSE
  792. | (spi->bits_per_word > 16 ? SSCR0_EDSS : 0);
  793. chip->cr1 &= ~(SSCR1_SPO | SSCR1_SPH);
  794. chip->cr1 |= (((spi->mode & SPI_CPHA) != 0) ? SSCR1_SPH : 0)
  795. | (((spi->mode & SPI_CPOL) != 0) ? SSCR1_SPO : 0);
  796. if (spi->mode & SPI_LOOP)
  797. chip->cr1 |= SSCR1_LBM;
  798. /* NOTE: PXA25x_SSP _could_ use external clocking ... */
  799. if (!pxa25x_ssp_comp(drv_data))
  800. dev_dbg(&spi->dev, "%ld Hz actual, %s\n",
  801. drv_data->max_clk_rate
  802. / (1 + ((chip->cr0 & SSCR0_SCR(0xfff)) >> 8)),
  803. chip->enable_dma ? "DMA" : "PIO");
  804. else
  805. dev_dbg(&spi->dev, "%ld Hz actual, %s\n",
  806. drv_data->max_clk_rate / 2
  807. / (1 + ((chip->cr0 & SSCR0_SCR(0x0ff)) >> 8)),
  808. chip->enable_dma ? "DMA" : "PIO");
  809. if (spi->bits_per_word <= 8) {
  810. chip->n_bytes = 1;
  811. chip->read = u8_reader;
  812. chip->write = u8_writer;
  813. } else if (spi->bits_per_word <= 16) {
  814. chip->n_bytes = 2;
  815. chip->read = u16_reader;
  816. chip->write = u16_writer;
  817. } else if (spi->bits_per_word <= 32) {
  818. chip->cr0 |= SSCR0_EDSS;
  819. chip->n_bytes = 4;
  820. chip->read = u32_reader;
  821. chip->write = u32_writer;
  822. } else {
  823. dev_err(&spi->dev, "invalid wordsize\n");
  824. return -ENODEV;
  825. }
  826. chip->bits_per_word = spi->bits_per_word;
  827. spi_set_ctldata(spi, chip);
  828. if (drv_data->ssp_type == CE4100_SSP)
  829. return 0;
  830. return setup_cs(spi, chip, chip_info);
  831. }
  832. static void cleanup(struct spi_device *spi)
  833. {
  834. struct chip_data *chip = spi_get_ctldata(spi);
  835. struct driver_data *drv_data = spi_master_get_devdata(spi->master);
  836. if (!chip)
  837. return;
  838. if (drv_data->ssp_type != CE4100_SSP && gpio_is_valid(chip->gpio_cs))
  839. gpio_free(chip->gpio_cs);
  840. kfree(chip);
  841. }
  842. static int pxa2xx_spi_probe(struct platform_device *pdev)
  843. {
  844. struct device *dev = &pdev->dev;
  845. struct pxa2xx_spi_master *platform_info;
  846. struct spi_master *master;
  847. struct driver_data *drv_data;
  848. struct ssp_device *ssp;
  849. int status;
  850. platform_info = dev_get_platdata(dev);
  851. if (!platform_info) {
  852. dev_err(&pdev->dev, "missing platform data\n");
  853. return -ENODEV;
  854. }
  855. ssp = pxa_ssp_request(pdev->id, pdev->name);
  856. if (!ssp)
  857. ssp = &platform_info->ssp;
  858. if (!ssp->mmio_base) {
  859. dev_err(&pdev->dev, "failed to get ssp\n");
  860. return -ENODEV;
  861. }
  862. /* Allocate master with space for drv_data and null dma buffer */
  863. master = spi_alloc_master(dev, sizeof(struct driver_data) + 16);
  864. if (!master) {
  865. dev_err(&pdev->dev, "cannot alloc spi_master\n");
  866. pxa_ssp_free(ssp);
  867. return -ENOMEM;
  868. }
  869. drv_data = spi_master_get_devdata(master);
  870. drv_data->master = master;
  871. drv_data->master_info = platform_info;
  872. drv_data->pdev = pdev;
  873. drv_data->ssp = ssp;
  874. master->dev.parent = &pdev->dev;
  875. master->dev.of_node = pdev->dev.of_node;
  876. /* the spi->mode bits understood by this driver: */
  877. master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH | SPI_LOOP;
  878. master->bus_num = ssp->port_id;
  879. master->num_chipselect = platform_info->num_chipselect;
  880. master->dma_alignment = DMA_ALIGNMENT;
  881. master->cleanup = cleanup;
  882. master->setup = setup;
  883. master->transfer_one_message = pxa2xx_spi_transfer_one_message;
  884. master->prepare_transfer_hardware = pxa2xx_spi_prepare_transfer;
  885. master->unprepare_transfer_hardware = pxa2xx_spi_unprepare_transfer;
  886. drv_data->ssp_type = ssp->type;
  887. drv_data->null_dma_buf = (u32 *)PTR_ALIGN(&drv_data[1], DMA_ALIGNMENT);
  888. drv_data->ioaddr = ssp->mmio_base;
  889. drv_data->ssdr_physical = ssp->phys_base + SSDR;
  890. if (pxa25x_ssp_comp(drv_data)) {
  891. drv_data->int_cr1 = SSCR1_TIE | SSCR1_RIE;
  892. drv_data->dma_cr1 = 0;
  893. drv_data->clear_sr = SSSR_ROR;
  894. drv_data->mask_sr = SSSR_RFS | SSSR_TFS | SSSR_ROR;
  895. } else {
  896. drv_data->int_cr1 = SSCR1_TIE | SSCR1_RIE | SSCR1_TINTE;
  897. drv_data->dma_cr1 = DEFAULT_DMA_CR1;
  898. drv_data->clear_sr = SSSR_ROR | SSSR_TINT;
  899. drv_data->mask_sr = SSSR_TINT | SSSR_RFS | SSSR_TFS | SSSR_ROR;
  900. }
  901. status = request_irq(ssp->irq, ssp_int, IRQF_SHARED, dev_name(dev),
  902. drv_data);
  903. if (status < 0) {
  904. dev_err(&pdev->dev, "cannot get IRQ %d\n", ssp->irq);
  905. goto out_error_master_alloc;
  906. }
  907. /* Setup DMA if requested */
  908. drv_data->tx_channel = -1;
  909. drv_data->rx_channel = -1;
  910. if (platform_info->enable_dma) {
  911. status = pxa2xx_spi_dma_setup(drv_data);
  912. if (status) {
  913. dev_warn(dev, "failed to setup DMA, using PIO\n");
  914. platform_info->enable_dma = false;
  915. }
  916. }
  917. /* Enable SOC clock */
  918. clk_prepare_enable(ssp->clk);
  919. drv_data->max_clk_rate = clk_get_rate(ssp->clk);
  920. /* Load default SSP configuration */
  921. write_SSCR0(0, drv_data->ioaddr);
  922. write_SSCR1(SSCR1_RxTresh(RX_THRESH_DFLT) |
  923. SSCR1_TxTresh(TX_THRESH_DFLT),
  924. drv_data->ioaddr);
  925. write_SSCR0(SSCR0_SCR(2)
  926. | SSCR0_Motorola
  927. | SSCR0_DataSize(8),
  928. drv_data->ioaddr);
  929. if (!pxa25x_ssp_comp(drv_data))
  930. write_SSTO(0, drv_data->ioaddr);
  931. write_SSPSP(0, drv_data->ioaddr);
  932. lpss_ssp_setup(drv_data);
  933. tasklet_init(&drv_data->pump_transfers, pump_transfers,
  934. (unsigned long)drv_data);
  935. /* Register with the SPI framework */
  936. platform_set_drvdata(pdev, drv_data);
  937. status = spi_register_master(master);
  938. if (status != 0) {
  939. dev_err(&pdev->dev, "problem registering spi master\n");
  940. goto out_error_clock_enabled;
  941. }
  942. pm_runtime_set_autosuspend_delay(&pdev->dev, 50);
  943. pm_runtime_use_autosuspend(&pdev->dev);
  944. pm_runtime_set_active(&pdev->dev);
  945. pm_runtime_enable(&pdev->dev);
  946. return status;
  947. out_error_clock_enabled:
  948. clk_disable_unprepare(ssp->clk);
  949. pxa2xx_spi_dma_release(drv_data);
  950. free_irq(ssp->irq, drv_data);
  951. out_error_master_alloc:
  952. spi_master_put(master);
  953. pxa_ssp_free(ssp);
  954. return status;
  955. }
  956. static int pxa2xx_spi_remove(struct platform_device *pdev)
  957. {
  958. struct driver_data *drv_data = platform_get_drvdata(pdev);
  959. struct ssp_device *ssp;
  960. if (!drv_data)
  961. return 0;
  962. ssp = drv_data->ssp;
  963. pm_runtime_get_sync(&pdev->dev);
  964. /* Disable the SSP at the peripheral and SOC level */
  965. write_SSCR0(0, drv_data->ioaddr);
  966. clk_disable_unprepare(ssp->clk);
  967. /* Release DMA */
  968. if (drv_data->master_info->enable_dma)
  969. pxa2xx_spi_dma_release(drv_data);
  970. pm_runtime_put_noidle(&pdev->dev);
  971. pm_runtime_disable(&pdev->dev);
  972. /* Release IRQ */
  973. free_irq(ssp->irq, drv_data);
  974. /* Release SSP */
  975. pxa_ssp_free(ssp);
  976. /* Disconnect from the SPI framework */
  977. spi_unregister_master(drv_data->master);
  978. /* Prevent double remove */
  979. platform_set_drvdata(pdev, NULL);
  980. return 0;
  981. }
  982. static void pxa2xx_spi_shutdown(struct platform_device *pdev)
  983. {
  984. int status = 0;
  985. if ((status = pxa2xx_spi_remove(pdev)) != 0)
  986. dev_err(&pdev->dev, "shutdown failed with %d\n", status);
  987. }
  988. #ifdef CONFIG_PM
  989. static int pxa2xx_spi_suspend(struct device *dev)
  990. {
  991. struct driver_data *drv_data = dev_get_drvdata(dev);
  992. struct ssp_device *ssp = drv_data->ssp;
  993. int status = 0;
  994. status = spi_master_suspend(drv_data->master);
  995. if (status != 0)
  996. return status;
  997. write_SSCR0(0, drv_data->ioaddr);
  998. clk_disable_unprepare(ssp->clk);
  999. return 0;
  1000. }
  1001. static int pxa2xx_spi_resume(struct device *dev)
  1002. {
  1003. struct driver_data *drv_data = dev_get_drvdata(dev);
  1004. struct ssp_device *ssp = drv_data->ssp;
  1005. int status = 0;
  1006. pxa2xx_spi_dma_resume(drv_data);
  1007. /* Enable the SSP clock */
  1008. clk_prepare_enable(ssp->clk);
  1009. /* Start the queue running */
  1010. status = spi_master_resume(drv_data->master);
  1011. if (status != 0) {
  1012. dev_err(dev, "problem starting queue (%d)\n", status);
  1013. return status;
  1014. }
  1015. return 0;
  1016. }
  1017. #endif
  1018. #ifdef CONFIG_PM_RUNTIME
  1019. static int pxa2xx_spi_runtime_suspend(struct device *dev)
  1020. {
  1021. struct driver_data *drv_data = dev_get_drvdata(dev);
  1022. clk_disable_unprepare(drv_data->ssp->clk);
  1023. return 0;
  1024. }
  1025. static int pxa2xx_spi_runtime_resume(struct device *dev)
  1026. {
  1027. struct driver_data *drv_data = dev_get_drvdata(dev);
  1028. clk_prepare_enable(drv_data->ssp->clk);
  1029. return 0;
  1030. }
  1031. #endif
  1032. static const struct dev_pm_ops pxa2xx_spi_pm_ops = {
  1033. SET_SYSTEM_SLEEP_PM_OPS(pxa2xx_spi_suspend, pxa2xx_spi_resume)
  1034. SET_RUNTIME_PM_OPS(pxa2xx_spi_runtime_suspend,
  1035. pxa2xx_spi_runtime_resume, NULL)
  1036. };
  1037. static struct platform_driver driver = {
  1038. .driver = {
  1039. .name = "pxa2xx-spi",
  1040. .owner = THIS_MODULE,
  1041. .pm = &pxa2xx_spi_pm_ops,
  1042. },
  1043. .probe = pxa2xx_spi_probe,
  1044. .remove = pxa2xx_spi_remove,
  1045. .shutdown = pxa2xx_spi_shutdown,
  1046. };
  1047. static int __init pxa2xx_spi_init(void)
  1048. {
  1049. return platform_driver_register(&driver);
  1050. }
  1051. subsys_initcall(pxa2xx_spi_init);
  1052. static void __exit pxa2xx_spi_exit(void)
  1053. {
  1054. platform_driver_unregister(&driver);
  1055. }
  1056. module_exit(pxa2xx_spi_exit);