ata_piix.c 38 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377
  1. /*
  2. * ata_piix.c - Intel PATA/SATA controllers
  3. *
  4. * Maintained by: Jeff Garzik <jgarzik@pobox.com>
  5. * Please ALWAYS copy linux-ide@vger.kernel.org
  6. * on emails.
  7. *
  8. *
  9. * Copyright 2003-2005 Red Hat Inc
  10. * Copyright 2003-2005 Jeff Garzik
  11. *
  12. *
  13. * Copyright header from piix.c:
  14. *
  15. * Copyright (C) 1998-1999 Andrzej Krzysztofowicz, Author and Maintainer
  16. * Copyright (C) 1998-2000 Andre Hedrick <andre@linux-ide.org>
  17. * Copyright (C) 2003 Red Hat Inc <alan@redhat.com>
  18. *
  19. *
  20. * This program is free software; you can redistribute it and/or modify
  21. * it under the terms of the GNU General Public License as published by
  22. * the Free Software Foundation; either version 2, or (at your option)
  23. * any later version.
  24. *
  25. * This program is distributed in the hope that it will be useful,
  26. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  27. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  28. * GNU General Public License for more details.
  29. *
  30. * You should have received a copy of the GNU General Public License
  31. * along with this program; see the file COPYING. If not, write to
  32. * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
  33. *
  34. *
  35. * libata documentation is available via 'make {ps|pdf}docs',
  36. * as Documentation/DocBook/libata.*
  37. *
  38. * Hardware documentation available at http://developer.intel.com/
  39. *
  40. * Documentation
  41. * Publically available from Intel web site. Errata documentation
  42. * is also publically available. As an aide to anyone hacking on this
  43. * driver the list of errata that are relevant is below, going back to
  44. * PIIX4. Older device documentation is now a bit tricky to find.
  45. *
  46. * The chipsets all follow very much the same design. The orginal Triton
  47. * series chipsets do _not_ support independant device timings, but this
  48. * is fixed in Triton II. With the odd mobile exception the chips then
  49. * change little except in gaining more modes until SATA arrives. This
  50. * driver supports only the chips with independant timing (that is those
  51. * with SITRE and the 0x44 timing register). See pata_oldpiix and pata_mpiix
  52. * for the early chip drivers.
  53. *
  54. * Errata of note:
  55. *
  56. * Unfixable
  57. * PIIX4 errata #9 - Only on ultra obscure hw
  58. * ICH3 errata #13 - Not observed to affect real hw
  59. * by Intel
  60. *
  61. * Things we must deal with
  62. * PIIX4 errata #10 - BM IDE hang with non UDMA
  63. * (must stop/start dma to recover)
  64. * 440MX errata #15 - As PIIX4 errata #10
  65. * PIIX4 errata #15 - Must not read control registers
  66. * during a PIO transfer
  67. * 440MX errata #13 - As PIIX4 errata #15
  68. * ICH2 errata #21 - DMA mode 0 doesn't work right
  69. * ICH0/1 errata #55 - As ICH2 errata #21
  70. * ICH2 spec c #9 - Extra operations needed to handle
  71. * drive hotswap [NOT YET SUPPORTED]
  72. * ICH2 spec c #20 - IDE PRD must not cross a 64K boundary
  73. * and must be dword aligned
  74. * ICH2 spec c #24 - UDMA mode 4,5 t85/86 should be 6ns not 3.3
  75. *
  76. * Should have been BIOS fixed:
  77. * 450NX: errata #19 - DMA hangs on old 450NX
  78. * 450NX: errata #20 - DMA hangs on old 450NX
  79. * 450NX: errata #25 - Corruption with DMA on old 450NX
  80. * ICH3 errata #15 - IDE deadlock under high load
  81. * (BIOS must set dev 31 fn 0 bit 23)
  82. * ICH3 errata #18 - Don't use native mode
  83. */
  84. #include <linux/kernel.h>
  85. #include <linux/module.h>
  86. #include <linux/pci.h>
  87. #include <linux/init.h>
  88. #include <linux/blkdev.h>
  89. #include <linux/delay.h>
  90. #include <linux/device.h>
  91. #include <scsi/scsi_host.h>
  92. #include <linux/libata.h>
  93. #include <linux/dmi.h>
  94. #define DRV_NAME "ata_piix"
  95. #define DRV_VERSION "2.12"
  96. enum {
  97. PIIX_IOCFG = 0x54, /* IDE I/O configuration register */
  98. ICH5_PMR = 0x90, /* port mapping register */
  99. ICH5_PCS = 0x92, /* port control and status */
  100. PIIX_SCC = 0x0A, /* sub-class code register */
  101. PIIX_FLAG_SCR = (1 << 26), /* SCR available */
  102. PIIX_FLAG_AHCI = (1 << 27), /* AHCI possible */
  103. PIIX_FLAG_CHECKINTR = (1 << 28), /* make sure PCI INTx enabled */
  104. PIIX_PATA_FLAGS = ATA_FLAG_SLAVE_POSS,
  105. PIIX_SATA_FLAGS = ATA_FLAG_SATA | PIIX_FLAG_CHECKINTR,
  106. /* combined mode. if set, PATA is channel 0.
  107. * if clear, PATA is channel 1.
  108. */
  109. PIIX_PORT_ENABLED = (1 << 0),
  110. PIIX_PORT_PRESENT = (1 << 4),
  111. PIIX_80C_PRI = (1 << 5) | (1 << 4),
  112. PIIX_80C_SEC = (1 << 7) | (1 << 6),
  113. /* controller IDs */
  114. piix_pata_mwdma = 0, /* PIIX3 MWDMA only */
  115. piix_pata_33, /* PIIX4 at 33Mhz */
  116. ich_pata_33, /* ICH up to UDMA 33 only */
  117. ich_pata_66, /* ICH up to 66 Mhz */
  118. ich_pata_100, /* ICH up to UDMA 100 */
  119. ich5_sata,
  120. ich6_sata,
  121. ich6_sata_ahci,
  122. ich6m_sata_ahci,
  123. ich8_sata_ahci,
  124. ich8_2port_sata,
  125. ich8m_apple_sata_ahci, /* locks up on second port enable */
  126. tolapai_sata_ahci,
  127. /* constants for mapping table */
  128. P0 = 0, /* port 0 */
  129. P1 = 1, /* port 1 */
  130. P2 = 2, /* port 2 */
  131. P3 = 3, /* port 3 */
  132. IDE = -1, /* IDE */
  133. NA = -2, /* not avaliable */
  134. RV = -3, /* reserved */
  135. PIIX_AHCI_DEVICE = 6,
  136. /* host->flags bits */
  137. PIIX_HOST_BROKEN_SUSPEND = (1 << 24),
  138. };
  139. struct piix_map_db {
  140. const u32 mask;
  141. const u16 port_enable;
  142. const int map[][4];
  143. };
  144. struct piix_host_priv {
  145. const int *map;
  146. };
  147. static int piix_init_one(struct pci_dev *pdev,
  148. const struct pci_device_id *ent);
  149. static void piix_pata_error_handler(struct ata_port *ap);
  150. static void piix_set_piomode(struct ata_port *ap, struct ata_device *adev);
  151. static void piix_set_dmamode(struct ata_port *ap, struct ata_device *adev);
  152. static void ich_set_dmamode(struct ata_port *ap, struct ata_device *adev);
  153. static int ich_pata_cable_detect(struct ata_port *ap);
  154. #ifdef CONFIG_PM
  155. static int piix_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
  156. static int piix_pci_device_resume(struct pci_dev *pdev);
  157. #endif
  158. static unsigned int in_module_init = 1;
  159. static const struct pci_device_id piix_pci_tbl[] = {
  160. /* Intel PIIX3 for the 430HX etc */
  161. { 0x8086, 0x7010, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_mwdma },
  162. /* Intel PIIX4 for the 430TX/440BX/MX chipset: UDMA 33 */
  163. /* Also PIIX4E (fn3 rev 2) and PIIX4M (fn3 rev 3) */
  164. { 0x8086, 0x7111, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  165. /* Intel PIIX4 */
  166. { 0x8086, 0x7199, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  167. /* Intel PIIX4 */
  168. { 0x8086, 0x7601, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  169. /* Intel PIIX */
  170. { 0x8086, 0x84CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  171. /* Intel ICH (i810, i815, i840) UDMA 66*/
  172. { 0x8086, 0x2411, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_66 },
  173. /* Intel ICH0 : UDMA 33*/
  174. { 0x8086, 0x2421, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_33 },
  175. /* Intel ICH2M */
  176. { 0x8086, 0x244A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  177. /* Intel ICH2 (i810E2, i845, 850, 860) UDMA 100 */
  178. { 0x8086, 0x244B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  179. /* Intel ICH3M */
  180. { 0x8086, 0x248A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  181. /* Intel ICH3 (E7500/1) UDMA 100 */
  182. { 0x8086, 0x248B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  183. /* Intel ICH4 (i845GV, i845E, i852, i855) UDMA 100 */
  184. { 0x8086, 0x24CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  185. { 0x8086, 0x24CB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  186. /* Intel ICH5 */
  187. { 0x8086, 0x24DB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  188. /* C-ICH (i810E2) */
  189. { 0x8086, 0x245B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  190. /* ESB (855GME/875P + 6300ESB) UDMA 100 */
  191. { 0x8086, 0x25A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  192. /* ICH6 (and 6) (i915) UDMA 100 */
  193. { 0x8086, 0x266F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  194. /* ICH7/7-R (i945, i975) UDMA 100*/
  195. { 0x8086, 0x27DF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  196. { 0x8086, 0x269E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  197. /* ICH8 Mobile PATA Controller */
  198. { 0x8086, 0x2850, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  199. /* NOTE: The following PCI ids must be kept in sync with the
  200. * list in drivers/pci/quirks.c.
  201. */
  202. /* 82801EB (ICH5) */
  203. { 0x8086, 0x24d1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  204. /* 82801EB (ICH5) */
  205. { 0x8086, 0x24df, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  206. /* 6300ESB (ICH5 variant with broken PCS present bits) */
  207. { 0x8086, 0x25a3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  208. /* 6300ESB pretending RAID */
  209. { 0x8086, 0x25b0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  210. /* 82801FB/FW (ICH6/ICH6W) */
  211. { 0x8086, 0x2651, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
  212. /* 82801FR/FRW (ICH6R/ICH6RW) */
  213. { 0x8086, 0x2652, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
  214. /* 82801FBM ICH6M (ICH6R with only port 0 and 2 implemented) */
  215. { 0x8086, 0x2653, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6m_sata_ahci },
  216. /* 82801GB/GR/GH (ICH7, identical to ICH6) */
  217. { 0x8086, 0x27c0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
  218. /* 2801GBM/GHM (ICH7M, identical to ICH6M) */
  219. { 0x8086, 0x27c4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6m_sata_ahci },
  220. /* Enterprise Southbridge 2 (631xESB/632xESB) */
  221. { 0x8086, 0x2680, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
  222. /* SATA Controller 1 IDE (ICH8) */
  223. { 0x8086, 0x2820, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
  224. /* SATA Controller 2 IDE (ICH8) */
  225. { 0x8086, 0x2825, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  226. /* Mobile SATA Controller IDE (ICH8M) */
  227. { 0x8086, 0x2828, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
  228. /* Mobile SATA Controller IDE (ICH8M), Apple */
  229. { 0x8086, 0x2828, 0x106b, 0x00a0, 0, 0, ich8m_apple_sata_ahci },
  230. /* SATA Controller IDE (ICH9) */
  231. { 0x8086, 0x2920, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
  232. /* SATA Controller IDE (ICH9) */
  233. { 0x8086, 0x2921, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  234. /* SATA Controller IDE (ICH9) */
  235. { 0x8086, 0x2926, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  236. /* SATA Controller IDE (ICH9M) */
  237. { 0x8086, 0x2928, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  238. /* SATA Controller IDE (ICH9M) */
  239. { 0x8086, 0x292d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  240. /* SATA Controller IDE (ICH9M) */
  241. { 0x8086, 0x292e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
  242. /* SATA Controller IDE (Tolapai) */
  243. { 0x8086, 0x5028, PCI_ANY_ID, PCI_ANY_ID, 0, 0, tolapai_sata_ahci },
  244. { } /* terminate list */
  245. };
  246. static struct pci_driver piix_pci_driver = {
  247. .name = DRV_NAME,
  248. .id_table = piix_pci_tbl,
  249. .probe = piix_init_one,
  250. .remove = ata_pci_remove_one,
  251. #ifdef CONFIG_PM
  252. .suspend = piix_pci_device_suspend,
  253. .resume = piix_pci_device_resume,
  254. #endif
  255. };
  256. static struct scsi_host_template piix_sht = {
  257. .module = THIS_MODULE,
  258. .name = DRV_NAME,
  259. .ioctl = ata_scsi_ioctl,
  260. .queuecommand = ata_scsi_queuecmd,
  261. .can_queue = ATA_DEF_QUEUE,
  262. .this_id = ATA_SHT_THIS_ID,
  263. .sg_tablesize = LIBATA_MAX_PRD,
  264. .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
  265. .emulated = ATA_SHT_EMULATED,
  266. .use_clustering = ATA_SHT_USE_CLUSTERING,
  267. .proc_name = DRV_NAME,
  268. .dma_boundary = ATA_DMA_BOUNDARY,
  269. .slave_configure = ata_scsi_slave_config,
  270. .slave_destroy = ata_scsi_slave_destroy,
  271. .bios_param = ata_std_bios_param,
  272. };
  273. static const struct ata_port_operations piix_pata_ops = {
  274. .set_piomode = piix_set_piomode,
  275. .set_dmamode = piix_set_dmamode,
  276. .mode_filter = ata_pci_default_filter,
  277. .tf_load = ata_tf_load,
  278. .tf_read = ata_tf_read,
  279. .check_status = ata_check_status,
  280. .exec_command = ata_exec_command,
  281. .dev_select = ata_std_dev_select,
  282. .bmdma_setup = ata_bmdma_setup,
  283. .bmdma_start = ata_bmdma_start,
  284. .bmdma_stop = ata_bmdma_stop,
  285. .bmdma_status = ata_bmdma_status,
  286. .qc_prep = ata_qc_prep,
  287. .qc_issue = ata_qc_issue_prot,
  288. .data_xfer = ata_data_xfer,
  289. .freeze = ata_bmdma_freeze,
  290. .thaw = ata_bmdma_thaw,
  291. .error_handler = piix_pata_error_handler,
  292. .post_internal_cmd = ata_bmdma_post_internal_cmd,
  293. .cable_detect = ata_cable_40wire,
  294. .irq_handler = ata_interrupt,
  295. .irq_clear = ata_bmdma_irq_clear,
  296. .irq_on = ata_irq_on,
  297. .port_start = ata_port_start,
  298. };
  299. static const struct ata_port_operations ich_pata_ops = {
  300. .set_piomode = piix_set_piomode,
  301. .set_dmamode = ich_set_dmamode,
  302. .mode_filter = ata_pci_default_filter,
  303. .tf_load = ata_tf_load,
  304. .tf_read = ata_tf_read,
  305. .check_status = ata_check_status,
  306. .exec_command = ata_exec_command,
  307. .dev_select = ata_std_dev_select,
  308. .bmdma_setup = ata_bmdma_setup,
  309. .bmdma_start = ata_bmdma_start,
  310. .bmdma_stop = ata_bmdma_stop,
  311. .bmdma_status = ata_bmdma_status,
  312. .qc_prep = ata_qc_prep,
  313. .qc_issue = ata_qc_issue_prot,
  314. .data_xfer = ata_data_xfer,
  315. .freeze = ata_bmdma_freeze,
  316. .thaw = ata_bmdma_thaw,
  317. .error_handler = piix_pata_error_handler,
  318. .post_internal_cmd = ata_bmdma_post_internal_cmd,
  319. .cable_detect = ich_pata_cable_detect,
  320. .irq_handler = ata_interrupt,
  321. .irq_clear = ata_bmdma_irq_clear,
  322. .irq_on = ata_irq_on,
  323. .port_start = ata_port_start,
  324. };
  325. static const struct ata_port_operations piix_sata_ops = {
  326. .tf_load = ata_tf_load,
  327. .tf_read = ata_tf_read,
  328. .check_status = ata_check_status,
  329. .exec_command = ata_exec_command,
  330. .dev_select = ata_std_dev_select,
  331. .bmdma_setup = ata_bmdma_setup,
  332. .bmdma_start = ata_bmdma_start,
  333. .bmdma_stop = ata_bmdma_stop,
  334. .bmdma_status = ata_bmdma_status,
  335. .qc_prep = ata_qc_prep,
  336. .qc_issue = ata_qc_issue_prot,
  337. .data_xfer = ata_data_xfer,
  338. .freeze = ata_bmdma_freeze,
  339. .thaw = ata_bmdma_thaw,
  340. .error_handler = ata_bmdma_error_handler,
  341. .post_internal_cmd = ata_bmdma_post_internal_cmd,
  342. .irq_handler = ata_interrupt,
  343. .irq_clear = ata_bmdma_irq_clear,
  344. .irq_on = ata_irq_on,
  345. .port_start = ata_port_start,
  346. };
  347. static const struct piix_map_db ich5_map_db = {
  348. .mask = 0x7,
  349. .port_enable = 0x3,
  350. .map = {
  351. /* PM PS SM SS MAP */
  352. { P0, NA, P1, NA }, /* 000b */
  353. { P1, NA, P0, NA }, /* 001b */
  354. { RV, RV, RV, RV },
  355. { RV, RV, RV, RV },
  356. { P0, P1, IDE, IDE }, /* 100b */
  357. { P1, P0, IDE, IDE }, /* 101b */
  358. { IDE, IDE, P0, P1 }, /* 110b */
  359. { IDE, IDE, P1, P0 }, /* 111b */
  360. },
  361. };
  362. static const struct piix_map_db ich6_map_db = {
  363. .mask = 0x3,
  364. .port_enable = 0xf,
  365. .map = {
  366. /* PM PS SM SS MAP */
  367. { P0, P2, P1, P3 }, /* 00b */
  368. { IDE, IDE, P1, P3 }, /* 01b */
  369. { P0, P2, IDE, IDE }, /* 10b */
  370. { RV, RV, RV, RV },
  371. },
  372. };
  373. static const struct piix_map_db ich6m_map_db = {
  374. .mask = 0x3,
  375. .port_enable = 0x5,
  376. /* Map 01b isn't specified in the doc but some notebooks use
  377. * it anyway. MAP 01b have been spotted on both ICH6M and
  378. * ICH7M.
  379. */
  380. .map = {
  381. /* PM PS SM SS MAP */
  382. { P0, P2, NA, NA }, /* 00b */
  383. { IDE, IDE, P1, P3 }, /* 01b */
  384. { P0, P2, IDE, IDE }, /* 10b */
  385. { RV, RV, RV, RV },
  386. },
  387. };
  388. static const struct piix_map_db ich8_map_db = {
  389. .mask = 0x3,
  390. .port_enable = 0xf,
  391. .map = {
  392. /* PM PS SM SS MAP */
  393. { P0, P2, P1, P3 }, /* 00b (hardwired when in AHCI) */
  394. { RV, RV, RV, RV },
  395. { P0, P2, IDE, IDE }, /* 10b (IDE mode) */
  396. { RV, RV, RV, RV },
  397. },
  398. };
  399. static const struct piix_map_db ich8_2port_map_db = {
  400. .mask = 0x3,
  401. .port_enable = 0x3,
  402. .map = {
  403. /* PM PS SM SS MAP */
  404. { P0, NA, P1, NA }, /* 00b */
  405. { RV, RV, RV, RV }, /* 01b */
  406. { RV, RV, RV, RV }, /* 10b */
  407. { RV, RV, RV, RV },
  408. },
  409. };
  410. static const struct piix_map_db ich8m_apple_map_db = {
  411. .mask = 0x3,
  412. .port_enable = 0x1,
  413. .map = {
  414. /* PM PS SM SS MAP */
  415. { P0, NA, NA, NA }, /* 00b */
  416. { RV, RV, RV, RV },
  417. { P0, P2, IDE, IDE }, /* 10b */
  418. { RV, RV, RV, RV },
  419. },
  420. };
  421. static const struct piix_map_db tolapai_map_db = {
  422. .mask = 0x3,
  423. .port_enable = 0x3,
  424. .map = {
  425. /* PM PS SM SS MAP */
  426. { P0, NA, P1, NA }, /* 00b */
  427. { RV, RV, RV, RV }, /* 01b */
  428. { RV, RV, RV, RV }, /* 10b */
  429. { RV, RV, RV, RV },
  430. },
  431. };
  432. static const struct piix_map_db *piix_map_db_table[] = {
  433. [ich5_sata] = &ich5_map_db,
  434. [ich6_sata] = &ich6_map_db,
  435. [ich6_sata_ahci] = &ich6_map_db,
  436. [ich6m_sata_ahci] = &ich6m_map_db,
  437. [ich8_sata_ahci] = &ich8_map_db,
  438. [ich8_2port_sata] = &ich8_2port_map_db,
  439. [ich8m_apple_sata_ahci] = &ich8m_apple_map_db,
  440. [tolapai_sata_ahci] = &tolapai_map_db,
  441. };
  442. static struct ata_port_info piix_port_info[] = {
  443. [piix_pata_mwdma] = /* PIIX3 MWDMA only */
  444. {
  445. .sht = &piix_sht,
  446. .flags = PIIX_PATA_FLAGS,
  447. .pio_mask = 0x1f, /* pio0-4 */
  448. .mwdma_mask = 0x06, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
  449. .port_ops = &piix_pata_ops,
  450. },
  451. [piix_pata_33] = /* PIIX4 at 33MHz */
  452. {
  453. .sht = &piix_sht,
  454. .flags = PIIX_PATA_FLAGS,
  455. .pio_mask = 0x1f, /* pio0-4 */
  456. .mwdma_mask = 0x06, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
  457. .udma_mask = ATA_UDMA_MASK_40C,
  458. .port_ops = &piix_pata_ops,
  459. },
  460. [ich_pata_33] = /* ICH0 - ICH at 33Mhz*/
  461. {
  462. .sht = &piix_sht,
  463. .flags = PIIX_PATA_FLAGS,
  464. .pio_mask = 0x1f, /* pio 0-4 */
  465. .mwdma_mask = 0x06, /* Check: maybe 0x07 */
  466. .udma_mask = ATA_UDMA2, /* UDMA33 */
  467. .port_ops = &ich_pata_ops,
  468. },
  469. [ich_pata_66] = /* ICH controllers up to 66MHz */
  470. {
  471. .sht = &piix_sht,
  472. .flags = PIIX_PATA_FLAGS,
  473. .pio_mask = 0x1f, /* pio 0-4 */
  474. .mwdma_mask = 0x06, /* MWDMA0 is broken on chip */
  475. .udma_mask = ATA_UDMA4,
  476. .port_ops = &ich_pata_ops,
  477. },
  478. [ich_pata_100] =
  479. {
  480. .sht = &piix_sht,
  481. .flags = PIIX_PATA_FLAGS | PIIX_FLAG_CHECKINTR,
  482. .pio_mask = 0x1f, /* pio0-4 */
  483. .mwdma_mask = 0x06, /* mwdma1-2 */
  484. .udma_mask = ATA_UDMA5, /* udma0-5 */
  485. .port_ops = &ich_pata_ops,
  486. },
  487. [ich5_sata] =
  488. {
  489. .sht = &piix_sht,
  490. .flags = PIIX_SATA_FLAGS,
  491. .pio_mask = 0x1f, /* pio0-4 */
  492. .mwdma_mask = 0x07, /* mwdma0-2 */
  493. .udma_mask = ATA_UDMA6,
  494. .port_ops = &piix_sata_ops,
  495. },
  496. [ich6_sata] =
  497. {
  498. .sht = &piix_sht,
  499. .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SCR,
  500. .pio_mask = 0x1f, /* pio0-4 */
  501. .mwdma_mask = 0x07, /* mwdma0-2 */
  502. .udma_mask = ATA_UDMA6,
  503. .port_ops = &piix_sata_ops,
  504. },
  505. [ich6_sata_ahci] =
  506. {
  507. .sht = &piix_sht,
  508. .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SCR |
  509. PIIX_FLAG_AHCI,
  510. .pio_mask = 0x1f, /* pio0-4 */
  511. .mwdma_mask = 0x07, /* mwdma0-2 */
  512. .udma_mask = ATA_UDMA6,
  513. .port_ops = &piix_sata_ops,
  514. },
  515. [ich6m_sata_ahci] =
  516. {
  517. .sht = &piix_sht,
  518. .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SCR |
  519. PIIX_FLAG_AHCI,
  520. .pio_mask = 0x1f, /* pio0-4 */
  521. .mwdma_mask = 0x07, /* mwdma0-2 */
  522. .udma_mask = ATA_UDMA6,
  523. .port_ops = &piix_sata_ops,
  524. },
  525. [ich8_sata_ahci] =
  526. {
  527. .sht = &piix_sht,
  528. .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SCR |
  529. PIIX_FLAG_AHCI,
  530. .pio_mask = 0x1f, /* pio0-4 */
  531. .mwdma_mask = 0x07, /* mwdma0-2 */
  532. .udma_mask = ATA_UDMA6,
  533. .port_ops = &piix_sata_ops,
  534. },
  535. [ich8_2port_sata] =
  536. {
  537. .sht = &piix_sht,
  538. .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SCR |
  539. PIIX_FLAG_AHCI,
  540. .pio_mask = 0x1f, /* pio0-4 */
  541. .mwdma_mask = 0x07, /* mwdma0-2 */
  542. .udma_mask = ATA_UDMA6,
  543. .port_ops = &piix_sata_ops,
  544. },
  545. [tolapai_sata_ahci] =
  546. {
  547. .sht = &piix_sht,
  548. .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SCR |
  549. PIIX_FLAG_AHCI,
  550. .pio_mask = 0x1f, /* pio0-4 */
  551. .mwdma_mask = 0x07, /* mwdma0-2 */
  552. .udma_mask = ATA_UDMA6,
  553. .port_ops = &piix_sata_ops,
  554. },
  555. [ich8m_apple_sata_ahci] =
  556. {
  557. .sht = &piix_sht,
  558. .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SCR |
  559. PIIX_FLAG_AHCI,
  560. .pio_mask = 0x1f, /* pio0-4 */
  561. .mwdma_mask = 0x07, /* mwdma0-2 */
  562. .udma_mask = ATA_UDMA6,
  563. .port_ops = &piix_sata_ops,
  564. },
  565. };
  566. static struct pci_bits piix_enable_bits[] = {
  567. { 0x41U, 1U, 0x80UL, 0x80UL }, /* port 0 */
  568. { 0x43U, 1U, 0x80UL, 0x80UL }, /* port 1 */
  569. };
  570. MODULE_AUTHOR("Andre Hedrick, Alan Cox, Andrzej Krzysztofowicz, Jeff Garzik");
  571. MODULE_DESCRIPTION("SCSI low-level driver for Intel PIIX/ICH ATA controllers");
  572. MODULE_LICENSE("GPL");
  573. MODULE_DEVICE_TABLE(pci, piix_pci_tbl);
  574. MODULE_VERSION(DRV_VERSION);
  575. struct ich_laptop {
  576. u16 device;
  577. u16 subvendor;
  578. u16 subdevice;
  579. };
  580. /*
  581. * List of laptops that use short cables rather than 80 wire
  582. */
  583. static const struct ich_laptop ich_laptop[] = {
  584. /* devid, subvendor, subdev */
  585. { 0x27DF, 0x0005, 0x0280 }, /* ICH7 on Acer 5602WLMi */
  586. { 0x27DF, 0x1025, 0x0102 }, /* ICH7 on Acer 5602aWLMi */
  587. { 0x27DF, 0x1025, 0x0110 }, /* ICH7 on Acer 3682WLMi */
  588. { 0x27DF, 0x1043, 0x1267 }, /* ICH7 on Asus W5F */
  589. { 0x27DF, 0x103C, 0x30A1 }, /* ICH7 on HP Compaq nc2400 */
  590. { 0x24CA, 0x1025, 0x0061 }, /* ICH4 on ACER Aspire 2023WLMi */
  591. /* end marker */
  592. { 0, }
  593. };
  594. /**
  595. * ich_pata_cable_detect - Probe host controller cable detect info
  596. * @ap: Port for which cable detect info is desired
  597. *
  598. * Read 80c cable indicator from ATA PCI device's PCI config
  599. * register. This register is normally set by firmware (BIOS).
  600. *
  601. * LOCKING:
  602. * None (inherited from caller).
  603. */
  604. static int ich_pata_cable_detect(struct ata_port *ap)
  605. {
  606. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  607. const struct ich_laptop *lap = &ich_laptop[0];
  608. u8 tmp, mask;
  609. /* Check for specials - Acer Aspire 5602WLMi */
  610. while (lap->device) {
  611. if (lap->device == pdev->device &&
  612. lap->subvendor == pdev->subsystem_vendor &&
  613. lap->subdevice == pdev->subsystem_device)
  614. return ATA_CBL_PATA40_SHORT;
  615. lap++;
  616. }
  617. /* check BIOS cable detect results */
  618. mask = ap->port_no == 0 ? PIIX_80C_PRI : PIIX_80C_SEC;
  619. pci_read_config_byte(pdev, PIIX_IOCFG, &tmp);
  620. if ((tmp & mask) == 0)
  621. return ATA_CBL_PATA40;
  622. return ATA_CBL_PATA80;
  623. }
  624. /**
  625. * piix_pata_prereset - prereset for PATA host controller
  626. * @link: Target link
  627. * @deadline: deadline jiffies for the operation
  628. *
  629. * LOCKING:
  630. * None (inherited from caller).
  631. */
  632. static int piix_pata_prereset(struct ata_link *link, unsigned long deadline)
  633. {
  634. struct ata_port *ap = link->ap;
  635. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  636. if (!pci_test_config_bits(pdev, &piix_enable_bits[ap->port_no]))
  637. return -ENOENT;
  638. return ata_std_prereset(link, deadline);
  639. }
  640. static void piix_pata_error_handler(struct ata_port *ap)
  641. {
  642. ata_bmdma_drive_eh(ap, piix_pata_prereset, ata_std_softreset, NULL,
  643. ata_std_postreset);
  644. }
  645. /**
  646. * piix_set_piomode - Initialize host controller PATA PIO timings
  647. * @ap: Port whose timings we are configuring
  648. * @adev: um
  649. *
  650. * Set PIO mode for device, in host controller PCI config space.
  651. *
  652. * LOCKING:
  653. * None (inherited from caller).
  654. */
  655. static void piix_set_piomode(struct ata_port *ap, struct ata_device *adev)
  656. {
  657. unsigned int pio = adev->pio_mode - XFER_PIO_0;
  658. struct pci_dev *dev = to_pci_dev(ap->host->dev);
  659. unsigned int is_slave = (adev->devno != 0);
  660. unsigned int master_port= ap->port_no ? 0x42 : 0x40;
  661. unsigned int slave_port = 0x44;
  662. u16 master_data;
  663. u8 slave_data;
  664. u8 udma_enable;
  665. int control = 0;
  666. /*
  667. * See Intel Document 298600-004 for the timing programing rules
  668. * for ICH controllers.
  669. */
  670. static const /* ISP RTC */
  671. u8 timings[][2] = { { 0, 0 },
  672. { 0, 0 },
  673. { 1, 0 },
  674. { 2, 1 },
  675. { 2, 3 }, };
  676. if (pio >= 2)
  677. control |= 1; /* TIME1 enable */
  678. if (ata_pio_need_iordy(adev))
  679. control |= 2; /* IE enable */
  680. /* Intel specifies that the PPE functionality is for disk only */
  681. if (adev->class == ATA_DEV_ATA)
  682. control |= 4; /* PPE enable */
  683. /* PIO configuration clears DTE unconditionally. It will be
  684. * programmed in set_dmamode which is guaranteed to be called
  685. * after set_piomode if any DMA mode is available.
  686. */
  687. pci_read_config_word(dev, master_port, &master_data);
  688. if (is_slave) {
  689. /* clear TIME1|IE1|PPE1|DTE1 */
  690. master_data &= 0xff0f;
  691. /* Enable SITRE (seperate slave timing register) */
  692. master_data |= 0x4000;
  693. /* enable PPE1, IE1 and TIME1 as needed */
  694. master_data |= (control << 4);
  695. pci_read_config_byte(dev, slave_port, &slave_data);
  696. slave_data &= (ap->port_no ? 0x0f : 0xf0);
  697. /* Load the timing nibble for this slave */
  698. slave_data |= ((timings[pio][0] << 2) | timings[pio][1])
  699. << (ap->port_no ? 4 : 0);
  700. } else {
  701. /* clear ISP|RCT|TIME0|IE0|PPE0|DTE0 */
  702. master_data &= 0xccf0;
  703. /* Enable PPE, IE and TIME as appropriate */
  704. master_data |= control;
  705. /* load ISP and RCT */
  706. master_data |=
  707. (timings[pio][0] << 12) |
  708. (timings[pio][1] << 8);
  709. }
  710. pci_write_config_word(dev, master_port, master_data);
  711. if (is_slave)
  712. pci_write_config_byte(dev, slave_port, slave_data);
  713. /* Ensure the UDMA bit is off - it will be turned back on if
  714. UDMA is selected */
  715. if (ap->udma_mask) {
  716. pci_read_config_byte(dev, 0x48, &udma_enable);
  717. udma_enable &= ~(1 << (2 * ap->port_no + adev->devno));
  718. pci_write_config_byte(dev, 0x48, udma_enable);
  719. }
  720. }
  721. /**
  722. * do_pata_set_dmamode - Initialize host controller PATA PIO timings
  723. * @ap: Port whose timings we are configuring
  724. * @adev: Drive in question
  725. * @udma: udma mode, 0 - 6
  726. * @isich: set if the chip is an ICH device
  727. *
  728. * Set UDMA mode for device, in host controller PCI config space.
  729. *
  730. * LOCKING:
  731. * None (inherited from caller).
  732. */
  733. static void do_pata_set_dmamode(struct ata_port *ap, struct ata_device *adev, int isich)
  734. {
  735. struct pci_dev *dev = to_pci_dev(ap->host->dev);
  736. u8 master_port = ap->port_no ? 0x42 : 0x40;
  737. u16 master_data;
  738. u8 speed = adev->dma_mode;
  739. int devid = adev->devno + 2 * ap->port_no;
  740. u8 udma_enable = 0;
  741. static const /* ISP RTC */
  742. u8 timings[][2] = { { 0, 0 },
  743. { 0, 0 },
  744. { 1, 0 },
  745. { 2, 1 },
  746. { 2, 3 }, };
  747. pci_read_config_word(dev, master_port, &master_data);
  748. if (ap->udma_mask)
  749. pci_read_config_byte(dev, 0x48, &udma_enable);
  750. if (speed >= XFER_UDMA_0) {
  751. unsigned int udma = adev->dma_mode - XFER_UDMA_0;
  752. u16 udma_timing;
  753. u16 ideconf;
  754. int u_clock, u_speed;
  755. /*
  756. * UDMA is handled by a combination of clock switching and
  757. * selection of dividers
  758. *
  759. * Handy rule: Odd modes are UDMATIMx 01, even are 02
  760. * except UDMA0 which is 00
  761. */
  762. u_speed = min(2 - (udma & 1), udma);
  763. if (udma == 5)
  764. u_clock = 0x1000; /* 100Mhz */
  765. else if (udma > 2)
  766. u_clock = 1; /* 66Mhz */
  767. else
  768. u_clock = 0; /* 33Mhz */
  769. udma_enable |= (1 << devid);
  770. /* Load the CT/RP selection */
  771. pci_read_config_word(dev, 0x4A, &udma_timing);
  772. udma_timing &= ~(3 << (4 * devid));
  773. udma_timing |= u_speed << (4 * devid);
  774. pci_write_config_word(dev, 0x4A, udma_timing);
  775. if (isich) {
  776. /* Select a 33/66/100Mhz clock */
  777. pci_read_config_word(dev, 0x54, &ideconf);
  778. ideconf &= ~(0x1001 << devid);
  779. ideconf |= u_clock << devid;
  780. /* For ICH or later we should set bit 10 for better
  781. performance (WR_PingPong_En) */
  782. pci_write_config_word(dev, 0x54, ideconf);
  783. }
  784. } else {
  785. /*
  786. * MWDMA is driven by the PIO timings. We must also enable
  787. * IORDY unconditionally along with TIME1. PPE has already
  788. * been set when the PIO timing was set.
  789. */
  790. unsigned int mwdma = adev->dma_mode - XFER_MW_DMA_0;
  791. unsigned int control;
  792. u8 slave_data;
  793. const unsigned int needed_pio[3] = {
  794. XFER_PIO_0, XFER_PIO_3, XFER_PIO_4
  795. };
  796. int pio = needed_pio[mwdma] - XFER_PIO_0;
  797. control = 3; /* IORDY|TIME1 */
  798. /* If the drive MWDMA is faster than it can do PIO then
  799. we must force PIO into PIO0 */
  800. if (adev->pio_mode < needed_pio[mwdma])
  801. /* Enable DMA timing only */
  802. control |= 8; /* PIO cycles in PIO0 */
  803. if (adev->devno) { /* Slave */
  804. master_data &= 0xFF4F; /* Mask out IORDY|TIME1|DMAONLY */
  805. master_data |= control << 4;
  806. pci_read_config_byte(dev, 0x44, &slave_data);
  807. slave_data &= (ap->port_no ? 0x0f : 0xf0);
  808. /* Load the matching timing */
  809. slave_data |= ((timings[pio][0] << 2) | timings[pio][1]) << (ap->port_no ? 4 : 0);
  810. pci_write_config_byte(dev, 0x44, slave_data);
  811. } else { /* Master */
  812. master_data &= 0xCCF4; /* Mask out IORDY|TIME1|DMAONLY
  813. and master timing bits */
  814. master_data |= control;
  815. master_data |=
  816. (timings[pio][0] << 12) |
  817. (timings[pio][1] << 8);
  818. }
  819. if (ap->udma_mask) {
  820. udma_enable &= ~(1 << devid);
  821. pci_write_config_word(dev, master_port, master_data);
  822. }
  823. }
  824. /* Don't scribble on 0x48 if the controller does not support UDMA */
  825. if (ap->udma_mask)
  826. pci_write_config_byte(dev, 0x48, udma_enable);
  827. }
  828. /**
  829. * piix_set_dmamode - Initialize host controller PATA DMA timings
  830. * @ap: Port whose timings we are configuring
  831. * @adev: um
  832. *
  833. * Set MW/UDMA mode for device, in host controller PCI config space.
  834. *
  835. * LOCKING:
  836. * None (inherited from caller).
  837. */
  838. static void piix_set_dmamode(struct ata_port *ap, struct ata_device *adev)
  839. {
  840. do_pata_set_dmamode(ap, adev, 0);
  841. }
  842. /**
  843. * ich_set_dmamode - Initialize host controller PATA DMA timings
  844. * @ap: Port whose timings we are configuring
  845. * @adev: um
  846. *
  847. * Set MW/UDMA mode for device, in host controller PCI config space.
  848. *
  849. * LOCKING:
  850. * None (inherited from caller).
  851. */
  852. static void ich_set_dmamode(struct ata_port *ap, struct ata_device *adev)
  853. {
  854. do_pata_set_dmamode(ap, adev, 1);
  855. }
  856. #ifdef CONFIG_PM
  857. static int piix_broken_suspend(void)
  858. {
  859. static const struct dmi_system_id sysids[] = {
  860. {
  861. .ident = "TECRA M3",
  862. .matches = {
  863. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  864. DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M3"),
  865. },
  866. },
  867. {
  868. .ident = "TECRA M5",
  869. .matches = {
  870. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  871. DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M5"),
  872. },
  873. },
  874. {
  875. .ident = "TECRA M7",
  876. .matches = {
  877. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  878. DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M7"),
  879. },
  880. },
  881. {
  882. .ident = "Satellite U200",
  883. .matches = {
  884. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  885. DMI_MATCH(DMI_PRODUCT_NAME, "Satellite U200"),
  886. },
  887. },
  888. {
  889. .ident = "Satellite Pro U200",
  890. .matches = {
  891. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  892. DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE PRO U200"),
  893. },
  894. },
  895. {
  896. .ident = "Satellite U205",
  897. .matches = {
  898. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  899. DMI_MATCH(DMI_PRODUCT_NAME, "Satellite U205"),
  900. },
  901. },
  902. {
  903. .ident = "SATELLITE U205",
  904. .matches = {
  905. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  906. DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE U205"),
  907. },
  908. },
  909. {
  910. .ident = "Portege M500",
  911. .matches = {
  912. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  913. DMI_MATCH(DMI_PRODUCT_NAME, "PORTEGE M500"),
  914. },
  915. },
  916. { } /* terminate list */
  917. };
  918. static const char *oemstrs[] = {
  919. "Tecra M3,",
  920. };
  921. int i;
  922. if (dmi_check_system(sysids))
  923. return 1;
  924. for (i = 0; i < ARRAY_SIZE(oemstrs); i++)
  925. if (dmi_find_device(DMI_DEV_TYPE_OEM_STRING, oemstrs[i], NULL))
  926. return 1;
  927. return 0;
  928. }
  929. static int piix_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
  930. {
  931. struct ata_host *host = dev_get_drvdata(&pdev->dev);
  932. unsigned long flags;
  933. int rc = 0;
  934. rc = ata_host_suspend(host, mesg);
  935. if (rc)
  936. return rc;
  937. /* Some braindamaged ACPI suspend implementations expect the
  938. * controller to be awake on entry; otherwise, it burns cpu
  939. * cycles and power trying to do something to the sleeping
  940. * beauty.
  941. */
  942. if (piix_broken_suspend() && mesg.event == PM_EVENT_SUSPEND) {
  943. pci_save_state(pdev);
  944. /* mark its power state as "unknown", since we don't
  945. * know if e.g. the BIOS will change its device state
  946. * when we suspend.
  947. */
  948. if (pdev->current_state == PCI_D0)
  949. pdev->current_state = PCI_UNKNOWN;
  950. /* tell resume that it's waking up from broken suspend */
  951. spin_lock_irqsave(&host->lock, flags);
  952. host->flags |= PIIX_HOST_BROKEN_SUSPEND;
  953. spin_unlock_irqrestore(&host->lock, flags);
  954. } else
  955. ata_pci_device_do_suspend(pdev, mesg);
  956. return 0;
  957. }
  958. static int piix_pci_device_resume(struct pci_dev *pdev)
  959. {
  960. struct ata_host *host = dev_get_drvdata(&pdev->dev);
  961. unsigned long flags;
  962. int rc;
  963. if (host->flags & PIIX_HOST_BROKEN_SUSPEND) {
  964. spin_lock_irqsave(&host->lock, flags);
  965. host->flags &= ~PIIX_HOST_BROKEN_SUSPEND;
  966. spin_unlock_irqrestore(&host->lock, flags);
  967. pci_set_power_state(pdev, PCI_D0);
  968. pci_restore_state(pdev);
  969. /* PCI device wasn't disabled during suspend. Use
  970. * pci_reenable_device() to avoid affecting the enable
  971. * count.
  972. */
  973. rc = pci_reenable_device(pdev);
  974. if (rc)
  975. dev_printk(KERN_ERR, &pdev->dev, "failed to enable "
  976. "device after resume (%d)\n", rc);
  977. } else
  978. rc = ata_pci_device_do_resume(pdev);
  979. if (rc == 0)
  980. ata_host_resume(host);
  981. return rc;
  982. }
  983. #endif
  984. #define AHCI_PCI_BAR 5
  985. #define AHCI_GLOBAL_CTL 0x04
  986. #define AHCI_ENABLE (1 << 31)
  987. static int piix_disable_ahci(struct pci_dev *pdev)
  988. {
  989. void __iomem *mmio;
  990. u32 tmp;
  991. int rc = 0;
  992. /* BUG: pci_enable_device has not yet been called. This
  993. * works because this device is usually set up by BIOS.
  994. */
  995. if (!pci_resource_start(pdev, AHCI_PCI_BAR) ||
  996. !pci_resource_len(pdev, AHCI_PCI_BAR))
  997. return 0;
  998. mmio = pci_iomap(pdev, AHCI_PCI_BAR, 64);
  999. if (!mmio)
  1000. return -ENOMEM;
  1001. tmp = readl(mmio + AHCI_GLOBAL_CTL);
  1002. if (tmp & AHCI_ENABLE) {
  1003. tmp &= ~AHCI_ENABLE;
  1004. writel(tmp, mmio + AHCI_GLOBAL_CTL);
  1005. tmp = readl(mmio + AHCI_GLOBAL_CTL);
  1006. if (tmp & AHCI_ENABLE)
  1007. rc = -EIO;
  1008. }
  1009. pci_iounmap(pdev, mmio);
  1010. return rc;
  1011. }
  1012. /**
  1013. * piix_check_450nx_errata - Check for problem 450NX setup
  1014. * @ata_dev: the PCI device to check
  1015. *
  1016. * Check for the present of 450NX errata #19 and errata #25. If
  1017. * they are found return an error code so we can turn off DMA
  1018. */
  1019. static int __devinit piix_check_450nx_errata(struct pci_dev *ata_dev)
  1020. {
  1021. struct pci_dev *pdev = NULL;
  1022. u16 cfg;
  1023. int no_piix_dma = 0;
  1024. while ((pdev = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, pdev)) != NULL) {
  1025. /* Look for 450NX PXB. Check for problem configurations
  1026. A PCI quirk checks bit 6 already */
  1027. pci_read_config_word(pdev, 0x41, &cfg);
  1028. /* Only on the original revision: IDE DMA can hang */
  1029. if (pdev->revision == 0x00)
  1030. no_piix_dma = 1;
  1031. /* On all revisions below 5 PXB bus lock must be disabled for IDE */
  1032. else if (cfg & (1<<14) && pdev->revision < 5)
  1033. no_piix_dma = 2;
  1034. }
  1035. if (no_piix_dma)
  1036. dev_printk(KERN_WARNING, &ata_dev->dev, "450NX errata present, disabling IDE DMA.\n");
  1037. if (no_piix_dma == 2)
  1038. dev_printk(KERN_WARNING, &ata_dev->dev, "A BIOS update may resolve this.\n");
  1039. return no_piix_dma;
  1040. }
  1041. static void __devinit piix_init_pcs(struct pci_dev *pdev,
  1042. struct ata_port_info *pinfo,
  1043. const struct piix_map_db *map_db)
  1044. {
  1045. u16 pcs, new_pcs;
  1046. pci_read_config_word(pdev, ICH5_PCS, &pcs);
  1047. new_pcs = pcs | map_db->port_enable;
  1048. if (new_pcs != pcs) {
  1049. DPRINTK("updating PCS from 0x%x to 0x%x\n", pcs, new_pcs);
  1050. pci_write_config_word(pdev, ICH5_PCS, new_pcs);
  1051. msleep(150);
  1052. }
  1053. }
  1054. static void __devinit piix_init_sata_map(struct pci_dev *pdev,
  1055. struct ata_port_info *pinfo,
  1056. const struct piix_map_db *map_db)
  1057. {
  1058. struct piix_host_priv *hpriv = pinfo[0].private_data;
  1059. const int *map;
  1060. int i, invalid_map = 0;
  1061. u8 map_value;
  1062. pci_read_config_byte(pdev, ICH5_PMR, &map_value);
  1063. map = map_db->map[map_value & map_db->mask];
  1064. dev_printk(KERN_INFO, &pdev->dev, "MAP [");
  1065. for (i = 0; i < 4; i++) {
  1066. switch (map[i]) {
  1067. case RV:
  1068. invalid_map = 1;
  1069. printk(" XX");
  1070. break;
  1071. case NA:
  1072. printk(" --");
  1073. break;
  1074. case IDE:
  1075. WARN_ON((i & 1) || map[i + 1] != IDE);
  1076. pinfo[i / 2] = piix_port_info[ich_pata_100];
  1077. pinfo[i / 2].private_data = hpriv;
  1078. i++;
  1079. printk(" IDE IDE");
  1080. break;
  1081. default:
  1082. printk(" P%d", map[i]);
  1083. if (i & 1)
  1084. pinfo[i / 2].flags |= ATA_FLAG_SLAVE_POSS;
  1085. break;
  1086. }
  1087. }
  1088. printk(" ]\n");
  1089. if (invalid_map)
  1090. dev_printk(KERN_ERR, &pdev->dev,
  1091. "invalid MAP value %u\n", map_value);
  1092. hpriv->map = map;
  1093. }
  1094. static void piix_iocfg_bit18_quirk(struct pci_dev *pdev)
  1095. {
  1096. static const struct dmi_system_id sysids[] = {
  1097. {
  1098. /* Clevo M570U sets IOCFG bit 18 if the cdrom
  1099. * isn't used to boot the system which
  1100. * disables the channel.
  1101. */
  1102. .ident = "M570U",
  1103. .matches = {
  1104. DMI_MATCH(DMI_SYS_VENDOR, "Clevo Co."),
  1105. DMI_MATCH(DMI_PRODUCT_NAME, "M570U"),
  1106. },
  1107. },
  1108. { } /* terminate list */
  1109. };
  1110. u32 iocfg;
  1111. if (!dmi_check_system(sysids))
  1112. return;
  1113. /* The datasheet says that bit 18 is NOOP but certain systems
  1114. * seem to use it to disable a channel. Clear the bit on the
  1115. * affected systems.
  1116. */
  1117. pci_read_config_dword(pdev, PIIX_IOCFG, &iocfg);
  1118. if (iocfg & (1 << 18)) {
  1119. dev_printk(KERN_INFO, &pdev->dev,
  1120. "applying IOCFG bit18 quirk\n");
  1121. iocfg &= ~(1 << 18);
  1122. pci_write_config_dword(pdev, PIIX_IOCFG, iocfg);
  1123. }
  1124. }
  1125. /**
  1126. * piix_init_one - Register PIIX ATA PCI device with kernel services
  1127. * @pdev: PCI device to register
  1128. * @ent: Entry in piix_pci_tbl matching with @pdev
  1129. *
  1130. * Called from kernel PCI layer. We probe for combined mode (sigh),
  1131. * and then hand over control to libata, for it to do the rest.
  1132. *
  1133. * LOCKING:
  1134. * Inherited from PCI layer (may sleep).
  1135. *
  1136. * RETURNS:
  1137. * Zero on success, or -ERRNO value.
  1138. */
  1139. static int piix_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
  1140. {
  1141. static int printed_version;
  1142. struct device *dev = &pdev->dev;
  1143. struct ata_port_info port_info[2];
  1144. const struct ata_port_info *ppi[] = { &port_info[0], &port_info[1] };
  1145. struct piix_host_priv *hpriv;
  1146. unsigned long port_flags;
  1147. if (!printed_version++)
  1148. dev_printk(KERN_DEBUG, &pdev->dev,
  1149. "version " DRV_VERSION "\n");
  1150. /* no hotplugging support (FIXME) */
  1151. if (!in_module_init)
  1152. return -ENODEV;
  1153. hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
  1154. if (!hpriv)
  1155. return -ENOMEM;
  1156. port_info[0] = piix_port_info[ent->driver_data];
  1157. port_info[1] = piix_port_info[ent->driver_data];
  1158. port_info[0].private_data = hpriv;
  1159. port_info[1].private_data = hpriv;
  1160. port_flags = port_info[0].flags;
  1161. if (port_flags & PIIX_FLAG_AHCI) {
  1162. u8 tmp;
  1163. pci_read_config_byte(pdev, PIIX_SCC, &tmp);
  1164. if (tmp == PIIX_AHCI_DEVICE) {
  1165. int rc = piix_disable_ahci(pdev);
  1166. if (rc)
  1167. return rc;
  1168. }
  1169. }
  1170. /* Initialize SATA map */
  1171. if (port_flags & ATA_FLAG_SATA) {
  1172. piix_init_sata_map(pdev, port_info,
  1173. piix_map_db_table[ent->driver_data]);
  1174. piix_init_pcs(pdev, port_info,
  1175. piix_map_db_table[ent->driver_data]);
  1176. }
  1177. /* apply IOCFG bit18 quirk */
  1178. piix_iocfg_bit18_quirk(pdev);
  1179. /* On ICH5, some BIOSen disable the interrupt using the
  1180. * PCI_COMMAND_INTX_DISABLE bit added in PCI 2.3.
  1181. * On ICH6, this bit has the same effect, but only when
  1182. * MSI is disabled (and it is disabled, as we don't use
  1183. * message-signalled interrupts currently).
  1184. */
  1185. if (port_flags & PIIX_FLAG_CHECKINTR)
  1186. pci_intx(pdev, 1);
  1187. if (piix_check_450nx_errata(pdev)) {
  1188. /* This writes into the master table but it does not
  1189. really matter for this errata as we will apply it to
  1190. all the PIIX devices on the board */
  1191. port_info[0].mwdma_mask = 0;
  1192. port_info[0].udma_mask = 0;
  1193. port_info[1].mwdma_mask = 0;
  1194. port_info[1].udma_mask = 0;
  1195. }
  1196. return ata_pci_init_one(pdev, ppi);
  1197. }
  1198. static int __init piix_init(void)
  1199. {
  1200. int rc;
  1201. DPRINTK("pci_register_driver\n");
  1202. rc = pci_register_driver(&piix_pci_driver);
  1203. if (rc)
  1204. return rc;
  1205. in_module_init = 0;
  1206. DPRINTK("done\n");
  1207. return 0;
  1208. }
  1209. static void __exit piix_exit(void)
  1210. {
  1211. pci_unregister_driver(&piix_pci_driver);
  1212. }
  1213. module_init(piix_init);
  1214. module_exit(piix_exit);