emulate.c 108 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167
  1. /******************************************************************************
  2. * emulate.c
  3. *
  4. * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
  5. *
  6. * Copyright (c) 2005 Keir Fraser
  7. *
  8. * Linux coding style, mod r/m decoder, segment base fixes, real-mode
  9. * privileged instructions:
  10. *
  11. * Copyright (C) 2006 Qumranet
  12. * Copyright 2010 Red Hat, Inc. and/or its affiliates.
  13. *
  14. * Avi Kivity <avi@qumranet.com>
  15. * Yaniv Kamay <yaniv@qumranet.com>
  16. *
  17. * This work is licensed under the terms of the GNU GPL, version 2. See
  18. * the COPYING file in the top-level directory.
  19. *
  20. * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
  21. */
  22. #include <linux/kvm_host.h>
  23. #include "kvm_cache_regs.h"
  24. #include <linux/module.h>
  25. #include <asm/kvm_emulate.h>
  26. #include "x86.h"
  27. #include "tss.h"
  28. /*
  29. * Opcode effective-address decode tables.
  30. * Note that we only emulate instructions that have at least one memory
  31. * operand (excluding implicit stack references). We assume that stack
  32. * references and instruction fetches will never occur in special memory
  33. * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
  34. * not be handled.
  35. */
  36. /* Operand sizes: 8-bit operands or specified/overridden size. */
  37. #define ByteOp (1<<0) /* 8-bit operands. */
  38. /* Destination operand type. */
  39. #define ImplicitOps (1<<1) /* Implicit in opcode. No generic decode. */
  40. #define DstReg (2<<1) /* Register operand. */
  41. #define DstMem (3<<1) /* Memory operand. */
  42. #define DstAcc (4<<1) /* Destination Accumulator */
  43. #define DstDI (5<<1) /* Destination is in ES:(E)DI */
  44. #define DstMem64 (6<<1) /* 64bit memory operand */
  45. #define DstImmUByte (7<<1) /* 8-bit unsigned immediate operand */
  46. #define DstMask (7<<1)
  47. /* Source operand type. */
  48. #define SrcNone (0<<4) /* No source operand. */
  49. #define SrcReg (1<<4) /* Register operand. */
  50. #define SrcMem (2<<4) /* Memory operand. */
  51. #define SrcMem16 (3<<4) /* Memory operand (16-bit). */
  52. #define SrcMem32 (4<<4) /* Memory operand (32-bit). */
  53. #define SrcImm (5<<4) /* Immediate operand. */
  54. #define SrcImmByte (6<<4) /* 8-bit sign-extended immediate operand. */
  55. #define SrcOne (7<<4) /* Implied '1' */
  56. #define SrcImmUByte (8<<4) /* 8-bit unsigned immediate operand. */
  57. #define SrcImmU (9<<4) /* Immediate operand, unsigned */
  58. #define SrcSI (0xa<<4) /* Source is in the DS:RSI */
  59. #define SrcImmFAddr (0xb<<4) /* Source is immediate far address */
  60. #define SrcMemFAddr (0xc<<4) /* Source is far address in memory */
  61. #define SrcAcc (0xd<<4) /* Source Accumulator */
  62. #define SrcImmU16 (0xe<<4) /* Immediate operand, unsigned, 16 bits */
  63. #define SrcMask (0xf<<4)
  64. /* Generic ModRM decode. */
  65. #define ModRM (1<<8)
  66. /* Destination is only written; never read. */
  67. #define Mov (1<<9)
  68. #define BitOp (1<<10)
  69. #define MemAbs (1<<11) /* Memory operand is absolute displacement */
  70. #define String (1<<12) /* String instruction (rep capable) */
  71. #define Stack (1<<13) /* Stack instruction (push/pop) */
  72. #define Group (1<<14) /* Bits 3:5 of modrm byte extend opcode */
  73. #define GroupDual (1<<15) /* Alternate decoding of mod == 3 */
  74. #define Prefix (1<<16) /* Instruction varies with 66/f2/f3 prefix */
  75. #define Sse (1<<17) /* SSE Vector instruction */
  76. #define RMExt (1<<18) /* Opcode extension in ModRM r/m if mod == 3 */
  77. /* Misc flags */
  78. #define Prot (1<<21) /* instruction generates #UD if not in prot-mode */
  79. #define VendorSpecific (1<<22) /* Vendor specific instruction */
  80. #define NoAccess (1<<23) /* Don't access memory (lea/invlpg/verr etc) */
  81. #define Op3264 (1<<24) /* Operand is 64b in long mode, 32b otherwise */
  82. #define Undefined (1<<25) /* No Such Instruction */
  83. #define Lock (1<<26) /* lock prefix is allowed for the instruction */
  84. #define Priv (1<<27) /* instruction generates #GP if current CPL != 0 */
  85. #define No64 (1<<28)
  86. /* Source 2 operand type */
  87. #define Src2None (0<<29)
  88. #define Src2CL (1<<29)
  89. #define Src2ImmByte (2<<29)
  90. #define Src2One (3<<29)
  91. #define Src2Imm (4<<29)
  92. #define Src2Mask (7<<29)
  93. #define X2(x...) x, x
  94. #define X3(x...) X2(x), x
  95. #define X4(x...) X2(x), X2(x)
  96. #define X5(x...) X4(x), x
  97. #define X6(x...) X4(x), X2(x)
  98. #define X7(x...) X4(x), X3(x)
  99. #define X8(x...) X4(x), X4(x)
  100. #define X16(x...) X8(x), X8(x)
  101. struct opcode {
  102. u32 flags;
  103. u8 intercept;
  104. union {
  105. int (*execute)(struct x86_emulate_ctxt *ctxt);
  106. struct opcode *group;
  107. struct group_dual *gdual;
  108. struct gprefix *gprefix;
  109. } u;
  110. int (*check_perm)(struct x86_emulate_ctxt *ctxt);
  111. };
  112. struct group_dual {
  113. struct opcode mod012[8];
  114. struct opcode mod3[8];
  115. };
  116. struct gprefix {
  117. struct opcode pfx_no;
  118. struct opcode pfx_66;
  119. struct opcode pfx_f2;
  120. struct opcode pfx_f3;
  121. };
  122. /* EFLAGS bit definitions. */
  123. #define EFLG_ID (1<<21)
  124. #define EFLG_VIP (1<<20)
  125. #define EFLG_VIF (1<<19)
  126. #define EFLG_AC (1<<18)
  127. #define EFLG_VM (1<<17)
  128. #define EFLG_RF (1<<16)
  129. #define EFLG_IOPL (3<<12)
  130. #define EFLG_NT (1<<14)
  131. #define EFLG_OF (1<<11)
  132. #define EFLG_DF (1<<10)
  133. #define EFLG_IF (1<<9)
  134. #define EFLG_TF (1<<8)
  135. #define EFLG_SF (1<<7)
  136. #define EFLG_ZF (1<<6)
  137. #define EFLG_AF (1<<4)
  138. #define EFLG_PF (1<<2)
  139. #define EFLG_CF (1<<0)
  140. #define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
  141. #define EFLG_RESERVED_ONE_MASK 2
  142. /*
  143. * Instruction emulation:
  144. * Most instructions are emulated directly via a fragment of inline assembly
  145. * code. This allows us to save/restore EFLAGS and thus very easily pick up
  146. * any modified flags.
  147. */
  148. #if defined(CONFIG_X86_64)
  149. #define _LO32 "k" /* force 32-bit operand */
  150. #define _STK "%%rsp" /* stack pointer */
  151. #elif defined(__i386__)
  152. #define _LO32 "" /* force 32-bit operand */
  153. #define _STK "%%esp" /* stack pointer */
  154. #endif
  155. /*
  156. * These EFLAGS bits are restored from saved value during emulation, and
  157. * any changes are written back to the saved value after emulation.
  158. */
  159. #define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)
  160. /* Before executing instruction: restore necessary bits in EFLAGS. */
  161. #define _PRE_EFLAGS(_sav, _msk, _tmp) \
  162. /* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
  163. "movl %"_sav",%"_LO32 _tmp"; " \
  164. "push %"_tmp"; " \
  165. "push %"_tmp"; " \
  166. "movl %"_msk",%"_LO32 _tmp"; " \
  167. "andl %"_LO32 _tmp",("_STK"); " \
  168. "pushf; " \
  169. "notl %"_LO32 _tmp"; " \
  170. "andl %"_LO32 _tmp",("_STK"); " \
  171. "andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); " \
  172. "pop %"_tmp"; " \
  173. "orl %"_LO32 _tmp",("_STK"); " \
  174. "popf; " \
  175. "pop %"_sav"; "
  176. /* After executing instruction: write-back necessary bits in EFLAGS. */
  177. #define _POST_EFLAGS(_sav, _msk, _tmp) \
  178. /* _sav |= EFLAGS & _msk; */ \
  179. "pushf; " \
  180. "pop %"_tmp"; " \
  181. "andl %"_msk",%"_LO32 _tmp"; " \
  182. "orl %"_LO32 _tmp",%"_sav"; "
  183. #ifdef CONFIG_X86_64
  184. #define ON64(x) x
  185. #else
  186. #define ON64(x)
  187. #endif
  188. #define ____emulate_2op(_op, _src, _dst, _eflags, _x, _y, _suffix, _dsttype) \
  189. do { \
  190. __asm__ __volatile__ ( \
  191. _PRE_EFLAGS("0", "4", "2") \
  192. _op _suffix " %"_x"3,%1; " \
  193. _POST_EFLAGS("0", "4", "2") \
  194. : "=m" (_eflags), "+q" (*(_dsttype*)&(_dst).val),\
  195. "=&r" (_tmp) \
  196. : _y ((_src).val), "i" (EFLAGS_MASK)); \
  197. } while (0)
  198. /* Raw emulation: instruction has two explicit operands. */
  199. #define __emulate_2op_nobyte(_op,_src,_dst,_eflags,_wx,_wy,_lx,_ly,_qx,_qy) \
  200. do { \
  201. unsigned long _tmp; \
  202. \
  203. switch ((_dst).bytes) { \
  204. case 2: \
  205. ____emulate_2op(_op,_src,_dst,_eflags,_wx,_wy,"w",u16);\
  206. break; \
  207. case 4: \
  208. ____emulate_2op(_op,_src,_dst,_eflags,_lx,_ly,"l",u32);\
  209. break; \
  210. case 8: \
  211. ON64(____emulate_2op(_op,_src,_dst,_eflags,_qx,_qy,"q",u64)); \
  212. break; \
  213. } \
  214. } while (0)
  215. #define __emulate_2op(_op,_src,_dst,_eflags,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy) \
  216. do { \
  217. unsigned long _tmp; \
  218. switch ((_dst).bytes) { \
  219. case 1: \
  220. ____emulate_2op(_op,_src,_dst,_eflags,_bx,_by,"b",u8); \
  221. break; \
  222. default: \
  223. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  224. _wx, _wy, _lx, _ly, _qx, _qy); \
  225. break; \
  226. } \
  227. } while (0)
  228. /* Source operand is byte-sized and may be restricted to just %cl. */
  229. #define emulate_2op_SrcB(_op, _src, _dst, _eflags) \
  230. __emulate_2op(_op, _src, _dst, _eflags, \
  231. "b", "c", "b", "c", "b", "c", "b", "c")
  232. /* Source operand is byte, word, long or quad sized. */
  233. #define emulate_2op_SrcV(_op, _src, _dst, _eflags) \
  234. __emulate_2op(_op, _src, _dst, _eflags, \
  235. "b", "q", "w", "r", _LO32, "r", "", "r")
  236. /* Source operand is word, long or quad sized. */
  237. #define emulate_2op_SrcV_nobyte(_op, _src, _dst, _eflags) \
  238. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  239. "w", "r", _LO32, "r", "", "r")
  240. /* Instruction has three operands and one operand is stored in ECX register */
  241. #define __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, _suffix, _type) \
  242. do { \
  243. unsigned long _tmp; \
  244. _type _clv = (_cl).val; \
  245. _type _srcv = (_src).val; \
  246. _type _dstv = (_dst).val; \
  247. \
  248. __asm__ __volatile__ ( \
  249. _PRE_EFLAGS("0", "5", "2") \
  250. _op _suffix " %4,%1 \n" \
  251. _POST_EFLAGS("0", "5", "2") \
  252. : "=m" (_eflags), "+r" (_dstv), "=&r" (_tmp) \
  253. : "c" (_clv) , "r" (_srcv), "i" (EFLAGS_MASK) \
  254. ); \
  255. \
  256. (_cl).val = (unsigned long) _clv; \
  257. (_src).val = (unsigned long) _srcv; \
  258. (_dst).val = (unsigned long) _dstv; \
  259. } while (0)
  260. #define emulate_2op_cl(_op, _cl, _src, _dst, _eflags) \
  261. do { \
  262. switch ((_dst).bytes) { \
  263. case 2: \
  264. __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  265. "w", unsigned short); \
  266. break; \
  267. case 4: \
  268. __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  269. "l", unsigned int); \
  270. break; \
  271. case 8: \
  272. ON64(__emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  273. "q", unsigned long)); \
  274. break; \
  275. } \
  276. } while (0)
  277. #define __emulate_1op(_op, _dst, _eflags, _suffix) \
  278. do { \
  279. unsigned long _tmp; \
  280. \
  281. __asm__ __volatile__ ( \
  282. _PRE_EFLAGS("0", "3", "2") \
  283. _op _suffix " %1; " \
  284. _POST_EFLAGS("0", "3", "2") \
  285. : "=m" (_eflags), "+m" ((_dst).val), \
  286. "=&r" (_tmp) \
  287. : "i" (EFLAGS_MASK)); \
  288. } while (0)
  289. /* Instruction has only one explicit operand (no source operand). */
  290. #define emulate_1op(_op, _dst, _eflags) \
  291. do { \
  292. switch ((_dst).bytes) { \
  293. case 1: __emulate_1op(_op, _dst, _eflags, "b"); break; \
  294. case 2: __emulate_1op(_op, _dst, _eflags, "w"); break; \
  295. case 4: __emulate_1op(_op, _dst, _eflags, "l"); break; \
  296. case 8: ON64(__emulate_1op(_op, _dst, _eflags, "q")); break; \
  297. } \
  298. } while (0)
  299. #define __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, _suffix) \
  300. do { \
  301. unsigned long _tmp; \
  302. \
  303. __asm__ __volatile__ ( \
  304. _PRE_EFLAGS("0", "4", "1") \
  305. _op _suffix " %5; " \
  306. _POST_EFLAGS("0", "4", "1") \
  307. : "=m" (_eflags), "=&r" (_tmp), \
  308. "+a" (_rax), "+d" (_rdx) \
  309. : "i" (EFLAGS_MASK), "m" ((_src).val), \
  310. "a" (_rax), "d" (_rdx)); \
  311. } while (0)
  312. #define __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, _eflags, _suffix, _ex) \
  313. do { \
  314. unsigned long _tmp; \
  315. \
  316. __asm__ __volatile__ ( \
  317. _PRE_EFLAGS("0", "5", "1") \
  318. "1: \n\t" \
  319. _op _suffix " %6; " \
  320. "2: \n\t" \
  321. _POST_EFLAGS("0", "5", "1") \
  322. ".pushsection .fixup,\"ax\" \n\t" \
  323. "3: movb $1, %4 \n\t" \
  324. "jmp 2b \n\t" \
  325. ".popsection \n\t" \
  326. _ASM_EXTABLE(1b, 3b) \
  327. : "=m" (_eflags), "=&r" (_tmp), \
  328. "+a" (_rax), "+d" (_rdx), "+qm"(_ex) \
  329. : "i" (EFLAGS_MASK), "m" ((_src).val), \
  330. "a" (_rax), "d" (_rdx)); \
  331. } while (0)
  332. /* instruction has only one source operand, destination is implicit (e.g. mul, div, imul, idiv) */
  333. #define emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags) \
  334. do { \
  335. switch((_src).bytes) { \
  336. case 1: __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, "b"); break; \
  337. case 2: __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, "w"); break; \
  338. case 4: __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, "l"); break; \
  339. case 8: ON64(__emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, "q")); break; \
  340. } \
  341. } while (0)
  342. #define emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, _eflags, _ex) \
  343. do { \
  344. switch((_src).bytes) { \
  345. case 1: \
  346. __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, \
  347. _eflags, "b", _ex); \
  348. break; \
  349. case 2: \
  350. __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, \
  351. _eflags, "w", _ex); \
  352. break; \
  353. case 4: \
  354. __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, \
  355. _eflags, "l", _ex); \
  356. break; \
  357. case 8: ON64( \
  358. __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, \
  359. _eflags, "q", _ex)); \
  360. break; \
  361. } \
  362. } while (0)
  363. /* Fetch next part of the instruction being emulated. */
  364. #define insn_fetch(_type, _size, _eip) \
  365. ({ unsigned long _x; \
  366. rc = do_insn_fetch(ctxt, ops, (_eip), &_x, (_size)); \
  367. if (rc != X86EMUL_CONTINUE) \
  368. goto done; \
  369. (_eip) += (_size); \
  370. (_type)_x; \
  371. })
  372. #define insn_fetch_arr(_arr, _size, _eip) \
  373. ({ rc = do_insn_fetch(ctxt, ops, (_eip), _arr, (_size)); \
  374. if (rc != X86EMUL_CONTINUE) \
  375. goto done; \
  376. (_eip) += (_size); \
  377. })
  378. static int emulator_check_intercept(struct x86_emulate_ctxt *ctxt,
  379. enum x86_intercept intercept,
  380. enum x86_intercept_stage stage)
  381. {
  382. struct x86_instruction_info info = {
  383. .intercept = intercept,
  384. .rep_prefix = ctxt->decode.rep_prefix,
  385. .modrm_mod = ctxt->decode.modrm_mod,
  386. .modrm_reg = ctxt->decode.modrm_reg,
  387. .modrm_rm = ctxt->decode.modrm_rm,
  388. .src_val = ctxt->decode.src.val64,
  389. .src_bytes = ctxt->decode.src.bytes,
  390. .dst_bytes = ctxt->decode.dst.bytes,
  391. .ad_bytes = ctxt->decode.ad_bytes,
  392. .next_rip = ctxt->eip,
  393. };
  394. return ctxt->ops->intercept(ctxt->vcpu, &info, stage);
  395. }
  396. static inline unsigned long ad_mask(struct decode_cache *c)
  397. {
  398. return (1UL << (c->ad_bytes << 3)) - 1;
  399. }
  400. /* Access/update address held in a register, based on addressing mode. */
  401. static inline unsigned long
  402. address_mask(struct decode_cache *c, unsigned long reg)
  403. {
  404. if (c->ad_bytes == sizeof(unsigned long))
  405. return reg;
  406. else
  407. return reg & ad_mask(c);
  408. }
  409. static inline unsigned long
  410. register_address(struct decode_cache *c, unsigned long reg)
  411. {
  412. return address_mask(c, reg);
  413. }
  414. static inline void
  415. register_address_increment(struct decode_cache *c, unsigned long *reg, int inc)
  416. {
  417. if (c->ad_bytes == sizeof(unsigned long))
  418. *reg += inc;
  419. else
  420. *reg = (*reg & ~ad_mask(c)) | ((*reg + inc) & ad_mask(c));
  421. }
  422. static inline void jmp_rel(struct decode_cache *c, int rel)
  423. {
  424. register_address_increment(c, &c->eip, rel);
  425. }
  426. static void set_seg_override(struct decode_cache *c, int seg)
  427. {
  428. c->has_seg_override = true;
  429. c->seg_override = seg;
  430. }
  431. static unsigned long seg_base(struct x86_emulate_ctxt *ctxt,
  432. struct x86_emulate_ops *ops, int seg)
  433. {
  434. if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
  435. return 0;
  436. return ops->get_cached_segment_base(seg, ctxt->vcpu);
  437. }
  438. static unsigned seg_override(struct x86_emulate_ctxt *ctxt,
  439. struct x86_emulate_ops *ops,
  440. struct decode_cache *c)
  441. {
  442. if (!c->has_seg_override)
  443. return 0;
  444. return c->seg_override;
  445. }
  446. static ulong linear(struct x86_emulate_ctxt *ctxt,
  447. struct segmented_address addr)
  448. {
  449. struct decode_cache *c = &ctxt->decode;
  450. ulong la;
  451. la = seg_base(ctxt, ctxt->ops, addr.seg) + addr.ea;
  452. if (c->ad_bytes != 8)
  453. la &= (u32)-1;
  454. return la;
  455. }
  456. static int emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
  457. u32 error, bool valid)
  458. {
  459. ctxt->exception.vector = vec;
  460. ctxt->exception.error_code = error;
  461. ctxt->exception.error_code_valid = valid;
  462. return X86EMUL_PROPAGATE_FAULT;
  463. }
  464. static int emulate_db(struct x86_emulate_ctxt *ctxt)
  465. {
  466. return emulate_exception(ctxt, DB_VECTOR, 0, false);
  467. }
  468. static int emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
  469. {
  470. return emulate_exception(ctxt, GP_VECTOR, err, true);
  471. }
  472. static int emulate_ud(struct x86_emulate_ctxt *ctxt)
  473. {
  474. return emulate_exception(ctxt, UD_VECTOR, 0, false);
  475. }
  476. static int emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
  477. {
  478. return emulate_exception(ctxt, TS_VECTOR, err, true);
  479. }
  480. static int emulate_de(struct x86_emulate_ctxt *ctxt)
  481. {
  482. return emulate_exception(ctxt, DE_VECTOR, 0, false);
  483. }
  484. static int emulate_nm(struct x86_emulate_ctxt *ctxt)
  485. {
  486. return emulate_exception(ctxt, NM_VECTOR, 0, false);
  487. }
  488. static int do_fetch_insn_byte(struct x86_emulate_ctxt *ctxt,
  489. struct x86_emulate_ops *ops,
  490. unsigned long eip, u8 *dest)
  491. {
  492. struct fetch_cache *fc = &ctxt->decode.fetch;
  493. int rc;
  494. int size, cur_size;
  495. if (eip == fc->end) {
  496. cur_size = fc->end - fc->start;
  497. size = min(15UL - cur_size, PAGE_SIZE - offset_in_page(eip));
  498. rc = ops->fetch(ctxt->cs_base + eip, fc->data + cur_size,
  499. size, ctxt->vcpu, &ctxt->exception);
  500. if (rc != X86EMUL_CONTINUE)
  501. return rc;
  502. fc->end += size;
  503. }
  504. *dest = fc->data[eip - fc->start];
  505. return X86EMUL_CONTINUE;
  506. }
  507. static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
  508. struct x86_emulate_ops *ops,
  509. unsigned long eip, void *dest, unsigned size)
  510. {
  511. int rc;
  512. /* x86 instructions are limited to 15 bytes. */
  513. if (eip + size - ctxt->eip > 15)
  514. return X86EMUL_UNHANDLEABLE;
  515. while (size--) {
  516. rc = do_fetch_insn_byte(ctxt, ops, eip++, dest++);
  517. if (rc != X86EMUL_CONTINUE)
  518. return rc;
  519. }
  520. return X86EMUL_CONTINUE;
  521. }
  522. /*
  523. * Given the 'reg' portion of a ModRM byte, and a register block, return a
  524. * pointer into the block that addresses the relevant register.
  525. * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
  526. */
  527. static void *decode_register(u8 modrm_reg, unsigned long *regs,
  528. int highbyte_regs)
  529. {
  530. void *p;
  531. p = &regs[modrm_reg];
  532. if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
  533. p = (unsigned char *)&regs[modrm_reg & 3] + 1;
  534. return p;
  535. }
  536. static int read_descriptor(struct x86_emulate_ctxt *ctxt,
  537. struct x86_emulate_ops *ops,
  538. struct segmented_address addr,
  539. u16 *size, unsigned long *address, int op_bytes)
  540. {
  541. int rc;
  542. if (op_bytes == 2)
  543. op_bytes = 3;
  544. *address = 0;
  545. rc = ops->read_std(linear(ctxt, addr), (unsigned long *)size, 2,
  546. ctxt->vcpu, &ctxt->exception);
  547. if (rc != X86EMUL_CONTINUE)
  548. return rc;
  549. addr.ea += 2;
  550. rc = ops->read_std(linear(ctxt, addr), address, op_bytes,
  551. ctxt->vcpu, &ctxt->exception);
  552. return rc;
  553. }
  554. static int test_cc(unsigned int condition, unsigned int flags)
  555. {
  556. int rc = 0;
  557. switch ((condition & 15) >> 1) {
  558. case 0: /* o */
  559. rc |= (flags & EFLG_OF);
  560. break;
  561. case 1: /* b/c/nae */
  562. rc |= (flags & EFLG_CF);
  563. break;
  564. case 2: /* z/e */
  565. rc |= (flags & EFLG_ZF);
  566. break;
  567. case 3: /* be/na */
  568. rc |= (flags & (EFLG_CF|EFLG_ZF));
  569. break;
  570. case 4: /* s */
  571. rc |= (flags & EFLG_SF);
  572. break;
  573. case 5: /* p/pe */
  574. rc |= (flags & EFLG_PF);
  575. break;
  576. case 7: /* le/ng */
  577. rc |= (flags & EFLG_ZF);
  578. /* fall through */
  579. case 6: /* l/nge */
  580. rc |= (!(flags & EFLG_SF) != !(flags & EFLG_OF));
  581. break;
  582. }
  583. /* Odd condition identifiers (lsb == 1) have inverted sense. */
  584. return (!!rc ^ (condition & 1));
  585. }
  586. static void fetch_register_operand(struct operand *op)
  587. {
  588. switch (op->bytes) {
  589. case 1:
  590. op->val = *(u8 *)op->addr.reg;
  591. break;
  592. case 2:
  593. op->val = *(u16 *)op->addr.reg;
  594. break;
  595. case 4:
  596. op->val = *(u32 *)op->addr.reg;
  597. break;
  598. case 8:
  599. op->val = *(u64 *)op->addr.reg;
  600. break;
  601. }
  602. }
  603. static void read_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data, int reg)
  604. {
  605. ctxt->ops->get_fpu(ctxt);
  606. switch (reg) {
  607. case 0: asm("movdqu %%xmm0, %0" : "=m"(*data)); break;
  608. case 1: asm("movdqu %%xmm1, %0" : "=m"(*data)); break;
  609. case 2: asm("movdqu %%xmm2, %0" : "=m"(*data)); break;
  610. case 3: asm("movdqu %%xmm3, %0" : "=m"(*data)); break;
  611. case 4: asm("movdqu %%xmm4, %0" : "=m"(*data)); break;
  612. case 5: asm("movdqu %%xmm5, %0" : "=m"(*data)); break;
  613. case 6: asm("movdqu %%xmm6, %0" : "=m"(*data)); break;
  614. case 7: asm("movdqu %%xmm7, %0" : "=m"(*data)); break;
  615. #ifdef CONFIG_X86_64
  616. case 8: asm("movdqu %%xmm8, %0" : "=m"(*data)); break;
  617. case 9: asm("movdqu %%xmm9, %0" : "=m"(*data)); break;
  618. case 10: asm("movdqu %%xmm10, %0" : "=m"(*data)); break;
  619. case 11: asm("movdqu %%xmm11, %0" : "=m"(*data)); break;
  620. case 12: asm("movdqu %%xmm12, %0" : "=m"(*data)); break;
  621. case 13: asm("movdqu %%xmm13, %0" : "=m"(*data)); break;
  622. case 14: asm("movdqu %%xmm14, %0" : "=m"(*data)); break;
  623. case 15: asm("movdqu %%xmm15, %0" : "=m"(*data)); break;
  624. #endif
  625. default: BUG();
  626. }
  627. ctxt->ops->put_fpu(ctxt);
  628. }
  629. static void write_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data,
  630. int reg)
  631. {
  632. ctxt->ops->get_fpu(ctxt);
  633. switch (reg) {
  634. case 0: asm("movdqu %0, %%xmm0" : : "m"(*data)); break;
  635. case 1: asm("movdqu %0, %%xmm1" : : "m"(*data)); break;
  636. case 2: asm("movdqu %0, %%xmm2" : : "m"(*data)); break;
  637. case 3: asm("movdqu %0, %%xmm3" : : "m"(*data)); break;
  638. case 4: asm("movdqu %0, %%xmm4" : : "m"(*data)); break;
  639. case 5: asm("movdqu %0, %%xmm5" : : "m"(*data)); break;
  640. case 6: asm("movdqu %0, %%xmm6" : : "m"(*data)); break;
  641. case 7: asm("movdqu %0, %%xmm7" : : "m"(*data)); break;
  642. #ifdef CONFIG_X86_64
  643. case 8: asm("movdqu %0, %%xmm8" : : "m"(*data)); break;
  644. case 9: asm("movdqu %0, %%xmm9" : : "m"(*data)); break;
  645. case 10: asm("movdqu %0, %%xmm10" : : "m"(*data)); break;
  646. case 11: asm("movdqu %0, %%xmm11" : : "m"(*data)); break;
  647. case 12: asm("movdqu %0, %%xmm12" : : "m"(*data)); break;
  648. case 13: asm("movdqu %0, %%xmm13" : : "m"(*data)); break;
  649. case 14: asm("movdqu %0, %%xmm14" : : "m"(*data)); break;
  650. case 15: asm("movdqu %0, %%xmm15" : : "m"(*data)); break;
  651. #endif
  652. default: BUG();
  653. }
  654. ctxt->ops->put_fpu(ctxt);
  655. }
  656. static void decode_register_operand(struct x86_emulate_ctxt *ctxt,
  657. struct operand *op,
  658. struct decode_cache *c,
  659. int inhibit_bytereg)
  660. {
  661. unsigned reg = c->modrm_reg;
  662. int highbyte_regs = c->rex_prefix == 0;
  663. if (!(c->d & ModRM))
  664. reg = (c->b & 7) | ((c->rex_prefix & 1) << 3);
  665. if (c->d & Sse) {
  666. op->type = OP_XMM;
  667. op->bytes = 16;
  668. op->addr.xmm = reg;
  669. read_sse_reg(ctxt, &op->vec_val, reg);
  670. return;
  671. }
  672. op->type = OP_REG;
  673. if ((c->d & ByteOp) && !inhibit_bytereg) {
  674. op->addr.reg = decode_register(reg, c->regs, highbyte_regs);
  675. op->bytes = 1;
  676. } else {
  677. op->addr.reg = decode_register(reg, c->regs, 0);
  678. op->bytes = c->op_bytes;
  679. }
  680. fetch_register_operand(op);
  681. op->orig_val = op->val;
  682. }
  683. static int decode_modrm(struct x86_emulate_ctxt *ctxt,
  684. struct x86_emulate_ops *ops,
  685. struct operand *op)
  686. {
  687. struct decode_cache *c = &ctxt->decode;
  688. u8 sib;
  689. int index_reg = 0, base_reg = 0, scale;
  690. int rc = X86EMUL_CONTINUE;
  691. ulong modrm_ea = 0;
  692. if (c->rex_prefix) {
  693. c->modrm_reg = (c->rex_prefix & 4) << 1; /* REX.R */
  694. index_reg = (c->rex_prefix & 2) << 2; /* REX.X */
  695. c->modrm_rm = base_reg = (c->rex_prefix & 1) << 3; /* REG.B */
  696. }
  697. c->modrm = insn_fetch(u8, 1, c->eip);
  698. c->modrm_mod |= (c->modrm & 0xc0) >> 6;
  699. c->modrm_reg |= (c->modrm & 0x38) >> 3;
  700. c->modrm_rm |= (c->modrm & 0x07);
  701. c->modrm_seg = VCPU_SREG_DS;
  702. if (c->modrm_mod == 3) {
  703. op->type = OP_REG;
  704. op->bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  705. op->addr.reg = decode_register(c->modrm_rm,
  706. c->regs, c->d & ByteOp);
  707. if (c->d & Sse) {
  708. op->type = OP_XMM;
  709. op->bytes = 16;
  710. op->addr.xmm = c->modrm_rm;
  711. read_sse_reg(ctxt, &op->vec_val, c->modrm_rm);
  712. return rc;
  713. }
  714. fetch_register_operand(op);
  715. return rc;
  716. }
  717. op->type = OP_MEM;
  718. if (c->ad_bytes == 2) {
  719. unsigned bx = c->regs[VCPU_REGS_RBX];
  720. unsigned bp = c->regs[VCPU_REGS_RBP];
  721. unsigned si = c->regs[VCPU_REGS_RSI];
  722. unsigned di = c->regs[VCPU_REGS_RDI];
  723. /* 16-bit ModR/M decode. */
  724. switch (c->modrm_mod) {
  725. case 0:
  726. if (c->modrm_rm == 6)
  727. modrm_ea += insn_fetch(u16, 2, c->eip);
  728. break;
  729. case 1:
  730. modrm_ea += insn_fetch(s8, 1, c->eip);
  731. break;
  732. case 2:
  733. modrm_ea += insn_fetch(u16, 2, c->eip);
  734. break;
  735. }
  736. switch (c->modrm_rm) {
  737. case 0:
  738. modrm_ea += bx + si;
  739. break;
  740. case 1:
  741. modrm_ea += bx + di;
  742. break;
  743. case 2:
  744. modrm_ea += bp + si;
  745. break;
  746. case 3:
  747. modrm_ea += bp + di;
  748. break;
  749. case 4:
  750. modrm_ea += si;
  751. break;
  752. case 5:
  753. modrm_ea += di;
  754. break;
  755. case 6:
  756. if (c->modrm_mod != 0)
  757. modrm_ea += bp;
  758. break;
  759. case 7:
  760. modrm_ea += bx;
  761. break;
  762. }
  763. if (c->modrm_rm == 2 || c->modrm_rm == 3 ||
  764. (c->modrm_rm == 6 && c->modrm_mod != 0))
  765. c->modrm_seg = VCPU_SREG_SS;
  766. modrm_ea = (u16)modrm_ea;
  767. } else {
  768. /* 32/64-bit ModR/M decode. */
  769. if ((c->modrm_rm & 7) == 4) {
  770. sib = insn_fetch(u8, 1, c->eip);
  771. index_reg |= (sib >> 3) & 7;
  772. base_reg |= sib & 7;
  773. scale = sib >> 6;
  774. if ((base_reg & 7) == 5 && c->modrm_mod == 0)
  775. modrm_ea += insn_fetch(s32, 4, c->eip);
  776. else
  777. modrm_ea += c->regs[base_reg];
  778. if (index_reg != 4)
  779. modrm_ea += c->regs[index_reg] << scale;
  780. } else if ((c->modrm_rm & 7) == 5 && c->modrm_mod == 0) {
  781. if (ctxt->mode == X86EMUL_MODE_PROT64)
  782. c->rip_relative = 1;
  783. } else
  784. modrm_ea += c->regs[c->modrm_rm];
  785. switch (c->modrm_mod) {
  786. case 0:
  787. if (c->modrm_rm == 5)
  788. modrm_ea += insn_fetch(s32, 4, c->eip);
  789. break;
  790. case 1:
  791. modrm_ea += insn_fetch(s8, 1, c->eip);
  792. break;
  793. case 2:
  794. modrm_ea += insn_fetch(s32, 4, c->eip);
  795. break;
  796. }
  797. }
  798. op->addr.mem.ea = modrm_ea;
  799. done:
  800. return rc;
  801. }
  802. static int decode_abs(struct x86_emulate_ctxt *ctxt,
  803. struct x86_emulate_ops *ops,
  804. struct operand *op)
  805. {
  806. struct decode_cache *c = &ctxt->decode;
  807. int rc = X86EMUL_CONTINUE;
  808. op->type = OP_MEM;
  809. switch (c->ad_bytes) {
  810. case 2:
  811. op->addr.mem.ea = insn_fetch(u16, 2, c->eip);
  812. break;
  813. case 4:
  814. op->addr.mem.ea = insn_fetch(u32, 4, c->eip);
  815. break;
  816. case 8:
  817. op->addr.mem.ea = insn_fetch(u64, 8, c->eip);
  818. break;
  819. }
  820. done:
  821. return rc;
  822. }
  823. static void fetch_bit_operand(struct decode_cache *c)
  824. {
  825. long sv = 0, mask;
  826. if (c->dst.type == OP_MEM && c->src.type == OP_REG) {
  827. mask = ~(c->dst.bytes * 8 - 1);
  828. if (c->src.bytes == 2)
  829. sv = (s16)c->src.val & (s16)mask;
  830. else if (c->src.bytes == 4)
  831. sv = (s32)c->src.val & (s32)mask;
  832. c->dst.addr.mem.ea += (sv >> 3);
  833. }
  834. /* only subword offset */
  835. c->src.val &= (c->dst.bytes << 3) - 1;
  836. }
  837. static int read_emulated(struct x86_emulate_ctxt *ctxt,
  838. struct x86_emulate_ops *ops,
  839. unsigned long addr, void *dest, unsigned size)
  840. {
  841. int rc;
  842. struct read_cache *mc = &ctxt->decode.mem_read;
  843. while (size) {
  844. int n = min(size, 8u);
  845. size -= n;
  846. if (mc->pos < mc->end)
  847. goto read_cached;
  848. rc = ops->read_emulated(addr, mc->data + mc->end, n,
  849. &ctxt->exception, ctxt->vcpu);
  850. if (rc != X86EMUL_CONTINUE)
  851. return rc;
  852. mc->end += n;
  853. read_cached:
  854. memcpy(dest, mc->data + mc->pos, n);
  855. mc->pos += n;
  856. dest += n;
  857. addr += n;
  858. }
  859. return X86EMUL_CONTINUE;
  860. }
  861. static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
  862. struct x86_emulate_ops *ops,
  863. unsigned int size, unsigned short port,
  864. void *dest)
  865. {
  866. struct read_cache *rc = &ctxt->decode.io_read;
  867. if (rc->pos == rc->end) { /* refill pio read ahead */
  868. struct decode_cache *c = &ctxt->decode;
  869. unsigned int in_page, n;
  870. unsigned int count = c->rep_prefix ?
  871. address_mask(c, c->regs[VCPU_REGS_RCX]) : 1;
  872. in_page = (ctxt->eflags & EFLG_DF) ?
  873. offset_in_page(c->regs[VCPU_REGS_RDI]) :
  874. PAGE_SIZE - offset_in_page(c->regs[VCPU_REGS_RDI]);
  875. n = min(min(in_page, (unsigned int)sizeof(rc->data)) / size,
  876. count);
  877. if (n == 0)
  878. n = 1;
  879. rc->pos = rc->end = 0;
  880. if (!ops->pio_in_emulated(size, port, rc->data, n, ctxt->vcpu))
  881. return 0;
  882. rc->end = n * size;
  883. }
  884. memcpy(dest, rc->data + rc->pos, size);
  885. rc->pos += size;
  886. return 1;
  887. }
  888. static u32 desc_limit_scaled(struct desc_struct *desc)
  889. {
  890. u32 limit = get_desc_limit(desc);
  891. return desc->g ? (limit << 12) | 0xfff : limit;
  892. }
  893. static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
  894. struct x86_emulate_ops *ops,
  895. u16 selector, struct desc_ptr *dt)
  896. {
  897. if (selector & 1 << 2) {
  898. struct desc_struct desc;
  899. memset (dt, 0, sizeof *dt);
  900. if (!ops->get_cached_descriptor(&desc, NULL, VCPU_SREG_LDTR,
  901. ctxt->vcpu))
  902. return;
  903. dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
  904. dt->address = get_desc_base(&desc);
  905. } else
  906. ops->get_gdt(dt, ctxt->vcpu);
  907. }
  908. /* allowed just for 8 bytes segments */
  909. static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  910. struct x86_emulate_ops *ops,
  911. u16 selector, struct desc_struct *desc)
  912. {
  913. struct desc_ptr dt;
  914. u16 index = selector >> 3;
  915. int ret;
  916. ulong addr;
  917. get_descriptor_table_ptr(ctxt, ops, selector, &dt);
  918. if (dt.size < index * 8 + 7)
  919. return emulate_gp(ctxt, selector & 0xfffc);
  920. addr = dt.address + index * 8;
  921. ret = ops->read_std(addr, desc, sizeof *desc, ctxt->vcpu,
  922. &ctxt->exception);
  923. return ret;
  924. }
  925. /* allowed just for 8 bytes segments */
  926. static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  927. struct x86_emulate_ops *ops,
  928. u16 selector, struct desc_struct *desc)
  929. {
  930. struct desc_ptr dt;
  931. u16 index = selector >> 3;
  932. ulong addr;
  933. int ret;
  934. get_descriptor_table_ptr(ctxt, ops, selector, &dt);
  935. if (dt.size < index * 8 + 7)
  936. return emulate_gp(ctxt, selector & 0xfffc);
  937. addr = dt.address + index * 8;
  938. ret = ops->write_std(addr, desc, sizeof *desc, ctxt->vcpu,
  939. &ctxt->exception);
  940. return ret;
  941. }
  942. /* Does not support long mode */
  943. static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  944. struct x86_emulate_ops *ops,
  945. u16 selector, int seg)
  946. {
  947. struct desc_struct seg_desc;
  948. u8 dpl, rpl, cpl;
  949. unsigned err_vec = GP_VECTOR;
  950. u32 err_code = 0;
  951. bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
  952. int ret;
  953. memset(&seg_desc, 0, sizeof seg_desc);
  954. if ((seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86)
  955. || ctxt->mode == X86EMUL_MODE_REAL) {
  956. /* set real mode segment descriptor */
  957. set_desc_base(&seg_desc, selector << 4);
  958. set_desc_limit(&seg_desc, 0xffff);
  959. seg_desc.type = 3;
  960. seg_desc.p = 1;
  961. seg_desc.s = 1;
  962. goto load;
  963. }
  964. /* NULL selector is not valid for TR, CS and SS */
  965. if ((seg == VCPU_SREG_CS || seg == VCPU_SREG_SS || seg == VCPU_SREG_TR)
  966. && null_selector)
  967. goto exception;
  968. /* TR should be in GDT only */
  969. if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
  970. goto exception;
  971. if (null_selector) /* for NULL selector skip all following checks */
  972. goto load;
  973. ret = read_segment_descriptor(ctxt, ops, selector, &seg_desc);
  974. if (ret != X86EMUL_CONTINUE)
  975. return ret;
  976. err_code = selector & 0xfffc;
  977. err_vec = GP_VECTOR;
  978. /* can't load system descriptor into segment selecor */
  979. if (seg <= VCPU_SREG_GS && !seg_desc.s)
  980. goto exception;
  981. if (!seg_desc.p) {
  982. err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
  983. goto exception;
  984. }
  985. rpl = selector & 3;
  986. dpl = seg_desc.dpl;
  987. cpl = ops->cpl(ctxt->vcpu);
  988. switch (seg) {
  989. case VCPU_SREG_SS:
  990. /*
  991. * segment is not a writable data segment or segment
  992. * selector's RPL != CPL or segment selector's RPL != CPL
  993. */
  994. if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
  995. goto exception;
  996. break;
  997. case VCPU_SREG_CS:
  998. if (!(seg_desc.type & 8))
  999. goto exception;
  1000. if (seg_desc.type & 4) {
  1001. /* conforming */
  1002. if (dpl > cpl)
  1003. goto exception;
  1004. } else {
  1005. /* nonconforming */
  1006. if (rpl > cpl || dpl != cpl)
  1007. goto exception;
  1008. }
  1009. /* CS(RPL) <- CPL */
  1010. selector = (selector & 0xfffc) | cpl;
  1011. break;
  1012. case VCPU_SREG_TR:
  1013. if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
  1014. goto exception;
  1015. break;
  1016. case VCPU_SREG_LDTR:
  1017. if (seg_desc.s || seg_desc.type != 2)
  1018. goto exception;
  1019. break;
  1020. default: /* DS, ES, FS, or GS */
  1021. /*
  1022. * segment is not a data or readable code segment or
  1023. * ((segment is a data or nonconforming code segment)
  1024. * and (both RPL and CPL > DPL))
  1025. */
  1026. if ((seg_desc.type & 0xa) == 0x8 ||
  1027. (((seg_desc.type & 0xc) != 0xc) &&
  1028. (rpl > dpl && cpl > dpl)))
  1029. goto exception;
  1030. break;
  1031. }
  1032. if (seg_desc.s) {
  1033. /* mark segment as accessed */
  1034. seg_desc.type |= 1;
  1035. ret = write_segment_descriptor(ctxt, ops, selector, &seg_desc);
  1036. if (ret != X86EMUL_CONTINUE)
  1037. return ret;
  1038. }
  1039. load:
  1040. ops->set_segment_selector(selector, seg, ctxt->vcpu);
  1041. ops->set_cached_descriptor(&seg_desc, 0, seg, ctxt->vcpu);
  1042. return X86EMUL_CONTINUE;
  1043. exception:
  1044. emulate_exception(ctxt, err_vec, err_code, true);
  1045. return X86EMUL_PROPAGATE_FAULT;
  1046. }
  1047. static void write_register_operand(struct operand *op)
  1048. {
  1049. /* The 4-byte case *is* correct: in 64-bit mode we zero-extend. */
  1050. switch (op->bytes) {
  1051. case 1:
  1052. *(u8 *)op->addr.reg = (u8)op->val;
  1053. break;
  1054. case 2:
  1055. *(u16 *)op->addr.reg = (u16)op->val;
  1056. break;
  1057. case 4:
  1058. *op->addr.reg = (u32)op->val;
  1059. break; /* 64b: zero-extend */
  1060. case 8:
  1061. *op->addr.reg = op->val;
  1062. break;
  1063. }
  1064. }
  1065. static inline int writeback(struct x86_emulate_ctxt *ctxt,
  1066. struct x86_emulate_ops *ops)
  1067. {
  1068. int rc;
  1069. struct decode_cache *c = &ctxt->decode;
  1070. switch (c->dst.type) {
  1071. case OP_REG:
  1072. write_register_operand(&c->dst);
  1073. break;
  1074. case OP_MEM:
  1075. if (c->lock_prefix)
  1076. rc = ops->cmpxchg_emulated(
  1077. linear(ctxt, c->dst.addr.mem),
  1078. &c->dst.orig_val,
  1079. &c->dst.val,
  1080. c->dst.bytes,
  1081. &ctxt->exception,
  1082. ctxt->vcpu);
  1083. else
  1084. rc = ops->write_emulated(
  1085. linear(ctxt, c->dst.addr.mem),
  1086. &c->dst.val,
  1087. c->dst.bytes,
  1088. &ctxt->exception,
  1089. ctxt->vcpu);
  1090. if (rc != X86EMUL_CONTINUE)
  1091. return rc;
  1092. break;
  1093. case OP_XMM:
  1094. write_sse_reg(ctxt, &c->dst.vec_val, c->dst.addr.xmm);
  1095. break;
  1096. case OP_NONE:
  1097. /* no writeback */
  1098. break;
  1099. default:
  1100. break;
  1101. }
  1102. return X86EMUL_CONTINUE;
  1103. }
  1104. static inline void emulate_push(struct x86_emulate_ctxt *ctxt,
  1105. struct x86_emulate_ops *ops)
  1106. {
  1107. struct decode_cache *c = &ctxt->decode;
  1108. c->dst.type = OP_MEM;
  1109. c->dst.bytes = c->op_bytes;
  1110. c->dst.val = c->src.val;
  1111. register_address_increment(c, &c->regs[VCPU_REGS_RSP], -c->op_bytes);
  1112. c->dst.addr.mem.ea = register_address(c, c->regs[VCPU_REGS_RSP]);
  1113. c->dst.addr.mem.seg = VCPU_SREG_SS;
  1114. }
  1115. static int emulate_pop(struct x86_emulate_ctxt *ctxt,
  1116. struct x86_emulate_ops *ops,
  1117. void *dest, int len)
  1118. {
  1119. struct decode_cache *c = &ctxt->decode;
  1120. int rc;
  1121. struct segmented_address addr;
  1122. addr.ea = register_address(c, c->regs[VCPU_REGS_RSP]);
  1123. addr.seg = VCPU_SREG_SS;
  1124. rc = read_emulated(ctxt, ops, linear(ctxt, addr), dest, len);
  1125. if (rc != X86EMUL_CONTINUE)
  1126. return rc;
  1127. register_address_increment(c, &c->regs[VCPU_REGS_RSP], len);
  1128. return rc;
  1129. }
  1130. static int emulate_popf(struct x86_emulate_ctxt *ctxt,
  1131. struct x86_emulate_ops *ops,
  1132. void *dest, int len)
  1133. {
  1134. int rc;
  1135. unsigned long val, change_mask;
  1136. int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1137. int cpl = ops->cpl(ctxt->vcpu);
  1138. rc = emulate_pop(ctxt, ops, &val, len);
  1139. if (rc != X86EMUL_CONTINUE)
  1140. return rc;
  1141. change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
  1142. | EFLG_TF | EFLG_DF | EFLG_NT | EFLG_RF | EFLG_AC | EFLG_ID;
  1143. switch(ctxt->mode) {
  1144. case X86EMUL_MODE_PROT64:
  1145. case X86EMUL_MODE_PROT32:
  1146. case X86EMUL_MODE_PROT16:
  1147. if (cpl == 0)
  1148. change_mask |= EFLG_IOPL;
  1149. if (cpl <= iopl)
  1150. change_mask |= EFLG_IF;
  1151. break;
  1152. case X86EMUL_MODE_VM86:
  1153. if (iopl < 3)
  1154. return emulate_gp(ctxt, 0);
  1155. change_mask |= EFLG_IF;
  1156. break;
  1157. default: /* real mode */
  1158. change_mask |= (EFLG_IOPL | EFLG_IF);
  1159. break;
  1160. }
  1161. *(unsigned long *)dest =
  1162. (ctxt->eflags & ~change_mask) | (val & change_mask);
  1163. return rc;
  1164. }
  1165. static void emulate_push_sreg(struct x86_emulate_ctxt *ctxt,
  1166. struct x86_emulate_ops *ops, int seg)
  1167. {
  1168. struct decode_cache *c = &ctxt->decode;
  1169. c->src.val = ops->get_segment_selector(seg, ctxt->vcpu);
  1170. emulate_push(ctxt, ops);
  1171. }
  1172. static int emulate_pop_sreg(struct x86_emulate_ctxt *ctxt,
  1173. struct x86_emulate_ops *ops, int seg)
  1174. {
  1175. struct decode_cache *c = &ctxt->decode;
  1176. unsigned long selector;
  1177. int rc;
  1178. rc = emulate_pop(ctxt, ops, &selector, c->op_bytes);
  1179. if (rc != X86EMUL_CONTINUE)
  1180. return rc;
  1181. rc = load_segment_descriptor(ctxt, ops, (u16)selector, seg);
  1182. return rc;
  1183. }
  1184. static int emulate_pusha(struct x86_emulate_ctxt *ctxt,
  1185. struct x86_emulate_ops *ops)
  1186. {
  1187. struct decode_cache *c = &ctxt->decode;
  1188. unsigned long old_esp = c->regs[VCPU_REGS_RSP];
  1189. int rc = X86EMUL_CONTINUE;
  1190. int reg = VCPU_REGS_RAX;
  1191. while (reg <= VCPU_REGS_RDI) {
  1192. (reg == VCPU_REGS_RSP) ?
  1193. (c->src.val = old_esp) : (c->src.val = c->regs[reg]);
  1194. emulate_push(ctxt, ops);
  1195. rc = writeback(ctxt, ops);
  1196. if (rc != X86EMUL_CONTINUE)
  1197. return rc;
  1198. ++reg;
  1199. }
  1200. /* Disable writeback. */
  1201. c->dst.type = OP_NONE;
  1202. return rc;
  1203. }
  1204. static int emulate_popa(struct x86_emulate_ctxt *ctxt,
  1205. struct x86_emulate_ops *ops)
  1206. {
  1207. struct decode_cache *c = &ctxt->decode;
  1208. int rc = X86EMUL_CONTINUE;
  1209. int reg = VCPU_REGS_RDI;
  1210. while (reg >= VCPU_REGS_RAX) {
  1211. if (reg == VCPU_REGS_RSP) {
  1212. register_address_increment(c, &c->regs[VCPU_REGS_RSP],
  1213. c->op_bytes);
  1214. --reg;
  1215. }
  1216. rc = emulate_pop(ctxt, ops, &c->regs[reg], c->op_bytes);
  1217. if (rc != X86EMUL_CONTINUE)
  1218. break;
  1219. --reg;
  1220. }
  1221. return rc;
  1222. }
  1223. int emulate_int_real(struct x86_emulate_ctxt *ctxt,
  1224. struct x86_emulate_ops *ops, int irq)
  1225. {
  1226. struct decode_cache *c = &ctxt->decode;
  1227. int rc;
  1228. struct desc_ptr dt;
  1229. gva_t cs_addr;
  1230. gva_t eip_addr;
  1231. u16 cs, eip;
  1232. /* TODO: Add limit checks */
  1233. c->src.val = ctxt->eflags;
  1234. emulate_push(ctxt, ops);
  1235. rc = writeback(ctxt, ops);
  1236. if (rc != X86EMUL_CONTINUE)
  1237. return rc;
  1238. ctxt->eflags &= ~(EFLG_IF | EFLG_TF | EFLG_AC);
  1239. c->src.val = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
  1240. emulate_push(ctxt, ops);
  1241. rc = writeback(ctxt, ops);
  1242. if (rc != X86EMUL_CONTINUE)
  1243. return rc;
  1244. c->src.val = c->eip;
  1245. emulate_push(ctxt, ops);
  1246. rc = writeback(ctxt, ops);
  1247. if (rc != X86EMUL_CONTINUE)
  1248. return rc;
  1249. c->dst.type = OP_NONE;
  1250. ops->get_idt(&dt, ctxt->vcpu);
  1251. eip_addr = dt.address + (irq << 2);
  1252. cs_addr = dt.address + (irq << 2) + 2;
  1253. rc = ops->read_std(cs_addr, &cs, 2, ctxt->vcpu, &ctxt->exception);
  1254. if (rc != X86EMUL_CONTINUE)
  1255. return rc;
  1256. rc = ops->read_std(eip_addr, &eip, 2, ctxt->vcpu, &ctxt->exception);
  1257. if (rc != X86EMUL_CONTINUE)
  1258. return rc;
  1259. rc = load_segment_descriptor(ctxt, ops, cs, VCPU_SREG_CS);
  1260. if (rc != X86EMUL_CONTINUE)
  1261. return rc;
  1262. c->eip = eip;
  1263. return rc;
  1264. }
  1265. static int emulate_int(struct x86_emulate_ctxt *ctxt,
  1266. struct x86_emulate_ops *ops, int irq)
  1267. {
  1268. switch(ctxt->mode) {
  1269. case X86EMUL_MODE_REAL:
  1270. return emulate_int_real(ctxt, ops, irq);
  1271. case X86EMUL_MODE_VM86:
  1272. case X86EMUL_MODE_PROT16:
  1273. case X86EMUL_MODE_PROT32:
  1274. case X86EMUL_MODE_PROT64:
  1275. default:
  1276. /* Protected mode interrupts unimplemented yet */
  1277. return X86EMUL_UNHANDLEABLE;
  1278. }
  1279. }
  1280. static int emulate_iret_real(struct x86_emulate_ctxt *ctxt,
  1281. struct x86_emulate_ops *ops)
  1282. {
  1283. struct decode_cache *c = &ctxt->decode;
  1284. int rc = X86EMUL_CONTINUE;
  1285. unsigned long temp_eip = 0;
  1286. unsigned long temp_eflags = 0;
  1287. unsigned long cs = 0;
  1288. unsigned long mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_TF |
  1289. EFLG_IF | EFLG_DF | EFLG_OF | EFLG_IOPL | EFLG_NT | EFLG_RF |
  1290. EFLG_AC | EFLG_ID | (1 << 1); /* Last one is the reserved bit */
  1291. unsigned long vm86_mask = EFLG_VM | EFLG_VIF | EFLG_VIP;
  1292. /* TODO: Add stack limit check */
  1293. rc = emulate_pop(ctxt, ops, &temp_eip, c->op_bytes);
  1294. if (rc != X86EMUL_CONTINUE)
  1295. return rc;
  1296. if (temp_eip & ~0xffff)
  1297. return emulate_gp(ctxt, 0);
  1298. rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
  1299. if (rc != X86EMUL_CONTINUE)
  1300. return rc;
  1301. rc = emulate_pop(ctxt, ops, &temp_eflags, c->op_bytes);
  1302. if (rc != X86EMUL_CONTINUE)
  1303. return rc;
  1304. rc = load_segment_descriptor(ctxt, ops, (u16)cs, VCPU_SREG_CS);
  1305. if (rc != X86EMUL_CONTINUE)
  1306. return rc;
  1307. c->eip = temp_eip;
  1308. if (c->op_bytes == 4)
  1309. ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
  1310. else if (c->op_bytes == 2) {
  1311. ctxt->eflags &= ~0xffff;
  1312. ctxt->eflags |= temp_eflags;
  1313. }
  1314. ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
  1315. ctxt->eflags |= EFLG_RESERVED_ONE_MASK;
  1316. return rc;
  1317. }
  1318. static inline int emulate_iret(struct x86_emulate_ctxt *ctxt,
  1319. struct x86_emulate_ops* ops)
  1320. {
  1321. switch(ctxt->mode) {
  1322. case X86EMUL_MODE_REAL:
  1323. return emulate_iret_real(ctxt, ops);
  1324. case X86EMUL_MODE_VM86:
  1325. case X86EMUL_MODE_PROT16:
  1326. case X86EMUL_MODE_PROT32:
  1327. case X86EMUL_MODE_PROT64:
  1328. default:
  1329. /* iret from protected mode unimplemented yet */
  1330. return X86EMUL_UNHANDLEABLE;
  1331. }
  1332. }
  1333. static inline int emulate_grp1a(struct x86_emulate_ctxt *ctxt,
  1334. struct x86_emulate_ops *ops)
  1335. {
  1336. struct decode_cache *c = &ctxt->decode;
  1337. return emulate_pop(ctxt, ops, &c->dst.val, c->dst.bytes);
  1338. }
  1339. static inline void emulate_grp2(struct x86_emulate_ctxt *ctxt)
  1340. {
  1341. struct decode_cache *c = &ctxt->decode;
  1342. switch (c->modrm_reg) {
  1343. case 0: /* rol */
  1344. emulate_2op_SrcB("rol", c->src, c->dst, ctxt->eflags);
  1345. break;
  1346. case 1: /* ror */
  1347. emulate_2op_SrcB("ror", c->src, c->dst, ctxt->eflags);
  1348. break;
  1349. case 2: /* rcl */
  1350. emulate_2op_SrcB("rcl", c->src, c->dst, ctxt->eflags);
  1351. break;
  1352. case 3: /* rcr */
  1353. emulate_2op_SrcB("rcr", c->src, c->dst, ctxt->eflags);
  1354. break;
  1355. case 4: /* sal/shl */
  1356. case 6: /* sal/shl */
  1357. emulate_2op_SrcB("sal", c->src, c->dst, ctxt->eflags);
  1358. break;
  1359. case 5: /* shr */
  1360. emulate_2op_SrcB("shr", c->src, c->dst, ctxt->eflags);
  1361. break;
  1362. case 7: /* sar */
  1363. emulate_2op_SrcB("sar", c->src, c->dst, ctxt->eflags);
  1364. break;
  1365. }
  1366. }
  1367. static inline int emulate_grp3(struct x86_emulate_ctxt *ctxt,
  1368. struct x86_emulate_ops *ops)
  1369. {
  1370. struct decode_cache *c = &ctxt->decode;
  1371. unsigned long *rax = &c->regs[VCPU_REGS_RAX];
  1372. unsigned long *rdx = &c->regs[VCPU_REGS_RDX];
  1373. u8 de = 0;
  1374. switch (c->modrm_reg) {
  1375. case 0 ... 1: /* test */
  1376. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  1377. break;
  1378. case 2: /* not */
  1379. c->dst.val = ~c->dst.val;
  1380. break;
  1381. case 3: /* neg */
  1382. emulate_1op("neg", c->dst, ctxt->eflags);
  1383. break;
  1384. case 4: /* mul */
  1385. emulate_1op_rax_rdx("mul", c->src, *rax, *rdx, ctxt->eflags);
  1386. break;
  1387. case 5: /* imul */
  1388. emulate_1op_rax_rdx("imul", c->src, *rax, *rdx, ctxt->eflags);
  1389. break;
  1390. case 6: /* div */
  1391. emulate_1op_rax_rdx_ex("div", c->src, *rax, *rdx,
  1392. ctxt->eflags, de);
  1393. break;
  1394. case 7: /* idiv */
  1395. emulate_1op_rax_rdx_ex("idiv", c->src, *rax, *rdx,
  1396. ctxt->eflags, de);
  1397. break;
  1398. default:
  1399. return X86EMUL_UNHANDLEABLE;
  1400. }
  1401. if (de)
  1402. return emulate_de(ctxt);
  1403. return X86EMUL_CONTINUE;
  1404. }
  1405. static inline int emulate_grp45(struct x86_emulate_ctxt *ctxt,
  1406. struct x86_emulate_ops *ops)
  1407. {
  1408. struct decode_cache *c = &ctxt->decode;
  1409. switch (c->modrm_reg) {
  1410. case 0: /* inc */
  1411. emulate_1op("inc", c->dst, ctxt->eflags);
  1412. break;
  1413. case 1: /* dec */
  1414. emulate_1op("dec", c->dst, ctxt->eflags);
  1415. break;
  1416. case 2: /* call near abs */ {
  1417. long int old_eip;
  1418. old_eip = c->eip;
  1419. c->eip = c->src.val;
  1420. c->src.val = old_eip;
  1421. emulate_push(ctxt, ops);
  1422. break;
  1423. }
  1424. case 4: /* jmp abs */
  1425. c->eip = c->src.val;
  1426. break;
  1427. case 6: /* push */
  1428. emulate_push(ctxt, ops);
  1429. break;
  1430. }
  1431. return X86EMUL_CONTINUE;
  1432. }
  1433. static inline int emulate_grp9(struct x86_emulate_ctxt *ctxt,
  1434. struct x86_emulate_ops *ops)
  1435. {
  1436. struct decode_cache *c = &ctxt->decode;
  1437. u64 old = c->dst.orig_val64;
  1438. if (((u32) (old >> 0) != (u32) c->regs[VCPU_REGS_RAX]) ||
  1439. ((u32) (old >> 32) != (u32) c->regs[VCPU_REGS_RDX])) {
  1440. c->regs[VCPU_REGS_RAX] = (u32) (old >> 0);
  1441. c->regs[VCPU_REGS_RDX] = (u32) (old >> 32);
  1442. ctxt->eflags &= ~EFLG_ZF;
  1443. } else {
  1444. c->dst.val64 = ((u64)c->regs[VCPU_REGS_RCX] << 32) |
  1445. (u32) c->regs[VCPU_REGS_RBX];
  1446. ctxt->eflags |= EFLG_ZF;
  1447. }
  1448. return X86EMUL_CONTINUE;
  1449. }
  1450. static int emulate_ret_far(struct x86_emulate_ctxt *ctxt,
  1451. struct x86_emulate_ops *ops)
  1452. {
  1453. struct decode_cache *c = &ctxt->decode;
  1454. int rc;
  1455. unsigned long cs;
  1456. rc = emulate_pop(ctxt, ops, &c->eip, c->op_bytes);
  1457. if (rc != X86EMUL_CONTINUE)
  1458. return rc;
  1459. if (c->op_bytes == 4)
  1460. c->eip = (u32)c->eip;
  1461. rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
  1462. if (rc != X86EMUL_CONTINUE)
  1463. return rc;
  1464. rc = load_segment_descriptor(ctxt, ops, (u16)cs, VCPU_SREG_CS);
  1465. return rc;
  1466. }
  1467. static int emulate_load_segment(struct x86_emulate_ctxt *ctxt,
  1468. struct x86_emulate_ops *ops, int seg)
  1469. {
  1470. struct decode_cache *c = &ctxt->decode;
  1471. unsigned short sel;
  1472. int rc;
  1473. memcpy(&sel, c->src.valptr + c->op_bytes, 2);
  1474. rc = load_segment_descriptor(ctxt, ops, sel, seg);
  1475. if (rc != X86EMUL_CONTINUE)
  1476. return rc;
  1477. c->dst.val = c->src.val;
  1478. return rc;
  1479. }
  1480. static inline void
  1481. setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
  1482. struct x86_emulate_ops *ops, struct desc_struct *cs,
  1483. struct desc_struct *ss)
  1484. {
  1485. memset(cs, 0, sizeof(struct desc_struct));
  1486. ops->get_cached_descriptor(cs, NULL, VCPU_SREG_CS, ctxt->vcpu);
  1487. memset(ss, 0, sizeof(struct desc_struct));
  1488. cs->l = 0; /* will be adjusted later */
  1489. set_desc_base(cs, 0); /* flat segment */
  1490. cs->g = 1; /* 4kb granularity */
  1491. set_desc_limit(cs, 0xfffff); /* 4GB limit */
  1492. cs->type = 0x0b; /* Read, Execute, Accessed */
  1493. cs->s = 1;
  1494. cs->dpl = 0; /* will be adjusted later */
  1495. cs->p = 1;
  1496. cs->d = 1;
  1497. set_desc_base(ss, 0); /* flat segment */
  1498. set_desc_limit(ss, 0xfffff); /* 4GB limit */
  1499. ss->g = 1; /* 4kb granularity */
  1500. ss->s = 1;
  1501. ss->type = 0x03; /* Read/Write, Accessed */
  1502. ss->d = 1; /* 32bit stack segment */
  1503. ss->dpl = 0;
  1504. ss->p = 1;
  1505. }
  1506. static int
  1507. emulate_syscall(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1508. {
  1509. struct decode_cache *c = &ctxt->decode;
  1510. struct desc_struct cs, ss;
  1511. u64 msr_data;
  1512. u16 cs_sel, ss_sel;
  1513. /* syscall is not available in real mode */
  1514. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1515. ctxt->mode == X86EMUL_MODE_VM86)
  1516. return emulate_ud(ctxt);
  1517. setup_syscalls_segments(ctxt, ops, &cs, &ss);
  1518. ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
  1519. msr_data >>= 32;
  1520. cs_sel = (u16)(msr_data & 0xfffc);
  1521. ss_sel = (u16)(msr_data + 8);
  1522. if (is_long_mode(ctxt->vcpu)) {
  1523. cs.d = 0;
  1524. cs.l = 1;
  1525. }
  1526. ops->set_cached_descriptor(&cs, 0, VCPU_SREG_CS, ctxt->vcpu);
  1527. ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
  1528. ops->set_cached_descriptor(&ss, 0, VCPU_SREG_SS, ctxt->vcpu);
  1529. ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
  1530. c->regs[VCPU_REGS_RCX] = c->eip;
  1531. if (is_long_mode(ctxt->vcpu)) {
  1532. #ifdef CONFIG_X86_64
  1533. c->regs[VCPU_REGS_R11] = ctxt->eflags & ~EFLG_RF;
  1534. ops->get_msr(ctxt->vcpu,
  1535. ctxt->mode == X86EMUL_MODE_PROT64 ?
  1536. MSR_LSTAR : MSR_CSTAR, &msr_data);
  1537. c->eip = msr_data;
  1538. ops->get_msr(ctxt->vcpu, MSR_SYSCALL_MASK, &msr_data);
  1539. ctxt->eflags &= ~(msr_data | EFLG_RF);
  1540. #endif
  1541. } else {
  1542. /* legacy mode */
  1543. ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
  1544. c->eip = (u32)msr_data;
  1545. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1546. }
  1547. return X86EMUL_CONTINUE;
  1548. }
  1549. static int
  1550. emulate_sysenter(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1551. {
  1552. struct decode_cache *c = &ctxt->decode;
  1553. struct desc_struct cs, ss;
  1554. u64 msr_data;
  1555. u16 cs_sel, ss_sel;
  1556. /* inject #GP if in real mode */
  1557. if (ctxt->mode == X86EMUL_MODE_REAL)
  1558. return emulate_gp(ctxt, 0);
  1559. /* XXX sysenter/sysexit have not been tested in 64bit mode.
  1560. * Therefore, we inject an #UD.
  1561. */
  1562. if (ctxt->mode == X86EMUL_MODE_PROT64)
  1563. return emulate_ud(ctxt);
  1564. setup_syscalls_segments(ctxt, ops, &cs, &ss);
  1565. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
  1566. switch (ctxt->mode) {
  1567. case X86EMUL_MODE_PROT32:
  1568. if ((msr_data & 0xfffc) == 0x0)
  1569. return emulate_gp(ctxt, 0);
  1570. break;
  1571. case X86EMUL_MODE_PROT64:
  1572. if (msr_data == 0x0)
  1573. return emulate_gp(ctxt, 0);
  1574. break;
  1575. }
  1576. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1577. cs_sel = (u16)msr_data;
  1578. cs_sel &= ~SELECTOR_RPL_MASK;
  1579. ss_sel = cs_sel + 8;
  1580. ss_sel &= ~SELECTOR_RPL_MASK;
  1581. if (ctxt->mode == X86EMUL_MODE_PROT64
  1582. || is_long_mode(ctxt->vcpu)) {
  1583. cs.d = 0;
  1584. cs.l = 1;
  1585. }
  1586. ops->set_cached_descriptor(&cs, 0, VCPU_SREG_CS, ctxt->vcpu);
  1587. ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
  1588. ops->set_cached_descriptor(&ss, 0, VCPU_SREG_SS, ctxt->vcpu);
  1589. ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
  1590. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_EIP, &msr_data);
  1591. c->eip = msr_data;
  1592. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_ESP, &msr_data);
  1593. c->regs[VCPU_REGS_RSP] = msr_data;
  1594. return X86EMUL_CONTINUE;
  1595. }
  1596. static int
  1597. emulate_sysexit(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1598. {
  1599. struct decode_cache *c = &ctxt->decode;
  1600. struct desc_struct cs, ss;
  1601. u64 msr_data;
  1602. int usermode;
  1603. u16 cs_sel, ss_sel;
  1604. /* inject #GP if in real mode or Virtual 8086 mode */
  1605. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1606. ctxt->mode == X86EMUL_MODE_VM86)
  1607. return emulate_gp(ctxt, 0);
  1608. setup_syscalls_segments(ctxt, ops, &cs, &ss);
  1609. if ((c->rex_prefix & 0x8) != 0x0)
  1610. usermode = X86EMUL_MODE_PROT64;
  1611. else
  1612. usermode = X86EMUL_MODE_PROT32;
  1613. cs.dpl = 3;
  1614. ss.dpl = 3;
  1615. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
  1616. switch (usermode) {
  1617. case X86EMUL_MODE_PROT32:
  1618. cs_sel = (u16)(msr_data + 16);
  1619. if ((msr_data & 0xfffc) == 0x0)
  1620. return emulate_gp(ctxt, 0);
  1621. ss_sel = (u16)(msr_data + 24);
  1622. break;
  1623. case X86EMUL_MODE_PROT64:
  1624. cs_sel = (u16)(msr_data + 32);
  1625. if (msr_data == 0x0)
  1626. return emulate_gp(ctxt, 0);
  1627. ss_sel = cs_sel + 8;
  1628. cs.d = 0;
  1629. cs.l = 1;
  1630. break;
  1631. }
  1632. cs_sel |= SELECTOR_RPL_MASK;
  1633. ss_sel |= SELECTOR_RPL_MASK;
  1634. ops->set_cached_descriptor(&cs, 0, VCPU_SREG_CS, ctxt->vcpu);
  1635. ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
  1636. ops->set_cached_descriptor(&ss, 0, VCPU_SREG_SS, ctxt->vcpu);
  1637. ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
  1638. c->eip = c->regs[VCPU_REGS_RDX];
  1639. c->regs[VCPU_REGS_RSP] = c->regs[VCPU_REGS_RCX];
  1640. return X86EMUL_CONTINUE;
  1641. }
  1642. static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt,
  1643. struct x86_emulate_ops *ops)
  1644. {
  1645. int iopl;
  1646. if (ctxt->mode == X86EMUL_MODE_REAL)
  1647. return false;
  1648. if (ctxt->mode == X86EMUL_MODE_VM86)
  1649. return true;
  1650. iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1651. return ops->cpl(ctxt->vcpu) > iopl;
  1652. }
  1653. static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
  1654. struct x86_emulate_ops *ops,
  1655. u16 port, u16 len)
  1656. {
  1657. struct desc_struct tr_seg;
  1658. u32 base3;
  1659. int r;
  1660. u16 io_bitmap_ptr, perm, bit_idx = port & 0x7;
  1661. unsigned mask = (1 << len) - 1;
  1662. unsigned long base;
  1663. ops->get_cached_descriptor(&tr_seg, &base3, VCPU_SREG_TR, ctxt->vcpu);
  1664. if (!tr_seg.p)
  1665. return false;
  1666. if (desc_limit_scaled(&tr_seg) < 103)
  1667. return false;
  1668. base = get_desc_base(&tr_seg);
  1669. #ifdef CONFIG_X86_64
  1670. base |= ((u64)base3) << 32;
  1671. #endif
  1672. r = ops->read_std(base + 102, &io_bitmap_ptr, 2, ctxt->vcpu, NULL);
  1673. if (r != X86EMUL_CONTINUE)
  1674. return false;
  1675. if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
  1676. return false;
  1677. r = ops->read_std(base + io_bitmap_ptr + port/8, &perm, 2, ctxt->vcpu,
  1678. NULL);
  1679. if (r != X86EMUL_CONTINUE)
  1680. return false;
  1681. if ((perm >> bit_idx) & mask)
  1682. return false;
  1683. return true;
  1684. }
  1685. static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
  1686. struct x86_emulate_ops *ops,
  1687. u16 port, u16 len)
  1688. {
  1689. if (ctxt->perm_ok)
  1690. return true;
  1691. if (emulator_bad_iopl(ctxt, ops))
  1692. if (!emulator_io_port_access_allowed(ctxt, ops, port, len))
  1693. return false;
  1694. ctxt->perm_ok = true;
  1695. return true;
  1696. }
  1697. static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
  1698. struct x86_emulate_ops *ops,
  1699. struct tss_segment_16 *tss)
  1700. {
  1701. struct decode_cache *c = &ctxt->decode;
  1702. tss->ip = c->eip;
  1703. tss->flag = ctxt->eflags;
  1704. tss->ax = c->regs[VCPU_REGS_RAX];
  1705. tss->cx = c->regs[VCPU_REGS_RCX];
  1706. tss->dx = c->regs[VCPU_REGS_RDX];
  1707. tss->bx = c->regs[VCPU_REGS_RBX];
  1708. tss->sp = c->regs[VCPU_REGS_RSP];
  1709. tss->bp = c->regs[VCPU_REGS_RBP];
  1710. tss->si = c->regs[VCPU_REGS_RSI];
  1711. tss->di = c->regs[VCPU_REGS_RDI];
  1712. tss->es = ops->get_segment_selector(VCPU_SREG_ES, ctxt->vcpu);
  1713. tss->cs = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
  1714. tss->ss = ops->get_segment_selector(VCPU_SREG_SS, ctxt->vcpu);
  1715. tss->ds = ops->get_segment_selector(VCPU_SREG_DS, ctxt->vcpu);
  1716. tss->ldt = ops->get_segment_selector(VCPU_SREG_LDTR, ctxt->vcpu);
  1717. }
  1718. static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
  1719. struct x86_emulate_ops *ops,
  1720. struct tss_segment_16 *tss)
  1721. {
  1722. struct decode_cache *c = &ctxt->decode;
  1723. int ret;
  1724. c->eip = tss->ip;
  1725. ctxt->eflags = tss->flag | 2;
  1726. c->regs[VCPU_REGS_RAX] = tss->ax;
  1727. c->regs[VCPU_REGS_RCX] = tss->cx;
  1728. c->regs[VCPU_REGS_RDX] = tss->dx;
  1729. c->regs[VCPU_REGS_RBX] = tss->bx;
  1730. c->regs[VCPU_REGS_RSP] = tss->sp;
  1731. c->regs[VCPU_REGS_RBP] = tss->bp;
  1732. c->regs[VCPU_REGS_RSI] = tss->si;
  1733. c->regs[VCPU_REGS_RDI] = tss->di;
  1734. /*
  1735. * SDM says that segment selectors are loaded before segment
  1736. * descriptors
  1737. */
  1738. ops->set_segment_selector(tss->ldt, VCPU_SREG_LDTR, ctxt->vcpu);
  1739. ops->set_segment_selector(tss->es, VCPU_SREG_ES, ctxt->vcpu);
  1740. ops->set_segment_selector(tss->cs, VCPU_SREG_CS, ctxt->vcpu);
  1741. ops->set_segment_selector(tss->ss, VCPU_SREG_SS, ctxt->vcpu);
  1742. ops->set_segment_selector(tss->ds, VCPU_SREG_DS, ctxt->vcpu);
  1743. /*
  1744. * Now load segment descriptors. If fault happenes at this stage
  1745. * it is handled in a context of new task
  1746. */
  1747. ret = load_segment_descriptor(ctxt, ops, tss->ldt, VCPU_SREG_LDTR);
  1748. if (ret != X86EMUL_CONTINUE)
  1749. return ret;
  1750. ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
  1751. if (ret != X86EMUL_CONTINUE)
  1752. return ret;
  1753. ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
  1754. if (ret != X86EMUL_CONTINUE)
  1755. return ret;
  1756. ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
  1757. if (ret != X86EMUL_CONTINUE)
  1758. return ret;
  1759. ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
  1760. if (ret != X86EMUL_CONTINUE)
  1761. return ret;
  1762. return X86EMUL_CONTINUE;
  1763. }
  1764. static int task_switch_16(struct x86_emulate_ctxt *ctxt,
  1765. struct x86_emulate_ops *ops,
  1766. u16 tss_selector, u16 old_tss_sel,
  1767. ulong old_tss_base, struct desc_struct *new_desc)
  1768. {
  1769. struct tss_segment_16 tss_seg;
  1770. int ret;
  1771. u32 new_tss_base = get_desc_base(new_desc);
  1772. ret = ops->read_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1773. &ctxt->exception);
  1774. if (ret != X86EMUL_CONTINUE)
  1775. /* FIXME: need to provide precise fault address */
  1776. return ret;
  1777. save_state_to_tss16(ctxt, ops, &tss_seg);
  1778. ret = ops->write_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1779. &ctxt->exception);
  1780. if (ret != X86EMUL_CONTINUE)
  1781. /* FIXME: need to provide precise fault address */
  1782. return ret;
  1783. ret = ops->read_std(new_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1784. &ctxt->exception);
  1785. if (ret != X86EMUL_CONTINUE)
  1786. /* FIXME: need to provide precise fault address */
  1787. return ret;
  1788. if (old_tss_sel != 0xffff) {
  1789. tss_seg.prev_task_link = old_tss_sel;
  1790. ret = ops->write_std(new_tss_base,
  1791. &tss_seg.prev_task_link,
  1792. sizeof tss_seg.prev_task_link,
  1793. ctxt->vcpu, &ctxt->exception);
  1794. if (ret != X86EMUL_CONTINUE)
  1795. /* FIXME: need to provide precise fault address */
  1796. return ret;
  1797. }
  1798. return load_state_from_tss16(ctxt, ops, &tss_seg);
  1799. }
  1800. static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
  1801. struct x86_emulate_ops *ops,
  1802. struct tss_segment_32 *tss)
  1803. {
  1804. struct decode_cache *c = &ctxt->decode;
  1805. tss->cr3 = ops->get_cr(3, ctxt->vcpu);
  1806. tss->eip = c->eip;
  1807. tss->eflags = ctxt->eflags;
  1808. tss->eax = c->regs[VCPU_REGS_RAX];
  1809. tss->ecx = c->regs[VCPU_REGS_RCX];
  1810. tss->edx = c->regs[VCPU_REGS_RDX];
  1811. tss->ebx = c->regs[VCPU_REGS_RBX];
  1812. tss->esp = c->regs[VCPU_REGS_RSP];
  1813. tss->ebp = c->regs[VCPU_REGS_RBP];
  1814. tss->esi = c->regs[VCPU_REGS_RSI];
  1815. tss->edi = c->regs[VCPU_REGS_RDI];
  1816. tss->es = ops->get_segment_selector(VCPU_SREG_ES, ctxt->vcpu);
  1817. tss->cs = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
  1818. tss->ss = ops->get_segment_selector(VCPU_SREG_SS, ctxt->vcpu);
  1819. tss->ds = ops->get_segment_selector(VCPU_SREG_DS, ctxt->vcpu);
  1820. tss->fs = ops->get_segment_selector(VCPU_SREG_FS, ctxt->vcpu);
  1821. tss->gs = ops->get_segment_selector(VCPU_SREG_GS, ctxt->vcpu);
  1822. tss->ldt_selector = ops->get_segment_selector(VCPU_SREG_LDTR, ctxt->vcpu);
  1823. }
  1824. static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
  1825. struct x86_emulate_ops *ops,
  1826. struct tss_segment_32 *tss)
  1827. {
  1828. struct decode_cache *c = &ctxt->decode;
  1829. int ret;
  1830. if (ops->set_cr(3, tss->cr3, ctxt->vcpu))
  1831. return emulate_gp(ctxt, 0);
  1832. c->eip = tss->eip;
  1833. ctxt->eflags = tss->eflags | 2;
  1834. c->regs[VCPU_REGS_RAX] = tss->eax;
  1835. c->regs[VCPU_REGS_RCX] = tss->ecx;
  1836. c->regs[VCPU_REGS_RDX] = tss->edx;
  1837. c->regs[VCPU_REGS_RBX] = tss->ebx;
  1838. c->regs[VCPU_REGS_RSP] = tss->esp;
  1839. c->regs[VCPU_REGS_RBP] = tss->ebp;
  1840. c->regs[VCPU_REGS_RSI] = tss->esi;
  1841. c->regs[VCPU_REGS_RDI] = tss->edi;
  1842. /*
  1843. * SDM says that segment selectors are loaded before segment
  1844. * descriptors
  1845. */
  1846. ops->set_segment_selector(tss->ldt_selector, VCPU_SREG_LDTR, ctxt->vcpu);
  1847. ops->set_segment_selector(tss->es, VCPU_SREG_ES, ctxt->vcpu);
  1848. ops->set_segment_selector(tss->cs, VCPU_SREG_CS, ctxt->vcpu);
  1849. ops->set_segment_selector(tss->ss, VCPU_SREG_SS, ctxt->vcpu);
  1850. ops->set_segment_selector(tss->ds, VCPU_SREG_DS, ctxt->vcpu);
  1851. ops->set_segment_selector(tss->fs, VCPU_SREG_FS, ctxt->vcpu);
  1852. ops->set_segment_selector(tss->gs, VCPU_SREG_GS, ctxt->vcpu);
  1853. /*
  1854. * Now load segment descriptors. If fault happenes at this stage
  1855. * it is handled in a context of new task
  1856. */
  1857. ret = load_segment_descriptor(ctxt, ops, tss->ldt_selector, VCPU_SREG_LDTR);
  1858. if (ret != X86EMUL_CONTINUE)
  1859. return ret;
  1860. ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
  1861. if (ret != X86EMUL_CONTINUE)
  1862. return ret;
  1863. ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
  1864. if (ret != X86EMUL_CONTINUE)
  1865. return ret;
  1866. ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
  1867. if (ret != X86EMUL_CONTINUE)
  1868. return ret;
  1869. ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
  1870. if (ret != X86EMUL_CONTINUE)
  1871. return ret;
  1872. ret = load_segment_descriptor(ctxt, ops, tss->fs, VCPU_SREG_FS);
  1873. if (ret != X86EMUL_CONTINUE)
  1874. return ret;
  1875. ret = load_segment_descriptor(ctxt, ops, tss->gs, VCPU_SREG_GS);
  1876. if (ret != X86EMUL_CONTINUE)
  1877. return ret;
  1878. return X86EMUL_CONTINUE;
  1879. }
  1880. static int task_switch_32(struct x86_emulate_ctxt *ctxt,
  1881. struct x86_emulate_ops *ops,
  1882. u16 tss_selector, u16 old_tss_sel,
  1883. ulong old_tss_base, struct desc_struct *new_desc)
  1884. {
  1885. struct tss_segment_32 tss_seg;
  1886. int ret;
  1887. u32 new_tss_base = get_desc_base(new_desc);
  1888. ret = ops->read_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1889. &ctxt->exception);
  1890. if (ret != X86EMUL_CONTINUE)
  1891. /* FIXME: need to provide precise fault address */
  1892. return ret;
  1893. save_state_to_tss32(ctxt, ops, &tss_seg);
  1894. ret = ops->write_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1895. &ctxt->exception);
  1896. if (ret != X86EMUL_CONTINUE)
  1897. /* FIXME: need to provide precise fault address */
  1898. return ret;
  1899. ret = ops->read_std(new_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1900. &ctxt->exception);
  1901. if (ret != X86EMUL_CONTINUE)
  1902. /* FIXME: need to provide precise fault address */
  1903. return ret;
  1904. if (old_tss_sel != 0xffff) {
  1905. tss_seg.prev_task_link = old_tss_sel;
  1906. ret = ops->write_std(new_tss_base,
  1907. &tss_seg.prev_task_link,
  1908. sizeof tss_seg.prev_task_link,
  1909. ctxt->vcpu, &ctxt->exception);
  1910. if (ret != X86EMUL_CONTINUE)
  1911. /* FIXME: need to provide precise fault address */
  1912. return ret;
  1913. }
  1914. return load_state_from_tss32(ctxt, ops, &tss_seg);
  1915. }
  1916. static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
  1917. struct x86_emulate_ops *ops,
  1918. u16 tss_selector, int reason,
  1919. bool has_error_code, u32 error_code)
  1920. {
  1921. struct desc_struct curr_tss_desc, next_tss_desc;
  1922. int ret;
  1923. u16 old_tss_sel = ops->get_segment_selector(VCPU_SREG_TR, ctxt->vcpu);
  1924. ulong old_tss_base =
  1925. ops->get_cached_segment_base(VCPU_SREG_TR, ctxt->vcpu);
  1926. u32 desc_limit;
  1927. /* FIXME: old_tss_base == ~0 ? */
  1928. ret = read_segment_descriptor(ctxt, ops, tss_selector, &next_tss_desc);
  1929. if (ret != X86EMUL_CONTINUE)
  1930. return ret;
  1931. ret = read_segment_descriptor(ctxt, ops, old_tss_sel, &curr_tss_desc);
  1932. if (ret != X86EMUL_CONTINUE)
  1933. return ret;
  1934. /* FIXME: check that next_tss_desc is tss */
  1935. if (reason != TASK_SWITCH_IRET) {
  1936. if ((tss_selector & 3) > next_tss_desc.dpl ||
  1937. ops->cpl(ctxt->vcpu) > next_tss_desc.dpl)
  1938. return emulate_gp(ctxt, 0);
  1939. }
  1940. desc_limit = desc_limit_scaled(&next_tss_desc);
  1941. if (!next_tss_desc.p ||
  1942. ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
  1943. desc_limit < 0x2b)) {
  1944. emulate_ts(ctxt, tss_selector & 0xfffc);
  1945. return X86EMUL_PROPAGATE_FAULT;
  1946. }
  1947. if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
  1948. curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
  1949. write_segment_descriptor(ctxt, ops, old_tss_sel,
  1950. &curr_tss_desc);
  1951. }
  1952. if (reason == TASK_SWITCH_IRET)
  1953. ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;
  1954. /* set back link to prev task only if NT bit is set in eflags
  1955. note that old_tss_sel is not used afetr this point */
  1956. if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
  1957. old_tss_sel = 0xffff;
  1958. if (next_tss_desc.type & 8)
  1959. ret = task_switch_32(ctxt, ops, tss_selector, old_tss_sel,
  1960. old_tss_base, &next_tss_desc);
  1961. else
  1962. ret = task_switch_16(ctxt, ops, tss_selector, old_tss_sel,
  1963. old_tss_base, &next_tss_desc);
  1964. if (ret != X86EMUL_CONTINUE)
  1965. return ret;
  1966. if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
  1967. ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;
  1968. if (reason != TASK_SWITCH_IRET) {
  1969. next_tss_desc.type |= (1 << 1); /* set busy flag */
  1970. write_segment_descriptor(ctxt, ops, tss_selector,
  1971. &next_tss_desc);
  1972. }
  1973. ops->set_cr(0, ops->get_cr(0, ctxt->vcpu) | X86_CR0_TS, ctxt->vcpu);
  1974. ops->set_cached_descriptor(&next_tss_desc, 0, VCPU_SREG_TR, ctxt->vcpu);
  1975. ops->set_segment_selector(tss_selector, VCPU_SREG_TR, ctxt->vcpu);
  1976. if (has_error_code) {
  1977. struct decode_cache *c = &ctxt->decode;
  1978. c->op_bytes = c->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
  1979. c->lock_prefix = 0;
  1980. c->src.val = (unsigned long) error_code;
  1981. emulate_push(ctxt, ops);
  1982. }
  1983. return ret;
  1984. }
  1985. int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
  1986. u16 tss_selector, int reason,
  1987. bool has_error_code, u32 error_code)
  1988. {
  1989. struct x86_emulate_ops *ops = ctxt->ops;
  1990. struct decode_cache *c = &ctxt->decode;
  1991. int rc;
  1992. c->eip = ctxt->eip;
  1993. c->dst.type = OP_NONE;
  1994. rc = emulator_do_task_switch(ctxt, ops, tss_selector, reason,
  1995. has_error_code, error_code);
  1996. if (rc == X86EMUL_CONTINUE) {
  1997. rc = writeback(ctxt, ops);
  1998. if (rc == X86EMUL_CONTINUE)
  1999. ctxt->eip = c->eip;
  2000. }
  2001. return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
  2002. }
  2003. static void string_addr_inc(struct x86_emulate_ctxt *ctxt, unsigned seg,
  2004. int reg, struct operand *op)
  2005. {
  2006. struct decode_cache *c = &ctxt->decode;
  2007. int df = (ctxt->eflags & EFLG_DF) ? -1 : 1;
  2008. register_address_increment(c, &c->regs[reg], df * op->bytes);
  2009. op->addr.mem.ea = register_address(c, c->regs[reg]);
  2010. op->addr.mem.seg = seg;
  2011. }
  2012. static int em_push(struct x86_emulate_ctxt *ctxt)
  2013. {
  2014. emulate_push(ctxt, ctxt->ops);
  2015. return X86EMUL_CONTINUE;
  2016. }
  2017. static int em_das(struct x86_emulate_ctxt *ctxt)
  2018. {
  2019. struct decode_cache *c = &ctxt->decode;
  2020. u8 al, old_al;
  2021. bool af, cf, old_cf;
  2022. cf = ctxt->eflags & X86_EFLAGS_CF;
  2023. al = c->dst.val;
  2024. old_al = al;
  2025. old_cf = cf;
  2026. cf = false;
  2027. af = ctxt->eflags & X86_EFLAGS_AF;
  2028. if ((al & 0x0f) > 9 || af) {
  2029. al -= 6;
  2030. cf = old_cf | (al >= 250);
  2031. af = true;
  2032. } else {
  2033. af = false;
  2034. }
  2035. if (old_al > 0x99 || old_cf) {
  2036. al -= 0x60;
  2037. cf = true;
  2038. }
  2039. c->dst.val = al;
  2040. /* Set PF, ZF, SF */
  2041. c->src.type = OP_IMM;
  2042. c->src.val = 0;
  2043. c->src.bytes = 1;
  2044. emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
  2045. ctxt->eflags &= ~(X86_EFLAGS_AF | X86_EFLAGS_CF);
  2046. if (cf)
  2047. ctxt->eflags |= X86_EFLAGS_CF;
  2048. if (af)
  2049. ctxt->eflags |= X86_EFLAGS_AF;
  2050. return X86EMUL_CONTINUE;
  2051. }
  2052. static int em_call_far(struct x86_emulate_ctxt *ctxt)
  2053. {
  2054. struct decode_cache *c = &ctxt->decode;
  2055. u16 sel, old_cs;
  2056. ulong old_eip;
  2057. int rc;
  2058. old_cs = ctxt->ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
  2059. old_eip = c->eip;
  2060. memcpy(&sel, c->src.valptr + c->op_bytes, 2);
  2061. if (load_segment_descriptor(ctxt, ctxt->ops, sel, VCPU_SREG_CS))
  2062. return X86EMUL_CONTINUE;
  2063. c->eip = 0;
  2064. memcpy(&c->eip, c->src.valptr, c->op_bytes);
  2065. c->src.val = old_cs;
  2066. emulate_push(ctxt, ctxt->ops);
  2067. rc = writeback(ctxt, ctxt->ops);
  2068. if (rc != X86EMUL_CONTINUE)
  2069. return rc;
  2070. c->src.val = old_eip;
  2071. emulate_push(ctxt, ctxt->ops);
  2072. rc = writeback(ctxt, ctxt->ops);
  2073. if (rc != X86EMUL_CONTINUE)
  2074. return rc;
  2075. c->dst.type = OP_NONE;
  2076. return X86EMUL_CONTINUE;
  2077. }
  2078. static int em_ret_near_imm(struct x86_emulate_ctxt *ctxt)
  2079. {
  2080. struct decode_cache *c = &ctxt->decode;
  2081. int rc;
  2082. c->dst.type = OP_REG;
  2083. c->dst.addr.reg = &c->eip;
  2084. c->dst.bytes = c->op_bytes;
  2085. rc = emulate_pop(ctxt, ctxt->ops, &c->dst.val, c->op_bytes);
  2086. if (rc != X86EMUL_CONTINUE)
  2087. return rc;
  2088. register_address_increment(c, &c->regs[VCPU_REGS_RSP], c->src.val);
  2089. return X86EMUL_CONTINUE;
  2090. }
  2091. static int em_imul(struct x86_emulate_ctxt *ctxt)
  2092. {
  2093. struct decode_cache *c = &ctxt->decode;
  2094. emulate_2op_SrcV_nobyte("imul", c->src, c->dst, ctxt->eflags);
  2095. return X86EMUL_CONTINUE;
  2096. }
  2097. static int em_imul_3op(struct x86_emulate_ctxt *ctxt)
  2098. {
  2099. struct decode_cache *c = &ctxt->decode;
  2100. c->dst.val = c->src2.val;
  2101. return em_imul(ctxt);
  2102. }
  2103. static int em_cwd(struct x86_emulate_ctxt *ctxt)
  2104. {
  2105. struct decode_cache *c = &ctxt->decode;
  2106. c->dst.type = OP_REG;
  2107. c->dst.bytes = c->src.bytes;
  2108. c->dst.addr.reg = &c->regs[VCPU_REGS_RDX];
  2109. c->dst.val = ~((c->src.val >> (c->src.bytes * 8 - 1)) - 1);
  2110. return X86EMUL_CONTINUE;
  2111. }
  2112. static int em_rdtsc(struct x86_emulate_ctxt *ctxt)
  2113. {
  2114. struct decode_cache *c = &ctxt->decode;
  2115. u64 tsc = 0;
  2116. ctxt->ops->get_msr(ctxt->vcpu, MSR_IA32_TSC, &tsc);
  2117. c->regs[VCPU_REGS_RAX] = (u32)tsc;
  2118. c->regs[VCPU_REGS_RDX] = tsc >> 32;
  2119. return X86EMUL_CONTINUE;
  2120. }
  2121. static int em_mov(struct x86_emulate_ctxt *ctxt)
  2122. {
  2123. struct decode_cache *c = &ctxt->decode;
  2124. c->dst.val = c->src.val;
  2125. return X86EMUL_CONTINUE;
  2126. }
  2127. static int em_movdqu(struct x86_emulate_ctxt *ctxt)
  2128. {
  2129. struct decode_cache *c = &ctxt->decode;
  2130. memcpy(&c->dst.vec_val, &c->src.vec_val, c->op_bytes);
  2131. return X86EMUL_CONTINUE;
  2132. }
  2133. static bool valid_cr(int nr)
  2134. {
  2135. switch (nr) {
  2136. case 0:
  2137. case 2 ... 4:
  2138. case 8:
  2139. return true;
  2140. default:
  2141. return false;
  2142. }
  2143. }
  2144. static int check_cr_read(struct x86_emulate_ctxt *ctxt)
  2145. {
  2146. struct decode_cache *c = &ctxt->decode;
  2147. if (!valid_cr(c->modrm_reg))
  2148. return emulate_ud(ctxt);
  2149. return X86EMUL_CONTINUE;
  2150. }
  2151. static int check_cr_write(struct x86_emulate_ctxt *ctxt)
  2152. {
  2153. struct decode_cache *c = &ctxt->decode;
  2154. u64 new_val = c->src.val64;
  2155. int cr = c->modrm_reg;
  2156. static u64 cr_reserved_bits[] = {
  2157. 0xffffffff00000000ULL,
  2158. 0, 0, 0, /* CR3 checked later */
  2159. CR4_RESERVED_BITS,
  2160. 0, 0, 0,
  2161. CR8_RESERVED_BITS,
  2162. };
  2163. if (!valid_cr(cr))
  2164. return emulate_ud(ctxt);
  2165. if (new_val & cr_reserved_bits[cr])
  2166. return emulate_gp(ctxt, 0);
  2167. switch (cr) {
  2168. case 0: {
  2169. u64 cr4, efer;
  2170. if (((new_val & X86_CR0_PG) && !(new_val & X86_CR0_PE)) ||
  2171. ((new_val & X86_CR0_NW) && !(new_val & X86_CR0_CD)))
  2172. return emulate_gp(ctxt, 0);
  2173. cr4 = ctxt->ops->get_cr(4, ctxt->vcpu);
  2174. ctxt->ops->get_msr(ctxt->vcpu, MSR_EFER, &efer);
  2175. if ((new_val & X86_CR0_PG) && (efer & EFER_LME) &&
  2176. !(cr4 & X86_CR4_PAE))
  2177. return emulate_gp(ctxt, 0);
  2178. break;
  2179. }
  2180. case 3: {
  2181. u64 rsvd = 0;
  2182. if (is_long_mode(ctxt->vcpu))
  2183. rsvd = CR3_L_MODE_RESERVED_BITS;
  2184. else if (is_pae(ctxt->vcpu))
  2185. rsvd = CR3_PAE_RESERVED_BITS;
  2186. else if (is_paging(ctxt->vcpu))
  2187. rsvd = CR3_NONPAE_RESERVED_BITS;
  2188. if (new_val & rsvd)
  2189. return emulate_gp(ctxt, 0);
  2190. break;
  2191. }
  2192. case 4: {
  2193. u64 cr4, efer;
  2194. cr4 = ctxt->ops->get_cr(4, ctxt->vcpu);
  2195. ctxt->ops->get_msr(ctxt->vcpu, MSR_EFER, &efer);
  2196. if ((efer & EFER_LMA) && !(new_val & X86_CR4_PAE))
  2197. return emulate_gp(ctxt, 0);
  2198. break;
  2199. }
  2200. }
  2201. return X86EMUL_CONTINUE;
  2202. }
  2203. static int check_dr7_gd(struct x86_emulate_ctxt *ctxt)
  2204. {
  2205. unsigned long dr7;
  2206. ctxt->ops->get_dr(7, &dr7, ctxt->vcpu);
  2207. /* Check if DR7.Global_Enable is set */
  2208. return dr7 & (1 << 13);
  2209. }
  2210. static int check_dr_read(struct x86_emulate_ctxt *ctxt)
  2211. {
  2212. struct decode_cache *c = &ctxt->decode;
  2213. int dr = c->modrm_reg;
  2214. u64 cr4;
  2215. if (dr > 7)
  2216. return emulate_ud(ctxt);
  2217. cr4 = ctxt->ops->get_cr(4, ctxt->vcpu);
  2218. if ((cr4 & X86_CR4_DE) && (dr == 4 || dr == 5))
  2219. return emulate_ud(ctxt);
  2220. if (check_dr7_gd(ctxt))
  2221. return emulate_db(ctxt);
  2222. return X86EMUL_CONTINUE;
  2223. }
  2224. static int check_dr_write(struct x86_emulate_ctxt *ctxt)
  2225. {
  2226. struct decode_cache *c = &ctxt->decode;
  2227. u64 new_val = c->src.val64;
  2228. int dr = c->modrm_reg;
  2229. if ((dr == 6 || dr == 7) && (new_val & 0xffffffff00000000ULL))
  2230. return emulate_gp(ctxt, 0);
  2231. return check_dr_read(ctxt);
  2232. }
  2233. static int check_svme(struct x86_emulate_ctxt *ctxt)
  2234. {
  2235. u64 efer;
  2236. ctxt->ops->get_msr(ctxt->vcpu, MSR_EFER, &efer);
  2237. if (!(efer & EFER_SVME))
  2238. return emulate_ud(ctxt);
  2239. return X86EMUL_CONTINUE;
  2240. }
  2241. static int check_svme_pa(struct x86_emulate_ctxt *ctxt)
  2242. {
  2243. u64 rax = kvm_register_read(ctxt->vcpu, VCPU_REGS_RAX);
  2244. /* Valid physical address? */
  2245. if (rax & 0xffff000000000000)
  2246. return emulate_gp(ctxt, 0);
  2247. return check_svme(ctxt);
  2248. }
  2249. static int check_rdtsc(struct x86_emulate_ctxt *ctxt)
  2250. {
  2251. u64 cr4 = ctxt->ops->get_cr(4, ctxt->vcpu);
  2252. if (cr4 & X86_CR4_TSD && ctxt->ops->cpl(ctxt->vcpu))
  2253. return emulate_ud(ctxt);
  2254. return X86EMUL_CONTINUE;
  2255. }
  2256. static int check_rdpmc(struct x86_emulate_ctxt *ctxt)
  2257. {
  2258. u64 cr4 = ctxt->ops->get_cr(4, ctxt->vcpu);
  2259. u64 rcx = kvm_register_read(ctxt->vcpu, VCPU_REGS_RCX);
  2260. if ((!(cr4 & X86_CR4_PCE) && ctxt->ops->cpl(ctxt->vcpu)) ||
  2261. (rcx > 3))
  2262. return emulate_gp(ctxt, 0);
  2263. return X86EMUL_CONTINUE;
  2264. }
  2265. static int check_perm_in(struct x86_emulate_ctxt *ctxt)
  2266. {
  2267. struct decode_cache *c = &ctxt->decode;
  2268. c->dst.bytes = min(c->dst.bytes, 4u);
  2269. if (!emulator_io_permited(ctxt, ctxt->ops, c->src.val, c->dst.bytes))
  2270. return emulate_gp(ctxt, 0);
  2271. return X86EMUL_CONTINUE;
  2272. }
  2273. static int check_perm_out(struct x86_emulate_ctxt *ctxt)
  2274. {
  2275. struct decode_cache *c = &ctxt->decode;
  2276. c->src.bytes = min(c->src.bytes, 4u);
  2277. if (!emulator_io_permited(ctxt, ctxt->ops, c->dst.val, c->src.bytes))
  2278. return emulate_gp(ctxt, 0);
  2279. return X86EMUL_CONTINUE;
  2280. }
  2281. #define D(_y) { .flags = (_y) }
  2282. #define DI(_y, _i) { .flags = (_y), .intercept = x86_intercept_##_i }
  2283. #define DIP(_y, _i, _p) { .flags = (_y), .intercept = x86_intercept_##_i, \
  2284. .check_perm = (_p) }
  2285. #define N D(0)
  2286. #define EXT(_f, _e) { .flags = ((_f) | RMExt), .u.group = (_e) }
  2287. #define G(_f, _g) { .flags = ((_f) | Group), .u.group = (_g) }
  2288. #define GD(_f, _g) { .flags = ((_f) | Group | GroupDual), .u.gdual = (_g) }
  2289. #define I(_f, _e) { .flags = (_f), .u.execute = (_e) }
  2290. #define II(_f, _e, _i) \
  2291. { .flags = (_f), .u.execute = (_e), .intercept = x86_intercept_##_i }
  2292. #define IIP(_f, _e, _i, _p) \
  2293. { .flags = (_f), .u.execute = (_e), .intercept = x86_intercept_##_i, \
  2294. .check_perm = (_p) }
  2295. #define GP(_f, _g) { .flags = ((_f) | Prefix), .u.gprefix = (_g) }
  2296. #define D2bv(_f) D((_f) | ByteOp), D(_f)
  2297. #define D2bvIP(_f, _i, _p) DIP((_f) | ByteOp, _i, _p), DIP(_f, _i, _p)
  2298. #define I2bv(_f, _e) I((_f) | ByteOp, _e), I(_f, _e)
  2299. #define D6ALU(_f) D2bv((_f) | DstMem | SrcReg | ModRM), \
  2300. D2bv(((_f) | DstReg | SrcMem | ModRM) & ~Lock), \
  2301. D2bv(((_f) & ~Lock) | DstAcc | SrcImm)
  2302. static struct opcode group7_rm1[] = {
  2303. DI(SrcNone | ModRM | Priv, monitor),
  2304. DI(SrcNone | ModRM | Priv, mwait),
  2305. N, N, N, N, N, N,
  2306. };
  2307. static struct opcode group7_rm3[] = {
  2308. DIP(SrcNone | ModRM | Prot | Priv, vmrun, check_svme_pa),
  2309. DIP(SrcNone | ModRM | Prot , vmmcall, check_svme),
  2310. DIP(SrcNone | ModRM | Prot | Priv, vmload, check_svme_pa),
  2311. DIP(SrcNone | ModRM | Prot | Priv, vmsave, check_svme_pa),
  2312. DIP(SrcNone | ModRM | Prot | Priv, stgi, check_svme),
  2313. DIP(SrcNone | ModRM | Prot | Priv, clgi, check_svme),
  2314. DIP(SrcNone | ModRM | Prot | Priv, skinit, check_svme),
  2315. DIP(SrcNone | ModRM | Prot | Priv, invlpga, check_svme),
  2316. };
  2317. static struct opcode group7_rm7[] = {
  2318. N,
  2319. DIP(SrcNone | ModRM, rdtscp, check_rdtsc),
  2320. N, N, N, N, N, N,
  2321. };
  2322. static struct opcode group1[] = {
  2323. X7(D(Lock)), N
  2324. };
  2325. static struct opcode group1A[] = {
  2326. D(DstMem | SrcNone | ModRM | Mov | Stack), N, N, N, N, N, N, N,
  2327. };
  2328. static struct opcode group3[] = {
  2329. D(DstMem | SrcImm | ModRM), D(DstMem | SrcImm | ModRM),
  2330. D(DstMem | SrcNone | ModRM | Lock), D(DstMem | SrcNone | ModRM | Lock),
  2331. X4(D(SrcMem | ModRM)),
  2332. };
  2333. static struct opcode group4[] = {
  2334. D(ByteOp | DstMem | SrcNone | ModRM | Lock), D(ByteOp | DstMem | SrcNone | ModRM | Lock),
  2335. N, N, N, N, N, N,
  2336. };
  2337. static struct opcode group5[] = {
  2338. D(DstMem | SrcNone | ModRM | Lock), D(DstMem | SrcNone | ModRM | Lock),
  2339. D(SrcMem | ModRM | Stack),
  2340. I(SrcMemFAddr | ModRM | ImplicitOps | Stack, em_call_far),
  2341. D(SrcMem | ModRM | Stack), D(SrcMemFAddr | ModRM | ImplicitOps),
  2342. D(SrcMem | ModRM | Stack), N,
  2343. };
  2344. static struct opcode group6[] = {
  2345. DI(ModRM | Prot, sldt),
  2346. DI(ModRM | Prot, str),
  2347. DI(ModRM | Prot | Priv, lldt),
  2348. DI(ModRM | Prot | Priv, ltr),
  2349. N, N, N, N,
  2350. };
  2351. static struct group_dual group7 = { {
  2352. DI(ModRM | Mov | DstMem | Priv, sgdt),
  2353. DI(ModRM | Mov | DstMem | Priv, sidt),
  2354. DI(ModRM | SrcMem | Priv, lgdt), DI(ModRM | SrcMem | Priv, lidt),
  2355. DI(SrcNone | ModRM | DstMem | Mov, smsw), N,
  2356. DI(SrcMem16 | ModRM | Mov | Priv, lmsw),
  2357. DI(SrcMem | ModRM | ByteOp | Priv | NoAccess, invlpg),
  2358. }, {
  2359. D(SrcNone | ModRM | Priv | VendorSpecific), EXT(0, group7_rm1),
  2360. N, EXT(0, group7_rm3),
  2361. DI(SrcNone | ModRM | DstMem | Mov, smsw), N,
  2362. DI(SrcMem16 | ModRM | Mov | Priv, lmsw), EXT(0, group7_rm7),
  2363. } };
  2364. static struct opcode group8[] = {
  2365. N, N, N, N,
  2366. D(DstMem | SrcImmByte | ModRM), D(DstMem | SrcImmByte | ModRM | Lock),
  2367. D(DstMem | SrcImmByte | ModRM | Lock), D(DstMem | SrcImmByte | ModRM | Lock),
  2368. };
  2369. static struct group_dual group9 = { {
  2370. N, D(DstMem64 | ModRM | Lock), N, N, N, N, N, N,
  2371. }, {
  2372. N, N, N, N, N, N, N, N,
  2373. } };
  2374. static struct opcode group11[] = {
  2375. I(DstMem | SrcImm | ModRM | Mov, em_mov), X7(D(Undefined)),
  2376. };
  2377. static struct gprefix pfx_0f_6f_0f_7f = {
  2378. N, N, N, I(Sse, em_movdqu),
  2379. };
  2380. static struct opcode opcode_table[256] = {
  2381. /* 0x00 - 0x07 */
  2382. D6ALU(Lock),
  2383. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  2384. /* 0x08 - 0x0F */
  2385. D6ALU(Lock),
  2386. D(ImplicitOps | Stack | No64), N,
  2387. /* 0x10 - 0x17 */
  2388. D6ALU(Lock),
  2389. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  2390. /* 0x18 - 0x1F */
  2391. D6ALU(Lock),
  2392. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  2393. /* 0x20 - 0x27 */
  2394. D6ALU(Lock), N, N,
  2395. /* 0x28 - 0x2F */
  2396. D6ALU(Lock), N, I(ByteOp | DstAcc | No64, em_das),
  2397. /* 0x30 - 0x37 */
  2398. D6ALU(Lock), N, N,
  2399. /* 0x38 - 0x3F */
  2400. D6ALU(0), N, N,
  2401. /* 0x40 - 0x4F */
  2402. X16(D(DstReg)),
  2403. /* 0x50 - 0x57 */
  2404. X8(I(SrcReg | Stack, em_push)),
  2405. /* 0x58 - 0x5F */
  2406. X8(D(DstReg | Stack)),
  2407. /* 0x60 - 0x67 */
  2408. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  2409. N, D(DstReg | SrcMem32 | ModRM | Mov) /* movsxd (x86/64) */ ,
  2410. N, N, N, N,
  2411. /* 0x68 - 0x6F */
  2412. I(SrcImm | Mov | Stack, em_push),
  2413. I(DstReg | SrcMem | ModRM | Src2Imm, em_imul_3op),
  2414. I(SrcImmByte | Mov | Stack, em_push),
  2415. I(DstReg | SrcMem | ModRM | Src2ImmByte, em_imul_3op),
  2416. D2bvIP(DstDI | Mov | String, ins, check_perm_in), /* insb, insw/insd */
  2417. D2bvIP(SrcSI | ImplicitOps | String, outs, check_perm_out), /* outsb, outsw/outsd */
  2418. /* 0x70 - 0x7F */
  2419. X16(D(SrcImmByte)),
  2420. /* 0x80 - 0x87 */
  2421. G(ByteOp | DstMem | SrcImm | ModRM | Group, group1),
  2422. G(DstMem | SrcImm | ModRM | Group, group1),
  2423. G(ByteOp | DstMem | SrcImm | ModRM | No64 | Group, group1),
  2424. G(DstMem | SrcImmByte | ModRM | Group, group1),
  2425. D2bv(DstMem | SrcReg | ModRM), D2bv(DstMem | SrcReg | ModRM | Lock),
  2426. /* 0x88 - 0x8F */
  2427. I2bv(DstMem | SrcReg | ModRM | Mov, em_mov),
  2428. I2bv(DstReg | SrcMem | ModRM | Mov, em_mov),
  2429. D(DstMem | SrcNone | ModRM | Mov), D(ModRM | SrcMem | NoAccess | DstReg),
  2430. D(ImplicitOps | SrcMem16 | ModRM), G(0, group1A),
  2431. /* 0x90 - 0x97 */
  2432. DI(SrcAcc | DstReg, pause), X7(D(SrcAcc | DstReg)),
  2433. /* 0x98 - 0x9F */
  2434. D(DstAcc | SrcNone), I(ImplicitOps | SrcAcc, em_cwd),
  2435. I(SrcImmFAddr | No64, em_call_far), N,
  2436. DI(ImplicitOps | Stack, pushf), DI(ImplicitOps | Stack, popf), N, N,
  2437. /* 0xA0 - 0xA7 */
  2438. I2bv(DstAcc | SrcMem | Mov | MemAbs, em_mov),
  2439. I2bv(DstMem | SrcAcc | Mov | MemAbs, em_mov),
  2440. I2bv(SrcSI | DstDI | Mov | String, em_mov),
  2441. D2bv(SrcSI | DstDI | String),
  2442. /* 0xA8 - 0xAF */
  2443. D2bv(DstAcc | SrcImm),
  2444. I2bv(SrcAcc | DstDI | Mov | String, em_mov),
  2445. I2bv(SrcSI | DstAcc | Mov | String, em_mov),
  2446. D2bv(SrcAcc | DstDI | String),
  2447. /* 0xB0 - 0xB7 */
  2448. X8(I(ByteOp | DstReg | SrcImm | Mov, em_mov)),
  2449. /* 0xB8 - 0xBF */
  2450. X8(I(DstReg | SrcImm | Mov, em_mov)),
  2451. /* 0xC0 - 0xC7 */
  2452. D2bv(DstMem | SrcImmByte | ModRM),
  2453. I(ImplicitOps | Stack | SrcImmU16, em_ret_near_imm),
  2454. D(ImplicitOps | Stack),
  2455. D(DstReg | SrcMemFAddr | ModRM | No64), D(DstReg | SrcMemFAddr | ModRM | No64),
  2456. G(ByteOp, group11), G(0, group11),
  2457. /* 0xC8 - 0xCF */
  2458. N, N, N, D(ImplicitOps | Stack),
  2459. D(ImplicitOps), DI(SrcImmByte, intn),
  2460. D(ImplicitOps | No64), DI(ImplicitOps, iret),
  2461. /* 0xD0 - 0xD7 */
  2462. D2bv(DstMem | SrcOne | ModRM), D2bv(DstMem | ModRM),
  2463. N, N, N, N,
  2464. /* 0xD8 - 0xDF */
  2465. N, N, N, N, N, N, N, N,
  2466. /* 0xE0 - 0xE7 */
  2467. X4(D(SrcImmByte)),
  2468. D2bvIP(SrcImmUByte | DstAcc, in, check_perm_in),
  2469. D2bvIP(SrcAcc | DstImmUByte, out, check_perm_out),
  2470. /* 0xE8 - 0xEF */
  2471. D(SrcImm | Stack), D(SrcImm | ImplicitOps),
  2472. D(SrcImmFAddr | No64), D(SrcImmByte | ImplicitOps),
  2473. D2bvIP(SrcNone | DstAcc, in, check_perm_in),
  2474. D2bvIP(SrcAcc | ImplicitOps, out, check_perm_out),
  2475. /* 0xF0 - 0xF7 */
  2476. N, DI(ImplicitOps, icebp), N, N,
  2477. DI(ImplicitOps | Priv, hlt), D(ImplicitOps),
  2478. G(ByteOp, group3), G(0, group3),
  2479. /* 0xF8 - 0xFF */
  2480. D(ImplicitOps), D(ImplicitOps), D(ImplicitOps), D(ImplicitOps),
  2481. D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
  2482. };
  2483. static struct opcode twobyte_table[256] = {
  2484. /* 0x00 - 0x0F */
  2485. G(0, group6), GD(0, &group7), N, N,
  2486. N, D(ImplicitOps | VendorSpecific), DI(ImplicitOps | Priv, clts), N,
  2487. DI(ImplicitOps | Priv, invd), DI(ImplicitOps | Priv, wbinvd), N, N,
  2488. N, D(ImplicitOps | ModRM), N, N,
  2489. /* 0x10 - 0x1F */
  2490. N, N, N, N, N, N, N, N, D(ImplicitOps | ModRM), N, N, N, N, N, N, N,
  2491. /* 0x20 - 0x2F */
  2492. DIP(ModRM | DstMem | Priv | Op3264, cr_read, check_cr_read),
  2493. DIP(ModRM | DstMem | Priv | Op3264, dr_read, check_dr_read),
  2494. DIP(ModRM | SrcMem | Priv | Op3264, cr_write, check_cr_write),
  2495. DIP(ModRM | SrcMem | Priv | Op3264, dr_write, check_dr_write),
  2496. N, N, N, N,
  2497. N, N, N, N, N, N, N, N,
  2498. /* 0x30 - 0x3F */
  2499. DI(ImplicitOps | Priv, wrmsr),
  2500. IIP(ImplicitOps, em_rdtsc, rdtsc, check_rdtsc),
  2501. DI(ImplicitOps | Priv, rdmsr),
  2502. DIP(ImplicitOps | Priv, rdpmc, check_rdpmc),
  2503. D(ImplicitOps | VendorSpecific), D(ImplicitOps | Priv | VendorSpecific),
  2504. N, N,
  2505. N, N, N, N, N, N, N, N,
  2506. /* 0x40 - 0x4F */
  2507. X16(D(DstReg | SrcMem | ModRM | Mov)),
  2508. /* 0x50 - 0x5F */
  2509. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2510. /* 0x60 - 0x6F */
  2511. N, N, N, N,
  2512. N, N, N, N,
  2513. N, N, N, N,
  2514. N, N, N, GP(SrcMem | DstReg | ModRM | Mov, &pfx_0f_6f_0f_7f),
  2515. /* 0x70 - 0x7F */
  2516. N, N, N, N,
  2517. N, N, N, N,
  2518. N, N, N, N,
  2519. N, N, N, GP(SrcReg | DstMem | ModRM | Mov, &pfx_0f_6f_0f_7f),
  2520. /* 0x80 - 0x8F */
  2521. X16(D(SrcImm)),
  2522. /* 0x90 - 0x9F */
  2523. X16(D(ByteOp | DstMem | SrcNone | ModRM| Mov)),
  2524. /* 0xA0 - 0xA7 */
  2525. D(ImplicitOps | Stack), D(ImplicitOps | Stack),
  2526. DI(ImplicitOps, cpuid), D(DstMem | SrcReg | ModRM | BitOp),
  2527. D(DstMem | SrcReg | Src2ImmByte | ModRM),
  2528. D(DstMem | SrcReg | Src2CL | ModRM), N, N,
  2529. /* 0xA8 - 0xAF */
  2530. D(ImplicitOps | Stack), D(ImplicitOps | Stack),
  2531. DI(ImplicitOps, rsm), D(DstMem | SrcReg | ModRM | BitOp | Lock),
  2532. D(DstMem | SrcReg | Src2ImmByte | ModRM),
  2533. D(DstMem | SrcReg | Src2CL | ModRM),
  2534. D(ModRM), I(DstReg | SrcMem | ModRM, em_imul),
  2535. /* 0xB0 - 0xB7 */
  2536. D2bv(DstMem | SrcReg | ModRM | Lock),
  2537. D(DstReg | SrcMemFAddr | ModRM), D(DstMem | SrcReg | ModRM | BitOp | Lock),
  2538. D(DstReg | SrcMemFAddr | ModRM), D(DstReg | SrcMemFAddr | ModRM),
  2539. D(ByteOp | DstReg | SrcMem | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  2540. /* 0xB8 - 0xBF */
  2541. N, N,
  2542. G(BitOp, group8), D(DstMem | SrcReg | ModRM | BitOp | Lock),
  2543. D(DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  2544. D(ByteOp | DstReg | SrcMem | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  2545. /* 0xC0 - 0xCF */
  2546. D2bv(DstMem | SrcReg | ModRM | Lock),
  2547. N, D(DstMem | SrcReg | ModRM | Mov),
  2548. N, N, N, GD(0, &group9),
  2549. N, N, N, N, N, N, N, N,
  2550. /* 0xD0 - 0xDF */
  2551. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2552. /* 0xE0 - 0xEF */
  2553. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2554. /* 0xF0 - 0xFF */
  2555. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
  2556. };
  2557. #undef D
  2558. #undef N
  2559. #undef G
  2560. #undef GD
  2561. #undef I
  2562. #undef GP
  2563. #undef EXT
  2564. #undef D2bv
  2565. #undef D2bvIP
  2566. #undef I2bv
  2567. #undef D6ALU
  2568. static unsigned imm_size(struct decode_cache *c)
  2569. {
  2570. unsigned size;
  2571. size = (c->d & ByteOp) ? 1 : c->op_bytes;
  2572. if (size == 8)
  2573. size = 4;
  2574. return size;
  2575. }
  2576. static int decode_imm(struct x86_emulate_ctxt *ctxt, struct operand *op,
  2577. unsigned size, bool sign_extension)
  2578. {
  2579. struct decode_cache *c = &ctxt->decode;
  2580. struct x86_emulate_ops *ops = ctxt->ops;
  2581. int rc = X86EMUL_CONTINUE;
  2582. op->type = OP_IMM;
  2583. op->bytes = size;
  2584. op->addr.mem.ea = c->eip;
  2585. /* NB. Immediates are sign-extended as necessary. */
  2586. switch (op->bytes) {
  2587. case 1:
  2588. op->val = insn_fetch(s8, 1, c->eip);
  2589. break;
  2590. case 2:
  2591. op->val = insn_fetch(s16, 2, c->eip);
  2592. break;
  2593. case 4:
  2594. op->val = insn_fetch(s32, 4, c->eip);
  2595. break;
  2596. }
  2597. if (!sign_extension) {
  2598. switch (op->bytes) {
  2599. case 1:
  2600. op->val &= 0xff;
  2601. break;
  2602. case 2:
  2603. op->val &= 0xffff;
  2604. break;
  2605. case 4:
  2606. op->val &= 0xffffffff;
  2607. break;
  2608. }
  2609. }
  2610. done:
  2611. return rc;
  2612. }
  2613. int
  2614. x86_decode_insn(struct x86_emulate_ctxt *ctxt, void *insn, int insn_len)
  2615. {
  2616. struct x86_emulate_ops *ops = ctxt->ops;
  2617. struct decode_cache *c = &ctxt->decode;
  2618. int rc = X86EMUL_CONTINUE;
  2619. int mode = ctxt->mode;
  2620. int def_op_bytes, def_ad_bytes, dual, goffset, simd_prefix;
  2621. bool op_prefix = false;
  2622. struct opcode opcode, *g_mod012, *g_mod3;
  2623. struct operand memop = { .type = OP_NONE };
  2624. c->eip = ctxt->eip;
  2625. c->fetch.start = c->eip;
  2626. c->fetch.end = c->fetch.start + insn_len;
  2627. if (insn_len > 0)
  2628. memcpy(c->fetch.data, insn, insn_len);
  2629. ctxt->cs_base = seg_base(ctxt, ops, VCPU_SREG_CS);
  2630. switch (mode) {
  2631. case X86EMUL_MODE_REAL:
  2632. case X86EMUL_MODE_VM86:
  2633. case X86EMUL_MODE_PROT16:
  2634. def_op_bytes = def_ad_bytes = 2;
  2635. break;
  2636. case X86EMUL_MODE_PROT32:
  2637. def_op_bytes = def_ad_bytes = 4;
  2638. break;
  2639. #ifdef CONFIG_X86_64
  2640. case X86EMUL_MODE_PROT64:
  2641. def_op_bytes = 4;
  2642. def_ad_bytes = 8;
  2643. break;
  2644. #endif
  2645. default:
  2646. return -1;
  2647. }
  2648. c->op_bytes = def_op_bytes;
  2649. c->ad_bytes = def_ad_bytes;
  2650. /* Legacy prefixes. */
  2651. for (;;) {
  2652. switch (c->b = insn_fetch(u8, 1, c->eip)) {
  2653. case 0x66: /* operand-size override */
  2654. op_prefix = true;
  2655. /* switch between 2/4 bytes */
  2656. c->op_bytes = def_op_bytes ^ 6;
  2657. break;
  2658. case 0x67: /* address-size override */
  2659. if (mode == X86EMUL_MODE_PROT64)
  2660. /* switch between 4/8 bytes */
  2661. c->ad_bytes = def_ad_bytes ^ 12;
  2662. else
  2663. /* switch between 2/4 bytes */
  2664. c->ad_bytes = def_ad_bytes ^ 6;
  2665. break;
  2666. case 0x26: /* ES override */
  2667. case 0x2e: /* CS override */
  2668. case 0x36: /* SS override */
  2669. case 0x3e: /* DS override */
  2670. set_seg_override(c, (c->b >> 3) & 3);
  2671. break;
  2672. case 0x64: /* FS override */
  2673. case 0x65: /* GS override */
  2674. set_seg_override(c, c->b & 7);
  2675. break;
  2676. case 0x40 ... 0x4f: /* REX */
  2677. if (mode != X86EMUL_MODE_PROT64)
  2678. goto done_prefixes;
  2679. c->rex_prefix = c->b;
  2680. continue;
  2681. case 0xf0: /* LOCK */
  2682. c->lock_prefix = 1;
  2683. break;
  2684. case 0xf2: /* REPNE/REPNZ */
  2685. case 0xf3: /* REP/REPE/REPZ */
  2686. c->rep_prefix = c->b;
  2687. break;
  2688. default:
  2689. goto done_prefixes;
  2690. }
  2691. /* Any legacy prefix after a REX prefix nullifies its effect. */
  2692. c->rex_prefix = 0;
  2693. }
  2694. done_prefixes:
  2695. /* REX prefix. */
  2696. if (c->rex_prefix & 8)
  2697. c->op_bytes = 8; /* REX.W */
  2698. /* Opcode byte(s). */
  2699. opcode = opcode_table[c->b];
  2700. /* Two-byte opcode? */
  2701. if (c->b == 0x0f) {
  2702. c->twobyte = 1;
  2703. c->b = insn_fetch(u8, 1, c->eip);
  2704. opcode = twobyte_table[c->b];
  2705. }
  2706. c->d = opcode.flags;
  2707. if (c->d & Group) {
  2708. dual = c->d & GroupDual;
  2709. c->modrm = insn_fetch(u8, 1, c->eip);
  2710. --c->eip;
  2711. if (c->d & GroupDual) {
  2712. g_mod012 = opcode.u.gdual->mod012;
  2713. g_mod3 = opcode.u.gdual->mod3;
  2714. } else
  2715. g_mod012 = g_mod3 = opcode.u.group;
  2716. c->d &= ~(Group | GroupDual);
  2717. goffset = (c->modrm >> 3) & 7;
  2718. if ((c->modrm >> 6) == 3)
  2719. opcode = g_mod3[goffset];
  2720. else
  2721. opcode = g_mod012[goffset];
  2722. if (opcode.flags & RMExt) {
  2723. goffset = c->modrm & 7;
  2724. opcode = opcode.u.group[goffset];
  2725. }
  2726. c->d |= opcode.flags;
  2727. }
  2728. if (c->d & Prefix) {
  2729. if (c->rep_prefix && op_prefix)
  2730. return X86EMUL_UNHANDLEABLE;
  2731. simd_prefix = op_prefix ? 0x66 : c->rep_prefix;
  2732. switch (simd_prefix) {
  2733. case 0x00: opcode = opcode.u.gprefix->pfx_no; break;
  2734. case 0x66: opcode = opcode.u.gprefix->pfx_66; break;
  2735. case 0xf2: opcode = opcode.u.gprefix->pfx_f2; break;
  2736. case 0xf3: opcode = opcode.u.gprefix->pfx_f3; break;
  2737. }
  2738. c->d |= opcode.flags;
  2739. }
  2740. c->execute = opcode.u.execute;
  2741. c->check_perm = opcode.check_perm;
  2742. c->intercept = opcode.intercept;
  2743. /* Unrecognised? */
  2744. if (c->d == 0 || (c->d & Undefined))
  2745. return -1;
  2746. if (!(c->d & VendorSpecific) && ctxt->only_vendor_specific_insn)
  2747. return -1;
  2748. if (mode == X86EMUL_MODE_PROT64 && (c->d & Stack))
  2749. c->op_bytes = 8;
  2750. if (c->d & Op3264) {
  2751. if (mode == X86EMUL_MODE_PROT64)
  2752. c->op_bytes = 8;
  2753. else
  2754. c->op_bytes = 4;
  2755. }
  2756. if (c->d & Sse)
  2757. c->op_bytes = 16;
  2758. /* ModRM and SIB bytes. */
  2759. if (c->d & ModRM) {
  2760. rc = decode_modrm(ctxt, ops, &memop);
  2761. if (!c->has_seg_override)
  2762. set_seg_override(c, c->modrm_seg);
  2763. } else if (c->d & MemAbs)
  2764. rc = decode_abs(ctxt, ops, &memop);
  2765. if (rc != X86EMUL_CONTINUE)
  2766. goto done;
  2767. if (!c->has_seg_override)
  2768. set_seg_override(c, VCPU_SREG_DS);
  2769. memop.addr.mem.seg = seg_override(ctxt, ops, c);
  2770. if (memop.type == OP_MEM && c->ad_bytes != 8)
  2771. memop.addr.mem.ea = (u32)memop.addr.mem.ea;
  2772. if (memop.type == OP_MEM && c->rip_relative)
  2773. memop.addr.mem.ea += c->eip;
  2774. /*
  2775. * Decode and fetch the source operand: register, memory
  2776. * or immediate.
  2777. */
  2778. switch (c->d & SrcMask) {
  2779. case SrcNone:
  2780. break;
  2781. case SrcReg:
  2782. decode_register_operand(ctxt, &c->src, c, 0);
  2783. break;
  2784. case SrcMem16:
  2785. memop.bytes = 2;
  2786. goto srcmem_common;
  2787. case SrcMem32:
  2788. memop.bytes = 4;
  2789. goto srcmem_common;
  2790. case SrcMem:
  2791. memop.bytes = (c->d & ByteOp) ? 1 :
  2792. c->op_bytes;
  2793. srcmem_common:
  2794. c->src = memop;
  2795. break;
  2796. case SrcImmU16:
  2797. rc = decode_imm(ctxt, &c->src, 2, false);
  2798. break;
  2799. case SrcImm:
  2800. rc = decode_imm(ctxt, &c->src, imm_size(c), true);
  2801. break;
  2802. case SrcImmU:
  2803. rc = decode_imm(ctxt, &c->src, imm_size(c), false);
  2804. break;
  2805. case SrcImmByte:
  2806. rc = decode_imm(ctxt, &c->src, 1, true);
  2807. break;
  2808. case SrcImmUByte:
  2809. rc = decode_imm(ctxt, &c->src, 1, false);
  2810. break;
  2811. case SrcAcc:
  2812. c->src.type = OP_REG;
  2813. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2814. c->src.addr.reg = &c->regs[VCPU_REGS_RAX];
  2815. fetch_register_operand(&c->src);
  2816. break;
  2817. case SrcOne:
  2818. c->src.bytes = 1;
  2819. c->src.val = 1;
  2820. break;
  2821. case SrcSI:
  2822. c->src.type = OP_MEM;
  2823. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2824. c->src.addr.mem.ea =
  2825. register_address(c, c->regs[VCPU_REGS_RSI]);
  2826. c->src.addr.mem.seg = seg_override(ctxt, ops, c),
  2827. c->src.val = 0;
  2828. break;
  2829. case SrcImmFAddr:
  2830. c->src.type = OP_IMM;
  2831. c->src.addr.mem.ea = c->eip;
  2832. c->src.bytes = c->op_bytes + 2;
  2833. insn_fetch_arr(c->src.valptr, c->src.bytes, c->eip);
  2834. break;
  2835. case SrcMemFAddr:
  2836. memop.bytes = c->op_bytes + 2;
  2837. goto srcmem_common;
  2838. break;
  2839. }
  2840. if (rc != X86EMUL_CONTINUE)
  2841. goto done;
  2842. /*
  2843. * Decode and fetch the second source operand: register, memory
  2844. * or immediate.
  2845. */
  2846. switch (c->d & Src2Mask) {
  2847. case Src2None:
  2848. break;
  2849. case Src2CL:
  2850. c->src2.bytes = 1;
  2851. c->src2.val = c->regs[VCPU_REGS_RCX] & 0x8;
  2852. break;
  2853. case Src2ImmByte:
  2854. rc = decode_imm(ctxt, &c->src2, 1, true);
  2855. break;
  2856. case Src2One:
  2857. c->src2.bytes = 1;
  2858. c->src2.val = 1;
  2859. break;
  2860. case Src2Imm:
  2861. rc = decode_imm(ctxt, &c->src2, imm_size(c), true);
  2862. break;
  2863. }
  2864. if (rc != X86EMUL_CONTINUE)
  2865. goto done;
  2866. /* Decode and fetch the destination operand: register or memory. */
  2867. switch (c->d & DstMask) {
  2868. case DstReg:
  2869. decode_register_operand(ctxt, &c->dst, c,
  2870. c->twobyte && (c->b == 0xb6 || c->b == 0xb7));
  2871. break;
  2872. case DstImmUByte:
  2873. c->dst.type = OP_IMM;
  2874. c->dst.addr.mem.ea = c->eip;
  2875. c->dst.bytes = 1;
  2876. c->dst.val = insn_fetch(u8, 1, c->eip);
  2877. break;
  2878. case DstMem:
  2879. case DstMem64:
  2880. c->dst = memop;
  2881. if ((c->d & DstMask) == DstMem64)
  2882. c->dst.bytes = 8;
  2883. else
  2884. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2885. if (c->d & BitOp)
  2886. fetch_bit_operand(c);
  2887. c->dst.orig_val = c->dst.val;
  2888. break;
  2889. case DstAcc:
  2890. c->dst.type = OP_REG;
  2891. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2892. c->dst.addr.reg = &c->regs[VCPU_REGS_RAX];
  2893. fetch_register_operand(&c->dst);
  2894. c->dst.orig_val = c->dst.val;
  2895. break;
  2896. case DstDI:
  2897. c->dst.type = OP_MEM;
  2898. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2899. c->dst.addr.mem.ea =
  2900. register_address(c, c->regs[VCPU_REGS_RDI]);
  2901. c->dst.addr.mem.seg = VCPU_SREG_ES;
  2902. c->dst.val = 0;
  2903. break;
  2904. case ImplicitOps:
  2905. /* Special instructions do their own operand decoding. */
  2906. default:
  2907. c->dst.type = OP_NONE; /* Disable writeback. */
  2908. return 0;
  2909. }
  2910. done:
  2911. return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
  2912. }
  2913. static bool string_insn_completed(struct x86_emulate_ctxt *ctxt)
  2914. {
  2915. struct decode_cache *c = &ctxt->decode;
  2916. /* The second termination condition only applies for REPE
  2917. * and REPNE. Test if the repeat string operation prefix is
  2918. * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
  2919. * corresponding termination condition according to:
  2920. * - if REPE/REPZ and ZF = 0 then done
  2921. * - if REPNE/REPNZ and ZF = 1 then done
  2922. */
  2923. if (((c->b == 0xa6) || (c->b == 0xa7) ||
  2924. (c->b == 0xae) || (c->b == 0xaf))
  2925. && (((c->rep_prefix == REPE_PREFIX) &&
  2926. ((ctxt->eflags & EFLG_ZF) == 0))
  2927. || ((c->rep_prefix == REPNE_PREFIX) &&
  2928. ((ctxt->eflags & EFLG_ZF) == EFLG_ZF))))
  2929. return true;
  2930. return false;
  2931. }
  2932. int
  2933. x86_emulate_insn(struct x86_emulate_ctxt *ctxt)
  2934. {
  2935. struct x86_emulate_ops *ops = ctxt->ops;
  2936. u64 msr_data;
  2937. struct decode_cache *c = &ctxt->decode;
  2938. int rc = X86EMUL_CONTINUE;
  2939. int saved_dst_type = c->dst.type;
  2940. int irq; /* Used for int 3, int, and into */
  2941. ctxt->decode.mem_read.pos = 0;
  2942. if (ctxt->mode == X86EMUL_MODE_PROT64 && (c->d & No64)) {
  2943. rc = emulate_ud(ctxt);
  2944. goto done;
  2945. }
  2946. /* LOCK prefix is allowed only with some instructions */
  2947. if (c->lock_prefix && (!(c->d & Lock) || c->dst.type != OP_MEM)) {
  2948. rc = emulate_ud(ctxt);
  2949. goto done;
  2950. }
  2951. if ((c->d & SrcMask) == SrcMemFAddr && c->src.type != OP_MEM) {
  2952. rc = emulate_ud(ctxt);
  2953. goto done;
  2954. }
  2955. if ((c->d & Sse)
  2956. && ((ops->get_cr(0, ctxt->vcpu) & X86_CR0_EM)
  2957. || !(ops->get_cr(4, ctxt->vcpu) & X86_CR4_OSFXSR))) {
  2958. rc = emulate_ud(ctxt);
  2959. goto done;
  2960. }
  2961. if ((c->d & Sse) && (ops->get_cr(0, ctxt->vcpu) & X86_CR0_TS)) {
  2962. rc = emulate_nm(ctxt);
  2963. goto done;
  2964. }
  2965. if (unlikely(ctxt->guest_mode) && c->intercept) {
  2966. rc = emulator_check_intercept(ctxt, c->intercept,
  2967. X86_ICPT_PRE_EXCEPT);
  2968. if (rc != X86EMUL_CONTINUE)
  2969. goto done;
  2970. }
  2971. /* Privileged instruction can be executed only in CPL=0 */
  2972. if ((c->d & Priv) && ops->cpl(ctxt->vcpu)) {
  2973. rc = emulate_gp(ctxt, 0);
  2974. goto done;
  2975. }
  2976. /* Instruction can only be executed in protected mode */
  2977. if ((c->d & Prot) && !(ctxt->mode & X86EMUL_MODE_PROT)) {
  2978. rc = emulate_ud(ctxt);
  2979. goto done;
  2980. }
  2981. /* Do instruction specific permission checks */
  2982. if (c->check_perm) {
  2983. rc = c->check_perm(ctxt);
  2984. if (rc != X86EMUL_CONTINUE)
  2985. goto done;
  2986. }
  2987. if (unlikely(ctxt->guest_mode) && c->intercept) {
  2988. rc = emulator_check_intercept(ctxt, c->intercept,
  2989. X86_ICPT_POST_EXCEPT);
  2990. if (rc != X86EMUL_CONTINUE)
  2991. goto done;
  2992. }
  2993. if (c->rep_prefix && (c->d & String)) {
  2994. /* All REP prefixes have the same first termination condition */
  2995. if (address_mask(c, c->regs[VCPU_REGS_RCX]) == 0) {
  2996. ctxt->eip = c->eip;
  2997. goto done;
  2998. }
  2999. }
  3000. if ((c->src.type == OP_MEM) && !(c->d & NoAccess)) {
  3001. rc = read_emulated(ctxt, ops, linear(ctxt, c->src.addr.mem),
  3002. c->src.valptr, c->src.bytes);
  3003. if (rc != X86EMUL_CONTINUE)
  3004. goto done;
  3005. c->src.orig_val64 = c->src.val64;
  3006. }
  3007. if (c->src2.type == OP_MEM) {
  3008. rc = read_emulated(ctxt, ops, linear(ctxt, c->src2.addr.mem),
  3009. &c->src2.val, c->src2.bytes);
  3010. if (rc != X86EMUL_CONTINUE)
  3011. goto done;
  3012. }
  3013. if ((c->d & DstMask) == ImplicitOps)
  3014. goto special_insn;
  3015. if ((c->dst.type == OP_MEM) && !(c->d & Mov)) {
  3016. /* optimisation - avoid slow emulated read if Mov */
  3017. rc = read_emulated(ctxt, ops, linear(ctxt, c->dst.addr.mem),
  3018. &c->dst.val, c->dst.bytes);
  3019. if (rc != X86EMUL_CONTINUE)
  3020. goto done;
  3021. }
  3022. c->dst.orig_val = c->dst.val;
  3023. special_insn:
  3024. if (unlikely(ctxt->guest_mode) && c->intercept) {
  3025. rc = emulator_check_intercept(ctxt, c->intercept,
  3026. X86_ICPT_POST_MEMACCESS);
  3027. if (rc != X86EMUL_CONTINUE)
  3028. goto done;
  3029. }
  3030. if (c->execute) {
  3031. rc = c->execute(ctxt);
  3032. if (rc != X86EMUL_CONTINUE)
  3033. goto done;
  3034. goto writeback;
  3035. }
  3036. if (c->twobyte)
  3037. goto twobyte_insn;
  3038. switch (c->b) {
  3039. case 0x00 ... 0x05:
  3040. add: /* add */
  3041. emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
  3042. break;
  3043. case 0x06: /* push es */
  3044. emulate_push_sreg(ctxt, ops, VCPU_SREG_ES);
  3045. break;
  3046. case 0x07: /* pop es */
  3047. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_ES);
  3048. break;
  3049. case 0x08 ... 0x0d:
  3050. or: /* or */
  3051. emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
  3052. break;
  3053. case 0x0e: /* push cs */
  3054. emulate_push_sreg(ctxt, ops, VCPU_SREG_CS);
  3055. break;
  3056. case 0x10 ... 0x15:
  3057. adc: /* adc */
  3058. emulate_2op_SrcV("adc", c->src, c->dst, ctxt->eflags);
  3059. break;
  3060. case 0x16: /* push ss */
  3061. emulate_push_sreg(ctxt, ops, VCPU_SREG_SS);
  3062. break;
  3063. case 0x17: /* pop ss */
  3064. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_SS);
  3065. break;
  3066. case 0x18 ... 0x1d:
  3067. sbb: /* sbb */
  3068. emulate_2op_SrcV("sbb", c->src, c->dst, ctxt->eflags);
  3069. break;
  3070. case 0x1e: /* push ds */
  3071. emulate_push_sreg(ctxt, ops, VCPU_SREG_DS);
  3072. break;
  3073. case 0x1f: /* pop ds */
  3074. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_DS);
  3075. break;
  3076. case 0x20 ... 0x25:
  3077. and: /* and */
  3078. emulate_2op_SrcV("and", c->src, c->dst, ctxt->eflags);
  3079. break;
  3080. case 0x28 ... 0x2d:
  3081. sub: /* sub */
  3082. emulate_2op_SrcV("sub", c->src, c->dst, ctxt->eflags);
  3083. break;
  3084. case 0x30 ... 0x35:
  3085. xor: /* xor */
  3086. emulate_2op_SrcV("xor", c->src, c->dst, ctxt->eflags);
  3087. break;
  3088. case 0x38 ... 0x3d:
  3089. cmp: /* cmp */
  3090. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  3091. break;
  3092. case 0x40 ... 0x47: /* inc r16/r32 */
  3093. emulate_1op("inc", c->dst, ctxt->eflags);
  3094. break;
  3095. case 0x48 ... 0x4f: /* dec r16/r32 */
  3096. emulate_1op("dec", c->dst, ctxt->eflags);
  3097. break;
  3098. case 0x58 ... 0x5f: /* pop reg */
  3099. pop_instruction:
  3100. rc = emulate_pop(ctxt, ops, &c->dst.val, c->op_bytes);
  3101. break;
  3102. case 0x60: /* pusha */
  3103. rc = emulate_pusha(ctxt, ops);
  3104. break;
  3105. case 0x61: /* popa */
  3106. rc = emulate_popa(ctxt, ops);
  3107. break;
  3108. case 0x63: /* movsxd */
  3109. if (ctxt->mode != X86EMUL_MODE_PROT64)
  3110. goto cannot_emulate;
  3111. c->dst.val = (s32) c->src.val;
  3112. break;
  3113. case 0x6c: /* insb */
  3114. case 0x6d: /* insw/insd */
  3115. c->src.val = c->regs[VCPU_REGS_RDX];
  3116. goto do_io_in;
  3117. case 0x6e: /* outsb */
  3118. case 0x6f: /* outsw/outsd */
  3119. c->dst.val = c->regs[VCPU_REGS_RDX];
  3120. goto do_io_out;
  3121. break;
  3122. case 0x70 ... 0x7f: /* jcc (short) */
  3123. if (test_cc(c->b, ctxt->eflags))
  3124. jmp_rel(c, c->src.val);
  3125. break;
  3126. case 0x80 ... 0x83: /* Grp1 */
  3127. switch (c->modrm_reg) {
  3128. case 0:
  3129. goto add;
  3130. case 1:
  3131. goto or;
  3132. case 2:
  3133. goto adc;
  3134. case 3:
  3135. goto sbb;
  3136. case 4:
  3137. goto and;
  3138. case 5:
  3139. goto sub;
  3140. case 6:
  3141. goto xor;
  3142. case 7:
  3143. goto cmp;
  3144. }
  3145. break;
  3146. case 0x84 ... 0x85:
  3147. test:
  3148. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  3149. break;
  3150. case 0x86 ... 0x87: /* xchg */
  3151. xchg:
  3152. /* Write back the register source. */
  3153. c->src.val = c->dst.val;
  3154. write_register_operand(&c->src);
  3155. /*
  3156. * Write back the memory destination with implicit LOCK
  3157. * prefix.
  3158. */
  3159. c->dst.val = c->src.orig_val;
  3160. c->lock_prefix = 1;
  3161. break;
  3162. case 0x8c: /* mov r/m, sreg */
  3163. if (c->modrm_reg > VCPU_SREG_GS) {
  3164. rc = emulate_ud(ctxt);
  3165. goto done;
  3166. }
  3167. c->dst.val = ops->get_segment_selector(c->modrm_reg, ctxt->vcpu);
  3168. break;
  3169. case 0x8d: /* lea r16/r32, m */
  3170. c->dst.val = c->src.addr.mem.ea;
  3171. break;
  3172. case 0x8e: { /* mov seg, r/m16 */
  3173. uint16_t sel;
  3174. sel = c->src.val;
  3175. if (c->modrm_reg == VCPU_SREG_CS ||
  3176. c->modrm_reg > VCPU_SREG_GS) {
  3177. rc = emulate_ud(ctxt);
  3178. goto done;
  3179. }
  3180. if (c->modrm_reg == VCPU_SREG_SS)
  3181. ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
  3182. rc = load_segment_descriptor(ctxt, ops, sel, c->modrm_reg);
  3183. c->dst.type = OP_NONE; /* Disable writeback. */
  3184. break;
  3185. }
  3186. case 0x8f: /* pop (sole member of Grp1a) */
  3187. rc = emulate_grp1a(ctxt, ops);
  3188. break;
  3189. case 0x90 ... 0x97: /* nop / xchg reg, rax */
  3190. if (c->dst.addr.reg == &c->regs[VCPU_REGS_RAX])
  3191. break;
  3192. goto xchg;
  3193. case 0x98: /* cbw/cwde/cdqe */
  3194. switch (c->op_bytes) {
  3195. case 2: c->dst.val = (s8)c->dst.val; break;
  3196. case 4: c->dst.val = (s16)c->dst.val; break;
  3197. case 8: c->dst.val = (s32)c->dst.val; break;
  3198. }
  3199. break;
  3200. case 0x9c: /* pushf */
  3201. c->src.val = (unsigned long) ctxt->eflags;
  3202. emulate_push(ctxt, ops);
  3203. break;
  3204. case 0x9d: /* popf */
  3205. c->dst.type = OP_REG;
  3206. c->dst.addr.reg = &ctxt->eflags;
  3207. c->dst.bytes = c->op_bytes;
  3208. rc = emulate_popf(ctxt, ops, &c->dst.val, c->op_bytes);
  3209. break;
  3210. case 0xa6 ... 0xa7: /* cmps */
  3211. c->dst.type = OP_NONE; /* Disable writeback. */
  3212. goto cmp;
  3213. case 0xa8 ... 0xa9: /* test ax, imm */
  3214. goto test;
  3215. case 0xae ... 0xaf: /* scas */
  3216. goto cmp;
  3217. case 0xc0 ... 0xc1:
  3218. emulate_grp2(ctxt);
  3219. break;
  3220. case 0xc3: /* ret */
  3221. c->dst.type = OP_REG;
  3222. c->dst.addr.reg = &c->eip;
  3223. c->dst.bytes = c->op_bytes;
  3224. goto pop_instruction;
  3225. case 0xc4: /* les */
  3226. rc = emulate_load_segment(ctxt, ops, VCPU_SREG_ES);
  3227. break;
  3228. case 0xc5: /* lds */
  3229. rc = emulate_load_segment(ctxt, ops, VCPU_SREG_DS);
  3230. break;
  3231. case 0xcb: /* ret far */
  3232. rc = emulate_ret_far(ctxt, ops);
  3233. break;
  3234. case 0xcc: /* int3 */
  3235. irq = 3;
  3236. goto do_interrupt;
  3237. case 0xcd: /* int n */
  3238. irq = c->src.val;
  3239. do_interrupt:
  3240. rc = emulate_int(ctxt, ops, irq);
  3241. break;
  3242. case 0xce: /* into */
  3243. if (ctxt->eflags & EFLG_OF) {
  3244. irq = 4;
  3245. goto do_interrupt;
  3246. }
  3247. break;
  3248. case 0xcf: /* iret */
  3249. rc = emulate_iret(ctxt, ops);
  3250. break;
  3251. case 0xd0 ... 0xd1: /* Grp2 */
  3252. emulate_grp2(ctxt);
  3253. break;
  3254. case 0xd2 ... 0xd3: /* Grp2 */
  3255. c->src.val = c->regs[VCPU_REGS_RCX];
  3256. emulate_grp2(ctxt);
  3257. break;
  3258. case 0xe0 ... 0xe2: /* loop/loopz/loopnz */
  3259. register_address_increment(c, &c->regs[VCPU_REGS_RCX], -1);
  3260. if (address_mask(c, c->regs[VCPU_REGS_RCX]) != 0 &&
  3261. (c->b == 0xe2 || test_cc(c->b ^ 0x5, ctxt->eflags)))
  3262. jmp_rel(c, c->src.val);
  3263. break;
  3264. case 0xe3: /* jcxz/jecxz/jrcxz */
  3265. if (address_mask(c, c->regs[VCPU_REGS_RCX]) == 0)
  3266. jmp_rel(c, c->src.val);
  3267. break;
  3268. case 0xe4: /* inb */
  3269. case 0xe5: /* in */
  3270. goto do_io_in;
  3271. case 0xe6: /* outb */
  3272. case 0xe7: /* out */
  3273. goto do_io_out;
  3274. case 0xe8: /* call (near) */ {
  3275. long int rel = c->src.val;
  3276. c->src.val = (unsigned long) c->eip;
  3277. jmp_rel(c, rel);
  3278. emulate_push(ctxt, ops);
  3279. break;
  3280. }
  3281. case 0xe9: /* jmp rel */
  3282. goto jmp;
  3283. case 0xea: { /* jmp far */
  3284. unsigned short sel;
  3285. jump_far:
  3286. memcpy(&sel, c->src.valptr + c->op_bytes, 2);
  3287. if (load_segment_descriptor(ctxt, ops, sel, VCPU_SREG_CS))
  3288. goto done;
  3289. c->eip = 0;
  3290. memcpy(&c->eip, c->src.valptr, c->op_bytes);
  3291. break;
  3292. }
  3293. case 0xeb:
  3294. jmp: /* jmp rel short */
  3295. jmp_rel(c, c->src.val);
  3296. c->dst.type = OP_NONE; /* Disable writeback. */
  3297. break;
  3298. case 0xec: /* in al,dx */
  3299. case 0xed: /* in (e/r)ax,dx */
  3300. c->src.val = c->regs[VCPU_REGS_RDX];
  3301. do_io_in:
  3302. if (!pio_in_emulated(ctxt, ops, c->dst.bytes, c->src.val,
  3303. &c->dst.val))
  3304. goto done; /* IO is needed */
  3305. break;
  3306. case 0xee: /* out dx,al */
  3307. case 0xef: /* out dx,(e/r)ax */
  3308. c->dst.val = c->regs[VCPU_REGS_RDX];
  3309. do_io_out:
  3310. ops->pio_out_emulated(c->src.bytes, c->dst.val,
  3311. &c->src.val, 1, ctxt->vcpu);
  3312. c->dst.type = OP_NONE; /* Disable writeback. */
  3313. break;
  3314. case 0xf4: /* hlt */
  3315. ctxt->vcpu->arch.halt_request = 1;
  3316. break;
  3317. case 0xf5: /* cmc */
  3318. /* complement carry flag from eflags reg */
  3319. ctxt->eflags ^= EFLG_CF;
  3320. break;
  3321. case 0xf6 ... 0xf7: /* Grp3 */
  3322. rc = emulate_grp3(ctxt, ops);
  3323. break;
  3324. case 0xf8: /* clc */
  3325. ctxt->eflags &= ~EFLG_CF;
  3326. break;
  3327. case 0xf9: /* stc */
  3328. ctxt->eflags |= EFLG_CF;
  3329. break;
  3330. case 0xfa: /* cli */
  3331. if (emulator_bad_iopl(ctxt, ops)) {
  3332. rc = emulate_gp(ctxt, 0);
  3333. goto done;
  3334. } else
  3335. ctxt->eflags &= ~X86_EFLAGS_IF;
  3336. break;
  3337. case 0xfb: /* sti */
  3338. if (emulator_bad_iopl(ctxt, ops)) {
  3339. rc = emulate_gp(ctxt, 0);
  3340. goto done;
  3341. } else {
  3342. ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
  3343. ctxt->eflags |= X86_EFLAGS_IF;
  3344. }
  3345. break;
  3346. case 0xfc: /* cld */
  3347. ctxt->eflags &= ~EFLG_DF;
  3348. break;
  3349. case 0xfd: /* std */
  3350. ctxt->eflags |= EFLG_DF;
  3351. break;
  3352. case 0xfe: /* Grp4 */
  3353. grp45:
  3354. rc = emulate_grp45(ctxt, ops);
  3355. break;
  3356. case 0xff: /* Grp5 */
  3357. if (c->modrm_reg == 5)
  3358. goto jump_far;
  3359. goto grp45;
  3360. default:
  3361. goto cannot_emulate;
  3362. }
  3363. if (rc != X86EMUL_CONTINUE)
  3364. goto done;
  3365. writeback:
  3366. rc = writeback(ctxt, ops);
  3367. if (rc != X86EMUL_CONTINUE)
  3368. goto done;
  3369. /*
  3370. * restore dst type in case the decoding will be reused
  3371. * (happens for string instruction )
  3372. */
  3373. c->dst.type = saved_dst_type;
  3374. if ((c->d & SrcMask) == SrcSI)
  3375. string_addr_inc(ctxt, seg_override(ctxt, ops, c),
  3376. VCPU_REGS_RSI, &c->src);
  3377. if ((c->d & DstMask) == DstDI)
  3378. string_addr_inc(ctxt, VCPU_SREG_ES, VCPU_REGS_RDI,
  3379. &c->dst);
  3380. if (c->rep_prefix && (c->d & String)) {
  3381. struct read_cache *r = &ctxt->decode.io_read;
  3382. register_address_increment(c, &c->regs[VCPU_REGS_RCX], -1);
  3383. if (!string_insn_completed(ctxt)) {
  3384. /*
  3385. * Re-enter guest when pio read ahead buffer is empty
  3386. * or, if it is not used, after each 1024 iteration.
  3387. */
  3388. if ((r->end != 0 || c->regs[VCPU_REGS_RCX] & 0x3ff) &&
  3389. (r->end == 0 || r->end != r->pos)) {
  3390. /*
  3391. * Reset read cache. Usually happens before
  3392. * decode, but since instruction is restarted
  3393. * we have to do it here.
  3394. */
  3395. ctxt->decode.mem_read.end = 0;
  3396. return EMULATION_RESTART;
  3397. }
  3398. goto done; /* skip rip writeback */
  3399. }
  3400. }
  3401. ctxt->eip = c->eip;
  3402. done:
  3403. if (rc == X86EMUL_PROPAGATE_FAULT)
  3404. ctxt->have_exception = true;
  3405. if (rc == X86EMUL_INTERCEPTED)
  3406. return EMULATION_INTERCEPTED;
  3407. return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
  3408. twobyte_insn:
  3409. switch (c->b) {
  3410. case 0x01: /* lgdt, lidt, lmsw */
  3411. switch (c->modrm_reg) {
  3412. u16 size;
  3413. unsigned long address;
  3414. case 0: /* vmcall */
  3415. if (c->modrm_mod != 3 || c->modrm_rm != 1)
  3416. goto cannot_emulate;
  3417. rc = kvm_fix_hypercall(ctxt->vcpu);
  3418. if (rc != X86EMUL_CONTINUE)
  3419. goto done;
  3420. /* Let the processor re-execute the fixed hypercall */
  3421. c->eip = ctxt->eip;
  3422. /* Disable writeback. */
  3423. c->dst.type = OP_NONE;
  3424. break;
  3425. case 2: /* lgdt */
  3426. rc = read_descriptor(ctxt, ops, c->src.addr.mem,
  3427. &size, &address, c->op_bytes);
  3428. if (rc != X86EMUL_CONTINUE)
  3429. goto done;
  3430. realmode_lgdt(ctxt->vcpu, size, address);
  3431. /* Disable writeback. */
  3432. c->dst.type = OP_NONE;
  3433. break;
  3434. case 3: /* lidt/vmmcall */
  3435. if (c->modrm_mod == 3) {
  3436. switch (c->modrm_rm) {
  3437. case 1:
  3438. rc = kvm_fix_hypercall(ctxt->vcpu);
  3439. break;
  3440. default:
  3441. goto cannot_emulate;
  3442. }
  3443. } else {
  3444. rc = read_descriptor(ctxt, ops, c->src.addr.mem,
  3445. &size, &address,
  3446. c->op_bytes);
  3447. if (rc != X86EMUL_CONTINUE)
  3448. goto done;
  3449. realmode_lidt(ctxt->vcpu, size, address);
  3450. }
  3451. /* Disable writeback. */
  3452. c->dst.type = OP_NONE;
  3453. break;
  3454. case 4: /* smsw */
  3455. c->dst.bytes = 2;
  3456. c->dst.val = ops->get_cr(0, ctxt->vcpu);
  3457. break;
  3458. case 6: /* lmsw */
  3459. ops->set_cr(0, (ops->get_cr(0, ctxt->vcpu) & ~0x0eul) |
  3460. (c->src.val & 0x0f), ctxt->vcpu);
  3461. c->dst.type = OP_NONE;
  3462. break;
  3463. case 5: /* not defined */
  3464. emulate_ud(ctxt);
  3465. rc = X86EMUL_PROPAGATE_FAULT;
  3466. goto done;
  3467. case 7: /* invlpg*/
  3468. emulate_invlpg(ctxt->vcpu,
  3469. linear(ctxt, c->src.addr.mem));
  3470. /* Disable writeback. */
  3471. c->dst.type = OP_NONE;
  3472. break;
  3473. default:
  3474. goto cannot_emulate;
  3475. }
  3476. break;
  3477. case 0x05: /* syscall */
  3478. rc = emulate_syscall(ctxt, ops);
  3479. break;
  3480. case 0x06:
  3481. emulate_clts(ctxt->vcpu);
  3482. break;
  3483. case 0x09: /* wbinvd */
  3484. kvm_emulate_wbinvd(ctxt->vcpu);
  3485. break;
  3486. case 0x08: /* invd */
  3487. case 0x0d: /* GrpP (prefetch) */
  3488. case 0x18: /* Grp16 (prefetch/nop) */
  3489. break;
  3490. case 0x20: /* mov cr, reg */
  3491. c->dst.val = ops->get_cr(c->modrm_reg, ctxt->vcpu);
  3492. break;
  3493. case 0x21: /* mov from dr to reg */
  3494. ops->get_dr(c->modrm_reg, &c->dst.val, ctxt->vcpu);
  3495. break;
  3496. case 0x22: /* mov reg, cr */
  3497. if (ops->set_cr(c->modrm_reg, c->src.val, ctxt->vcpu)) {
  3498. emulate_gp(ctxt, 0);
  3499. rc = X86EMUL_PROPAGATE_FAULT;
  3500. goto done;
  3501. }
  3502. c->dst.type = OP_NONE;
  3503. break;
  3504. case 0x23: /* mov from reg to dr */
  3505. if (ops->set_dr(c->modrm_reg, c->src.val &
  3506. ((ctxt->mode == X86EMUL_MODE_PROT64) ?
  3507. ~0ULL : ~0U), ctxt->vcpu) < 0) {
  3508. /* #UD condition is already handled by the code above */
  3509. emulate_gp(ctxt, 0);
  3510. rc = X86EMUL_PROPAGATE_FAULT;
  3511. goto done;
  3512. }
  3513. c->dst.type = OP_NONE; /* no writeback */
  3514. break;
  3515. case 0x30:
  3516. /* wrmsr */
  3517. msr_data = (u32)c->regs[VCPU_REGS_RAX]
  3518. | ((u64)c->regs[VCPU_REGS_RDX] << 32);
  3519. if (ops->set_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], msr_data)) {
  3520. emulate_gp(ctxt, 0);
  3521. rc = X86EMUL_PROPAGATE_FAULT;
  3522. goto done;
  3523. }
  3524. rc = X86EMUL_CONTINUE;
  3525. break;
  3526. case 0x32:
  3527. /* rdmsr */
  3528. if (ops->get_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], &msr_data)) {
  3529. emulate_gp(ctxt, 0);
  3530. rc = X86EMUL_PROPAGATE_FAULT;
  3531. goto done;
  3532. } else {
  3533. c->regs[VCPU_REGS_RAX] = (u32)msr_data;
  3534. c->regs[VCPU_REGS_RDX] = msr_data >> 32;
  3535. }
  3536. rc = X86EMUL_CONTINUE;
  3537. break;
  3538. case 0x34: /* sysenter */
  3539. rc = emulate_sysenter(ctxt, ops);
  3540. break;
  3541. case 0x35: /* sysexit */
  3542. rc = emulate_sysexit(ctxt, ops);
  3543. break;
  3544. case 0x40 ... 0x4f: /* cmov */
  3545. c->dst.val = c->dst.orig_val = c->src.val;
  3546. if (!test_cc(c->b, ctxt->eflags))
  3547. c->dst.type = OP_NONE; /* no writeback */
  3548. break;
  3549. case 0x80 ... 0x8f: /* jnz rel, etc*/
  3550. if (test_cc(c->b, ctxt->eflags))
  3551. jmp_rel(c, c->src.val);
  3552. break;
  3553. case 0x90 ... 0x9f: /* setcc r/m8 */
  3554. c->dst.val = test_cc(c->b, ctxt->eflags);
  3555. break;
  3556. case 0xa0: /* push fs */
  3557. emulate_push_sreg(ctxt, ops, VCPU_SREG_FS);
  3558. break;
  3559. case 0xa1: /* pop fs */
  3560. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_FS);
  3561. break;
  3562. case 0xa3:
  3563. bt: /* bt */
  3564. c->dst.type = OP_NONE;
  3565. /* only subword offset */
  3566. c->src.val &= (c->dst.bytes << 3) - 1;
  3567. emulate_2op_SrcV_nobyte("bt", c->src, c->dst, ctxt->eflags);
  3568. break;
  3569. case 0xa4: /* shld imm8, r, r/m */
  3570. case 0xa5: /* shld cl, r, r/m */
  3571. emulate_2op_cl("shld", c->src2, c->src, c->dst, ctxt->eflags);
  3572. break;
  3573. case 0xa8: /* push gs */
  3574. emulate_push_sreg(ctxt, ops, VCPU_SREG_GS);
  3575. break;
  3576. case 0xa9: /* pop gs */
  3577. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_GS);
  3578. break;
  3579. case 0xab:
  3580. bts: /* bts */
  3581. emulate_2op_SrcV_nobyte("bts", c->src, c->dst, ctxt->eflags);
  3582. break;
  3583. case 0xac: /* shrd imm8, r, r/m */
  3584. case 0xad: /* shrd cl, r, r/m */
  3585. emulate_2op_cl("shrd", c->src2, c->src, c->dst, ctxt->eflags);
  3586. break;
  3587. case 0xae: /* clflush */
  3588. break;
  3589. case 0xb0 ... 0xb1: /* cmpxchg */
  3590. /*
  3591. * Save real source value, then compare EAX against
  3592. * destination.
  3593. */
  3594. c->src.orig_val = c->src.val;
  3595. c->src.val = c->regs[VCPU_REGS_RAX];
  3596. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  3597. if (ctxt->eflags & EFLG_ZF) {
  3598. /* Success: write back to memory. */
  3599. c->dst.val = c->src.orig_val;
  3600. } else {
  3601. /* Failure: write the value we saw to EAX. */
  3602. c->dst.type = OP_REG;
  3603. c->dst.addr.reg = (unsigned long *)&c->regs[VCPU_REGS_RAX];
  3604. }
  3605. break;
  3606. case 0xb2: /* lss */
  3607. rc = emulate_load_segment(ctxt, ops, VCPU_SREG_SS);
  3608. break;
  3609. case 0xb3:
  3610. btr: /* btr */
  3611. emulate_2op_SrcV_nobyte("btr", c->src, c->dst, ctxt->eflags);
  3612. break;
  3613. case 0xb4: /* lfs */
  3614. rc = emulate_load_segment(ctxt, ops, VCPU_SREG_FS);
  3615. break;
  3616. case 0xb5: /* lgs */
  3617. rc = emulate_load_segment(ctxt, ops, VCPU_SREG_GS);
  3618. break;
  3619. case 0xb6 ... 0xb7: /* movzx */
  3620. c->dst.bytes = c->op_bytes;
  3621. c->dst.val = (c->d & ByteOp) ? (u8) c->src.val
  3622. : (u16) c->src.val;
  3623. break;
  3624. case 0xba: /* Grp8 */
  3625. switch (c->modrm_reg & 3) {
  3626. case 0:
  3627. goto bt;
  3628. case 1:
  3629. goto bts;
  3630. case 2:
  3631. goto btr;
  3632. case 3:
  3633. goto btc;
  3634. }
  3635. break;
  3636. case 0xbb:
  3637. btc: /* btc */
  3638. emulate_2op_SrcV_nobyte("btc", c->src, c->dst, ctxt->eflags);
  3639. break;
  3640. case 0xbc: { /* bsf */
  3641. u8 zf;
  3642. __asm__ ("bsf %2, %0; setz %1"
  3643. : "=r"(c->dst.val), "=q"(zf)
  3644. : "r"(c->src.val));
  3645. ctxt->eflags &= ~X86_EFLAGS_ZF;
  3646. if (zf) {
  3647. ctxt->eflags |= X86_EFLAGS_ZF;
  3648. c->dst.type = OP_NONE; /* Disable writeback. */
  3649. }
  3650. break;
  3651. }
  3652. case 0xbd: { /* bsr */
  3653. u8 zf;
  3654. __asm__ ("bsr %2, %0; setz %1"
  3655. : "=r"(c->dst.val), "=q"(zf)
  3656. : "r"(c->src.val));
  3657. ctxt->eflags &= ~X86_EFLAGS_ZF;
  3658. if (zf) {
  3659. ctxt->eflags |= X86_EFLAGS_ZF;
  3660. c->dst.type = OP_NONE; /* Disable writeback. */
  3661. }
  3662. break;
  3663. }
  3664. case 0xbe ... 0xbf: /* movsx */
  3665. c->dst.bytes = c->op_bytes;
  3666. c->dst.val = (c->d & ByteOp) ? (s8) c->src.val :
  3667. (s16) c->src.val;
  3668. break;
  3669. case 0xc0 ... 0xc1: /* xadd */
  3670. emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
  3671. /* Write back the register source. */
  3672. c->src.val = c->dst.orig_val;
  3673. write_register_operand(&c->src);
  3674. break;
  3675. case 0xc3: /* movnti */
  3676. c->dst.bytes = c->op_bytes;
  3677. c->dst.val = (c->op_bytes == 4) ? (u32) c->src.val :
  3678. (u64) c->src.val;
  3679. break;
  3680. case 0xc7: /* Grp9 (cmpxchg8b) */
  3681. rc = emulate_grp9(ctxt, ops);
  3682. break;
  3683. default:
  3684. goto cannot_emulate;
  3685. }
  3686. if (rc != X86EMUL_CONTINUE)
  3687. goto done;
  3688. goto writeback;
  3689. cannot_emulate:
  3690. return EMULATION_FAILED;
  3691. }