nouveau_state.c 39 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327
  1. /*
  2. * Copyright 2005 Stephane Marchesin
  3. * Copyright 2008 Stuart Bennett
  4. * All Rights Reserved.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice (including the next
  14. * paragraph) shall be included in all copies or substantial portions of the
  15. * Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  18. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  19. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  20. * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  21. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  22. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  23. * DEALINGS IN THE SOFTWARE.
  24. */
  25. #include <linux/swab.h>
  26. #include <linux/slab.h>
  27. #include "drmP.h"
  28. #include "drm.h"
  29. #include "drm_sarea.h"
  30. #include "drm_crtc_helper.h"
  31. #include <linux/vgaarb.h>
  32. #include <linux/vga_switcheroo.h>
  33. #include "nouveau_drv.h"
  34. #include "nouveau_drm.h"
  35. #include "nouveau_fbcon.h"
  36. #include "nouveau_ramht.h"
  37. #include "nouveau_gpio.h"
  38. #include "nouveau_pm.h"
  39. #include "nv50_display.h"
  40. static void nouveau_stub_takedown(struct drm_device *dev) {}
  41. static int nouveau_stub_init(struct drm_device *dev) { return 0; }
  42. static int nouveau_init_engine_ptrs(struct drm_device *dev)
  43. {
  44. struct drm_nouveau_private *dev_priv = dev->dev_private;
  45. struct nouveau_engine *engine = &dev_priv->engine;
  46. switch (dev_priv->chipset & 0xf0) {
  47. case 0x00:
  48. engine->instmem.init = nv04_instmem_init;
  49. engine->instmem.takedown = nv04_instmem_takedown;
  50. engine->instmem.suspend = nv04_instmem_suspend;
  51. engine->instmem.resume = nv04_instmem_resume;
  52. engine->instmem.get = nv04_instmem_get;
  53. engine->instmem.put = nv04_instmem_put;
  54. engine->instmem.map = nv04_instmem_map;
  55. engine->instmem.unmap = nv04_instmem_unmap;
  56. engine->instmem.flush = nv04_instmem_flush;
  57. engine->mc.init = nv04_mc_init;
  58. engine->mc.takedown = nv04_mc_takedown;
  59. engine->timer.init = nv04_timer_init;
  60. engine->timer.read = nv04_timer_read;
  61. engine->timer.takedown = nv04_timer_takedown;
  62. engine->fb.init = nv04_fb_init;
  63. engine->fb.takedown = nv04_fb_takedown;
  64. engine->fifo.channels = 16;
  65. engine->fifo.init = nv04_fifo_init;
  66. engine->fifo.takedown = nv04_fifo_fini;
  67. engine->fifo.disable = nv04_fifo_disable;
  68. engine->fifo.enable = nv04_fifo_enable;
  69. engine->fifo.reassign = nv04_fifo_reassign;
  70. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  71. engine->fifo.channel_id = nv04_fifo_channel_id;
  72. engine->fifo.create_context = nv04_fifo_create_context;
  73. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  74. engine->fifo.load_context = nv04_fifo_load_context;
  75. engine->fifo.unload_context = nv04_fifo_unload_context;
  76. engine->display.early_init = nv04_display_early_init;
  77. engine->display.late_takedown = nv04_display_late_takedown;
  78. engine->display.create = nv04_display_create;
  79. engine->display.destroy = nv04_display_destroy;
  80. engine->display.init = nv04_display_init;
  81. engine->display.fini = nv04_display_fini;
  82. engine->pm.clocks_get = nv04_pm_clocks_get;
  83. engine->pm.clocks_pre = nv04_pm_clocks_pre;
  84. engine->pm.clocks_set = nv04_pm_clocks_set;
  85. engine->vram.init = nouveau_mem_detect;
  86. engine->vram.takedown = nouveau_stub_takedown;
  87. engine->vram.flags_valid = nouveau_mem_flags_valid;
  88. break;
  89. case 0x10:
  90. engine->instmem.init = nv04_instmem_init;
  91. engine->instmem.takedown = nv04_instmem_takedown;
  92. engine->instmem.suspend = nv04_instmem_suspend;
  93. engine->instmem.resume = nv04_instmem_resume;
  94. engine->instmem.get = nv04_instmem_get;
  95. engine->instmem.put = nv04_instmem_put;
  96. engine->instmem.map = nv04_instmem_map;
  97. engine->instmem.unmap = nv04_instmem_unmap;
  98. engine->instmem.flush = nv04_instmem_flush;
  99. engine->mc.init = nv04_mc_init;
  100. engine->mc.takedown = nv04_mc_takedown;
  101. engine->timer.init = nv04_timer_init;
  102. engine->timer.read = nv04_timer_read;
  103. engine->timer.takedown = nv04_timer_takedown;
  104. engine->fb.init = nv10_fb_init;
  105. engine->fb.takedown = nv10_fb_takedown;
  106. engine->fb.init_tile_region = nv10_fb_init_tile_region;
  107. engine->fb.set_tile_region = nv10_fb_set_tile_region;
  108. engine->fb.free_tile_region = nv10_fb_free_tile_region;
  109. engine->fifo.channels = 32;
  110. engine->fifo.init = nv10_fifo_init;
  111. engine->fifo.takedown = nv04_fifo_fini;
  112. engine->fifo.disable = nv04_fifo_disable;
  113. engine->fifo.enable = nv04_fifo_enable;
  114. engine->fifo.reassign = nv04_fifo_reassign;
  115. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  116. engine->fifo.channel_id = nv10_fifo_channel_id;
  117. engine->fifo.create_context = nv10_fifo_create_context;
  118. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  119. engine->fifo.load_context = nv10_fifo_load_context;
  120. engine->fifo.unload_context = nv10_fifo_unload_context;
  121. engine->display.early_init = nv04_display_early_init;
  122. engine->display.late_takedown = nv04_display_late_takedown;
  123. engine->display.create = nv04_display_create;
  124. engine->display.destroy = nv04_display_destroy;
  125. engine->display.init = nv04_display_init;
  126. engine->display.fini = nv04_display_fini;
  127. engine->gpio.drive = nv10_gpio_drive;
  128. engine->gpio.sense = nv10_gpio_sense;
  129. engine->pm.clocks_get = nv04_pm_clocks_get;
  130. engine->pm.clocks_pre = nv04_pm_clocks_pre;
  131. engine->pm.clocks_set = nv04_pm_clocks_set;
  132. engine->vram.init = nouveau_mem_detect;
  133. engine->vram.takedown = nouveau_stub_takedown;
  134. engine->vram.flags_valid = nouveau_mem_flags_valid;
  135. break;
  136. case 0x20:
  137. engine->instmem.init = nv04_instmem_init;
  138. engine->instmem.takedown = nv04_instmem_takedown;
  139. engine->instmem.suspend = nv04_instmem_suspend;
  140. engine->instmem.resume = nv04_instmem_resume;
  141. engine->instmem.get = nv04_instmem_get;
  142. engine->instmem.put = nv04_instmem_put;
  143. engine->instmem.map = nv04_instmem_map;
  144. engine->instmem.unmap = nv04_instmem_unmap;
  145. engine->instmem.flush = nv04_instmem_flush;
  146. engine->mc.init = nv04_mc_init;
  147. engine->mc.takedown = nv04_mc_takedown;
  148. engine->timer.init = nv04_timer_init;
  149. engine->timer.read = nv04_timer_read;
  150. engine->timer.takedown = nv04_timer_takedown;
  151. engine->fb.init = nv10_fb_init;
  152. engine->fb.takedown = nv10_fb_takedown;
  153. engine->fb.init_tile_region = nv10_fb_init_tile_region;
  154. engine->fb.set_tile_region = nv10_fb_set_tile_region;
  155. engine->fb.free_tile_region = nv10_fb_free_tile_region;
  156. engine->fifo.channels = 32;
  157. engine->fifo.init = nv10_fifo_init;
  158. engine->fifo.takedown = nv04_fifo_fini;
  159. engine->fifo.disable = nv04_fifo_disable;
  160. engine->fifo.enable = nv04_fifo_enable;
  161. engine->fifo.reassign = nv04_fifo_reassign;
  162. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  163. engine->fifo.channel_id = nv10_fifo_channel_id;
  164. engine->fifo.create_context = nv10_fifo_create_context;
  165. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  166. engine->fifo.load_context = nv10_fifo_load_context;
  167. engine->fifo.unload_context = nv10_fifo_unload_context;
  168. engine->display.early_init = nv04_display_early_init;
  169. engine->display.late_takedown = nv04_display_late_takedown;
  170. engine->display.create = nv04_display_create;
  171. engine->display.destroy = nv04_display_destroy;
  172. engine->display.init = nv04_display_init;
  173. engine->display.fini = nv04_display_fini;
  174. engine->gpio.drive = nv10_gpio_drive;
  175. engine->gpio.sense = nv10_gpio_sense;
  176. engine->pm.clocks_get = nv04_pm_clocks_get;
  177. engine->pm.clocks_pre = nv04_pm_clocks_pre;
  178. engine->pm.clocks_set = nv04_pm_clocks_set;
  179. engine->vram.init = nouveau_mem_detect;
  180. engine->vram.takedown = nouveau_stub_takedown;
  181. engine->vram.flags_valid = nouveau_mem_flags_valid;
  182. break;
  183. case 0x30:
  184. engine->instmem.init = nv04_instmem_init;
  185. engine->instmem.takedown = nv04_instmem_takedown;
  186. engine->instmem.suspend = nv04_instmem_suspend;
  187. engine->instmem.resume = nv04_instmem_resume;
  188. engine->instmem.get = nv04_instmem_get;
  189. engine->instmem.put = nv04_instmem_put;
  190. engine->instmem.map = nv04_instmem_map;
  191. engine->instmem.unmap = nv04_instmem_unmap;
  192. engine->instmem.flush = nv04_instmem_flush;
  193. engine->mc.init = nv04_mc_init;
  194. engine->mc.takedown = nv04_mc_takedown;
  195. engine->timer.init = nv04_timer_init;
  196. engine->timer.read = nv04_timer_read;
  197. engine->timer.takedown = nv04_timer_takedown;
  198. engine->fb.init = nv30_fb_init;
  199. engine->fb.takedown = nv30_fb_takedown;
  200. engine->fb.init_tile_region = nv30_fb_init_tile_region;
  201. engine->fb.set_tile_region = nv10_fb_set_tile_region;
  202. engine->fb.free_tile_region = nv30_fb_free_tile_region;
  203. engine->fifo.channels = 32;
  204. engine->fifo.init = nv10_fifo_init;
  205. engine->fifo.takedown = nv04_fifo_fini;
  206. engine->fifo.disable = nv04_fifo_disable;
  207. engine->fifo.enable = nv04_fifo_enable;
  208. engine->fifo.reassign = nv04_fifo_reassign;
  209. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  210. engine->fifo.channel_id = nv10_fifo_channel_id;
  211. engine->fifo.create_context = nv10_fifo_create_context;
  212. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  213. engine->fifo.load_context = nv10_fifo_load_context;
  214. engine->fifo.unload_context = nv10_fifo_unload_context;
  215. engine->display.early_init = nv04_display_early_init;
  216. engine->display.late_takedown = nv04_display_late_takedown;
  217. engine->display.create = nv04_display_create;
  218. engine->display.destroy = nv04_display_destroy;
  219. engine->display.init = nv04_display_init;
  220. engine->display.fini = nv04_display_fini;
  221. engine->gpio.drive = nv10_gpio_drive;
  222. engine->gpio.sense = nv10_gpio_sense;
  223. engine->pm.clocks_get = nv04_pm_clocks_get;
  224. engine->pm.clocks_pre = nv04_pm_clocks_pre;
  225. engine->pm.clocks_set = nv04_pm_clocks_set;
  226. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  227. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  228. engine->vram.init = nouveau_mem_detect;
  229. engine->vram.takedown = nouveau_stub_takedown;
  230. engine->vram.flags_valid = nouveau_mem_flags_valid;
  231. break;
  232. case 0x40:
  233. case 0x60:
  234. engine->instmem.init = nv04_instmem_init;
  235. engine->instmem.takedown = nv04_instmem_takedown;
  236. engine->instmem.suspend = nv04_instmem_suspend;
  237. engine->instmem.resume = nv04_instmem_resume;
  238. engine->instmem.get = nv04_instmem_get;
  239. engine->instmem.put = nv04_instmem_put;
  240. engine->instmem.map = nv04_instmem_map;
  241. engine->instmem.unmap = nv04_instmem_unmap;
  242. engine->instmem.flush = nv04_instmem_flush;
  243. engine->mc.init = nv40_mc_init;
  244. engine->mc.takedown = nv40_mc_takedown;
  245. engine->timer.init = nv04_timer_init;
  246. engine->timer.read = nv04_timer_read;
  247. engine->timer.takedown = nv04_timer_takedown;
  248. engine->fb.init = nv40_fb_init;
  249. engine->fb.takedown = nv40_fb_takedown;
  250. engine->fb.init_tile_region = nv30_fb_init_tile_region;
  251. engine->fb.set_tile_region = nv40_fb_set_tile_region;
  252. engine->fb.free_tile_region = nv30_fb_free_tile_region;
  253. engine->fifo.channels = 32;
  254. engine->fifo.init = nv40_fifo_init;
  255. engine->fifo.takedown = nv04_fifo_fini;
  256. engine->fifo.disable = nv04_fifo_disable;
  257. engine->fifo.enable = nv04_fifo_enable;
  258. engine->fifo.reassign = nv04_fifo_reassign;
  259. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  260. engine->fifo.channel_id = nv10_fifo_channel_id;
  261. engine->fifo.create_context = nv40_fifo_create_context;
  262. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  263. engine->fifo.load_context = nv40_fifo_load_context;
  264. engine->fifo.unload_context = nv40_fifo_unload_context;
  265. engine->display.early_init = nv04_display_early_init;
  266. engine->display.late_takedown = nv04_display_late_takedown;
  267. engine->display.create = nv04_display_create;
  268. engine->display.destroy = nv04_display_destroy;
  269. engine->display.init = nv04_display_init;
  270. engine->display.fini = nv04_display_fini;
  271. engine->gpio.drive = nv10_gpio_drive;
  272. engine->gpio.sense = nv10_gpio_sense;
  273. engine->pm.clocks_get = nv40_pm_clocks_get;
  274. engine->pm.clocks_pre = nv40_pm_clocks_pre;
  275. engine->pm.clocks_set = nv40_pm_clocks_set;
  276. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  277. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  278. engine->pm.temp_get = nv40_temp_get;
  279. engine->pm.pwm_get = nv40_pm_pwm_get;
  280. engine->pm.pwm_set = nv40_pm_pwm_set;
  281. engine->vram.init = nouveau_mem_detect;
  282. engine->vram.takedown = nouveau_stub_takedown;
  283. engine->vram.flags_valid = nouveau_mem_flags_valid;
  284. break;
  285. case 0x50:
  286. case 0x80: /* gotta love NVIDIA's consistency.. */
  287. case 0x90:
  288. case 0xa0:
  289. engine->instmem.init = nv50_instmem_init;
  290. engine->instmem.takedown = nv50_instmem_takedown;
  291. engine->instmem.suspend = nv50_instmem_suspend;
  292. engine->instmem.resume = nv50_instmem_resume;
  293. engine->instmem.get = nv50_instmem_get;
  294. engine->instmem.put = nv50_instmem_put;
  295. engine->instmem.map = nv50_instmem_map;
  296. engine->instmem.unmap = nv50_instmem_unmap;
  297. if (dev_priv->chipset == 0x50)
  298. engine->instmem.flush = nv50_instmem_flush;
  299. else
  300. engine->instmem.flush = nv84_instmem_flush;
  301. engine->mc.init = nv50_mc_init;
  302. engine->mc.takedown = nv50_mc_takedown;
  303. engine->timer.init = nv04_timer_init;
  304. engine->timer.read = nv04_timer_read;
  305. engine->timer.takedown = nv04_timer_takedown;
  306. engine->fb.init = nv50_fb_init;
  307. engine->fb.takedown = nv50_fb_takedown;
  308. engine->fifo.channels = 128;
  309. engine->fifo.init = nv50_fifo_init;
  310. engine->fifo.takedown = nv50_fifo_takedown;
  311. engine->fifo.disable = nv04_fifo_disable;
  312. engine->fifo.enable = nv04_fifo_enable;
  313. engine->fifo.reassign = nv04_fifo_reassign;
  314. engine->fifo.channel_id = nv50_fifo_channel_id;
  315. engine->fifo.create_context = nv50_fifo_create_context;
  316. engine->fifo.destroy_context = nv50_fifo_destroy_context;
  317. engine->fifo.load_context = nv50_fifo_load_context;
  318. engine->fifo.unload_context = nv50_fifo_unload_context;
  319. engine->fifo.tlb_flush = nv50_fifo_tlb_flush;
  320. engine->display.early_init = nv50_display_early_init;
  321. engine->display.late_takedown = nv50_display_late_takedown;
  322. engine->display.create = nv50_display_create;
  323. engine->display.destroy = nv50_display_destroy;
  324. engine->display.init = nv50_display_init;
  325. engine->display.fini = nv50_display_fini;
  326. engine->gpio.init = nv50_gpio_init;
  327. engine->gpio.fini = nv50_gpio_fini;
  328. engine->gpio.drive = nv50_gpio_drive;
  329. engine->gpio.sense = nv50_gpio_sense;
  330. engine->gpio.irq_enable = nv50_gpio_irq_enable;
  331. switch (dev_priv->chipset) {
  332. case 0x84:
  333. case 0x86:
  334. case 0x92:
  335. case 0x94:
  336. case 0x96:
  337. case 0x98:
  338. case 0xa0:
  339. case 0xaa:
  340. case 0xac:
  341. case 0x50:
  342. engine->pm.clocks_get = nv50_pm_clocks_get;
  343. engine->pm.clocks_pre = nv50_pm_clocks_pre;
  344. engine->pm.clocks_set = nv50_pm_clocks_set;
  345. break;
  346. default:
  347. engine->pm.clocks_get = nva3_pm_clocks_get;
  348. engine->pm.clocks_pre = nva3_pm_clocks_pre;
  349. engine->pm.clocks_set = nva3_pm_clocks_set;
  350. break;
  351. }
  352. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  353. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  354. if (dev_priv->chipset >= 0x84)
  355. engine->pm.temp_get = nv84_temp_get;
  356. else
  357. engine->pm.temp_get = nv40_temp_get;
  358. engine->pm.pwm_get = nv50_pm_pwm_get;
  359. engine->pm.pwm_set = nv50_pm_pwm_set;
  360. engine->vram.init = nv50_vram_init;
  361. engine->vram.takedown = nv50_vram_fini;
  362. engine->vram.get = nv50_vram_new;
  363. engine->vram.put = nv50_vram_del;
  364. engine->vram.flags_valid = nv50_vram_flags_valid;
  365. break;
  366. case 0xc0:
  367. engine->instmem.init = nvc0_instmem_init;
  368. engine->instmem.takedown = nvc0_instmem_takedown;
  369. engine->instmem.suspend = nvc0_instmem_suspend;
  370. engine->instmem.resume = nvc0_instmem_resume;
  371. engine->instmem.get = nv50_instmem_get;
  372. engine->instmem.put = nv50_instmem_put;
  373. engine->instmem.map = nv50_instmem_map;
  374. engine->instmem.unmap = nv50_instmem_unmap;
  375. engine->instmem.flush = nv84_instmem_flush;
  376. engine->mc.init = nv50_mc_init;
  377. engine->mc.takedown = nv50_mc_takedown;
  378. engine->timer.init = nv04_timer_init;
  379. engine->timer.read = nv04_timer_read;
  380. engine->timer.takedown = nv04_timer_takedown;
  381. engine->fb.init = nvc0_fb_init;
  382. engine->fb.takedown = nvc0_fb_takedown;
  383. engine->fifo.channels = 128;
  384. engine->fifo.init = nvc0_fifo_init;
  385. engine->fifo.takedown = nvc0_fifo_takedown;
  386. engine->fifo.disable = nvc0_fifo_disable;
  387. engine->fifo.enable = nvc0_fifo_enable;
  388. engine->fifo.reassign = nvc0_fifo_reassign;
  389. engine->fifo.channel_id = nvc0_fifo_channel_id;
  390. engine->fifo.create_context = nvc0_fifo_create_context;
  391. engine->fifo.destroy_context = nvc0_fifo_destroy_context;
  392. engine->fifo.load_context = nvc0_fifo_load_context;
  393. engine->fifo.unload_context = nvc0_fifo_unload_context;
  394. engine->display.early_init = nv50_display_early_init;
  395. engine->display.late_takedown = nv50_display_late_takedown;
  396. engine->display.create = nv50_display_create;
  397. engine->display.destroy = nv50_display_destroy;
  398. engine->display.init = nv50_display_init;
  399. engine->display.fini = nv50_display_fini;
  400. engine->gpio.init = nv50_gpio_init;
  401. engine->gpio.fini = nv50_gpio_fini;
  402. engine->gpio.drive = nv50_gpio_drive;
  403. engine->gpio.sense = nv50_gpio_sense;
  404. engine->gpio.irq_enable = nv50_gpio_irq_enable;
  405. engine->vram.init = nvc0_vram_init;
  406. engine->vram.takedown = nv50_vram_fini;
  407. engine->vram.get = nvc0_vram_new;
  408. engine->vram.put = nv50_vram_del;
  409. engine->vram.flags_valid = nvc0_vram_flags_valid;
  410. engine->pm.temp_get = nv84_temp_get;
  411. engine->pm.clocks_get = nvc0_pm_clocks_get;
  412. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  413. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  414. engine->pm.pwm_get = nv50_pm_pwm_get;
  415. engine->pm.pwm_set = nv50_pm_pwm_set;
  416. break;
  417. case 0xd0:
  418. engine->instmem.init = nvc0_instmem_init;
  419. engine->instmem.takedown = nvc0_instmem_takedown;
  420. engine->instmem.suspend = nvc0_instmem_suspend;
  421. engine->instmem.resume = nvc0_instmem_resume;
  422. engine->instmem.get = nv50_instmem_get;
  423. engine->instmem.put = nv50_instmem_put;
  424. engine->instmem.map = nv50_instmem_map;
  425. engine->instmem.unmap = nv50_instmem_unmap;
  426. engine->instmem.flush = nv84_instmem_flush;
  427. engine->mc.init = nv50_mc_init;
  428. engine->mc.takedown = nv50_mc_takedown;
  429. engine->timer.init = nv04_timer_init;
  430. engine->timer.read = nv04_timer_read;
  431. engine->timer.takedown = nv04_timer_takedown;
  432. engine->fb.init = nvc0_fb_init;
  433. engine->fb.takedown = nvc0_fb_takedown;
  434. engine->fifo.channels = 128;
  435. engine->fifo.init = nvc0_fifo_init;
  436. engine->fifo.takedown = nvc0_fifo_takedown;
  437. engine->fifo.disable = nvc0_fifo_disable;
  438. engine->fifo.enable = nvc0_fifo_enable;
  439. engine->fifo.reassign = nvc0_fifo_reassign;
  440. engine->fifo.channel_id = nvc0_fifo_channel_id;
  441. engine->fifo.create_context = nvc0_fifo_create_context;
  442. engine->fifo.destroy_context = nvc0_fifo_destroy_context;
  443. engine->fifo.load_context = nvc0_fifo_load_context;
  444. engine->fifo.unload_context = nvc0_fifo_unload_context;
  445. engine->display.early_init = nouveau_stub_init;
  446. engine->display.late_takedown = nouveau_stub_takedown;
  447. engine->display.create = nvd0_display_create;
  448. engine->display.destroy = nvd0_display_destroy;
  449. engine->display.init = nvd0_display_init;
  450. engine->display.fini = nvd0_display_fini;
  451. engine->gpio.init = nv50_gpio_init;
  452. engine->gpio.fini = nv50_gpio_fini;
  453. engine->gpio.drive = nvd0_gpio_drive;
  454. engine->gpio.sense = nvd0_gpio_sense;
  455. engine->gpio.irq_enable = nv50_gpio_irq_enable;
  456. engine->vram.init = nvc0_vram_init;
  457. engine->vram.takedown = nv50_vram_fini;
  458. engine->vram.get = nvc0_vram_new;
  459. engine->vram.put = nv50_vram_del;
  460. engine->vram.flags_valid = nvc0_vram_flags_valid;
  461. engine->pm.temp_get = nv84_temp_get;
  462. engine->pm.clocks_get = nvc0_pm_clocks_get;
  463. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  464. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  465. break;
  466. default:
  467. NV_ERROR(dev, "NV%02x unsupported\n", dev_priv->chipset);
  468. return 1;
  469. }
  470. /* headless mode */
  471. if (nouveau_modeset == 2) {
  472. engine->display.early_init = nouveau_stub_init;
  473. engine->display.late_takedown = nouveau_stub_takedown;
  474. engine->display.create = nouveau_stub_init;
  475. engine->display.init = nouveau_stub_init;
  476. engine->display.destroy = nouveau_stub_takedown;
  477. }
  478. return 0;
  479. }
  480. static unsigned int
  481. nouveau_vga_set_decode(void *priv, bool state)
  482. {
  483. struct drm_device *dev = priv;
  484. struct drm_nouveau_private *dev_priv = dev->dev_private;
  485. if (dev_priv->chipset >= 0x40)
  486. nv_wr32(dev, 0x88054, state);
  487. else
  488. nv_wr32(dev, 0x1854, state);
  489. if (state)
  490. return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
  491. VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  492. else
  493. return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  494. }
  495. static void nouveau_switcheroo_set_state(struct pci_dev *pdev,
  496. enum vga_switcheroo_state state)
  497. {
  498. struct drm_device *dev = pci_get_drvdata(pdev);
  499. pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
  500. if (state == VGA_SWITCHEROO_ON) {
  501. printk(KERN_ERR "VGA switcheroo: switched nouveau on\n");
  502. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  503. nouveau_pci_resume(pdev);
  504. drm_kms_helper_poll_enable(dev);
  505. dev->switch_power_state = DRM_SWITCH_POWER_ON;
  506. } else {
  507. printk(KERN_ERR "VGA switcheroo: switched nouveau off\n");
  508. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  509. drm_kms_helper_poll_disable(dev);
  510. nouveau_pci_suspend(pdev, pmm);
  511. dev->switch_power_state = DRM_SWITCH_POWER_OFF;
  512. }
  513. }
  514. static void nouveau_switcheroo_reprobe(struct pci_dev *pdev)
  515. {
  516. struct drm_device *dev = pci_get_drvdata(pdev);
  517. nouveau_fbcon_output_poll_changed(dev);
  518. }
  519. static bool nouveau_switcheroo_can_switch(struct pci_dev *pdev)
  520. {
  521. struct drm_device *dev = pci_get_drvdata(pdev);
  522. bool can_switch;
  523. spin_lock(&dev->count_lock);
  524. can_switch = (dev->open_count == 0);
  525. spin_unlock(&dev->count_lock);
  526. return can_switch;
  527. }
  528. int
  529. nouveau_card_init(struct drm_device *dev)
  530. {
  531. struct drm_nouveau_private *dev_priv = dev->dev_private;
  532. struct nouveau_engine *engine;
  533. int ret, e = 0;
  534. vga_client_register(dev->pdev, dev, NULL, nouveau_vga_set_decode);
  535. vga_switcheroo_register_client(dev->pdev, nouveau_switcheroo_set_state,
  536. nouveau_switcheroo_reprobe,
  537. nouveau_switcheroo_can_switch);
  538. /* Initialise internal driver API hooks */
  539. ret = nouveau_init_engine_ptrs(dev);
  540. if (ret)
  541. goto out;
  542. engine = &dev_priv->engine;
  543. spin_lock_init(&dev_priv->channels.lock);
  544. spin_lock_init(&dev_priv->tile.lock);
  545. spin_lock_init(&dev_priv->context_switch_lock);
  546. spin_lock_init(&dev_priv->vm_lock);
  547. /* Make the CRTCs and I2C buses accessible */
  548. ret = engine->display.early_init(dev);
  549. if (ret)
  550. goto out;
  551. /* Parse BIOS tables / Run init tables if card not POSTed */
  552. ret = nouveau_bios_init(dev);
  553. if (ret)
  554. goto out_display_early;
  555. /* workaround an odd issue on nvc1 by disabling the device's
  556. * nosnoop capability. hopefully won't cause issues until a
  557. * better fix is found - assuming there is one...
  558. */
  559. if (dev_priv->chipset == 0xc1) {
  560. nv_mask(dev, 0x00088080, 0x00000800, 0x00000000);
  561. }
  562. nouveau_pm_init(dev);
  563. ret = engine->vram.init(dev);
  564. if (ret)
  565. goto out_bios;
  566. ret = nouveau_gpuobj_init(dev);
  567. if (ret)
  568. goto out_vram;
  569. ret = engine->instmem.init(dev);
  570. if (ret)
  571. goto out_gpuobj;
  572. ret = nouveau_mem_vram_init(dev);
  573. if (ret)
  574. goto out_instmem;
  575. ret = nouveau_mem_gart_init(dev);
  576. if (ret)
  577. goto out_ttmvram;
  578. /* PMC */
  579. ret = engine->mc.init(dev);
  580. if (ret)
  581. goto out_gart;
  582. /* PGPIO */
  583. ret = nouveau_gpio_create(dev);
  584. if (ret)
  585. goto out_mc;
  586. /* PTIMER */
  587. ret = engine->timer.init(dev);
  588. if (ret)
  589. goto out_gpio;
  590. /* PFB */
  591. ret = engine->fb.init(dev);
  592. if (ret)
  593. goto out_timer;
  594. if (!dev_priv->noaccel) {
  595. switch (dev_priv->card_type) {
  596. case NV_04:
  597. nv04_graph_create(dev);
  598. break;
  599. case NV_10:
  600. nv10_graph_create(dev);
  601. break;
  602. case NV_20:
  603. case NV_30:
  604. nv20_graph_create(dev);
  605. break;
  606. case NV_40:
  607. nv40_graph_create(dev);
  608. break;
  609. case NV_50:
  610. nv50_graph_create(dev);
  611. break;
  612. case NV_C0:
  613. case NV_D0:
  614. nvc0_graph_create(dev);
  615. break;
  616. default:
  617. break;
  618. }
  619. switch (dev_priv->chipset) {
  620. case 0x84:
  621. case 0x86:
  622. case 0x92:
  623. case 0x94:
  624. case 0x96:
  625. case 0xa0:
  626. nv84_crypt_create(dev);
  627. break;
  628. case 0x98:
  629. case 0xaa:
  630. case 0xac:
  631. nv98_crypt_create(dev);
  632. break;
  633. }
  634. switch (dev_priv->card_type) {
  635. case NV_50:
  636. switch (dev_priv->chipset) {
  637. case 0xa3:
  638. case 0xa5:
  639. case 0xa8:
  640. case 0xaf:
  641. nva3_copy_create(dev);
  642. break;
  643. }
  644. break;
  645. case NV_C0:
  646. nvc0_copy_create(dev, 0);
  647. nvc0_copy_create(dev, 1);
  648. break;
  649. default:
  650. break;
  651. }
  652. if (dev_priv->chipset >= 0xa3 || dev_priv->chipset == 0x98) {
  653. nv84_bsp_create(dev);
  654. nv84_vp_create(dev);
  655. nv98_ppp_create(dev);
  656. } else
  657. if (dev_priv->chipset >= 0x84) {
  658. nv50_mpeg_create(dev);
  659. nv84_bsp_create(dev);
  660. nv84_vp_create(dev);
  661. } else
  662. if (dev_priv->chipset >= 0x50) {
  663. nv50_mpeg_create(dev);
  664. } else
  665. if (dev_priv->card_type == NV_40 ||
  666. dev_priv->chipset == 0x31 ||
  667. dev_priv->chipset == 0x34 ||
  668. dev_priv->chipset == 0x36) {
  669. nv31_mpeg_create(dev);
  670. }
  671. for (e = 0; e < NVOBJ_ENGINE_NR; e++) {
  672. if (dev_priv->eng[e]) {
  673. ret = dev_priv->eng[e]->init(dev, e);
  674. if (ret)
  675. goto out_engine;
  676. }
  677. }
  678. /* PFIFO */
  679. ret = engine->fifo.init(dev);
  680. if (ret)
  681. goto out_engine;
  682. }
  683. ret = nouveau_irq_init(dev);
  684. if (ret)
  685. goto out_fifo;
  686. ret = nouveau_display_create(dev);
  687. if (ret)
  688. goto out_irq;
  689. nouveau_backlight_init(dev);
  690. if (dev_priv->eng[NVOBJ_ENGINE_GR]) {
  691. ret = nouveau_fence_init(dev);
  692. if (ret)
  693. goto out_disp;
  694. ret = nouveau_channel_alloc(dev, &dev_priv->channel, NULL,
  695. NvDmaFB, NvDmaTT);
  696. if (ret)
  697. goto out_fence;
  698. mutex_unlock(&dev_priv->channel->mutex);
  699. }
  700. if (dev->mode_config.num_crtc) {
  701. ret = nouveau_display_init(dev);
  702. if (ret)
  703. goto out_chan;
  704. nouveau_fbcon_init(dev);
  705. }
  706. return 0;
  707. out_chan:
  708. nouveau_channel_put_unlocked(&dev_priv->channel);
  709. out_fence:
  710. nouveau_fence_fini(dev);
  711. out_disp:
  712. nouveau_backlight_exit(dev);
  713. nouveau_display_destroy(dev);
  714. out_irq:
  715. nouveau_irq_fini(dev);
  716. out_fifo:
  717. if (!dev_priv->noaccel)
  718. engine->fifo.takedown(dev);
  719. out_engine:
  720. if (!dev_priv->noaccel) {
  721. for (e = e - 1; e >= 0; e--) {
  722. if (!dev_priv->eng[e])
  723. continue;
  724. dev_priv->eng[e]->fini(dev, e, false);
  725. dev_priv->eng[e]->destroy(dev,e );
  726. }
  727. }
  728. engine->fb.takedown(dev);
  729. out_timer:
  730. engine->timer.takedown(dev);
  731. out_gpio:
  732. nouveau_gpio_destroy(dev);
  733. out_mc:
  734. engine->mc.takedown(dev);
  735. out_gart:
  736. nouveau_mem_gart_fini(dev);
  737. out_ttmvram:
  738. nouveau_mem_vram_fini(dev);
  739. out_instmem:
  740. engine->instmem.takedown(dev);
  741. out_gpuobj:
  742. nouveau_gpuobj_takedown(dev);
  743. out_vram:
  744. engine->vram.takedown(dev);
  745. out_bios:
  746. nouveau_pm_fini(dev);
  747. nouveau_bios_takedown(dev);
  748. out_display_early:
  749. engine->display.late_takedown(dev);
  750. out:
  751. vga_client_register(dev->pdev, NULL, NULL, NULL);
  752. return ret;
  753. }
  754. static void nouveau_card_takedown(struct drm_device *dev)
  755. {
  756. struct drm_nouveau_private *dev_priv = dev->dev_private;
  757. struct nouveau_engine *engine = &dev_priv->engine;
  758. int e;
  759. if (dev->mode_config.num_crtc) {
  760. nouveau_fbcon_fini(dev);
  761. nouveau_display_fini(dev);
  762. }
  763. if (dev_priv->channel) {
  764. nouveau_channel_put_unlocked(&dev_priv->channel);
  765. nouveau_fence_fini(dev);
  766. }
  767. nouveau_backlight_exit(dev);
  768. nouveau_display_destroy(dev);
  769. if (!dev_priv->noaccel) {
  770. engine->fifo.takedown(dev);
  771. for (e = NVOBJ_ENGINE_NR - 1; e >= 0; e--) {
  772. if (dev_priv->eng[e]) {
  773. dev_priv->eng[e]->fini(dev, e, false);
  774. dev_priv->eng[e]->destroy(dev,e );
  775. }
  776. }
  777. }
  778. engine->fb.takedown(dev);
  779. engine->timer.takedown(dev);
  780. nouveau_gpio_destroy(dev);
  781. engine->mc.takedown(dev);
  782. engine->display.late_takedown(dev);
  783. if (dev_priv->vga_ram) {
  784. nouveau_bo_unpin(dev_priv->vga_ram);
  785. nouveau_bo_ref(NULL, &dev_priv->vga_ram);
  786. }
  787. mutex_lock(&dev->struct_mutex);
  788. ttm_bo_clean_mm(&dev_priv->ttm.bdev, TTM_PL_VRAM);
  789. ttm_bo_clean_mm(&dev_priv->ttm.bdev, TTM_PL_TT);
  790. mutex_unlock(&dev->struct_mutex);
  791. nouveau_mem_gart_fini(dev);
  792. nouveau_mem_vram_fini(dev);
  793. engine->instmem.takedown(dev);
  794. nouveau_gpuobj_takedown(dev);
  795. engine->vram.takedown(dev);
  796. nouveau_irq_fini(dev);
  797. nouveau_pm_fini(dev);
  798. nouveau_bios_takedown(dev);
  799. vga_client_register(dev->pdev, NULL, NULL, NULL);
  800. }
  801. int
  802. nouveau_open(struct drm_device *dev, struct drm_file *file_priv)
  803. {
  804. struct drm_nouveau_private *dev_priv = dev->dev_private;
  805. struct nouveau_fpriv *fpriv;
  806. int ret;
  807. fpriv = kzalloc(sizeof(*fpriv), GFP_KERNEL);
  808. if (unlikely(!fpriv))
  809. return -ENOMEM;
  810. spin_lock_init(&fpriv->lock);
  811. INIT_LIST_HEAD(&fpriv->channels);
  812. if (dev_priv->card_type == NV_50) {
  813. ret = nouveau_vm_new(dev, 0, (1ULL << 40), 0x0020000000ULL,
  814. &fpriv->vm);
  815. if (ret) {
  816. kfree(fpriv);
  817. return ret;
  818. }
  819. } else
  820. if (dev_priv->card_type >= NV_C0) {
  821. ret = nouveau_vm_new(dev, 0, (1ULL << 40), 0x0008000000ULL,
  822. &fpriv->vm);
  823. if (ret) {
  824. kfree(fpriv);
  825. return ret;
  826. }
  827. }
  828. file_priv->driver_priv = fpriv;
  829. return 0;
  830. }
  831. /* here a client dies, release the stuff that was allocated for its
  832. * file_priv */
  833. void nouveau_preclose(struct drm_device *dev, struct drm_file *file_priv)
  834. {
  835. nouveau_channel_cleanup(dev, file_priv);
  836. }
  837. void
  838. nouveau_postclose(struct drm_device *dev, struct drm_file *file_priv)
  839. {
  840. struct nouveau_fpriv *fpriv = nouveau_fpriv(file_priv);
  841. nouveau_vm_ref(NULL, &fpriv->vm, NULL);
  842. kfree(fpriv);
  843. }
  844. /* first module load, setup the mmio/fb mapping */
  845. /* KMS: we need mmio at load time, not when the first drm client opens. */
  846. int nouveau_firstopen(struct drm_device *dev)
  847. {
  848. return 0;
  849. }
  850. /* if we have an OF card, copy vbios to RAMIN */
  851. static void nouveau_OF_copy_vbios_to_ramin(struct drm_device *dev)
  852. {
  853. #if defined(__powerpc__)
  854. int size, i;
  855. const uint32_t *bios;
  856. struct device_node *dn = pci_device_to_OF_node(dev->pdev);
  857. if (!dn) {
  858. NV_INFO(dev, "Unable to get the OF node\n");
  859. return;
  860. }
  861. bios = of_get_property(dn, "NVDA,BMP", &size);
  862. if (bios) {
  863. for (i = 0; i < size; i += 4)
  864. nv_wi32(dev, i, bios[i/4]);
  865. NV_INFO(dev, "OF bios successfully copied (%d bytes)\n", size);
  866. } else {
  867. NV_INFO(dev, "Unable to get the OF bios\n");
  868. }
  869. #endif
  870. }
  871. static struct apertures_struct *nouveau_get_apertures(struct drm_device *dev)
  872. {
  873. struct pci_dev *pdev = dev->pdev;
  874. struct apertures_struct *aper = alloc_apertures(3);
  875. if (!aper)
  876. return NULL;
  877. aper->ranges[0].base = pci_resource_start(pdev, 1);
  878. aper->ranges[0].size = pci_resource_len(pdev, 1);
  879. aper->count = 1;
  880. if (pci_resource_len(pdev, 2)) {
  881. aper->ranges[aper->count].base = pci_resource_start(pdev, 2);
  882. aper->ranges[aper->count].size = pci_resource_len(pdev, 2);
  883. aper->count++;
  884. }
  885. if (pci_resource_len(pdev, 3)) {
  886. aper->ranges[aper->count].base = pci_resource_start(pdev, 3);
  887. aper->ranges[aper->count].size = pci_resource_len(pdev, 3);
  888. aper->count++;
  889. }
  890. return aper;
  891. }
  892. static int nouveau_remove_conflicting_drivers(struct drm_device *dev)
  893. {
  894. struct drm_nouveau_private *dev_priv = dev->dev_private;
  895. bool primary = false;
  896. dev_priv->apertures = nouveau_get_apertures(dev);
  897. if (!dev_priv->apertures)
  898. return -ENOMEM;
  899. #ifdef CONFIG_X86
  900. primary = dev->pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
  901. #endif
  902. remove_conflicting_framebuffers(dev_priv->apertures, "nouveaufb", primary);
  903. return 0;
  904. }
  905. int nouveau_load(struct drm_device *dev, unsigned long flags)
  906. {
  907. struct drm_nouveau_private *dev_priv;
  908. uint32_t reg0, strap;
  909. resource_size_t mmio_start_offs;
  910. int ret;
  911. dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
  912. if (!dev_priv) {
  913. ret = -ENOMEM;
  914. goto err_out;
  915. }
  916. dev->dev_private = dev_priv;
  917. dev_priv->dev = dev;
  918. dev_priv->flags = flags & NOUVEAU_FLAGS;
  919. NV_DEBUG(dev, "vendor: 0x%X device: 0x%X class: 0x%X\n",
  920. dev->pci_vendor, dev->pci_device, dev->pdev->class);
  921. /* resource 0 is mmio regs */
  922. /* resource 1 is linear FB */
  923. /* resource 2 is RAMIN (mmio regs + 0x1000000) */
  924. /* resource 6 is bios */
  925. /* map the mmio regs */
  926. mmio_start_offs = pci_resource_start(dev->pdev, 0);
  927. dev_priv->mmio = ioremap(mmio_start_offs, 0x00800000);
  928. if (!dev_priv->mmio) {
  929. NV_ERROR(dev, "Unable to initialize the mmio mapping. "
  930. "Please report your setup to " DRIVER_EMAIL "\n");
  931. ret = -EINVAL;
  932. goto err_priv;
  933. }
  934. NV_DEBUG(dev, "regs mapped ok at 0x%llx\n",
  935. (unsigned long long)mmio_start_offs);
  936. #ifdef __BIG_ENDIAN
  937. /* Put the card in BE mode if it's not */
  938. if (nv_rd32(dev, NV03_PMC_BOOT_1) != 0x01000001)
  939. nv_wr32(dev, NV03_PMC_BOOT_1, 0x01000001);
  940. DRM_MEMORYBARRIER();
  941. #endif
  942. /* Time to determine the card architecture */
  943. reg0 = nv_rd32(dev, NV03_PMC_BOOT_0);
  944. /* We're dealing with >=NV10 */
  945. if ((reg0 & 0x0f000000) > 0) {
  946. /* Bit 27-20 contain the architecture in hex */
  947. dev_priv->chipset = (reg0 & 0xff00000) >> 20;
  948. /* NV04 or NV05 */
  949. } else if ((reg0 & 0xff00fff0) == 0x20004000) {
  950. if (reg0 & 0x00f00000)
  951. dev_priv->chipset = 0x05;
  952. else
  953. dev_priv->chipset = 0x04;
  954. } else
  955. dev_priv->chipset = 0xff;
  956. switch (dev_priv->chipset & 0xf0) {
  957. case 0x00:
  958. case 0x10:
  959. case 0x20:
  960. case 0x30:
  961. dev_priv->card_type = dev_priv->chipset & 0xf0;
  962. break;
  963. case 0x40:
  964. case 0x60:
  965. dev_priv->card_type = NV_40;
  966. break;
  967. case 0x50:
  968. case 0x80:
  969. case 0x90:
  970. case 0xa0:
  971. dev_priv->card_type = NV_50;
  972. break;
  973. case 0xc0:
  974. dev_priv->card_type = NV_C0;
  975. break;
  976. case 0xd0:
  977. dev_priv->card_type = NV_D0;
  978. break;
  979. default:
  980. NV_INFO(dev, "Unsupported chipset 0x%08x\n", reg0);
  981. ret = -EINVAL;
  982. goto err_mmio;
  983. }
  984. NV_INFO(dev, "Detected an NV%2x generation card (0x%08x)\n",
  985. dev_priv->card_type, reg0);
  986. /* determine frequency of timing crystal */
  987. strap = nv_rd32(dev, 0x101000);
  988. if ( dev_priv->chipset < 0x17 ||
  989. (dev_priv->chipset >= 0x20 && dev_priv->chipset <= 0x25))
  990. strap &= 0x00000040;
  991. else
  992. strap &= 0x00400040;
  993. switch (strap) {
  994. case 0x00000000: dev_priv->crystal = 13500; break;
  995. case 0x00000040: dev_priv->crystal = 14318; break;
  996. case 0x00400000: dev_priv->crystal = 27000; break;
  997. case 0x00400040: dev_priv->crystal = 25000; break;
  998. }
  999. NV_DEBUG(dev, "crystal freq: %dKHz\n", dev_priv->crystal);
  1000. /* Determine whether we'll attempt acceleration or not, some
  1001. * cards are disabled by default here due to them being known
  1002. * non-functional, or never been tested due to lack of hw.
  1003. */
  1004. dev_priv->noaccel = !!nouveau_noaccel;
  1005. if (nouveau_noaccel == -1) {
  1006. switch (dev_priv->chipset) {
  1007. case 0xd9: /* known broken */
  1008. NV_INFO(dev, "acceleration disabled by default, pass "
  1009. "noaccel=0 to force enable\n");
  1010. dev_priv->noaccel = true;
  1011. break;
  1012. default:
  1013. dev_priv->noaccel = false;
  1014. break;
  1015. }
  1016. }
  1017. ret = nouveau_remove_conflicting_drivers(dev);
  1018. if (ret)
  1019. goto err_mmio;
  1020. /* Map PRAMIN BAR, or on older cards, the aperture within BAR0 */
  1021. if (dev_priv->card_type >= NV_40) {
  1022. int ramin_bar = 2;
  1023. if (pci_resource_len(dev->pdev, ramin_bar) == 0)
  1024. ramin_bar = 3;
  1025. dev_priv->ramin_size = pci_resource_len(dev->pdev, ramin_bar);
  1026. dev_priv->ramin =
  1027. ioremap(pci_resource_start(dev->pdev, ramin_bar),
  1028. dev_priv->ramin_size);
  1029. if (!dev_priv->ramin) {
  1030. NV_ERROR(dev, "Failed to map PRAMIN BAR\n");
  1031. ret = -ENOMEM;
  1032. goto err_mmio;
  1033. }
  1034. } else {
  1035. dev_priv->ramin_size = 1 * 1024 * 1024;
  1036. dev_priv->ramin = ioremap(mmio_start_offs + NV_RAMIN,
  1037. dev_priv->ramin_size);
  1038. if (!dev_priv->ramin) {
  1039. NV_ERROR(dev, "Failed to map BAR0 PRAMIN.\n");
  1040. ret = -ENOMEM;
  1041. goto err_mmio;
  1042. }
  1043. }
  1044. nouveau_OF_copy_vbios_to_ramin(dev);
  1045. /* Special flags */
  1046. if (dev->pci_device == 0x01a0)
  1047. dev_priv->flags |= NV_NFORCE;
  1048. else if (dev->pci_device == 0x01f0)
  1049. dev_priv->flags |= NV_NFORCE2;
  1050. /* For kernel modesetting, init card now and bring up fbcon */
  1051. ret = nouveau_card_init(dev);
  1052. if (ret)
  1053. goto err_ramin;
  1054. return 0;
  1055. err_ramin:
  1056. iounmap(dev_priv->ramin);
  1057. err_mmio:
  1058. iounmap(dev_priv->mmio);
  1059. err_priv:
  1060. kfree(dev_priv);
  1061. dev->dev_private = NULL;
  1062. err_out:
  1063. return ret;
  1064. }
  1065. void nouveau_lastclose(struct drm_device *dev)
  1066. {
  1067. vga_switcheroo_process_delayed_switch();
  1068. }
  1069. int nouveau_unload(struct drm_device *dev)
  1070. {
  1071. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1072. nouveau_card_takedown(dev);
  1073. iounmap(dev_priv->mmio);
  1074. iounmap(dev_priv->ramin);
  1075. kfree(dev_priv);
  1076. dev->dev_private = NULL;
  1077. return 0;
  1078. }
  1079. int nouveau_ioctl_getparam(struct drm_device *dev, void *data,
  1080. struct drm_file *file_priv)
  1081. {
  1082. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1083. struct drm_nouveau_getparam *getparam = data;
  1084. switch (getparam->param) {
  1085. case NOUVEAU_GETPARAM_CHIPSET_ID:
  1086. getparam->value = dev_priv->chipset;
  1087. break;
  1088. case NOUVEAU_GETPARAM_PCI_VENDOR:
  1089. getparam->value = dev->pci_vendor;
  1090. break;
  1091. case NOUVEAU_GETPARAM_PCI_DEVICE:
  1092. getparam->value = dev->pci_device;
  1093. break;
  1094. case NOUVEAU_GETPARAM_BUS_TYPE:
  1095. if (drm_pci_device_is_agp(dev))
  1096. getparam->value = NV_AGP;
  1097. else if (pci_is_pcie(dev->pdev))
  1098. getparam->value = NV_PCIE;
  1099. else
  1100. getparam->value = NV_PCI;
  1101. break;
  1102. case NOUVEAU_GETPARAM_FB_SIZE:
  1103. getparam->value = dev_priv->fb_available_size;
  1104. break;
  1105. case NOUVEAU_GETPARAM_AGP_SIZE:
  1106. getparam->value = dev_priv->gart_info.aper_size;
  1107. break;
  1108. case NOUVEAU_GETPARAM_VM_VRAM_BASE:
  1109. getparam->value = 0; /* deprecated */
  1110. break;
  1111. case NOUVEAU_GETPARAM_PTIMER_TIME:
  1112. getparam->value = dev_priv->engine.timer.read(dev);
  1113. break;
  1114. case NOUVEAU_GETPARAM_HAS_BO_USAGE:
  1115. getparam->value = 1;
  1116. break;
  1117. case NOUVEAU_GETPARAM_HAS_PAGEFLIP:
  1118. getparam->value = 1;
  1119. break;
  1120. case NOUVEAU_GETPARAM_GRAPH_UNITS:
  1121. /* NV40 and NV50 versions are quite different, but register
  1122. * address is the same. User is supposed to know the card
  1123. * family anyway... */
  1124. if (dev_priv->chipset >= 0x40) {
  1125. getparam->value = nv_rd32(dev, NV40_PMC_GRAPH_UNITS);
  1126. break;
  1127. }
  1128. /* FALLTHRU */
  1129. default:
  1130. NV_DEBUG(dev, "unknown parameter %lld\n", getparam->param);
  1131. return -EINVAL;
  1132. }
  1133. return 0;
  1134. }
  1135. int
  1136. nouveau_ioctl_setparam(struct drm_device *dev, void *data,
  1137. struct drm_file *file_priv)
  1138. {
  1139. struct drm_nouveau_setparam *setparam = data;
  1140. switch (setparam->param) {
  1141. default:
  1142. NV_DEBUG(dev, "unknown parameter %lld\n", setparam->param);
  1143. return -EINVAL;
  1144. }
  1145. return 0;
  1146. }
  1147. /* Wait until (value(reg) & mask) == val, up until timeout has hit */
  1148. bool
  1149. nouveau_wait_eq(struct drm_device *dev, uint64_t timeout,
  1150. uint32_t reg, uint32_t mask, uint32_t val)
  1151. {
  1152. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1153. struct nouveau_timer_engine *ptimer = &dev_priv->engine.timer;
  1154. uint64_t start = ptimer->read(dev);
  1155. do {
  1156. if ((nv_rd32(dev, reg) & mask) == val)
  1157. return true;
  1158. } while (ptimer->read(dev) - start < timeout);
  1159. return false;
  1160. }
  1161. /* Wait until (value(reg) & mask) != val, up until timeout has hit */
  1162. bool
  1163. nouveau_wait_ne(struct drm_device *dev, uint64_t timeout,
  1164. uint32_t reg, uint32_t mask, uint32_t val)
  1165. {
  1166. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1167. struct nouveau_timer_engine *ptimer = &dev_priv->engine.timer;
  1168. uint64_t start = ptimer->read(dev);
  1169. do {
  1170. if ((nv_rd32(dev, reg) & mask) != val)
  1171. return true;
  1172. } while (ptimer->read(dev) - start < timeout);
  1173. return false;
  1174. }
  1175. /* Wait until cond(data) == true, up until timeout has hit */
  1176. bool
  1177. nouveau_wait_cb(struct drm_device *dev, u64 timeout,
  1178. bool (*cond)(void *), void *data)
  1179. {
  1180. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1181. struct nouveau_timer_engine *ptimer = &dev_priv->engine.timer;
  1182. u64 start = ptimer->read(dev);
  1183. do {
  1184. if (cond(data) == true)
  1185. return true;
  1186. } while (ptimer->read(dev) - start < timeout);
  1187. return false;
  1188. }
  1189. /* Waits for PGRAPH to go completely idle */
  1190. bool nouveau_wait_for_idle(struct drm_device *dev)
  1191. {
  1192. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1193. uint32_t mask = ~0;
  1194. if (dev_priv->card_type == NV_40)
  1195. mask &= ~NV40_PGRAPH_STATUS_SYNC_STALL;
  1196. if (!nv_wait(dev, NV04_PGRAPH_STATUS, mask, 0)) {
  1197. NV_ERROR(dev, "PGRAPH idle timed out with status 0x%08x\n",
  1198. nv_rd32(dev, NV04_PGRAPH_STATUS));
  1199. return false;
  1200. }
  1201. return true;
  1202. }