exception-64s.h 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442
  1. #ifndef _ASM_POWERPC_EXCEPTION_H
  2. #define _ASM_POWERPC_EXCEPTION_H
  3. /*
  4. * Extracted from head_64.S
  5. *
  6. * PowerPC version
  7. * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
  8. *
  9. * Rewritten by Cort Dougan (cort@cs.nmt.edu) for PReP
  10. * Copyright (C) 1996 Cort Dougan <cort@cs.nmt.edu>
  11. * Adapted for Power Macintosh by Paul Mackerras.
  12. * Low-level exception handlers and MMU support
  13. * rewritten by Paul Mackerras.
  14. * Copyright (C) 1996 Paul Mackerras.
  15. *
  16. * Adapted for 64bit PowerPC by Dave Engebretsen, Peter Bergner, and
  17. * Mike Corrigan {engebret|bergner|mikejc}@us.ibm.com
  18. *
  19. * This file contains the low-level support and setup for the
  20. * PowerPC-64 platform, including trap and interrupt dispatch.
  21. *
  22. * This program is free software; you can redistribute it and/or
  23. * modify it under the terms of the GNU General Public License
  24. * as published by the Free Software Foundation; either version
  25. * 2 of the License, or (at your option) any later version.
  26. */
  27. /*
  28. * The following macros define the code that appears as
  29. * the prologue to each of the exception handlers. They
  30. * are split into two parts to allow a single kernel binary
  31. * to be used for pSeries and iSeries.
  32. *
  33. * We make as much of the exception code common between native
  34. * exception handlers (including pSeries LPAR) and iSeries LPAR
  35. * implementations as possible.
  36. */
  37. #define EX_R9 0
  38. #define EX_R10 8
  39. #define EX_R11 16
  40. #define EX_R12 24
  41. #define EX_R13 32
  42. #define EX_SRR0 40
  43. #define EX_DAR 48
  44. #define EX_DSISR 56
  45. #define EX_CCR 60
  46. #define EX_R3 64
  47. #define EX_LR 72
  48. #define EX_CFAR 80
  49. #define EX_PPR 88 /* SMT thread status register (priority) */
  50. #ifdef CONFIG_RELOCATABLE
  51. #define EXCEPTION_RELON_PROLOG_PSERIES_1(label, h) \
  52. ld r12,PACAKBASE(r13); /* get high part of &label */ \
  53. mfspr r11,SPRN_##h##SRR0; /* save SRR0 */ \
  54. LOAD_HANDLER(r12,label); \
  55. mtlr r12; \
  56. mfspr r12,SPRN_##h##SRR1; /* and SRR1 */ \
  57. li r10,MSR_RI; \
  58. mtmsrd r10,1; /* Set RI (EE=0) */ \
  59. blr;
  60. #else
  61. /* If not relocatable, we can jump directly -- and save messing with LR */
  62. #define EXCEPTION_RELON_PROLOG_PSERIES_1(label, h) \
  63. mfspr r11,SPRN_##h##SRR0; /* save SRR0 */ \
  64. mfspr r12,SPRN_##h##SRR1; /* and SRR1 */ \
  65. li r10,MSR_RI; \
  66. mtmsrd r10,1; /* Set RI (EE=0) */ \
  67. b label;
  68. #endif
  69. /*
  70. * As EXCEPTION_PROLOG_PSERIES(), except we've already got relocation on
  71. * so no need to rfid. Save lr in case we're CONFIG_RELOCATABLE, in which
  72. * case EXCEPTION_RELON_PROLOG_PSERIES_1 will be using lr.
  73. */
  74. #define EXCEPTION_RELON_PROLOG_PSERIES(area, label, h, extra, vec) \
  75. EXCEPTION_PROLOG_1(area, extra, vec); \
  76. EXCEPTION_RELON_PROLOG_PSERIES_1(label, h)
  77. /*
  78. * We're short on space and time in the exception prolog, so we can't
  79. * use the normal SET_REG_IMMEDIATE macro. Normally we just need the
  80. * low halfword of the address, but for Kdump we need the whole low
  81. * word.
  82. */
  83. #define LOAD_HANDLER(reg, label) \
  84. /* Handlers must be within 64K of kbase, which must be 64k aligned */ \
  85. ori reg,reg,(label)-_stext; /* virt addr of handler ... */
  86. /* Exception register prefixes */
  87. #define EXC_HV H
  88. #define EXC_STD
  89. #if defined(CONFIG_RELOCATABLE)
  90. /*
  91. * If we support interrupts with relocation on AND we're a relocatable
  92. * kernel, we need to use LR to get to the 2nd level handler. So, save/restore
  93. * it when required.
  94. */
  95. #define SAVE_LR(reg, area) mflr reg ; std reg,area+EX_LR(r13)
  96. #define GET_LR(reg, area) ld reg,area+EX_LR(r13)
  97. #define RESTORE_LR(reg, area) ld reg,area+EX_LR(r13) ; mtlr reg
  98. #else
  99. /* ...else LR is unused and in register. */
  100. #define SAVE_LR(reg, area)
  101. #define GET_LR(reg, area) mflr reg
  102. #define RESTORE_LR(reg, area)
  103. #endif
  104. #define __EXCEPTION_PROLOG_1(area, extra, vec) \
  105. GET_PACA(r13); \
  106. std r9,area+EX_R9(r13); /* save r9 - r12 */ \
  107. std r10,area+EX_R10(r13); \
  108. BEGIN_FTR_SECTION_NESTED(66); \
  109. mfspr r10,SPRN_CFAR; \
  110. std r10,area+EX_CFAR(r13); \
  111. END_FTR_SECTION_NESTED(CPU_FTR_CFAR, CPU_FTR_CFAR, 66); \
  112. SAVE_LR(r10, area); \
  113. mfcr r9; \
  114. extra(vec); \
  115. std r11,area+EX_R11(r13); \
  116. std r12,area+EX_R12(r13); \
  117. GET_SCRATCH0(r10); \
  118. std r10,area+EX_R13(r13)
  119. #define EXCEPTION_PROLOG_1(area, extra, vec) \
  120. __EXCEPTION_PROLOG_1(area, extra, vec)
  121. #define __EXCEPTION_PROLOG_PSERIES_1(label, h) \
  122. ld r12,PACAKBASE(r13); /* get high part of &label */ \
  123. ld r10,PACAKMSR(r13); /* get MSR value for kernel */ \
  124. mfspr r11,SPRN_##h##SRR0; /* save SRR0 */ \
  125. LOAD_HANDLER(r12,label) \
  126. mtspr SPRN_##h##SRR0,r12; \
  127. mfspr r12,SPRN_##h##SRR1; /* and SRR1 */ \
  128. mtspr SPRN_##h##SRR1,r10; \
  129. h##rfid; \
  130. b . /* prevent speculative execution */
  131. #define EXCEPTION_PROLOG_PSERIES_1(label, h) \
  132. __EXCEPTION_PROLOG_PSERIES_1(label, h)
  133. #define EXCEPTION_PROLOG_PSERIES(area, label, h, extra, vec) \
  134. EXCEPTION_PROLOG_1(area, extra, vec); \
  135. EXCEPTION_PROLOG_PSERIES_1(label, h);
  136. #define __KVMTEST(n) \
  137. lbz r10,HSTATE_IN_GUEST(r13); \
  138. cmpwi r10,0; \
  139. bne do_kvm_##n
  140. #define __KVM_HANDLER(area, h, n) \
  141. do_kvm_##n: \
  142. ld r10,area+EX_R10(r13); \
  143. stw r9,HSTATE_SCRATCH1(r13); \
  144. ld r9,area+EX_R9(r13); \
  145. std r12,HSTATE_SCRATCH0(r13); \
  146. li r12,n; \
  147. b kvmppc_interrupt
  148. #define __KVM_HANDLER_SKIP(area, h, n) \
  149. do_kvm_##n: \
  150. cmpwi r10,KVM_GUEST_MODE_SKIP; \
  151. ld r10,area+EX_R10(r13); \
  152. beq 89f; \
  153. stw r9,HSTATE_SCRATCH1(r13); \
  154. ld r9,area+EX_R9(r13); \
  155. std r12,HSTATE_SCRATCH0(r13); \
  156. li r12,n; \
  157. b kvmppc_interrupt; \
  158. 89: mtocrf 0x80,r9; \
  159. ld r9,area+EX_R9(r13); \
  160. b kvmppc_skip_##h##interrupt
  161. #ifdef CONFIG_KVM_BOOK3S_64_HANDLER
  162. #define KVMTEST(n) __KVMTEST(n)
  163. #define KVM_HANDLER(area, h, n) __KVM_HANDLER(area, h, n)
  164. #define KVM_HANDLER_SKIP(area, h, n) __KVM_HANDLER_SKIP(area, h, n)
  165. #else
  166. #define KVMTEST(n)
  167. #define KVM_HANDLER(area, h, n)
  168. #define KVM_HANDLER_SKIP(area, h, n)
  169. #endif
  170. #ifdef CONFIG_KVM_BOOK3S_PR
  171. #define KVMTEST_PR(n) __KVMTEST(n)
  172. #define KVM_HANDLER_PR(area, h, n) __KVM_HANDLER(area, h, n)
  173. #define KVM_HANDLER_PR_SKIP(area, h, n) __KVM_HANDLER_SKIP(area, h, n)
  174. #else
  175. #define KVMTEST_PR(n)
  176. #define KVM_HANDLER_PR(area, h, n)
  177. #define KVM_HANDLER_PR_SKIP(area, h, n)
  178. #endif
  179. #define NOTEST(n)
  180. /*
  181. * The common exception prolog is used for all except a few exceptions
  182. * such as a segment miss on a kernel address. We have to be prepared
  183. * to take another exception from the point where we first touch the
  184. * kernel stack onwards.
  185. *
  186. * On entry r13 points to the paca, r9-r13 are saved in the paca,
  187. * r9 contains the saved CR, r11 and r12 contain the saved SRR0 and
  188. * SRR1, and relocation is on.
  189. */
  190. #define EXCEPTION_PROLOG_COMMON(n, area) \
  191. andi. r10,r12,MSR_PR; /* See if coming from user */ \
  192. mr r10,r1; /* Save r1 */ \
  193. subi r1,r1,INT_FRAME_SIZE; /* alloc frame on kernel stack */ \
  194. beq- 1f; \
  195. ld r1,PACAKSAVE(r13); /* kernel stack to use */ \
  196. 1: cmpdi cr1,r1,0; /* check if r1 is in userspace */ \
  197. blt+ cr1,3f; /* abort if it is */ \
  198. li r1,(n); /* will be reloaded later */ \
  199. sth r1,PACA_TRAP_SAVE(r13); \
  200. std r3,area+EX_R3(r13); \
  201. addi r3,r13,area; /* r3 -> where regs are saved*/ \
  202. RESTORE_LR(r1, area); \
  203. b bad_stack; \
  204. 3: std r9,_CCR(r1); /* save CR in stackframe */ \
  205. std r11,_NIP(r1); /* save SRR0 in stackframe */ \
  206. std r12,_MSR(r1); /* save SRR1 in stackframe */ \
  207. std r10,0(r1); /* make stack chain pointer */ \
  208. std r0,GPR0(r1); /* save r0 in stackframe */ \
  209. std r10,GPR1(r1); /* save r1 in stackframe */ \
  210. beq 4f; /* if from kernel mode */ \
  211. ACCOUNT_CPU_USER_ENTRY(r9, r10); \
  212. 4: std r2,GPR2(r1); /* save r2 in stackframe */ \
  213. SAVE_4GPRS(3, r1); /* save r3 - r6 in stackframe */ \
  214. SAVE_2GPRS(7, r1); /* save r7, r8 in stackframe */ \
  215. ld r9,area+EX_R9(r13); /* move r9, r10 to stackframe */ \
  216. ld r10,area+EX_R10(r13); \
  217. std r9,GPR9(r1); \
  218. std r10,GPR10(r1); \
  219. ld r9,area+EX_R11(r13); /* move r11 - r13 to stackframe */ \
  220. ld r10,area+EX_R12(r13); \
  221. ld r11,area+EX_R13(r13); \
  222. std r9,GPR11(r1); \
  223. std r10,GPR12(r1); \
  224. std r11,GPR13(r1); \
  225. BEGIN_FTR_SECTION_NESTED(66); \
  226. ld r10,area+EX_CFAR(r13); \
  227. std r10,ORIG_GPR3(r1); \
  228. END_FTR_SECTION_NESTED(CPU_FTR_CFAR, CPU_FTR_CFAR, 66); \
  229. GET_LR(r9,area); /* Get LR, later save to stack */ \
  230. ld r2,PACATOC(r13); /* get kernel TOC into r2 */ \
  231. std r9,_LINK(r1); \
  232. mfctr r10; /* save CTR in stackframe */ \
  233. std r10,_CTR(r1); \
  234. lbz r10,PACASOFTIRQEN(r13); \
  235. mfspr r11,SPRN_XER; /* save XER in stackframe */ \
  236. std r10,SOFTE(r1); \
  237. std r11,_XER(r1); \
  238. li r9,(n)+1; \
  239. std r9,_TRAP(r1); /* set trap number */ \
  240. li r10,0; \
  241. ld r11,exception_marker@toc(r2); \
  242. std r10,RESULT(r1); /* clear regs->result */ \
  243. std r11,STACK_FRAME_OVERHEAD-16(r1); /* mark the frame */ \
  244. ACCOUNT_STOLEN_TIME
  245. /*
  246. * Exception vectors.
  247. */
  248. #define STD_EXCEPTION_PSERIES(loc, vec, label) \
  249. . = loc; \
  250. .globl label##_pSeries; \
  251. label##_pSeries: \
  252. HMT_MEDIUM; \
  253. SET_SCRATCH0(r13); /* save r13 */ \
  254. EXCEPTION_PROLOG_PSERIES(PACA_EXGEN, label##_common, \
  255. EXC_STD, KVMTEST_PR, vec)
  256. #define STD_EXCEPTION_HV(loc, vec, label) \
  257. . = loc; \
  258. .globl label##_hv; \
  259. label##_hv: \
  260. HMT_MEDIUM; \
  261. SET_SCRATCH0(r13); /* save r13 */ \
  262. EXCEPTION_PROLOG_PSERIES(PACA_EXGEN, label##_common, \
  263. EXC_HV, KVMTEST, vec)
  264. #define STD_RELON_EXCEPTION_PSERIES(loc, vec, label) \
  265. . = loc; \
  266. .globl label##_relon_pSeries; \
  267. label##_relon_pSeries: \
  268. HMT_MEDIUM; \
  269. /* No guest interrupts come through here */ \
  270. SET_SCRATCH0(r13); /* save r13 */ \
  271. EXCEPTION_RELON_PROLOG_PSERIES(PACA_EXGEN, label##_common, \
  272. EXC_STD, KVMTEST_PR, vec)
  273. #define STD_RELON_EXCEPTION_HV(loc, vec, label) \
  274. . = loc; \
  275. .globl label##_relon_hv; \
  276. label##_relon_hv: \
  277. HMT_MEDIUM; \
  278. /* No guest interrupts come through here */ \
  279. SET_SCRATCH0(r13); /* save r13 */ \
  280. EXCEPTION_RELON_PROLOG_PSERIES(PACA_EXGEN, label##_common, \
  281. EXC_HV, KVMTEST, vec)
  282. /* This associate vector numbers with bits in paca->irq_happened */
  283. #define SOFTEN_VALUE_0x500 PACA_IRQ_EE
  284. #define SOFTEN_VALUE_0x502 PACA_IRQ_EE
  285. #define SOFTEN_VALUE_0x900 PACA_IRQ_DEC
  286. #define SOFTEN_VALUE_0x982 PACA_IRQ_DEC
  287. #define SOFTEN_VALUE_0xa00 PACA_IRQ_DBELL
  288. #define SOFTEN_VALUE_0xe80 PACA_IRQ_DBELL
  289. #define SOFTEN_VALUE_0xe82 PACA_IRQ_DBELL
  290. #define __SOFTEN_TEST(h, vec) \
  291. lbz r10,PACASOFTIRQEN(r13); \
  292. cmpwi r10,0; \
  293. li r10,SOFTEN_VALUE_##vec; \
  294. beq masked_##h##interrupt
  295. #define _SOFTEN_TEST(h, vec) __SOFTEN_TEST(h, vec)
  296. #define SOFTEN_TEST_PR(vec) \
  297. KVMTEST_PR(vec); \
  298. _SOFTEN_TEST(EXC_STD, vec)
  299. #define SOFTEN_TEST_HV(vec) \
  300. KVMTEST(vec); \
  301. _SOFTEN_TEST(EXC_HV, vec)
  302. #define SOFTEN_TEST_HV_201(vec) \
  303. KVMTEST(vec); \
  304. _SOFTEN_TEST(EXC_STD, vec)
  305. #define SOFTEN_NOTEST_PR(vec) _SOFTEN_TEST(EXC_STD, vec)
  306. #define SOFTEN_NOTEST_HV(vec) _SOFTEN_TEST(EXC_HV, vec)
  307. #define __MASKABLE_EXCEPTION_PSERIES(vec, label, h, extra) \
  308. HMT_MEDIUM; \
  309. SET_SCRATCH0(r13); /* save r13 */ \
  310. __EXCEPTION_PROLOG_1(PACA_EXGEN, extra, vec); \
  311. EXCEPTION_PROLOG_PSERIES_1(label##_common, h);
  312. #define _MASKABLE_EXCEPTION_PSERIES(vec, label, h, extra) \
  313. __MASKABLE_EXCEPTION_PSERIES(vec, label, h, extra)
  314. #define MASKABLE_EXCEPTION_PSERIES(loc, vec, label) \
  315. . = loc; \
  316. .globl label##_pSeries; \
  317. label##_pSeries: \
  318. _MASKABLE_EXCEPTION_PSERIES(vec, label, \
  319. EXC_STD, SOFTEN_TEST_PR)
  320. #define MASKABLE_EXCEPTION_HV(loc, vec, label) \
  321. . = loc; \
  322. .globl label##_hv; \
  323. label##_hv: \
  324. _MASKABLE_EXCEPTION_PSERIES(vec, label, \
  325. EXC_HV, SOFTEN_TEST_HV)
  326. #define __MASKABLE_RELON_EXCEPTION_PSERIES(vec, label, h, extra) \
  327. HMT_MEDIUM; \
  328. SET_SCRATCH0(r13); /* save r13 */ \
  329. __EXCEPTION_PROLOG_1(PACA_EXGEN, extra, vec); \
  330. EXCEPTION_RELON_PROLOG_PSERIES_1(label##_common, h);
  331. #define _MASKABLE_RELON_EXCEPTION_PSERIES(vec, label, h, extra) \
  332. __MASKABLE_RELON_EXCEPTION_PSERIES(vec, label, h, extra)
  333. #define MASKABLE_RELON_EXCEPTION_PSERIES(loc, vec, label) \
  334. . = loc; \
  335. .globl label##_relon_pSeries; \
  336. label##_relon_pSeries: \
  337. _MASKABLE_RELON_EXCEPTION_PSERIES(vec, label, \
  338. EXC_STD, SOFTEN_NOTEST_PR)
  339. #define MASKABLE_RELON_EXCEPTION_HV(loc, vec, label) \
  340. . = loc; \
  341. .globl label##_relon_hv; \
  342. label##_relon_hv: \
  343. _MASKABLE_RELON_EXCEPTION_PSERIES(vec, label, \
  344. EXC_HV, SOFTEN_NOTEST_HV)
  345. /*
  346. * Our exception common code can be passed various "additions"
  347. * to specify the behaviour of interrupts, whether to kick the
  348. * runlatch, etc...
  349. */
  350. /* Exception addition: Hard disable interrupts */
  351. #define DISABLE_INTS SOFT_DISABLE_INTS(r10,r11)
  352. #define ADD_NVGPRS \
  353. bl .save_nvgprs
  354. #define RUNLATCH_ON \
  355. BEGIN_FTR_SECTION \
  356. CURRENT_THREAD_INFO(r3, r1); \
  357. ld r4,TI_LOCAL_FLAGS(r3); \
  358. andi. r0,r4,_TLF_RUNLATCH; \
  359. beql ppc64_runlatch_on_trampoline; \
  360. END_FTR_SECTION_IFSET(CPU_FTR_CTRL)
  361. #define EXCEPTION_COMMON(trap, label, hdlr, ret, additions) \
  362. .align 7; \
  363. .globl label##_common; \
  364. label##_common: \
  365. EXCEPTION_PROLOG_COMMON(trap, PACA_EXGEN); \
  366. additions; \
  367. addi r3,r1,STACK_FRAME_OVERHEAD; \
  368. bl hdlr; \
  369. b ret
  370. #define STD_EXCEPTION_COMMON(trap, label, hdlr) \
  371. EXCEPTION_COMMON(trap, label, hdlr, ret_from_except, \
  372. ADD_NVGPRS;DISABLE_INTS)
  373. /*
  374. * Like STD_EXCEPTION_COMMON, but for exceptions that can occur
  375. * in the idle task and therefore need the special idle handling
  376. * (finish nap and runlatch)
  377. */
  378. #define STD_EXCEPTION_COMMON_ASYNC(trap, label, hdlr) \
  379. EXCEPTION_COMMON(trap, label, hdlr, ret_from_except_lite, \
  380. FINISH_NAP;RUNLATCH_ON;DISABLE_INTS)
  381. /*
  382. * When the idle code in power4_idle puts the CPU into NAP mode,
  383. * it has to do so in a loop, and relies on the external interrupt
  384. * and decrementer interrupt entry code to get it out of the loop.
  385. * It sets the _TLF_NAPPING bit in current_thread_info()->local_flags
  386. * to signal that it is in the loop and needs help to get out.
  387. */
  388. #ifdef CONFIG_PPC_970_NAP
  389. #define FINISH_NAP \
  390. BEGIN_FTR_SECTION \
  391. CURRENT_THREAD_INFO(r11, r1); \
  392. ld r9,TI_LOCAL_FLAGS(r11); \
  393. andi. r10,r9,_TLF_NAPPING; \
  394. bnel power4_fixup_nap; \
  395. END_FTR_SECTION_IFSET(CPU_FTR_CAN_NAP)
  396. #else
  397. #define FINISH_NAP
  398. #endif
  399. #endif /* _ASM_POWERPC_EXCEPTION_H */