omap_hwmod_44xx_data.c 123 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937
  1. /*
  2. * Hardware modules present on the OMAP44xx chips
  3. *
  4. * Copyright (C) 2009-2012 Texas Instruments, Inc.
  5. * Copyright (C) 2009-2010 Nokia Corporation
  6. *
  7. * Paul Walmsley
  8. * Benoit Cousson
  9. *
  10. * This file is automatically generated from the OMAP hardware databases.
  11. * We respectfully ask that any modifications to this file be coordinated
  12. * with the public linux-omap@vger.kernel.org mailing list and the
  13. * authors above to ensure that the autogeneration scripts are kept
  14. * up-to-date with the file contents.
  15. *
  16. * This program is free software; you can redistribute it and/or modify
  17. * it under the terms of the GNU General Public License version 2 as
  18. * published by the Free Software Foundation.
  19. */
  20. #include <linux/io.h>
  21. #include <plat/omap_hwmod.h>
  22. #include <plat/cpu.h>
  23. #include <plat/i2c.h>
  24. #include <plat/gpio.h>
  25. #include <plat/dma.h>
  26. #include <plat/mcspi.h>
  27. #include <plat/mcbsp.h>
  28. #include <plat/mmc.h>
  29. #include <plat/dmtimer.h>
  30. #include <plat/common.h>
  31. #include "omap_hwmod_common_data.h"
  32. #include "smartreflex.h"
  33. #include "cm1_44xx.h"
  34. #include "cm2_44xx.h"
  35. #include "prm44xx.h"
  36. #include "prm-regbits-44xx.h"
  37. #include "wd_timer.h"
  38. /* Base offset for all OMAP4 interrupts external to MPUSS */
  39. #define OMAP44XX_IRQ_GIC_START 32
  40. /* Base offset for all OMAP4 dma requests */
  41. #define OMAP44XX_DMA_REQ_START 1
  42. /*
  43. * IP blocks
  44. */
  45. /*
  46. * 'dmm' class
  47. * instance(s): dmm
  48. */
  49. static struct omap_hwmod_class omap44xx_dmm_hwmod_class = {
  50. .name = "dmm",
  51. };
  52. /* dmm */
  53. static struct omap_hwmod_irq_info omap44xx_dmm_irqs[] = {
  54. { .irq = 113 + OMAP44XX_IRQ_GIC_START },
  55. { .irq = -1 }
  56. };
  57. static struct omap_hwmod omap44xx_dmm_hwmod = {
  58. .name = "dmm",
  59. .class = &omap44xx_dmm_hwmod_class,
  60. .clkdm_name = "l3_emif_clkdm",
  61. .mpu_irqs = omap44xx_dmm_irqs,
  62. .prcm = {
  63. .omap4 = {
  64. .clkctrl_offs = OMAP4_CM_MEMIF_DMM_CLKCTRL_OFFSET,
  65. .context_offs = OMAP4_RM_MEMIF_DMM_CONTEXT_OFFSET,
  66. },
  67. },
  68. };
  69. /*
  70. * 'emif_fw' class
  71. * instance(s): emif_fw
  72. */
  73. static struct omap_hwmod_class omap44xx_emif_fw_hwmod_class = {
  74. .name = "emif_fw",
  75. };
  76. /* emif_fw */
  77. static struct omap_hwmod omap44xx_emif_fw_hwmod = {
  78. .name = "emif_fw",
  79. .class = &omap44xx_emif_fw_hwmod_class,
  80. .clkdm_name = "l3_emif_clkdm",
  81. .prcm = {
  82. .omap4 = {
  83. .clkctrl_offs = OMAP4_CM_MEMIF_EMIF_FW_CLKCTRL_OFFSET,
  84. .context_offs = OMAP4_RM_MEMIF_EMIF_FW_CONTEXT_OFFSET,
  85. },
  86. },
  87. };
  88. /*
  89. * 'l3' class
  90. * instance(s): l3_instr, l3_main_1, l3_main_2, l3_main_3
  91. */
  92. static struct omap_hwmod_class omap44xx_l3_hwmod_class = {
  93. .name = "l3",
  94. };
  95. /* l3_instr */
  96. static struct omap_hwmod omap44xx_l3_instr_hwmod = {
  97. .name = "l3_instr",
  98. .class = &omap44xx_l3_hwmod_class,
  99. .clkdm_name = "l3_instr_clkdm",
  100. .prcm = {
  101. .omap4 = {
  102. .clkctrl_offs = OMAP4_CM_L3INSTR_L3_INSTR_CLKCTRL_OFFSET,
  103. .context_offs = OMAP4_RM_L3INSTR_L3_INSTR_CONTEXT_OFFSET,
  104. .modulemode = MODULEMODE_HWCTRL,
  105. },
  106. },
  107. };
  108. /* l3_main_1 */
  109. static struct omap_hwmod_irq_info omap44xx_l3_main_1_irqs[] = {
  110. { .name = "dbg_err", .irq = 9 + OMAP44XX_IRQ_GIC_START },
  111. { .name = "app_err", .irq = 10 + OMAP44XX_IRQ_GIC_START },
  112. { .irq = -1 }
  113. };
  114. static struct omap_hwmod omap44xx_l3_main_1_hwmod = {
  115. .name = "l3_main_1",
  116. .class = &omap44xx_l3_hwmod_class,
  117. .clkdm_name = "l3_1_clkdm",
  118. .mpu_irqs = omap44xx_l3_main_1_irqs,
  119. .prcm = {
  120. .omap4 = {
  121. .clkctrl_offs = OMAP4_CM_L3_1_L3_1_CLKCTRL_OFFSET,
  122. .context_offs = OMAP4_RM_L3_1_L3_1_CONTEXT_OFFSET,
  123. },
  124. },
  125. };
  126. /* l3_main_2 */
  127. static struct omap_hwmod omap44xx_l3_main_2_hwmod = {
  128. .name = "l3_main_2",
  129. .class = &omap44xx_l3_hwmod_class,
  130. .clkdm_name = "l3_2_clkdm",
  131. .prcm = {
  132. .omap4 = {
  133. .clkctrl_offs = OMAP4_CM_L3_2_L3_2_CLKCTRL_OFFSET,
  134. .context_offs = OMAP4_RM_L3_2_L3_2_CONTEXT_OFFSET,
  135. },
  136. },
  137. };
  138. /* l3_main_3 */
  139. static struct omap_hwmod omap44xx_l3_main_3_hwmod = {
  140. .name = "l3_main_3",
  141. .class = &omap44xx_l3_hwmod_class,
  142. .clkdm_name = "l3_instr_clkdm",
  143. .prcm = {
  144. .omap4 = {
  145. .clkctrl_offs = OMAP4_CM_L3INSTR_L3_3_CLKCTRL_OFFSET,
  146. .context_offs = OMAP4_RM_L3INSTR_L3_3_CONTEXT_OFFSET,
  147. .modulemode = MODULEMODE_HWCTRL,
  148. },
  149. },
  150. };
  151. /*
  152. * 'l4' class
  153. * instance(s): l4_abe, l4_cfg, l4_per, l4_wkup
  154. */
  155. static struct omap_hwmod_class omap44xx_l4_hwmod_class = {
  156. .name = "l4",
  157. };
  158. /* l4_abe */
  159. static struct omap_hwmod omap44xx_l4_abe_hwmod = {
  160. .name = "l4_abe",
  161. .class = &omap44xx_l4_hwmod_class,
  162. .clkdm_name = "abe_clkdm",
  163. .prcm = {
  164. .omap4 = {
  165. .clkctrl_offs = OMAP4_CM1_ABE_L4ABE_CLKCTRL_OFFSET,
  166. },
  167. },
  168. };
  169. /* l4_cfg */
  170. static struct omap_hwmod omap44xx_l4_cfg_hwmod = {
  171. .name = "l4_cfg",
  172. .class = &omap44xx_l4_hwmod_class,
  173. .clkdm_name = "l4_cfg_clkdm",
  174. .prcm = {
  175. .omap4 = {
  176. .clkctrl_offs = OMAP4_CM_L4CFG_L4_CFG_CLKCTRL_OFFSET,
  177. .context_offs = OMAP4_RM_L4CFG_L4_CFG_CONTEXT_OFFSET,
  178. },
  179. },
  180. };
  181. /* l4_per */
  182. static struct omap_hwmod omap44xx_l4_per_hwmod = {
  183. .name = "l4_per",
  184. .class = &omap44xx_l4_hwmod_class,
  185. .clkdm_name = "l4_per_clkdm",
  186. .prcm = {
  187. .omap4 = {
  188. .clkctrl_offs = OMAP4_CM_L4PER_L4PER_CLKCTRL_OFFSET,
  189. .context_offs = OMAP4_RM_L4PER_L4_PER_CONTEXT_OFFSET,
  190. },
  191. },
  192. };
  193. /* l4_wkup */
  194. static struct omap_hwmod omap44xx_l4_wkup_hwmod = {
  195. .name = "l4_wkup",
  196. .class = &omap44xx_l4_hwmod_class,
  197. .clkdm_name = "l4_wkup_clkdm",
  198. .prcm = {
  199. .omap4 = {
  200. .clkctrl_offs = OMAP4_CM_WKUP_L4WKUP_CLKCTRL_OFFSET,
  201. .context_offs = OMAP4_RM_WKUP_L4WKUP_CONTEXT_OFFSET,
  202. },
  203. },
  204. };
  205. /*
  206. * 'mpu_bus' class
  207. * instance(s): mpu_private
  208. */
  209. static struct omap_hwmod_class omap44xx_mpu_bus_hwmod_class = {
  210. .name = "mpu_bus",
  211. };
  212. /* mpu_private */
  213. static struct omap_hwmod omap44xx_mpu_private_hwmod = {
  214. .name = "mpu_private",
  215. .class = &omap44xx_mpu_bus_hwmod_class,
  216. .clkdm_name = "mpuss_clkdm",
  217. };
  218. /*
  219. * Modules omap_hwmod structures
  220. *
  221. * The following IPs are excluded for the moment because:
  222. * - They do not need an explicit SW control using omap_hwmod API.
  223. * - They still need to be validated with the driver
  224. * properly adapted to omap_hwmod / omap_device
  225. *
  226. * c2c
  227. * c2c_target_fw
  228. * cm_core
  229. * cm_core_aon
  230. * ctrl_module_core
  231. * ctrl_module_pad_core
  232. * ctrl_module_pad_wkup
  233. * ctrl_module_wkup
  234. * debugss
  235. * efuse_ctrl_cust
  236. * efuse_ctrl_std
  237. * elm
  238. * emif1
  239. * emif2
  240. * gpmc
  241. * gpu
  242. * mcasp
  243. * mpu_c0
  244. * mpu_c1
  245. * ocmc_ram
  246. * ocp2scp_usb_phy
  247. * ocp_wp_noc
  248. * prcm_mpu
  249. * prm
  250. * scrm
  251. * sl2if
  252. * slimbus1
  253. * slimbus2
  254. * usb_host_fs
  255. * usb_host_hs
  256. * usb_phy_cm
  257. * usb_tll_hs
  258. * usim
  259. */
  260. /*
  261. * 'aess' class
  262. * audio engine sub system
  263. */
  264. static struct omap_hwmod_class_sysconfig omap44xx_aess_sysc = {
  265. .rev_offs = 0x0000,
  266. .sysc_offs = 0x0010,
  267. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE),
  268. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  269. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART |
  270. MSTANDBY_SMART_WKUP),
  271. .sysc_fields = &omap_hwmod_sysc_type2,
  272. };
  273. static struct omap_hwmod_class omap44xx_aess_hwmod_class = {
  274. .name = "aess",
  275. .sysc = &omap44xx_aess_sysc,
  276. };
  277. /* aess */
  278. static struct omap_hwmod_irq_info omap44xx_aess_irqs[] = {
  279. { .irq = 99 + OMAP44XX_IRQ_GIC_START },
  280. { .irq = -1 }
  281. };
  282. static struct omap_hwmod_dma_info omap44xx_aess_sdma_reqs[] = {
  283. { .name = "fifo0", .dma_req = 100 + OMAP44XX_DMA_REQ_START },
  284. { .name = "fifo1", .dma_req = 101 + OMAP44XX_DMA_REQ_START },
  285. { .name = "fifo2", .dma_req = 102 + OMAP44XX_DMA_REQ_START },
  286. { .name = "fifo3", .dma_req = 103 + OMAP44XX_DMA_REQ_START },
  287. { .name = "fifo4", .dma_req = 104 + OMAP44XX_DMA_REQ_START },
  288. { .name = "fifo5", .dma_req = 105 + OMAP44XX_DMA_REQ_START },
  289. { .name = "fifo6", .dma_req = 106 + OMAP44XX_DMA_REQ_START },
  290. { .name = "fifo7", .dma_req = 107 + OMAP44XX_DMA_REQ_START },
  291. { .dma_req = -1 }
  292. };
  293. static struct omap_hwmod omap44xx_aess_hwmod = {
  294. .name = "aess",
  295. .class = &omap44xx_aess_hwmod_class,
  296. .clkdm_name = "abe_clkdm",
  297. .mpu_irqs = omap44xx_aess_irqs,
  298. .sdma_reqs = omap44xx_aess_sdma_reqs,
  299. .main_clk = "aess_fck",
  300. .prcm = {
  301. .omap4 = {
  302. .clkctrl_offs = OMAP4_CM1_ABE_AESS_CLKCTRL_OFFSET,
  303. .context_offs = OMAP4_RM_ABE_AESS_CONTEXT_OFFSET,
  304. .modulemode = MODULEMODE_SWCTRL,
  305. },
  306. },
  307. };
  308. /*
  309. * 'counter' class
  310. * 32-bit ordinary counter, clocked by the falling edge of the 32 khz clock
  311. */
  312. static struct omap_hwmod_class_sysconfig omap44xx_counter_sysc = {
  313. .rev_offs = 0x0000,
  314. .sysc_offs = 0x0004,
  315. .sysc_flags = SYSC_HAS_SIDLEMODE,
  316. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  317. SIDLE_SMART_WKUP),
  318. .sysc_fields = &omap_hwmod_sysc_type1,
  319. };
  320. static struct omap_hwmod_class omap44xx_counter_hwmod_class = {
  321. .name = "counter",
  322. .sysc = &omap44xx_counter_sysc,
  323. };
  324. /* counter_32k */
  325. static struct omap_hwmod omap44xx_counter_32k_hwmod = {
  326. .name = "counter_32k",
  327. .class = &omap44xx_counter_hwmod_class,
  328. .clkdm_name = "l4_wkup_clkdm",
  329. .flags = HWMOD_SWSUP_SIDLE,
  330. .main_clk = "sys_32k_ck",
  331. .prcm = {
  332. .omap4 = {
  333. .clkctrl_offs = OMAP4_CM_WKUP_SYNCTIMER_CLKCTRL_OFFSET,
  334. .context_offs = OMAP4_RM_WKUP_SYNCTIMER_CONTEXT_OFFSET,
  335. },
  336. },
  337. };
  338. /*
  339. * 'dma' class
  340. * dma controller for data exchange between memory to memory (i.e. internal or
  341. * external memory) and gp peripherals to memory or memory to gp peripherals
  342. */
  343. static struct omap_hwmod_class_sysconfig omap44xx_dma_sysc = {
  344. .rev_offs = 0x0000,
  345. .sysc_offs = 0x002c,
  346. .syss_offs = 0x0028,
  347. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  348. SYSC_HAS_EMUFREE | SYSC_HAS_MIDLEMODE |
  349. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  350. SYSS_HAS_RESET_STATUS),
  351. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  352. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
  353. .sysc_fields = &omap_hwmod_sysc_type1,
  354. };
  355. static struct omap_hwmod_class omap44xx_dma_hwmod_class = {
  356. .name = "dma",
  357. .sysc = &omap44xx_dma_sysc,
  358. };
  359. /* dma dev_attr */
  360. static struct omap_dma_dev_attr dma_dev_attr = {
  361. .dev_caps = RESERVE_CHANNEL | DMA_LINKED_LCH | GLOBAL_PRIORITY |
  362. IS_CSSA_32 | IS_CDSA_32 | IS_RW_PRIORITY,
  363. .lch_count = 32,
  364. };
  365. /* dma_system */
  366. static struct omap_hwmod_irq_info omap44xx_dma_system_irqs[] = {
  367. { .name = "0", .irq = 12 + OMAP44XX_IRQ_GIC_START },
  368. { .name = "1", .irq = 13 + OMAP44XX_IRQ_GIC_START },
  369. { .name = "2", .irq = 14 + OMAP44XX_IRQ_GIC_START },
  370. { .name = "3", .irq = 15 + OMAP44XX_IRQ_GIC_START },
  371. { .irq = -1 }
  372. };
  373. static struct omap_hwmod omap44xx_dma_system_hwmod = {
  374. .name = "dma_system",
  375. .class = &omap44xx_dma_hwmod_class,
  376. .clkdm_name = "l3_dma_clkdm",
  377. .mpu_irqs = omap44xx_dma_system_irqs,
  378. .main_clk = "l3_div_ck",
  379. .prcm = {
  380. .omap4 = {
  381. .clkctrl_offs = OMAP4_CM_SDMA_SDMA_CLKCTRL_OFFSET,
  382. .context_offs = OMAP4_RM_SDMA_SDMA_CONTEXT_OFFSET,
  383. },
  384. },
  385. .dev_attr = &dma_dev_attr,
  386. };
  387. /*
  388. * 'dmic' class
  389. * digital microphone controller
  390. */
  391. static struct omap_hwmod_class_sysconfig omap44xx_dmic_sysc = {
  392. .rev_offs = 0x0000,
  393. .sysc_offs = 0x0010,
  394. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  395. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  396. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  397. SIDLE_SMART_WKUP),
  398. .sysc_fields = &omap_hwmod_sysc_type2,
  399. };
  400. static struct omap_hwmod_class omap44xx_dmic_hwmod_class = {
  401. .name = "dmic",
  402. .sysc = &omap44xx_dmic_sysc,
  403. };
  404. /* dmic */
  405. static struct omap_hwmod_irq_info omap44xx_dmic_irqs[] = {
  406. { .irq = 114 + OMAP44XX_IRQ_GIC_START },
  407. { .irq = -1 }
  408. };
  409. static struct omap_hwmod_dma_info omap44xx_dmic_sdma_reqs[] = {
  410. { .dma_req = 66 + OMAP44XX_DMA_REQ_START },
  411. { .dma_req = -1 }
  412. };
  413. static struct omap_hwmod omap44xx_dmic_hwmod = {
  414. .name = "dmic",
  415. .class = &omap44xx_dmic_hwmod_class,
  416. .clkdm_name = "abe_clkdm",
  417. .mpu_irqs = omap44xx_dmic_irqs,
  418. .sdma_reqs = omap44xx_dmic_sdma_reqs,
  419. .main_clk = "dmic_fck",
  420. .prcm = {
  421. .omap4 = {
  422. .clkctrl_offs = OMAP4_CM1_ABE_DMIC_CLKCTRL_OFFSET,
  423. .context_offs = OMAP4_RM_ABE_DMIC_CONTEXT_OFFSET,
  424. .modulemode = MODULEMODE_SWCTRL,
  425. },
  426. },
  427. };
  428. /*
  429. * 'dsp' class
  430. * dsp sub-system
  431. */
  432. static struct omap_hwmod_class omap44xx_dsp_hwmod_class = {
  433. .name = "dsp",
  434. };
  435. /* dsp */
  436. static struct omap_hwmod_irq_info omap44xx_dsp_irqs[] = {
  437. { .irq = 28 + OMAP44XX_IRQ_GIC_START },
  438. { .irq = -1 }
  439. };
  440. static struct omap_hwmod_rst_info omap44xx_dsp_resets[] = {
  441. { .name = "dsp", .rst_shift = 0 },
  442. { .name = "mmu_cache", .rst_shift = 1 },
  443. };
  444. static struct omap_hwmod omap44xx_dsp_hwmod = {
  445. .name = "dsp",
  446. .class = &omap44xx_dsp_hwmod_class,
  447. .clkdm_name = "tesla_clkdm",
  448. .mpu_irqs = omap44xx_dsp_irqs,
  449. .rst_lines = omap44xx_dsp_resets,
  450. .rst_lines_cnt = ARRAY_SIZE(omap44xx_dsp_resets),
  451. .main_clk = "dsp_fck",
  452. .prcm = {
  453. .omap4 = {
  454. .clkctrl_offs = OMAP4_CM_TESLA_TESLA_CLKCTRL_OFFSET,
  455. .rstctrl_offs = OMAP4_RM_TESLA_RSTCTRL_OFFSET,
  456. .context_offs = OMAP4_RM_TESLA_TESLA_CONTEXT_OFFSET,
  457. .modulemode = MODULEMODE_HWCTRL,
  458. },
  459. },
  460. };
  461. /*
  462. * 'dss' class
  463. * display sub-system
  464. */
  465. static struct omap_hwmod_class_sysconfig omap44xx_dss_sysc = {
  466. .rev_offs = 0x0000,
  467. .syss_offs = 0x0014,
  468. .sysc_flags = SYSS_HAS_RESET_STATUS,
  469. };
  470. static struct omap_hwmod_class omap44xx_dss_hwmod_class = {
  471. .name = "dss",
  472. .sysc = &omap44xx_dss_sysc,
  473. .reset = omap_dss_reset,
  474. };
  475. /* dss */
  476. static struct omap_hwmod_opt_clk dss_opt_clks[] = {
  477. { .role = "sys_clk", .clk = "dss_sys_clk" },
  478. { .role = "tv_clk", .clk = "dss_tv_clk" },
  479. { .role = "hdmi_clk", .clk = "dss_48mhz_clk" },
  480. };
  481. static struct omap_hwmod omap44xx_dss_hwmod = {
  482. .name = "dss_core",
  483. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  484. .class = &omap44xx_dss_hwmod_class,
  485. .clkdm_name = "l3_dss_clkdm",
  486. .main_clk = "dss_dss_clk",
  487. .prcm = {
  488. .omap4 = {
  489. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  490. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  491. },
  492. },
  493. .opt_clks = dss_opt_clks,
  494. .opt_clks_cnt = ARRAY_SIZE(dss_opt_clks),
  495. };
  496. /*
  497. * 'dispc' class
  498. * display controller
  499. */
  500. static struct omap_hwmod_class_sysconfig omap44xx_dispc_sysc = {
  501. .rev_offs = 0x0000,
  502. .sysc_offs = 0x0010,
  503. .syss_offs = 0x0014,
  504. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  505. SYSC_HAS_ENAWAKEUP | SYSC_HAS_MIDLEMODE |
  506. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  507. SYSS_HAS_RESET_STATUS),
  508. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  509. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
  510. .sysc_fields = &omap_hwmod_sysc_type1,
  511. };
  512. static struct omap_hwmod_class omap44xx_dispc_hwmod_class = {
  513. .name = "dispc",
  514. .sysc = &omap44xx_dispc_sysc,
  515. };
  516. /* dss_dispc */
  517. static struct omap_hwmod_irq_info omap44xx_dss_dispc_irqs[] = {
  518. { .irq = 25 + OMAP44XX_IRQ_GIC_START },
  519. { .irq = -1 }
  520. };
  521. static struct omap_hwmod_dma_info omap44xx_dss_dispc_sdma_reqs[] = {
  522. { .dma_req = 5 + OMAP44XX_DMA_REQ_START },
  523. { .dma_req = -1 }
  524. };
  525. static struct omap_dss_dispc_dev_attr omap44xx_dss_dispc_dev_attr = {
  526. .manager_count = 3,
  527. .has_framedonetv_irq = 1
  528. };
  529. static struct omap_hwmod omap44xx_dss_dispc_hwmod = {
  530. .name = "dss_dispc",
  531. .class = &omap44xx_dispc_hwmod_class,
  532. .clkdm_name = "l3_dss_clkdm",
  533. .mpu_irqs = omap44xx_dss_dispc_irqs,
  534. .sdma_reqs = omap44xx_dss_dispc_sdma_reqs,
  535. .main_clk = "dss_dss_clk",
  536. .prcm = {
  537. .omap4 = {
  538. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  539. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  540. },
  541. },
  542. .dev_attr = &omap44xx_dss_dispc_dev_attr
  543. };
  544. /*
  545. * 'dsi' class
  546. * display serial interface controller
  547. */
  548. static struct omap_hwmod_class_sysconfig omap44xx_dsi_sysc = {
  549. .rev_offs = 0x0000,
  550. .sysc_offs = 0x0010,
  551. .syss_offs = 0x0014,
  552. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  553. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
  554. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  555. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  556. .sysc_fields = &omap_hwmod_sysc_type1,
  557. };
  558. static struct omap_hwmod_class omap44xx_dsi_hwmod_class = {
  559. .name = "dsi",
  560. .sysc = &omap44xx_dsi_sysc,
  561. };
  562. /* dss_dsi1 */
  563. static struct omap_hwmod_irq_info omap44xx_dss_dsi1_irqs[] = {
  564. { .irq = 53 + OMAP44XX_IRQ_GIC_START },
  565. { .irq = -1 }
  566. };
  567. static struct omap_hwmod_dma_info omap44xx_dss_dsi1_sdma_reqs[] = {
  568. { .dma_req = 74 + OMAP44XX_DMA_REQ_START },
  569. { .dma_req = -1 }
  570. };
  571. static struct omap_hwmod_opt_clk dss_dsi1_opt_clks[] = {
  572. { .role = "sys_clk", .clk = "dss_sys_clk" },
  573. };
  574. static struct omap_hwmod omap44xx_dss_dsi1_hwmod = {
  575. .name = "dss_dsi1",
  576. .class = &omap44xx_dsi_hwmod_class,
  577. .clkdm_name = "l3_dss_clkdm",
  578. .mpu_irqs = omap44xx_dss_dsi1_irqs,
  579. .sdma_reqs = omap44xx_dss_dsi1_sdma_reqs,
  580. .main_clk = "dss_dss_clk",
  581. .prcm = {
  582. .omap4 = {
  583. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  584. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  585. },
  586. },
  587. .opt_clks = dss_dsi1_opt_clks,
  588. .opt_clks_cnt = ARRAY_SIZE(dss_dsi1_opt_clks),
  589. };
  590. /* dss_dsi2 */
  591. static struct omap_hwmod_irq_info omap44xx_dss_dsi2_irqs[] = {
  592. { .irq = 84 + OMAP44XX_IRQ_GIC_START },
  593. { .irq = -1 }
  594. };
  595. static struct omap_hwmod_dma_info omap44xx_dss_dsi2_sdma_reqs[] = {
  596. { .dma_req = 83 + OMAP44XX_DMA_REQ_START },
  597. { .dma_req = -1 }
  598. };
  599. static struct omap_hwmod_opt_clk dss_dsi2_opt_clks[] = {
  600. { .role = "sys_clk", .clk = "dss_sys_clk" },
  601. };
  602. static struct omap_hwmod omap44xx_dss_dsi2_hwmod = {
  603. .name = "dss_dsi2",
  604. .class = &omap44xx_dsi_hwmod_class,
  605. .clkdm_name = "l3_dss_clkdm",
  606. .mpu_irqs = omap44xx_dss_dsi2_irqs,
  607. .sdma_reqs = omap44xx_dss_dsi2_sdma_reqs,
  608. .main_clk = "dss_dss_clk",
  609. .prcm = {
  610. .omap4 = {
  611. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  612. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  613. },
  614. },
  615. .opt_clks = dss_dsi2_opt_clks,
  616. .opt_clks_cnt = ARRAY_SIZE(dss_dsi2_opt_clks),
  617. };
  618. /*
  619. * 'hdmi' class
  620. * hdmi controller
  621. */
  622. static struct omap_hwmod_class_sysconfig omap44xx_hdmi_sysc = {
  623. .rev_offs = 0x0000,
  624. .sysc_offs = 0x0010,
  625. .sysc_flags = (SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
  626. SYSC_HAS_SOFTRESET),
  627. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  628. SIDLE_SMART_WKUP),
  629. .sysc_fields = &omap_hwmod_sysc_type2,
  630. };
  631. static struct omap_hwmod_class omap44xx_hdmi_hwmod_class = {
  632. .name = "hdmi",
  633. .sysc = &omap44xx_hdmi_sysc,
  634. };
  635. /* dss_hdmi */
  636. static struct omap_hwmod_irq_info omap44xx_dss_hdmi_irqs[] = {
  637. { .irq = 101 + OMAP44XX_IRQ_GIC_START },
  638. { .irq = -1 }
  639. };
  640. static struct omap_hwmod_dma_info omap44xx_dss_hdmi_sdma_reqs[] = {
  641. { .dma_req = 75 + OMAP44XX_DMA_REQ_START },
  642. { .dma_req = -1 }
  643. };
  644. static struct omap_hwmod_opt_clk dss_hdmi_opt_clks[] = {
  645. { .role = "sys_clk", .clk = "dss_sys_clk" },
  646. };
  647. static struct omap_hwmod omap44xx_dss_hdmi_hwmod = {
  648. .name = "dss_hdmi",
  649. .class = &omap44xx_hdmi_hwmod_class,
  650. .clkdm_name = "l3_dss_clkdm",
  651. .mpu_irqs = omap44xx_dss_hdmi_irqs,
  652. .sdma_reqs = omap44xx_dss_hdmi_sdma_reqs,
  653. .main_clk = "dss_48mhz_clk",
  654. .prcm = {
  655. .omap4 = {
  656. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  657. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  658. },
  659. },
  660. .opt_clks = dss_hdmi_opt_clks,
  661. .opt_clks_cnt = ARRAY_SIZE(dss_hdmi_opt_clks),
  662. };
  663. /*
  664. * 'rfbi' class
  665. * remote frame buffer interface
  666. */
  667. static struct omap_hwmod_class_sysconfig omap44xx_rfbi_sysc = {
  668. .rev_offs = 0x0000,
  669. .sysc_offs = 0x0010,
  670. .syss_offs = 0x0014,
  671. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_SIDLEMODE |
  672. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  673. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  674. .sysc_fields = &omap_hwmod_sysc_type1,
  675. };
  676. static struct omap_hwmod_class omap44xx_rfbi_hwmod_class = {
  677. .name = "rfbi",
  678. .sysc = &omap44xx_rfbi_sysc,
  679. };
  680. /* dss_rfbi */
  681. static struct omap_hwmod_dma_info omap44xx_dss_rfbi_sdma_reqs[] = {
  682. { .dma_req = 13 + OMAP44XX_DMA_REQ_START },
  683. { .dma_req = -1 }
  684. };
  685. static struct omap_hwmod_opt_clk dss_rfbi_opt_clks[] = {
  686. { .role = "ick", .clk = "dss_fck" },
  687. };
  688. static struct omap_hwmod omap44xx_dss_rfbi_hwmod = {
  689. .name = "dss_rfbi",
  690. .class = &omap44xx_rfbi_hwmod_class,
  691. .clkdm_name = "l3_dss_clkdm",
  692. .sdma_reqs = omap44xx_dss_rfbi_sdma_reqs,
  693. .main_clk = "dss_dss_clk",
  694. .prcm = {
  695. .omap4 = {
  696. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  697. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  698. },
  699. },
  700. .opt_clks = dss_rfbi_opt_clks,
  701. .opt_clks_cnt = ARRAY_SIZE(dss_rfbi_opt_clks),
  702. };
  703. /*
  704. * 'venc' class
  705. * video encoder
  706. */
  707. static struct omap_hwmod_class omap44xx_venc_hwmod_class = {
  708. .name = "venc",
  709. };
  710. /* dss_venc */
  711. static struct omap_hwmod omap44xx_dss_venc_hwmod = {
  712. .name = "dss_venc",
  713. .class = &omap44xx_venc_hwmod_class,
  714. .clkdm_name = "l3_dss_clkdm",
  715. .main_clk = "dss_tv_clk",
  716. .prcm = {
  717. .omap4 = {
  718. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  719. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  720. },
  721. },
  722. };
  723. /*
  724. * 'fdif' class
  725. * face detection hw accelerator module
  726. */
  727. static struct omap_hwmod_class_sysconfig omap44xx_fdif_sysc = {
  728. .rev_offs = 0x0000,
  729. .sysc_offs = 0x0010,
  730. /*
  731. * FDIF needs 100 OCP clk cycles delay after a softreset before
  732. * accessing sysconfig again.
  733. * The lowest frequency at the moment for L3 bus is 100 MHz, so
  734. * 1usec delay is needed. Add an x2 margin to be safe (2 usecs).
  735. *
  736. * TODO: Indicate errata when available.
  737. */
  738. .srst_udelay = 2,
  739. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_RESET_STATUS |
  740. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  741. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  742. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
  743. .sysc_fields = &omap_hwmod_sysc_type2,
  744. };
  745. static struct omap_hwmod_class omap44xx_fdif_hwmod_class = {
  746. .name = "fdif",
  747. .sysc = &omap44xx_fdif_sysc,
  748. };
  749. /* fdif */
  750. static struct omap_hwmod_irq_info omap44xx_fdif_irqs[] = {
  751. { .irq = 69 + OMAP44XX_IRQ_GIC_START },
  752. { .irq = -1 }
  753. };
  754. static struct omap_hwmod omap44xx_fdif_hwmod = {
  755. .name = "fdif",
  756. .class = &omap44xx_fdif_hwmod_class,
  757. .clkdm_name = "iss_clkdm",
  758. .mpu_irqs = omap44xx_fdif_irqs,
  759. .main_clk = "fdif_fck",
  760. .prcm = {
  761. .omap4 = {
  762. .clkctrl_offs = OMAP4_CM_CAM_FDIF_CLKCTRL_OFFSET,
  763. .context_offs = OMAP4_RM_CAM_FDIF_CONTEXT_OFFSET,
  764. .modulemode = MODULEMODE_SWCTRL,
  765. },
  766. },
  767. };
  768. /*
  769. * 'gpio' class
  770. * general purpose io module
  771. */
  772. static struct omap_hwmod_class_sysconfig omap44xx_gpio_sysc = {
  773. .rev_offs = 0x0000,
  774. .sysc_offs = 0x0010,
  775. .syss_offs = 0x0114,
  776. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |
  777. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  778. SYSS_HAS_RESET_STATUS),
  779. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  780. SIDLE_SMART_WKUP),
  781. .sysc_fields = &omap_hwmod_sysc_type1,
  782. };
  783. static struct omap_hwmod_class omap44xx_gpio_hwmod_class = {
  784. .name = "gpio",
  785. .sysc = &omap44xx_gpio_sysc,
  786. .rev = 2,
  787. };
  788. /* gpio dev_attr */
  789. static struct omap_gpio_dev_attr gpio_dev_attr = {
  790. .bank_width = 32,
  791. .dbck_flag = true,
  792. };
  793. /* gpio1 */
  794. static struct omap_hwmod_irq_info omap44xx_gpio1_irqs[] = {
  795. { .irq = 29 + OMAP44XX_IRQ_GIC_START },
  796. { .irq = -1 }
  797. };
  798. static struct omap_hwmod_opt_clk gpio1_opt_clks[] = {
  799. { .role = "dbclk", .clk = "gpio1_dbclk" },
  800. };
  801. static struct omap_hwmod omap44xx_gpio1_hwmod = {
  802. .name = "gpio1",
  803. .class = &omap44xx_gpio_hwmod_class,
  804. .clkdm_name = "l4_wkup_clkdm",
  805. .mpu_irqs = omap44xx_gpio1_irqs,
  806. .main_clk = "gpio1_ick",
  807. .prcm = {
  808. .omap4 = {
  809. .clkctrl_offs = OMAP4_CM_WKUP_GPIO1_CLKCTRL_OFFSET,
  810. .context_offs = OMAP4_RM_WKUP_GPIO1_CONTEXT_OFFSET,
  811. .modulemode = MODULEMODE_HWCTRL,
  812. },
  813. },
  814. .opt_clks = gpio1_opt_clks,
  815. .opt_clks_cnt = ARRAY_SIZE(gpio1_opt_clks),
  816. .dev_attr = &gpio_dev_attr,
  817. };
  818. /* gpio2 */
  819. static struct omap_hwmod_irq_info omap44xx_gpio2_irqs[] = {
  820. { .irq = 30 + OMAP44XX_IRQ_GIC_START },
  821. { .irq = -1 }
  822. };
  823. static struct omap_hwmod_opt_clk gpio2_opt_clks[] = {
  824. { .role = "dbclk", .clk = "gpio2_dbclk" },
  825. };
  826. static struct omap_hwmod omap44xx_gpio2_hwmod = {
  827. .name = "gpio2",
  828. .class = &omap44xx_gpio_hwmod_class,
  829. .clkdm_name = "l4_per_clkdm",
  830. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  831. .mpu_irqs = omap44xx_gpio2_irqs,
  832. .main_clk = "gpio2_ick",
  833. .prcm = {
  834. .omap4 = {
  835. .clkctrl_offs = OMAP4_CM_L4PER_GPIO2_CLKCTRL_OFFSET,
  836. .context_offs = OMAP4_RM_L4PER_GPIO2_CONTEXT_OFFSET,
  837. .modulemode = MODULEMODE_HWCTRL,
  838. },
  839. },
  840. .opt_clks = gpio2_opt_clks,
  841. .opt_clks_cnt = ARRAY_SIZE(gpio2_opt_clks),
  842. .dev_attr = &gpio_dev_attr,
  843. };
  844. /* gpio3 */
  845. static struct omap_hwmod_irq_info omap44xx_gpio3_irqs[] = {
  846. { .irq = 31 + OMAP44XX_IRQ_GIC_START },
  847. { .irq = -1 }
  848. };
  849. static struct omap_hwmod_opt_clk gpio3_opt_clks[] = {
  850. { .role = "dbclk", .clk = "gpio3_dbclk" },
  851. };
  852. static struct omap_hwmod omap44xx_gpio3_hwmod = {
  853. .name = "gpio3",
  854. .class = &omap44xx_gpio_hwmod_class,
  855. .clkdm_name = "l4_per_clkdm",
  856. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  857. .mpu_irqs = omap44xx_gpio3_irqs,
  858. .main_clk = "gpio3_ick",
  859. .prcm = {
  860. .omap4 = {
  861. .clkctrl_offs = OMAP4_CM_L4PER_GPIO3_CLKCTRL_OFFSET,
  862. .context_offs = OMAP4_RM_L4PER_GPIO3_CONTEXT_OFFSET,
  863. .modulemode = MODULEMODE_HWCTRL,
  864. },
  865. },
  866. .opt_clks = gpio3_opt_clks,
  867. .opt_clks_cnt = ARRAY_SIZE(gpio3_opt_clks),
  868. .dev_attr = &gpio_dev_attr,
  869. };
  870. /* gpio4 */
  871. static struct omap_hwmod_irq_info omap44xx_gpio4_irqs[] = {
  872. { .irq = 32 + OMAP44XX_IRQ_GIC_START },
  873. { .irq = -1 }
  874. };
  875. static struct omap_hwmod_opt_clk gpio4_opt_clks[] = {
  876. { .role = "dbclk", .clk = "gpio4_dbclk" },
  877. };
  878. static struct omap_hwmod omap44xx_gpio4_hwmod = {
  879. .name = "gpio4",
  880. .class = &omap44xx_gpio_hwmod_class,
  881. .clkdm_name = "l4_per_clkdm",
  882. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  883. .mpu_irqs = omap44xx_gpio4_irqs,
  884. .main_clk = "gpio4_ick",
  885. .prcm = {
  886. .omap4 = {
  887. .clkctrl_offs = OMAP4_CM_L4PER_GPIO4_CLKCTRL_OFFSET,
  888. .context_offs = OMAP4_RM_L4PER_GPIO4_CONTEXT_OFFSET,
  889. .modulemode = MODULEMODE_HWCTRL,
  890. },
  891. },
  892. .opt_clks = gpio4_opt_clks,
  893. .opt_clks_cnt = ARRAY_SIZE(gpio4_opt_clks),
  894. .dev_attr = &gpio_dev_attr,
  895. };
  896. /* gpio5 */
  897. static struct omap_hwmod_irq_info omap44xx_gpio5_irqs[] = {
  898. { .irq = 33 + OMAP44XX_IRQ_GIC_START },
  899. { .irq = -1 }
  900. };
  901. static struct omap_hwmod_opt_clk gpio5_opt_clks[] = {
  902. { .role = "dbclk", .clk = "gpio5_dbclk" },
  903. };
  904. static struct omap_hwmod omap44xx_gpio5_hwmod = {
  905. .name = "gpio5",
  906. .class = &omap44xx_gpio_hwmod_class,
  907. .clkdm_name = "l4_per_clkdm",
  908. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  909. .mpu_irqs = omap44xx_gpio5_irqs,
  910. .main_clk = "gpio5_ick",
  911. .prcm = {
  912. .omap4 = {
  913. .clkctrl_offs = OMAP4_CM_L4PER_GPIO5_CLKCTRL_OFFSET,
  914. .context_offs = OMAP4_RM_L4PER_GPIO5_CONTEXT_OFFSET,
  915. .modulemode = MODULEMODE_HWCTRL,
  916. },
  917. },
  918. .opt_clks = gpio5_opt_clks,
  919. .opt_clks_cnt = ARRAY_SIZE(gpio5_opt_clks),
  920. .dev_attr = &gpio_dev_attr,
  921. };
  922. /* gpio6 */
  923. static struct omap_hwmod_irq_info omap44xx_gpio6_irqs[] = {
  924. { .irq = 34 + OMAP44XX_IRQ_GIC_START },
  925. { .irq = -1 }
  926. };
  927. static struct omap_hwmod_opt_clk gpio6_opt_clks[] = {
  928. { .role = "dbclk", .clk = "gpio6_dbclk" },
  929. };
  930. static struct omap_hwmod omap44xx_gpio6_hwmod = {
  931. .name = "gpio6",
  932. .class = &omap44xx_gpio_hwmod_class,
  933. .clkdm_name = "l4_per_clkdm",
  934. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  935. .mpu_irqs = omap44xx_gpio6_irqs,
  936. .main_clk = "gpio6_ick",
  937. .prcm = {
  938. .omap4 = {
  939. .clkctrl_offs = OMAP4_CM_L4PER_GPIO6_CLKCTRL_OFFSET,
  940. .context_offs = OMAP4_RM_L4PER_GPIO6_CONTEXT_OFFSET,
  941. .modulemode = MODULEMODE_HWCTRL,
  942. },
  943. },
  944. .opt_clks = gpio6_opt_clks,
  945. .opt_clks_cnt = ARRAY_SIZE(gpio6_opt_clks),
  946. .dev_attr = &gpio_dev_attr,
  947. };
  948. /*
  949. * 'hdq1w' class
  950. * hdq / 1-wire serial interface controller
  951. */
  952. static struct omap_hwmod_class_sysconfig omap44xx_hdq1w_sysc = {
  953. .rev_offs = 0x0000,
  954. .sysc_offs = 0x0014,
  955. .syss_offs = 0x0018,
  956. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_SOFTRESET |
  957. SYSS_HAS_RESET_STATUS),
  958. .sysc_fields = &omap_hwmod_sysc_type1,
  959. };
  960. static struct omap_hwmod_class omap44xx_hdq1w_hwmod_class = {
  961. .name = "hdq1w",
  962. .sysc = &omap44xx_hdq1w_sysc,
  963. };
  964. /* hdq1w */
  965. static struct omap_hwmod_irq_info omap44xx_hdq1w_irqs[] = {
  966. { .irq = 58 + OMAP44XX_IRQ_GIC_START },
  967. { .irq = -1 }
  968. };
  969. static struct omap_hwmod omap44xx_hdq1w_hwmod = {
  970. .name = "hdq1w",
  971. .class = &omap44xx_hdq1w_hwmod_class,
  972. .clkdm_name = "l4_per_clkdm",
  973. .flags = HWMOD_INIT_NO_RESET, /* XXX temporary */
  974. .mpu_irqs = omap44xx_hdq1w_irqs,
  975. .main_clk = "hdq1w_fck",
  976. .prcm = {
  977. .omap4 = {
  978. .clkctrl_offs = OMAP4_CM_L4PER_HDQ1W_CLKCTRL_OFFSET,
  979. .context_offs = OMAP4_RM_L4PER_HDQ1W_CONTEXT_OFFSET,
  980. .modulemode = MODULEMODE_SWCTRL,
  981. },
  982. },
  983. };
  984. /*
  985. * 'hsi' class
  986. * mipi high-speed synchronous serial interface (multichannel and full-duplex
  987. * serial if)
  988. */
  989. static struct omap_hwmod_class_sysconfig omap44xx_hsi_sysc = {
  990. .rev_offs = 0x0000,
  991. .sysc_offs = 0x0010,
  992. .syss_offs = 0x0014,
  993. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_EMUFREE |
  994. SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
  995. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  996. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  997. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  998. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  999. .sysc_fields = &omap_hwmod_sysc_type1,
  1000. };
  1001. static struct omap_hwmod_class omap44xx_hsi_hwmod_class = {
  1002. .name = "hsi",
  1003. .sysc = &omap44xx_hsi_sysc,
  1004. };
  1005. /* hsi */
  1006. static struct omap_hwmod_irq_info omap44xx_hsi_irqs[] = {
  1007. { .name = "mpu_p1", .irq = 67 + OMAP44XX_IRQ_GIC_START },
  1008. { .name = "mpu_p2", .irq = 68 + OMAP44XX_IRQ_GIC_START },
  1009. { .name = "mpu_dma", .irq = 71 + OMAP44XX_IRQ_GIC_START },
  1010. { .irq = -1 }
  1011. };
  1012. static struct omap_hwmod omap44xx_hsi_hwmod = {
  1013. .name = "hsi",
  1014. .class = &omap44xx_hsi_hwmod_class,
  1015. .clkdm_name = "l3_init_clkdm",
  1016. .mpu_irqs = omap44xx_hsi_irqs,
  1017. .main_clk = "hsi_fck",
  1018. .prcm = {
  1019. .omap4 = {
  1020. .clkctrl_offs = OMAP4_CM_L3INIT_HSI_CLKCTRL_OFFSET,
  1021. .context_offs = OMAP4_RM_L3INIT_HSI_CONTEXT_OFFSET,
  1022. .modulemode = MODULEMODE_HWCTRL,
  1023. },
  1024. },
  1025. };
  1026. /*
  1027. * 'i2c' class
  1028. * multimaster high-speed i2c controller
  1029. */
  1030. static struct omap_hwmod_class_sysconfig omap44xx_i2c_sysc = {
  1031. .sysc_offs = 0x0010,
  1032. .syss_offs = 0x0090,
  1033. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  1034. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
  1035. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  1036. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1037. SIDLE_SMART_WKUP),
  1038. .clockact = CLOCKACT_TEST_ICLK,
  1039. .sysc_fields = &omap_hwmod_sysc_type1,
  1040. };
  1041. static struct omap_hwmod_class omap44xx_i2c_hwmod_class = {
  1042. .name = "i2c",
  1043. .sysc = &omap44xx_i2c_sysc,
  1044. .rev = OMAP_I2C_IP_VERSION_2,
  1045. .reset = &omap_i2c_reset,
  1046. };
  1047. static struct omap_i2c_dev_attr i2c_dev_attr = {
  1048. .flags = OMAP_I2C_FLAG_BUS_SHIFT_NONE,
  1049. };
  1050. /* i2c1 */
  1051. static struct omap_hwmod_irq_info omap44xx_i2c1_irqs[] = {
  1052. { .irq = 56 + OMAP44XX_IRQ_GIC_START },
  1053. { .irq = -1 }
  1054. };
  1055. static struct omap_hwmod_dma_info omap44xx_i2c1_sdma_reqs[] = {
  1056. { .name = "tx", .dma_req = 26 + OMAP44XX_DMA_REQ_START },
  1057. { .name = "rx", .dma_req = 27 + OMAP44XX_DMA_REQ_START },
  1058. { .dma_req = -1 }
  1059. };
  1060. static struct omap_hwmod omap44xx_i2c1_hwmod = {
  1061. .name = "i2c1",
  1062. .class = &omap44xx_i2c_hwmod_class,
  1063. .clkdm_name = "l4_per_clkdm",
  1064. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  1065. .mpu_irqs = omap44xx_i2c1_irqs,
  1066. .sdma_reqs = omap44xx_i2c1_sdma_reqs,
  1067. .main_clk = "i2c1_fck",
  1068. .prcm = {
  1069. .omap4 = {
  1070. .clkctrl_offs = OMAP4_CM_L4PER_I2C1_CLKCTRL_OFFSET,
  1071. .context_offs = OMAP4_RM_L4PER_I2C1_CONTEXT_OFFSET,
  1072. .modulemode = MODULEMODE_SWCTRL,
  1073. },
  1074. },
  1075. .dev_attr = &i2c_dev_attr,
  1076. };
  1077. /* i2c2 */
  1078. static struct omap_hwmod_irq_info omap44xx_i2c2_irqs[] = {
  1079. { .irq = 57 + OMAP44XX_IRQ_GIC_START },
  1080. { .irq = -1 }
  1081. };
  1082. static struct omap_hwmod_dma_info omap44xx_i2c2_sdma_reqs[] = {
  1083. { .name = "tx", .dma_req = 28 + OMAP44XX_DMA_REQ_START },
  1084. { .name = "rx", .dma_req = 29 + OMAP44XX_DMA_REQ_START },
  1085. { .dma_req = -1 }
  1086. };
  1087. static struct omap_hwmod omap44xx_i2c2_hwmod = {
  1088. .name = "i2c2",
  1089. .class = &omap44xx_i2c_hwmod_class,
  1090. .clkdm_name = "l4_per_clkdm",
  1091. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  1092. .mpu_irqs = omap44xx_i2c2_irqs,
  1093. .sdma_reqs = omap44xx_i2c2_sdma_reqs,
  1094. .main_clk = "i2c2_fck",
  1095. .prcm = {
  1096. .omap4 = {
  1097. .clkctrl_offs = OMAP4_CM_L4PER_I2C2_CLKCTRL_OFFSET,
  1098. .context_offs = OMAP4_RM_L4PER_I2C2_CONTEXT_OFFSET,
  1099. .modulemode = MODULEMODE_SWCTRL,
  1100. },
  1101. },
  1102. .dev_attr = &i2c_dev_attr,
  1103. };
  1104. /* i2c3 */
  1105. static struct omap_hwmod_irq_info omap44xx_i2c3_irqs[] = {
  1106. { .irq = 61 + OMAP44XX_IRQ_GIC_START },
  1107. { .irq = -1 }
  1108. };
  1109. static struct omap_hwmod_dma_info omap44xx_i2c3_sdma_reqs[] = {
  1110. { .name = "tx", .dma_req = 24 + OMAP44XX_DMA_REQ_START },
  1111. { .name = "rx", .dma_req = 25 + OMAP44XX_DMA_REQ_START },
  1112. { .dma_req = -1 }
  1113. };
  1114. static struct omap_hwmod omap44xx_i2c3_hwmod = {
  1115. .name = "i2c3",
  1116. .class = &omap44xx_i2c_hwmod_class,
  1117. .clkdm_name = "l4_per_clkdm",
  1118. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  1119. .mpu_irqs = omap44xx_i2c3_irqs,
  1120. .sdma_reqs = omap44xx_i2c3_sdma_reqs,
  1121. .main_clk = "i2c3_fck",
  1122. .prcm = {
  1123. .omap4 = {
  1124. .clkctrl_offs = OMAP4_CM_L4PER_I2C3_CLKCTRL_OFFSET,
  1125. .context_offs = OMAP4_RM_L4PER_I2C3_CONTEXT_OFFSET,
  1126. .modulemode = MODULEMODE_SWCTRL,
  1127. },
  1128. },
  1129. .dev_attr = &i2c_dev_attr,
  1130. };
  1131. /* i2c4 */
  1132. static struct omap_hwmod_irq_info omap44xx_i2c4_irqs[] = {
  1133. { .irq = 62 + OMAP44XX_IRQ_GIC_START },
  1134. { .irq = -1 }
  1135. };
  1136. static struct omap_hwmod_dma_info omap44xx_i2c4_sdma_reqs[] = {
  1137. { .name = "tx", .dma_req = 123 + OMAP44XX_DMA_REQ_START },
  1138. { .name = "rx", .dma_req = 124 + OMAP44XX_DMA_REQ_START },
  1139. { .dma_req = -1 }
  1140. };
  1141. static struct omap_hwmod omap44xx_i2c4_hwmod = {
  1142. .name = "i2c4",
  1143. .class = &omap44xx_i2c_hwmod_class,
  1144. .clkdm_name = "l4_per_clkdm",
  1145. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  1146. .mpu_irqs = omap44xx_i2c4_irqs,
  1147. .sdma_reqs = omap44xx_i2c4_sdma_reqs,
  1148. .main_clk = "i2c4_fck",
  1149. .prcm = {
  1150. .omap4 = {
  1151. .clkctrl_offs = OMAP4_CM_L4PER_I2C4_CLKCTRL_OFFSET,
  1152. .context_offs = OMAP4_RM_L4PER_I2C4_CONTEXT_OFFSET,
  1153. .modulemode = MODULEMODE_SWCTRL,
  1154. },
  1155. },
  1156. .dev_attr = &i2c_dev_attr,
  1157. };
  1158. /*
  1159. * 'ipu' class
  1160. * imaging processor unit
  1161. */
  1162. static struct omap_hwmod_class omap44xx_ipu_hwmod_class = {
  1163. .name = "ipu",
  1164. };
  1165. /* ipu */
  1166. static struct omap_hwmod_irq_info omap44xx_ipu_irqs[] = {
  1167. { .irq = 100 + OMAP44XX_IRQ_GIC_START },
  1168. { .irq = -1 }
  1169. };
  1170. static struct omap_hwmod_rst_info omap44xx_ipu_resets[] = {
  1171. { .name = "cpu0", .rst_shift = 0 },
  1172. { .name = "cpu1", .rst_shift = 1 },
  1173. { .name = "mmu_cache", .rst_shift = 2 },
  1174. };
  1175. static struct omap_hwmod omap44xx_ipu_hwmod = {
  1176. .name = "ipu",
  1177. .class = &omap44xx_ipu_hwmod_class,
  1178. .clkdm_name = "ducati_clkdm",
  1179. .mpu_irqs = omap44xx_ipu_irqs,
  1180. .rst_lines = omap44xx_ipu_resets,
  1181. .rst_lines_cnt = ARRAY_SIZE(omap44xx_ipu_resets),
  1182. .main_clk = "ipu_fck",
  1183. .prcm = {
  1184. .omap4 = {
  1185. .clkctrl_offs = OMAP4_CM_DUCATI_DUCATI_CLKCTRL_OFFSET,
  1186. .rstctrl_offs = OMAP4_RM_DUCATI_RSTCTRL_OFFSET,
  1187. .context_offs = OMAP4_RM_DUCATI_DUCATI_CONTEXT_OFFSET,
  1188. .modulemode = MODULEMODE_HWCTRL,
  1189. },
  1190. },
  1191. };
  1192. /*
  1193. * 'iss' class
  1194. * external images sensor pixel data processor
  1195. */
  1196. static struct omap_hwmod_class_sysconfig omap44xx_iss_sysc = {
  1197. .rev_offs = 0x0000,
  1198. .sysc_offs = 0x0010,
  1199. /*
  1200. * ISS needs 100 OCP clk cycles delay after a softreset before
  1201. * accessing sysconfig again.
  1202. * The lowest frequency at the moment for L3 bus is 100 MHz, so
  1203. * 1usec delay is needed. Add an x2 margin to be safe (2 usecs).
  1204. *
  1205. * TODO: Indicate errata when available.
  1206. */
  1207. .srst_udelay = 2,
  1208. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_RESET_STATUS |
  1209. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  1210. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1211. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  1212. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  1213. .sysc_fields = &omap_hwmod_sysc_type2,
  1214. };
  1215. static struct omap_hwmod_class omap44xx_iss_hwmod_class = {
  1216. .name = "iss",
  1217. .sysc = &omap44xx_iss_sysc,
  1218. };
  1219. /* iss */
  1220. static struct omap_hwmod_irq_info omap44xx_iss_irqs[] = {
  1221. { .irq = 24 + OMAP44XX_IRQ_GIC_START },
  1222. { .irq = -1 }
  1223. };
  1224. static struct omap_hwmod_dma_info omap44xx_iss_sdma_reqs[] = {
  1225. { .name = "1", .dma_req = 8 + OMAP44XX_DMA_REQ_START },
  1226. { .name = "2", .dma_req = 9 + OMAP44XX_DMA_REQ_START },
  1227. { .name = "3", .dma_req = 11 + OMAP44XX_DMA_REQ_START },
  1228. { .name = "4", .dma_req = 12 + OMAP44XX_DMA_REQ_START },
  1229. { .dma_req = -1 }
  1230. };
  1231. static struct omap_hwmod_opt_clk iss_opt_clks[] = {
  1232. { .role = "ctrlclk", .clk = "iss_ctrlclk" },
  1233. };
  1234. static struct omap_hwmod omap44xx_iss_hwmod = {
  1235. .name = "iss",
  1236. .class = &omap44xx_iss_hwmod_class,
  1237. .clkdm_name = "iss_clkdm",
  1238. .mpu_irqs = omap44xx_iss_irqs,
  1239. .sdma_reqs = omap44xx_iss_sdma_reqs,
  1240. .main_clk = "iss_fck",
  1241. .prcm = {
  1242. .omap4 = {
  1243. .clkctrl_offs = OMAP4_CM_CAM_ISS_CLKCTRL_OFFSET,
  1244. .context_offs = OMAP4_RM_CAM_ISS_CONTEXT_OFFSET,
  1245. .modulemode = MODULEMODE_SWCTRL,
  1246. },
  1247. },
  1248. .opt_clks = iss_opt_clks,
  1249. .opt_clks_cnt = ARRAY_SIZE(iss_opt_clks),
  1250. };
  1251. /*
  1252. * 'iva' class
  1253. * multi-standard video encoder/decoder hardware accelerator
  1254. */
  1255. static struct omap_hwmod_class omap44xx_iva_hwmod_class = {
  1256. .name = "iva",
  1257. };
  1258. /* iva */
  1259. static struct omap_hwmod_irq_info omap44xx_iva_irqs[] = {
  1260. { .name = "sync_1", .irq = 103 + OMAP44XX_IRQ_GIC_START },
  1261. { .name = "sync_0", .irq = 104 + OMAP44XX_IRQ_GIC_START },
  1262. { .name = "mailbox_0", .irq = 107 + OMAP44XX_IRQ_GIC_START },
  1263. { .irq = -1 }
  1264. };
  1265. static struct omap_hwmod_rst_info omap44xx_iva_resets[] = {
  1266. { .name = "seq0", .rst_shift = 0 },
  1267. { .name = "seq1", .rst_shift = 1 },
  1268. { .name = "logic", .rst_shift = 2 },
  1269. };
  1270. static struct omap_hwmod omap44xx_iva_hwmod = {
  1271. .name = "iva",
  1272. .class = &omap44xx_iva_hwmod_class,
  1273. .clkdm_name = "ivahd_clkdm",
  1274. .mpu_irqs = omap44xx_iva_irqs,
  1275. .rst_lines = omap44xx_iva_resets,
  1276. .rst_lines_cnt = ARRAY_SIZE(omap44xx_iva_resets),
  1277. .main_clk = "iva_fck",
  1278. .prcm = {
  1279. .omap4 = {
  1280. .clkctrl_offs = OMAP4_CM_IVAHD_IVAHD_CLKCTRL_OFFSET,
  1281. .rstctrl_offs = OMAP4_RM_IVAHD_RSTCTRL_OFFSET,
  1282. .context_offs = OMAP4_RM_IVAHD_IVAHD_CONTEXT_OFFSET,
  1283. .modulemode = MODULEMODE_HWCTRL,
  1284. },
  1285. },
  1286. };
  1287. /*
  1288. * 'kbd' class
  1289. * keyboard controller
  1290. */
  1291. static struct omap_hwmod_class_sysconfig omap44xx_kbd_sysc = {
  1292. .rev_offs = 0x0000,
  1293. .sysc_offs = 0x0010,
  1294. .syss_offs = 0x0014,
  1295. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  1296. SYSC_HAS_EMUFREE | SYSC_HAS_ENAWAKEUP |
  1297. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  1298. SYSS_HAS_RESET_STATUS),
  1299. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1300. .sysc_fields = &omap_hwmod_sysc_type1,
  1301. };
  1302. static struct omap_hwmod_class omap44xx_kbd_hwmod_class = {
  1303. .name = "kbd",
  1304. .sysc = &omap44xx_kbd_sysc,
  1305. };
  1306. /* kbd */
  1307. static struct omap_hwmod_irq_info omap44xx_kbd_irqs[] = {
  1308. { .irq = 120 + OMAP44XX_IRQ_GIC_START },
  1309. { .irq = -1 }
  1310. };
  1311. static struct omap_hwmod omap44xx_kbd_hwmod = {
  1312. .name = "kbd",
  1313. .class = &omap44xx_kbd_hwmod_class,
  1314. .clkdm_name = "l4_wkup_clkdm",
  1315. .mpu_irqs = omap44xx_kbd_irqs,
  1316. .main_clk = "kbd_fck",
  1317. .prcm = {
  1318. .omap4 = {
  1319. .clkctrl_offs = OMAP4_CM_WKUP_KEYBOARD_CLKCTRL_OFFSET,
  1320. .context_offs = OMAP4_RM_WKUP_KEYBOARD_CONTEXT_OFFSET,
  1321. .modulemode = MODULEMODE_SWCTRL,
  1322. },
  1323. },
  1324. };
  1325. /*
  1326. * 'mailbox' class
  1327. * mailbox module allowing communication between the on-chip processors using a
  1328. * queued mailbox-interrupt mechanism.
  1329. */
  1330. static struct omap_hwmod_class_sysconfig omap44xx_mailbox_sysc = {
  1331. .rev_offs = 0x0000,
  1332. .sysc_offs = 0x0010,
  1333. .sysc_flags = (SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
  1334. SYSC_HAS_SOFTRESET),
  1335. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1336. .sysc_fields = &omap_hwmod_sysc_type2,
  1337. };
  1338. static struct omap_hwmod_class omap44xx_mailbox_hwmod_class = {
  1339. .name = "mailbox",
  1340. .sysc = &omap44xx_mailbox_sysc,
  1341. };
  1342. /* mailbox */
  1343. static struct omap_hwmod_irq_info omap44xx_mailbox_irqs[] = {
  1344. { .irq = 26 + OMAP44XX_IRQ_GIC_START },
  1345. { .irq = -1 }
  1346. };
  1347. static struct omap_hwmod omap44xx_mailbox_hwmod = {
  1348. .name = "mailbox",
  1349. .class = &omap44xx_mailbox_hwmod_class,
  1350. .clkdm_name = "l4_cfg_clkdm",
  1351. .mpu_irqs = omap44xx_mailbox_irqs,
  1352. .prcm = {
  1353. .omap4 = {
  1354. .clkctrl_offs = OMAP4_CM_L4CFG_MAILBOX_CLKCTRL_OFFSET,
  1355. .context_offs = OMAP4_RM_L4CFG_MAILBOX_CONTEXT_OFFSET,
  1356. },
  1357. },
  1358. };
  1359. /*
  1360. * 'mcbsp' class
  1361. * multi channel buffered serial port controller
  1362. */
  1363. static struct omap_hwmod_class_sysconfig omap44xx_mcbsp_sysc = {
  1364. .sysc_offs = 0x008c,
  1365. .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_ENAWAKEUP |
  1366. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  1367. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1368. .sysc_fields = &omap_hwmod_sysc_type1,
  1369. };
  1370. static struct omap_hwmod_class omap44xx_mcbsp_hwmod_class = {
  1371. .name = "mcbsp",
  1372. .sysc = &omap44xx_mcbsp_sysc,
  1373. .rev = MCBSP_CONFIG_TYPE4,
  1374. };
  1375. /* mcbsp1 */
  1376. static struct omap_hwmod_irq_info omap44xx_mcbsp1_irqs[] = {
  1377. { .irq = 17 + OMAP44XX_IRQ_GIC_START },
  1378. { .irq = -1 }
  1379. };
  1380. static struct omap_hwmod_dma_info omap44xx_mcbsp1_sdma_reqs[] = {
  1381. { .name = "tx", .dma_req = 32 + OMAP44XX_DMA_REQ_START },
  1382. { .name = "rx", .dma_req = 33 + OMAP44XX_DMA_REQ_START },
  1383. { .dma_req = -1 }
  1384. };
  1385. static struct omap_hwmod_opt_clk mcbsp1_opt_clks[] = {
  1386. { .role = "pad_fck", .clk = "pad_clks_ck" },
  1387. { .role = "prcm_clk", .clk = "mcbsp1_sync_mux_ck" },
  1388. };
  1389. static struct omap_hwmod omap44xx_mcbsp1_hwmod = {
  1390. .name = "mcbsp1",
  1391. .class = &omap44xx_mcbsp_hwmod_class,
  1392. .clkdm_name = "abe_clkdm",
  1393. .mpu_irqs = omap44xx_mcbsp1_irqs,
  1394. .sdma_reqs = omap44xx_mcbsp1_sdma_reqs,
  1395. .main_clk = "mcbsp1_fck",
  1396. .prcm = {
  1397. .omap4 = {
  1398. .clkctrl_offs = OMAP4_CM1_ABE_MCBSP1_CLKCTRL_OFFSET,
  1399. .context_offs = OMAP4_RM_ABE_MCBSP1_CONTEXT_OFFSET,
  1400. .modulemode = MODULEMODE_SWCTRL,
  1401. },
  1402. },
  1403. .opt_clks = mcbsp1_opt_clks,
  1404. .opt_clks_cnt = ARRAY_SIZE(mcbsp1_opt_clks),
  1405. };
  1406. /* mcbsp2 */
  1407. static struct omap_hwmod_irq_info omap44xx_mcbsp2_irqs[] = {
  1408. { .irq = 22 + OMAP44XX_IRQ_GIC_START },
  1409. { .irq = -1 }
  1410. };
  1411. static struct omap_hwmod_dma_info omap44xx_mcbsp2_sdma_reqs[] = {
  1412. { .name = "tx", .dma_req = 16 + OMAP44XX_DMA_REQ_START },
  1413. { .name = "rx", .dma_req = 17 + OMAP44XX_DMA_REQ_START },
  1414. { .dma_req = -1 }
  1415. };
  1416. static struct omap_hwmod_opt_clk mcbsp2_opt_clks[] = {
  1417. { .role = "pad_fck", .clk = "pad_clks_ck" },
  1418. { .role = "prcm_clk", .clk = "mcbsp2_sync_mux_ck" },
  1419. };
  1420. static struct omap_hwmod omap44xx_mcbsp2_hwmod = {
  1421. .name = "mcbsp2",
  1422. .class = &omap44xx_mcbsp_hwmod_class,
  1423. .clkdm_name = "abe_clkdm",
  1424. .mpu_irqs = omap44xx_mcbsp2_irqs,
  1425. .sdma_reqs = omap44xx_mcbsp2_sdma_reqs,
  1426. .main_clk = "mcbsp2_fck",
  1427. .prcm = {
  1428. .omap4 = {
  1429. .clkctrl_offs = OMAP4_CM1_ABE_MCBSP2_CLKCTRL_OFFSET,
  1430. .context_offs = OMAP4_RM_ABE_MCBSP2_CONTEXT_OFFSET,
  1431. .modulemode = MODULEMODE_SWCTRL,
  1432. },
  1433. },
  1434. .opt_clks = mcbsp2_opt_clks,
  1435. .opt_clks_cnt = ARRAY_SIZE(mcbsp2_opt_clks),
  1436. };
  1437. /* mcbsp3 */
  1438. static struct omap_hwmod_irq_info omap44xx_mcbsp3_irqs[] = {
  1439. { .irq = 23 + OMAP44XX_IRQ_GIC_START },
  1440. { .irq = -1 }
  1441. };
  1442. static struct omap_hwmod_dma_info omap44xx_mcbsp3_sdma_reqs[] = {
  1443. { .name = "tx", .dma_req = 18 + OMAP44XX_DMA_REQ_START },
  1444. { .name = "rx", .dma_req = 19 + OMAP44XX_DMA_REQ_START },
  1445. { .dma_req = -1 }
  1446. };
  1447. static struct omap_hwmod_opt_clk mcbsp3_opt_clks[] = {
  1448. { .role = "pad_fck", .clk = "pad_clks_ck" },
  1449. { .role = "prcm_clk", .clk = "mcbsp3_sync_mux_ck" },
  1450. };
  1451. static struct omap_hwmod omap44xx_mcbsp3_hwmod = {
  1452. .name = "mcbsp3",
  1453. .class = &omap44xx_mcbsp_hwmod_class,
  1454. .clkdm_name = "abe_clkdm",
  1455. .mpu_irqs = omap44xx_mcbsp3_irqs,
  1456. .sdma_reqs = omap44xx_mcbsp3_sdma_reqs,
  1457. .main_clk = "mcbsp3_fck",
  1458. .prcm = {
  1459. .omap4 = {
  1460. .clkctrl_offs = OMAP4_CM1_ABE_MCBSP3_CLKCTRL_OFFSET,
  1461. .context_offs = OMAP4_RM_ABE_MCBSP3_CONTEXT_OFFSET,
  1462. .modulemode = MODULEMODE_SWCTRL,
  1463. },
  1464. },
  1465. .opt_clks = mcbsp3_opt_clks,
  1466. .opt_clks_cnt = ARRAY_SIZE(mcbsp3_opt_clks),
  1467. };
  1468. /* mcbsp4 */
  1469. static struct omap_hwmod_irq_info omap44xx_mcbsp4_irqs[] = {
  1470. { .irq = 16 + OMAP44XX_IRQ_GIC_START },
  1471. { .irq = -1 }
  1472. };
  1473. static struct omap_hwmod_dma_info omap44xx_mcbsp4_sdma_reqs[] = {
  1474. { .name = "tx", .dma_req = 30 + OMAP44XX_DMA_REQ_START },
  1475. { .name = "rx", .dma_req = 31 + OMAP44XX_DMA_REQ_START },
  1476. { .dma_req = -1 }
  1477. };
  1478. static struct omap_hwmod_opt_clk mcbsp4_opt_clks[] = {
  1479. { .role = "pad_fck", .clk = "pad_clks_ck" },
  1480. { .role = "prcm_clk", .clk = "mcbsp4_sync_mux_ck" },
  1481. };
  1482. static struct omap_hwmod omap44xx_mcbsp4_hwmod = {
  1483. .name = "mcbsp4",
  1484. .class = &omap44xx_mcbsp_hwmod_class,
  1485. .clkdm_name = "l4_per_clkdm",
  1486. .mpu_irqs = omap44xx_mcbsp4_irqs,
  1487. .sdma_reqs = omap44xx_mcbsp4_sdma_reqs,
  1488. .main_clk = "mcbsp4_fck",
  1489. .prcm = {
  1490. .omap4 = {
  1491. .clkctrl_offs = OMAP4_CM_L4PER_MCBSP4_CLKCTRL_OFFSET,
  1492. .context_offs = OMAP4_RM_L4PER_MCBSP4_CONTEXT_OFFSET,
  1493. .modulemode = MODULEMODE_SWCTRL,
  1494. },
  1495. },
  1496. .opt_clks = mcbsp4_opt_clks,
  1497. .opt_clks_cnt = ARRAY_SIZE(mcbsp4_opt_clks),
  1498. };
  1499. /*
  1500. * 'mcpdm' class
  1501. * multi channel pdm controller (proprietary interface with phoenix power
  1502. * ic)
  1503. */
  1504. static struct omap_hwmod_class_sysconfig omap44xx_mcpdm_sysc = {
  1505. .rev_offs = 0x0000,
  1506. .sysc_offs = 0x0010,
  1507. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  1508. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  1509. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1510. SIDLE_SMART_WKUP),
  1511. .sysc_fields = &omap_hwmod_sysc_type2,
  1512. };
  1513. static struct omap_hwmod_class omap44xx_mcpdm_hwmod_class = {
  1514. .name = "mcpdm",
  1515. .sysc = &omap44xx_mcpdm_sysc,
  1516. };
  1517. /* mcpdm */
  1518. static struct omap_hwmod_irq_info omap44xx_mcpdm_irqs[] = {
  1519. { .irq = 112 + OMAP44XX_IRQ_GIC_START },
  1520. { .irq = -1 }
  1521. };
  1522. static struct omap_hwmod_dma_info omap44xx_mcpdm_sdma_reqs[] = {
  1523. { .name = "up_link", .dma_req = 64 + OMAP44XX_DMA_REQ_START },
  1524. { .name = "dn_link", .dma_req = 65 + OMAP44XX_DMA_REQ_START },
  1525. { .dma_req = -1 }
  1526. };
  1527. static struct omap_hwmod omap44xx_mcpdm_hwmod = {
  1528. .name = "mcpdm",
  1529. .class = &omap44xx_mcpdm_hwmod_class,
  1530. .clkdm_name = "abe_clkdm",
  1531. .mpu_irqs = omap44xx_mcpdm_irqs,
  1532. .sdma_reqs = omap44xx_mcpdm_sdma_reqs,
  1533. .main_clk = "mcpdm_fck",
  1534. .prcm = {
  1535. .omap4 = {
  1536. .clkctrl_offs = OMAP4_CM1_ABE_PDM_CLKCTRL_OFFSET,
  1537. .context_offs = OMAP4_RM_ABE_PDM_CONTEXT_OFFSET,
  1538. .modulemode = MODULEMODE_SWCTRL,
  1539. },
  1540. },
  1541. };
  1542. /*
  1543. * 'mcspi' class
  1544. * multichannel serial port interface (mcspi) / master/slave synchronous serial
  1545. * bus
  1546. */
  1547. static struct omap_hwmod_class_sysconfig omap44xx_mcspi_sysc = {
  1548. .rev_offs = 0x0000,
  1549. .sysc_offs = 0x0010,
  1550. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  1551. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  1552. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1553. SIDLE_SMART_WKUP),
  1554. .sysc_fields = &omap_hwmod_sysc_type2,
  1555. };
  1556. static struct omap_hwmod_class omap44xx_mcspi_hwmod_class = {
  1557. .name = "mcspi",
  1558. .sysc = &omap44xx_mcspi_sysc,
  1559. .rev = OMAP4_MCSPI_REV,
  1560. };
  1561. /* mcspi1 */
  1562. static struct omap_hwmod_irq_info omap44xx_mcspi1_irqs[] = {
  1563. { .irq = 65 + OMAP44XX_IRQ_GIC_START },
  1564. { .irq = -1 }
  1565. };
  1566. static struct omap_hwmod_dma_info omap44xx_mcspi1_sdma_reqs[] = {
  1567. { .name = "tx0", .dma_req = 34 + OMAP44XX_DMA_REQ_START },
  1568. { .name = "rx0", .dma_req = 35 + OMAP44XX_DMA_REQ_START },
  1569. { .name = "tx1", .dma_req = 36 + OMAP44XX_DMA_REQ_START },
  1570. { .name = "rx1", .dma_req = 37 + OMAP44XX_DMA_REQ_START },
  1571. { .name = "tx2", .dma_req = 38 + OMAP44XX_DMA_REQ_START },
  1572. { .name = "rx2", .dma_req = 39 + OMAP44XX_DMA_REQ_START },
  1573. { .name = "tx3", .dma_req = 40 + OMAP44XX_DMA_REQ_START },
  1574. { .name = "rx3", .dma_req = 41 + OMAP44XX_DMA_REQ_START },
  1575. { .dma_req = -1 }
  1576. };
  1577. /* mcspi1 dev_attr */
  1578. static struct omap2_mcspi_dev_attr mcspi1_dev_attr = {
  1579. .num_chipselect = 4,
  1580. };
  1581. static struct omap_hwmod omap44xx_mcspi1_hwmod = {
  1582. .name = "mcspi1",
  1583. .class = &omap44xx_mcspi_hwmod_class,
  1584. .clkdm_name = "l4_per_clkdm",
  1585. .mpu_irqs = omap44xx_mcspi1_irqs,
  1586. .sdma_reqs = omap44xx_mcspi1_sdma_reqs,
  1587. .main_clk = "mcspi1_fck",
  1588. .prcm = {
  1589. .omap4 = {
  1590. .clkctrl_offs = OMAP4_CM_L4PER_MCSPI1_CLKCTRL_OFFSET,
  1591. .context_offs = OMAP4_RM_L4PER_MCSPI1_CONTEXT_OFFSET,
  1592. .modulemode = MODULEMODE_SWCTRL,
  1593. },
  1594. },
  1595. .dev_attr = &mcspi1_dev_attr,
  1596. };
  1597. /* mcspi2 */
  1598. static struct omap_hwmod_irq_info omap44xx_mcspi2_irqs[] = {
  1599. { .irq = 66 + OMAP44XX_IRQ_GIC_START },
  1600. { .irq = -1 }
  1601. };
  1602. static struct omap_hwmod_dma_info omap44xx_mcspi2_sdma_reqs[] = {
  1603. { .name = "tx0", .dma_req = 42 + OMAP44XX_DMA_REQ_START },
  1604. { .name = "rx0", .dma_req = 43 + OMAP44XX_DMA_REQ_START },
  1605. { .name = "tx1", .dma_req = 44 + OMAP44XX_DMA_REQ_START },
  1606. { .name = "rx1", .dma_req = 45 + OMAP44XX_DMA_REQ_START },
  1607. { .dma_req = -1 }
  1608. };
  1609. /* mcspi2 dev_attr */
  1610. static struct omap2_mcspi_dev_attr mcspi2_dev_attr = {
  1611. .num_chipselect = 2,
  1612. };
  1613. static struct omap_hwmod omap44xx_mcspi2_hwmod = {
  1614. .name = "mcspi2",
  1615. .class = &omap44xx_mcspi_hwmod_class,
  1616. .clkdm_name = "l4_per_clkdm",
  1617. .mpu_irqs = omap44xx_mcspi2_irqs,
  1618. .sdma_reqs = omap44xx_mcspi2_sdma_reqs,
  1619. .main_clk = "mcspi2_fck",
  1620. .prcm = {
  1621. .omap4 = {
  1622. .clkctrl_offs = OMAP4_CM_L4PER_MCSPI2_CLKCTRL_OFFSET,
  1623. .context_offs = OMAP4_RM_L4PER_MCSPI2_CONTEXT_OFFSET,
  1624. .modulemode = MODULEMODE_SWCTRL,
  1625. },
  1626. },
  1627. .dev_attr = &mcspi2_dev_attr,
  1628. };
  1629. /* mcspi3 */
  1630. static struct omap_hwmod_irq_info omap44xx_mcspi3_irqs[] = {
  1631. { .irq = 91 + OMAP44XX_IRQ_GIC_START },
  1632. { .irq = -1 }
  1633. };
  1634. static struct omap_hwmod_dma_info omap44xx_mcspi3_sdma_reqs[] = {
  1635. { .name = "tx0", .dma_req = 14 + OMAP44XX_DMA_REQ_START },
  1636. { .name = "rx0", .dma_req = 15 + OMAP44XX_DMA_REQ_START },
  1637. { .name = "tx1", .dma_req = 22 + OMAP44XX_DMA_REQ_START },
  1638. { .name = "rx1", .dma_req = 23 + OMAP44XX_DMA_REQ_START },
  1639. { .dma_req = -1 }
  1640. };
  1641. /* mcspi3 dev_attr */
  1642. static struct omap2_mcspi_dev_attr mcspi3_dev_attr = {
  1643. .num_chipselect = 2,
  1644. };
  1645. static struct omap_hwmod omap44xx_mcspi3_hwmod = {
  1646. .name = "mcspi3",
  1647. .class = &omap44xx_mcspi_hwmod_class,
  1648. .clkdm_name = "l4_per_clkdm",
  1649. .mpu_irqs = omap44xx_mcspi3_irqs,
  1650. .sdma_reqs = omap44xx_mcspi3_sdma_reqs,
  1651. .main_clk = "mcspi3_fck",
  1652. .prcm = {
  1653. .omap4 = {
  1654. .clkctrl_offs = OMAP4_CM_L4PER_MCSPI3_CLKCTRL_OFFSET,
  1655. .context_offs = OMAP4_RM_L4PER_MCSPI3_CONTEXT_OFFSET,
  1656. .modulemode = MODULEMODE_SWCTRL,
  1657. },
  1658. },
  1659. .dev_attr = &mcspi3_dev_attr,
  1660. };
  1661. /* mcspi4 */
  1662. static struct omap_hwmod_irq_info omap44xx_mcspi4_irqs[] = {
  1663. { .irq = 48 + OMAP44XX_IRQ_GIC_START },
  1664. { .irq = -1 }
  1665. };
  1666. static struct omap_hwmod_dma_info omap44xx_mcspi4_sdma_reqs[] = {
  1667. { .name = "tx0", .dma_req = 69 + OMAP44XX_DMA_REQ_START },
  1668. { .name = "rx0", .dma_req = 70 + OMAP44XX_DMA_REQ_START },
  1669. { .dma_req = -1 }
  1670. };
  1671. /* mcspi4 dev_attr */
  1672. static struct omap2_mcspi_dev_attr mcspi4_dev_attr = {
  1673. .num_chipselect = 1,
  1674. };
  1675. static struct omap_hwmod omap44xx_mcspi4_hwmod = {
  1676. .name = "mcspi4",
  1677. .class = &omap44xx_mcspi_hwmod_class,
  1678. .clkdm_name = "l4_per_clkdm",
  1679. .mpu_irqs = omap44xx_mcspi4_irqs,
  1680. .sdma_reqs = omap44xx_mcspi4_sdma_reqs,
  1681. .main_clk = "mcspi4_fck",
  1682. .prcm = {
  1683. .omap4 = {
  1684. .clkctrl_offs = OMAP4_CM_L4PER_MCSPI4_CLKCTRL_OFFSET,
  1685. .context_offs = OMAP4_RM_L4PER_MCSPI4_CONTEXT_OFFSET,
  1686. .modulemode = MODULEMODE_SWCTRL,
  1687. },
  1688. },
  1689. .dev_attr = &mcspi4_dev_attr,
  1690. };
  1691. /*
  1692. * 'mmc' class
  1693. * multimedia card high-speed/sd/sdio (mmc/sd/sdio) host controller
  1694. */
  1695. static struct omap_hwmod_class_sysconfig omap44xx_mmc_sysc = {
  1696. .rev_offs = 0x0000,
  1697. .sysc_offs = 0x0010,
  1698. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_MIDLEMODE |
  1699. SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
  1700. SYSC_HAS_SOFTRESET),
  1701. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1702. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  1703. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  1704. .sysc_fields = &omap_hwmod_sysc_type2,
  1705. };
  1706. static struct omap_hwmod_class omap44xx_mmc_hwmod_class = {
  1707. .name = "mmc",
  1708. .sysc = &omap44xx_mmc_sysc,
  1709. };
  1710. /* mmc1 */
  1711. static struct omap_hwmod_irq_info omap44xx_mmc1_irqs[] = {
  1712. { .irq = 83 + OMAP44XX_IRQ_GIC_START },
  1713. { .irq = -1 }
  1714. };
  1715. static struct omap_hwmod_dma_info omap44xx_mmc1_sdma_reqs[] = {
  1716. { .name = "tx", .dma_req = 60 + OMAP44XX_DMA_REQ_START },
  1717. { .name = "rx", .dma_req = 61 + OMAP44XX_DMA_REQ_START },
  1718. { .dma_req = -1 }
  1719. };
  1720. /* mmc1 dev_attr */
  1721. static struct omap_mmc_dev_attr mmc1_dev_attr = {
  1722. .flags = OMAP_HSMMC_SUPPORTS_DUAL_VOLT,
  1723. };
  1724. static struct omap_hwmod omap44xx_mmc1_hwmod = {
  1725. .name = "mmc1",
  1726. .class = &omap44xx_mmc_hwmod_class,
  1727. .clkdm_name = "l3_init_clkdm",
  1728. .mpu_irqs = omap44xx_mmc1_irqs,
  1729. .sdma_reqs = omap44xx_mmc1_sdma_reqs,
  1730. .main_clk = "mmc1_fck",
  1731. .prcm = {
  1732. .omap4 = {
  1733. .clkctrl_offs = OMAP4_CM_L3INIT_MMC1_CLKCTRL_OFFSET,
  1734. .context_offs = OMAP4_RM_L3INIT_MMC1_CONTEXT_OFFSET,
  1735. .modulemode = MODULEMODE_SWCTRL,
  1736. },
  1737. },
  1738. .dev_attr = &mmc1_dev_attr,
  1739. };
  1740. /* mmc2 */
  1741. static struct omap_hwmod_irq_info omap44xx_mmc2_irqs[] = {
  1742. { .irq = 86 + OMAP44XX_IRQ_GIC_START },
  1743. { .irq = -1 }
  1744. };
  1745. static struct omap_hwmod_dma_info omap44xx_mmc2_sdma_reqs[] = {
  1746. { .name = "tx", .dma_req = 46 + OMAP44XX_DMA_REQ_START },
  1747. { .name = "rx", .dma_req = 47 + OMAP44XX_DMA_REQ_START },
  1748. { .dma_req = -1 }
  1749. };
  1750. static struct omap_hwmod omap44xx_mmc2_hwmod = {
  1751. .name = "mmc2",
  1752. .class = &omap44xx_mmc_hwmod_class,
  1753. .clkdm_name = "l3_init_clkdm",
  1754. .mpu_irqs = omap44xx_mmc2_irqs,
  1755. .sdma_reqs = omap44xx_mmc2_sdma_reqs,
  1756. .main_clk = "mmc2_fck",
  1757. .prcm = {
  1758. .omap4 = {
  1759. .clkctrl_offs = OMAP4_CM_L3INIT_MMC2_CLKCTRL_OFFSET,
  1760. .context_offs = OMAP4_RM_L3INIT_MMC2_CONTEXT_OFFSET,
  1761. .modulemode = MODULEMODE_SWCTRL,
  1762. },
  1763. },
  1764. };
  1765. /* mmc3 */
  1766. static struct omap_hwmod_irq_info omap44xx_mmc3_irqs[] = {
  1767. { .irq = 94 + OMAP44XX_IRQ_GIC_START },
  1768. { .irq = -1 }
  1769. };
  1770. static struct omap_hwmod_dma_info omap44xx_mmc3_sdma_reqs[] = {
  1771. { .name = "tx", .dma_req = 76 + OMAP44XX_DMA_REQ_START },
  1772. { .name = "rx", .dma_req = 77 + OMAP44XX_DMA_REQ_START },
  1773. { .dma_req = -1 }
  1774. };
  1775. static struct omap_hwmod omap44xx_mmc3_hwmod = {
  1776. .name = "mmc3",
  1777. .class = &omap44xx_mmc_hwmod_class,
  1778. .clkdm_name = "l4_per_clkdm",
  1779. .mpu_irqs = omap44xx_mmc3_irqs,
  1780. .sdma_reqs = omap44xx_mmc3_sdma_reqs,
  1781. .main_clk = "mmc3_fck",
  1782. .prcm = {
  1783. .omap4 = {
  1784. .clkctrl_offs = OMAP4_CM_L4PER_MMCSD3_CLKCTRL_OFFSET,
  1785. .context_offs = OMAP4_RM_L4PER_MMCSD3_CONTEXT_OFFSET,
  1786. .modulemode = MODULEMODE_SWCTRL,
  1787. },
  1788. },
  1789. };
  1790. /* mmc4 */
  1791. static struct omap_hwmod_irq_info omap44xx_mmc4_irqs[] = {
  1792. { .irq = 96 + OMAP44XX_IRQ_GIC_START },
  1793. { .irq = -1 }
  1794. };
  1795. static struct omap_hwmod_dma_info omap44xx_mmc4_sdma_reqs[] = {
  1796. { .name = "tx", .dma_req = 56 + OMAP44XX_DMA_REQ_START },
  1797. { .name = "rx", .dma_req = 57 + OMAP44XX_DMA_REQ_START },
  1798. { .dma_req = -1 }
  1799. };
  1800. static struct omap_hwmod omap44xx_mmc4_hwmod = {
  1801. .name = "mmc4",
  1802. .class = &omap44xx_mmc_hwmod_class,
  1803. .clkdm_name = "l4_per_clkdm",
  1804. .mpu_irqs = omap44xx_mmc4_irqs,
  1805. .sdma_reqs = omap44xx_mmc4_sdma_reqs,
  1806. .main_clk = "mmc4_fck",
  1807. .prcm = {
  1808. .omap4 = {
  1809. .clkctrl_offs = OMAP4_CM_L4PER_MMCSD4_CLKCTRL_OFFSET,
  1810. .context_offs = OMAP4_RM_L4PER_MMCSD4_CONTEXT_OFFSET,
  1811. .modulemode = MODULEMODE_SWCTRL,
  1812. },
  1813. },
  1814. };
  1815. /* mmc5 */
  1816. static struct omap_hwmod_irq_info omap44xx_mmc5_irqs[] = {
  1817. { .irq = 59 + OMAP44XX_IRQ_GIC_START },
  1818. { .irq = -1 }
  1819. };
  1820. static struct omap_hwmod_dma_info omap44xx_mmc5_sdma_reqs[] = {
  1821. { .name = "tx", .dma_req = 58 + OMAP44XX_DMA_REQ_START },
  1822. { .name = "rx", .dma_req = 59 + OMAP44XX_DMA_REQ_START },
  1823. { .dma_req = -1 }
  1824. };
  1825. static struct omap_hwmod omap44xx_mmc5_hwmod = {
  1826. .name = "mmc5",
  1827. .class = &omap44xx_mmc_hwmod_class,
  1828. .clkdm_name = "l4_per_clkdm",
  1829. .mpu_irqs = omap44xx_mmc5_irqs,
  1830. .sdma_reqs = omap44xx_mmc5_sdma_reqs,
  1831. .main_clk = "mmc5_fck",
  1832. .prcm = {
  1833. .omap4 = {
  1834. .clkctrl_offs = OMAP4_CM_L4PER_MMCSD5_CLKCTRL_OFFSET,
  1835. .context_offs = OMAP4_RM_L4PER_MMCSD5_CONTEXT_OFFSET,
  1836. .modulemode = MODULEMODE_SWCTRL,
  1837. },
  1838. },
  1839. };
  1840. /*
  1841. * 'mpu' class
  1842. * mpu sub-system
  1843. */
  1844. static struct omap_hwmod_class omap44xx_mpu_hwmod_class = {
  1845. .name = "mpu",
  1846. };
  1847. /* mpu */
  1848. static struct omap_hwmod_irq_info omap44xx_mpu_irqs[] = {
  1849. { .name = "pl310", .irq = 0 + OMAP44XX_IRQ_GIC_START },
  1850. { .name = "cti0", .irq = 1 + OMAP44XX_IRQ_GIC_START },
  1851. { .name = "cti1", .irq = 2 + OMAP44XX_IRQ_GIC_START },
  1852. { .irq = -1 }
  1853. };
  1854. static struct omap_hwmod omap44xx_mpu_hwmod = {
  1855. .name = "mpu",
  1856. .class = &omap44xx_mpu_hwmod_class,
  1857. .clkdm_name = "mpuss_clkdm",
  1858. .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
  1859. .mpu_irqs = omap44xx_mpu_irqs,
  1860. .main_clk = "dpll_mpu_m2_ck",
  1861. .prcm = {
  1862. .omap4 = {
  1863. .clkctrl_offs = OMAP4_CM_MPU_MPU_CLKCTRL_OFFSET,
  1864. .context_offs = OMAP4_RM_MPU_MPU_CONTEXT_OFFSET,
  1865. },
  1866. },
  1867. };
  1868. /*
  1869. * 'smartreflex' class
  1870. * smartreflex module (monitor silicon performance and outputs a measure of
  1871. * performance error)
  1872. */
  1873. /* The IP is not compliant to type1 / type2 scheme */
  1874. static struct omap_hwmod_sysc_fields omap_hwmod_sysc_type_smartreflex = {
  1875. .sidle_shift = 24,
  1876. .enwkup_shift = 26,
  1877. };
  1878. static struct omap_hwmod_class_sysconfig omap44xx_smartreflex_sysc = {
  1879. .sysc_offs = 0x0038,
  1880. .sysc_flags = (SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE),
  1881. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1882. SIDLE_SMART_WKUP),
  1883. .sysc_fields = &omap_hwmod_sysc_type_smartreflex,
  1884. };
  1885. static struct omap_hwmod_class omap44xx_smartreflex_hwmod_class = {
  1886. .name = "smartreflex",
  1887. .sysc = &omap44xx_smartreflex_sysc,
  1888. .rev = 2,
  1889. };
  1890. /* smartreflex_core */
  1891. static struct omap_smartreflex_dev_attr smartreflex_core_dev_attr = {
  1892. .sensor_voltdm_name = "core",
  1893. };
  1894. static struct omap_hwmod_irq_info omap44xx_smartreflex_core_irqs[] = {
  1895. { .irq = 19 + OMAP44XX_IRQ_GIC_START },
  1896. { .irq = -1 }
  1897. };
  1898. static struct omap_hwmod omap44xx_smartreflex_core_hwmod = {
  1899. .name = "smartreflex_core",
  1900. .class = &omap44xx_smartreflex_hwmod_class,
  1901. .clkdm_name = "l4_ao_clkdm",
  1902. .mpu_irqs = omap44xx_smartreflex_core_irqs,
  1903. .main_clk = "smartreflex_core_fck",
  1904. .prcm = {
  1905. .omap4 = {
  1906. .clkctrl_offs = OMAP4_CM_ALWON_SR_CORE_CLKCTRL_OFFSET,
  1907. .context_offs = OMAP4_RM_ALWON_SR_CORE_CONTEXT_OFFSET,
  1908. .modulemode = MODULEMODE_SWCTRL,
  1909. },
  1910. },
  1911. .dev_attr = &smartreflex_core_dev_attr,
  1912. };
  1913. /* smartreflex_iva */
  1914. static struct omap_smartreflex_dev_attr smartreflex_iva_dev_attr = {
  1915. .sensor_voltdm_name = "iva",
  1916. };
  1917. static struct omap_hwmod_irq_info omap44xx_smartreflex_iva_irqs[] = {
  1918. { .irq = 102 + OMAP44XX_IRQ_GIC_START },
  1919. { .irq = -1 }
  1920. };
  1921. static struct omap_hwmod omap44xx_smartreflex_iva_hwmod = {
  1922. .name = "smartreflex_iva",
  1923. .class = &omap44xx_smartreflex_hwmod_class,
  1924. .clkdm_name = "l4_ao_clkdm",
  1925. .mpu_irqs = omap44xx_smartreflex_iva_irqs,
  1926. .main_clk = "smartreflex_iva_fck",
  1927. .prcm = {
  1928. .omap4 = {
  1929. .clkctrl_offs = OMAP4_CM_ALWON_SR_IVA_CLKCTRL_OFFSET,
  1930. .context_offs = OMAP4_RM_ALWON_SR_IVA_CONTEXT_OFFSET,
  1931. .modulemode = MODULEMODE_SWCTRL,
  1932. },
  1933. },
  1934. .dev_attr = &smartreflex_iva_dev_attr,
  1935. };
  1936. /* smartreflex_mpu */
  1937. static struct omap_smartreflex_dev_attr smartreflex_mpu_dev_attr = {
  1938. .sensor_voltdm_name = "mpu",
  1939. };
  1940. static struct omap_hwmod_irq_info omap44xx_smartreflex_mpu_irqs[] = {
  1941. { .irq = 18 + OMAP44XX_IRQ_GIC_START },
  1942. { .irq = -1 }
  1943. };
  1944. static struct omap_hwmod omap44xx_smartreflex_mpu_hwmod = {
  1945. .name = "smartreflex_mpu",
  1946. .class = &omap44xx_smartreflex_hwmod_class,
  1947. .clkdm_name = "l4_ao_clkdm",
  1948. .mpu_irqs = omap44xx_smartreflex_mpu_irqs,
  1949. .main_clk = "smartreflex_mpu_fck",
  1950. .prcm = {
  1951. .omap4 = {
  1952. .clkctrl_offs = OMAP4_CM_ALWON_SR_MPU_CLKCTRL_OFFSET,
  1953. .context_offs = OMAP4_RM_ALWON_SR_MPU_CONTEXT_OFFSET,
  1954. .modulemode = MODULEMODE_SWCTRL,
  1955. },
  1956. },
  1957. .dev_attr = &smartreflex_mpu_dev_attr,
  1958. };
  1959. /*
  1960. * 'spinlock' class
  1961. * spinlock provides hardware assistance for synchronizing the processes
  1962. * running on multiple processors
  1963. */
  1964. static struct omap_hwmod_class_sysconfig omap44xx_spinlock_sysc = {
  1965. .rev_offs = 0x0000,
  1966. .sysc_offs = 0x0010,
  1967. .syss_offs = 0x0014,
  1968. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  1969. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
  1970. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  1971. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1972. SIDLE_SMART_WKUP),
  1973. .sysc_fields = &omap_hwmod_sysc_type1,
  1974. };
  1975. static struct omap_hwmod_class omap44xx_spinlock_hwmod_class = {
  1976. .name = "spinlock",
  1977. .sysc = &omap44xx_spinlock_sysc,
  1978. };
  1979. /* spinlock */
  1980. static struct omap_hwmod omap44xx_spinlock_hwmod = {
  1981. .name = "spinlock",
  1982. .class = &omap44xx_spinlock_hwmod_class,
  1983. .clkdm_name = "l4_cfg_clkdm",
  1984. .prcm = {
  1985. .omap4 = {
  1986. .clkctrl_offs = OMAP4_CM_L4CFG_HW_SEM_CLKCTRL_OFFSET,
  1987. .context_offs = OMAP4_RM_L4CFG_HW_SEM_CONTEXT_OFFSET,
  1988. },
  1989. },
  1990. };
  1991. /*
  1992. * 'timer' class
  1993. * general purpose timer module with accurate 1ms tick
  1994. * This class contains several variants: ['timer_1ms', 'timer']
  1995. */
  1996. static struct omap_hwmod_class_sysconfig omap44xx_timer_1ms_sysc = {
  1997. .rev_offs = 0x0000,
  1998. .sysc_offs = 0x0010,
  1999. .syss_offs = 0x0014,
  2000. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  2001. SYSC_HAS_EMUFREE | SYSC_HAS_ENAWAKEUP |
  2002. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  2003. SYSS_HAS_RESET_STATUS),
  2004. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  2005. .sysc_fields = &omap_hwmod_sysc_type1,
  2006. };
  2007. static struct omap_hwmod_class omap44xx_timer_1ms_hwmod_class = {
  2008. .name = "timer",
  2009. .sysc = &omap44xx_timer_1ms_sysc,
  2010. };
  2011. static struct omap_hwmod_class_sysconfig omap44xx_timer_sysc = {
  2012. .rev_offs = 0x0000,
  2013. .sysc_offs = 0x0010,
  2014. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  2015. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  2016. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2017. SIDLE_SMART_WKUP),
  2018. .sysc_fields = &omap_hwmod_sysc_type2,
  2019. };
  2020. static struct omap_hwmod_class omap44xx_timer_hwmod_class = {
  2021. .name = "timer",
  2022. .sysc = &omap44xx_timer_sysc,
  2023. };
  2024. /* always-on timers dev attribute */
  2025. static struct omap_timer_capability_dev_attr capability_alwon_dev_attr = {
  2026. .timer_capability = OMAP_TIMER_ALWON,
  2027. };
  2028. /* pwm timers dev attribute */
  2029. static struct omap_timer_capability_dev_attr capability_pwm_dev_attr = {
  2030. .timer_capability = OMAP_TIMER_HAS_PWM,
  2031. };
  2032. /* timer1 */
  2033. static struct omap_hwmod_irq_info omap44xx_timer1_irqs[] = {
  2034. { .irq = 37 + OMAP44XX_IRQ_GIC_START },
  2035. { .irq = -1 }
  2036. };
  2037. static struct omap_hwmod omap44xx_timer1_hwmod = {
  2038. .name = "timer1",
  2039. .class = &omap44xx_timer_1ms_hwmod_class,
  2040. .clkdm_name = "l4_wkup_clkdm",
  2041. .mpu_irqs = omap44xx_timer1_irqs,
  2042. .main_clk = "timer1_fck",
  2043. .prcm = {
  2044. .omap4 = {
  2045. .clkctrl_offs = OMAP4_CM_WKUP_TIMER1_CLKCTRL_OFFSET,
  2046. .context_offs = OMAP4_RM_WKUP_TIMER1_CONTEXT_OFFSET,
  2047. .modulemode = MODULEMODE_SWCTRL,
  2048. },
  2049. },
  2050. .dev_attr = &capability_alwon_dev_attr,
  2051. };
  2052. /* timer2 */
  2053. static struct omap_hwmod_irq_info omap44xx_timer2_irqs[] = {
  2054. { .irq = 38 + OMAP44XX_IRQ_GIC_START },
  2055. { .irq = -1 }
  2056. };
  2057. static struct omap_hwmod omap44xx_timer2_hwmod = {
  2058. .name = "timer2",
  2059. .class = &omap44xx_timer_1ms_hwmod_class,
  2060. .clkdm_name = "l4_per_clkdm",
  2061. .mpu_irqs = omap44xx_timer2_irqs,
  2062. .main_clk = "timer2_fck",
  2063. .prcm = {
  2064. .omap4 = {
  2065. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER2_CLKCTRL_OFFSET,
  2066. .context_offs = OMAP4_RM_L4PER_DMTIMER2_CONTEXT_OFFSET,
  2067. .modulemode = MODULEMODE_SWCTRL,
  2068. },
  2069. },
  2070. .dev_attr = &capability_alwon_dev_attr,
  2071. };
  2072. /* timer3 */
  2073. static struct omap_hwmod_irq_info omap44xx_timer3_irqs[] = {
  2074. { .irq = 39 + OMAP44XX_IRQ_GIC_START },
  2075. { .irq = -1 }
  2076. };
  2077. static struct omap_hwmod omap44xx_timer3_hwmod = {
  2078. .name = "timer3",
  2079. .class = &omap44xx_timer_hwmod_class,
  2080. .clkdm_name = "l4_per_clkdm",
  2081. .mpu_irqs = omap44xx_timer3_irqs,
  2082. .main_clk = "timer3_fck",
  2083. .prcm = {
  2084. .omap4 = {
  2085. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER3_CLKCTRL_OFFSET,
  2086. .context_offs = OMAP4_RM_L4PER_DMTIMER3_CONTEXT_OFFSET,
  2087. .modulemode = MODULEMODE_SWCTRL,
  2088. },
  2089. },
  2090. .dev_attr = &capability_alwon_dev_attr,
  2091. };
  2092. /* timer4 */
  2093. static struct omap_hwmod_irq_info omap44xx_timer4_irqs[] = {
  2094. { .irq = 40 + OMAP44XX_IRQ_GIC_START },
  2095. { .irq = -1 }
  2096. };
  2097. static struct omap_hwmod omap44xx_timer4_hwmod = {
  2098. .name = "timer4",
  2099. .class = &omap44xx_timer_hwmod_class,
  2100. .clkdm_name = "l4_per_clkdm",
  2101. .mpu_irqs = omap44xx_timer4_irqs,
  2102. .main_clk = "timer4_fck",
  2103. .prcm = {
  2104. .omap4 = {
  2105. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER4_CLKCTRL_OFFSET,
  2106. .context_offs = OMAP4_RM_L4PER_DMTIMER4_CONTEXT_OFFSET,
  2107. .modulemode = MODULEMODE_SWCTRL,
  2108. },
  2109. },
  2110. .dev_attr = &capability_alwon_dev_attr,
  2111. };
  2112. /* timer5 */
  2113. static struct omap_hwmod_irq_info omap44xx_timer5_irqs[] = {
  2114. { .irq = 41 + OMAP44XX_IRQ_GIC_START },
  2115. { .irq = -1 }
  2116. };
  2117. static struct omap_hwmod omap44xx_timer5_hwmod = {
  2118. .name = "timer5",
  2119. .class = &omap44xx_timer_hwmod_class,
  2120. .clkdm_name = "abe_clkdm",
  2121. .mpu_irqs = omap44xx_timer5_irqs,
  2122. .main_clk = "timer5_fck",
  2123. .prcm = {
  2124. .omap4 = {
  2125. .clkctrl_offs = OMAP4_CM1_ABE_TIMER5_CLKCTRL_OFFSET,
  2126. .context_offs = OMAP4_RM_ABE_TIMER5_CONTEXT_OFFSET,
  2127. .modulemode = MODULEMODE_SWCTRL,
  2128. },
  2129. },
  2130. .dev_attr = &capability_alwon_dev_attr,
  2131. };
  2132. /* timer6 */
  2133. static struct omap_hwmod_irq_info omap44xx_timer6_irqs[] = {
  2134. { .irq = 42 + OMAP44XX_IRQ_GIC_START },
  2135. { .irq = -1 }
  2136. };
  2137. static struct omap_hwmod omap44xx_timer6_hwmod = {
  2138. .name = "timer6",
  2139. .class = &omap44xx_timer_hwmod_class,
  2140. .clkdm_name = "abe_clkdm",
  2141. .mpu_irqs = omap44xx_timer6_irqs,
  2142. .main_clk = "timer6_fck",
  2143. .prcm = {
  2144. .omap4 = {
  2145. .clkctrl_offs = OMAP4_CM1_ABE_TIMER6_CLKCTRL_OFFSET,
  2146. .context_offs = OMAP4_RM_ABE_TIMER6_CONTEXT_OFFSET,
  2147. .modulemode = MODULEMODE_SWCTRL,
  2148. },
  2149. },
  2150. .dev_attr = &capability_alwon_dev_attr,
  2151. };
  2152. /* timer7 */
  2153. static struct omap_hwmod_irq_info omap44xx_timer7_irqs[] = {
  2154. { .irq = 43 + OMAP44XX_IRQ_GIC_START },
  2155. { .irq = -1 }
  2156. };
  2157. static struct omap_hwmod omap44xx_timer7_hwmod = {
  2158. .name = "timer7",
  2159. .class = &omap44xx_timer_hwmod_class,
  2160. .clkdm_name = "abe_clkdm",
  2161. .mpu_irqs = omap44xx_timer7_irqs,
  2162. .main_clk = "timer7_fck",
  2163. .prcm = {
  2164. .omap4 = {
  2165. .clkctrl_offs = OMAP4_CM1_ABE_TIMER7_CLKCTRL_OFFSET,
  2166. .context_offs = OMAP4_RM_ABE_TIMER7_CONTEXT_OFFSET,
  2167. .modulemode = MODULEMODE_SWCTRL,
  2168. },
  2169. },
  2170. .dev_attr = &capability_alwon_dev_attr,
  2171. };
  2172. /* timer8 */
  2173. static struct omap_hwmod_irq_info omap44xx_timer8_irqs[] = {
  2174. { .irq = 44 + OMAP44XX_IRQ_GIC_START },
  2175. { .irq = -1 }
  2176. };
  2177. static struct omap_hwmod omap44xx_timer8_hwmod = {
  2178. .name = "timer8",
  2179. .class = &omap44xx_timer_hwmod_class,
  2180. .clkdm_name = "abe_clkdm",
  2181. .mpu_irqs = omap44xx_timer8_irqs,
  2182. .main_clk = "timer8_fck",
  2183. .prcm = {
  2184. .omap4 = {
  2185. .clkctrl_offs = OMAP4_CM1_ABE_TIMER8_CLKCTRL_OFFSET,
  2186. .context_offs = OMAP4_RM_ABE_TIMER8_CONTEXT_OFFSET,
  2187. .modulemode = MODULEMODE_SWCTRL,
  2188. },
  2189. },
  2190. .dev_attr = &capability_pwm_dev_attr,
  2191. };
  2192. /* timer9 */
  2193. static struct omap_hwmod_irq_info omap44xx_timer9_irqs[] = {
  2194. { .irq = 45 + OMAP44XX_IRQ_GIC_START },
  2195. { .irq = -1 }
  2196. };
  2197. static struct omap_hwmod omap44xx_timer9_hwmod = {
  2198. .name = "timer9",
  2199. .class = &omap44xx_timer_hwmod_class,
  2200. .clkdm_name = "l4_per_clkdm",
  2201. .mpu_irqs = omap44xx_timer9_irqs,
  2202. .main_clk = "timer9_fck",
  2203. .prcm = {
  2204. .omap4 = {
  2205. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER9_CLKCTRL_OFFSET,
  2206. .context_offs = OMAP4_RM_L4PER_DMTIMER9_CONTEXT_OFFSET,
  2207. .modulemode = MODULEMODE_SWCTRL,
  2208. },
  2209. },
  2210. .dev_attr = &capability_pwm_dev_attr,
  2211. };
  2212. /* timer10 */
  2213. static struct omap_hwmod_irq_info omap44xx_timer10_irqs[] = {
  2214. { .irq = 46 + OMAP44XX_IRQ_GIC_START },
  2215. { .irq = -1 }
  2216. };
  2217. static struct omap_hwmod omap44xx_timer10_hwmod = {
  2218. .name = "timer10",
  2219. .class = &omap44xx_timer_1ms_hwmod_class,
  2220. .clkdm_name = "l4_per_clkdm",
  2221. .mpu_irqs = omap44xx_timer10_irqs,
  2222. .main_clk = "timer10_fck",
  2223. .prcm = {
  2224. .omap4 = {
  2225. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER10_CLKCTRL_OFFSET,
  2226. .context_offs = OMAP4_RM_L4PER_DMTIMER10_CONTEXT_OFFSET,
  2227. .modulemode = MODULEMODE_SWCTRL,
  2228. },
  2229. },
  2230. .dev_attr = &capability_pwm_dev_attr,
  2231. };
  2232. /* timer11 */
  2233. static struct omap_hwmod_irq_info omap44xx_timer11_irqs[] = {
  2234. { .irq = 47 + OMAP44XX_IRQ_GIC_START },
  2235. { .irq = -1 }
  2236. };
  2237. static struct omap_hwmod omap44xx_timer11_hwmod = {
  2238. .name = "timer11",
  2239. .class = &omap44xx_timer_hwmod_class,
  2240. .clkdm_name = "l4_per_clkdm",
  2241. .mpu_irqs = omap44xx_timer11_irqs,
  2242. .main_clk = "timer11_fck",
  2243. .prcm = {
  2244. .omap4 = {
  2245. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER11_CLKCTRL_OFFSET,
  2246. .context_offs = OMAP4_RM_L4PER_DMTIMER11_CONTEXT_OFFSET,
  2247. .modulemode = MODULEMODE_SWCTRL,
  2248. },
  2249. },
  2250. .dev_attr = &capability_pwm_dev_attr,
  2251. };
  2252. /*
  2253. * 'uart' class
  2254. * universal asynchronous receiver/transmitter (uart)
  2255. */
  2256. static struct omap_hwmod_class_sysconfig omap44xx_uart_sysc = {
  2257. .rev_offs = 0x0050,
  2258. .sysc_offs = 0x0054,
  2259. .syss_offs = 0x0058,
  2260. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |
  2261. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  2262. SYSS_HAS_RESET_STATUS),
  2263. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2264. SIDLE_SMART_WKUP),
  2265. .sysc_fields = &omap_hwmod_sysc_type1,
  2266. };
  2267. static struct omap_hwmod_class omap44xx_uart_hwmod_class = {
  2268. .name = "uart",
  2269. .sysc = &omap44xx_uart_sysc,
  2270. };
  2271. /* uart1 */
  2272. static struct omap_hwmod_irq_info omap44xx_uart1_irqs[] = {
  2273. { .irq = 72 + OMAP44XX_IRQ_GIC_START },
  2274. { .irq = -1 }
  2275. };
  2276. static struct omap_hwmod_dma_info omap44xx_uart1_sdma_reqs[] = {
  2277. { .name = "tx", .dma_req = 48 + OMAP44XX_DMA_REQ_START },
  2278. { .name = "rx", .dma_req = 49 + OMAP44XX_DMA_REQ_START },
  2279. { .dma_req = -1 }
  2280. };
  2281. static struct omap_hwmod omap44xx_uart1_hwmod = {
  2282. .name = "uart1",
  2283. .class = &omap44xx_uart_hwmod_class,
  2284. .clkdm_name = "l4_per_clkdm",
  2285. .mpu_irqs = omap44xx_uart1_irqs,
  2286. .sdma_reqs = omap44xx_uart1_sdma_reqs,
  2287. .main_clk = "uart1_fck",
  2288. .prcm = {
  2289. .omap4 = {
  2290. .clkctrl_offs = OMAP4_CM_L4PER_UART1_CLKCTRL_OFFSET,
  2291. .context_offs = OMAP4_RM_L4PER_UART1_CONTEXT_OFFSET,
  2292. .modulemode = MODULEMODE_SWCTRL,
  2293. },
  2294. },
  2295. };
  2296. /* uart2 */
  2297. static struct omap_hwmod_irq_info omap44xx_uart2_irqs[] = {
  2298. { .irq = 73 + OMAP44XX_IRQ_GIC_START },
  2299. { .irq = -1 }
  2300. };
  2301. static struct omap_hwmod_dma_info omap44xx_uart2_sdma_reqs[] = {
  2302. { .name = "tx", .dma_req = 50 + OMAP44XX_DMA_REQ_START },
  2303. { .name = "rx", .dma_req = 51 + OMAP44XX_DMA_REQ_START },
  2304. { .dma_req = -1 }
  2305. };
  2306. static struct omap_hwmod omap44xx_uart2_hwmod = {
  2307. .name = "uart2",
  2308. .class = &omap44xx_uart_hwmod_class,
  2309. .clkdm_name = "l4_per_clkdm",
  2310. .mpu_irqs = omap44xx_uart2_irqs,
  2311. .sdma_reqs = omap44xx_uart2_sdma_reqs,
  2312. .main_clk = "uart2_fck",
  2313. .prcm = {
  2314. .omap4 = {
  2315. .clkctrl_offs = OMAP4_CM_L4PER_UART2_CLKCTRL_OFFSET,
  2316. .context_offs = OMAP4_RM_L4PER_UART2_CONTEXT_OFFSET,
  2317. .modulemode = MODULEMODE_SWCTRL,
  2318. },
  2319. },
  2320. };
  2321. /* uart3 */
  2322. static struct omap_hwmod_irq_info omap44xx_uart3_irqs[] = {
  2323. { .irq = 74 + OMAP44XX_IRQ_GIC_START },
  2324. { .irq = -1 }
  2325. };
  2326. static struct omap_hwmod_dma_info omap44xx_uart3_sdma_reqs[] = {
  2327. { .name = "tx", .dma_req = 52 + OMAP44XX_DMA_REQ_START },
  2328. { .name = "rx", .dma_req = 53 + OMAP44XX_DMA_REQ_START },
  2329. { .dma_req = -1 }
  2330. };
  2331. static struct omap_hwmod omap44xx_uart3_hwmod = {
  2332. .name = "uart3",
  2333. .class = &omap44xx_uart_hwmod_class,
  2334. .clkdm_name = "l4_per_clkdm",
  2335. .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
  2336. .mpu_irqs = omap44xx_uart3_irqs,
  2337. .sdma_reqs = omap44xx_uart3_sdma_reqs,
  2338. .main_clk = "uart3_fck",
  2339. .prcm = {
  2340. .omap4 = {
  2341. .clkctrl_offs = OMAP4_CM_L4PER_UART3_CLKCTRL_OFFSET,
  2342. .context_offs = OMAP4_RM_L4PER_UART3_CONTEXT_OFFSET,
  2343. .modulemode = MODULEMODE_SWCTRL,
  2344. },
  2345. },
  2346. };
  2347. /* uart4 */
  2348. static struct omap_hwmod_irq_info omap44xx_uart4_irqs[] = {
  2349. { .irq = 70 + OMAP44XX_IRQ_GIC_START },
  2350. { .irq = -1 }
  2351. };
  2352. static struct omap_hwmod_dma_info omap44xx_uart4_sdma_reqs[] = {
  2353. { .name = "tx", .dma_req = 54 + OMAP44XX_DMA_REQ_START },
  2354. { .name = "rx", .dma_req = 55 + OMAP44XX_DMA_REQ_START },
  2355. { .dma_req = -1 }
  2356. };
  2357. static struct omap_hwmod omap44xx_uart4_hwmod = {
  2358. .name = "uart4",
  2359. .class = &omap44xx_uart_hwmod_class,
  2360. .clkdm_name = "l4_per_clkdm",
  2361. .mpu_irqs = omap44xx_uart4_irqs,
  2362. .sdma_reqs = omap44xx_uart4_sdma_reqs,
  2363. .main_clk = "uart4_fck",
  2364. .prcm = {
  2365. .omap4 = {
  2366. .clkctrl_offs = OMAP4_CM_L4PER_UART4_CLKCTRL_OFFSET,
  2367. .context_offs = OMAP4_RM_L4PER_UART4_CONTEXT_OFFSET,
  2368. .modulemode = MODULEMODE_SWCTRL,
  2369. },
  2370. },
  2371. };
  2372. /*
  2373. * 'usb_host_hs' class
  2374. * high-speed multi-port usb host controller
  2375. */
  2376. static struct omap_hwmod_class_sysconfig omap44xx_usb_host_hs_sysc = {
  2377. .rev_offs = 0x0000,
  2378. .sysc_offs = 0x0010,
  2379. .syss_offs = 0x0014,
  2380. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
  2381. SYSC_HAS_SOFTRESET),
  2382. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2383. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  2384. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  2385. .sysc_fields = &omap_hwmod_sysc_type2,
  2386. };
  2387. static struct omap_hwmod_class omap44xx_usb_host_hs_hwmod_class = {
  2388. .name = "usb_host_hs",
  2389. .sysc = &omap44xx_usb_host_hs_sysc,
  2390. };
  2391. /* usb_host_hs */
  2392. static struct omap_hwmod_irq_info omap44xx_usb_host_hs_irqs[] = {
  2393. { .name = "ohci-irq", .irq = 76 + OMAP44XX_IRQ_GIC_START },
  2394. { .name = "ehci-irq", .irq = 77 + OMAP44XX_IRQ_GIC_START },
  2395. { .irq = -1 }
  2396. };
  2397. static struct omap_hwmod omap44xx_usb_host_hs_hwmod = {
  2398. .name = "usb_host_hs",
  2399. .class = &omap44xx_usb_host_hs_hwmod_class,
  2400. .clkdm_name = "l3_init_clkdm",
  2401. .main_clk = "usb_host_hs_fck",
  2402. .prcm = {
  2403. .omap4 = {
  2404. .clkctrl_offs = OMAP4_CM_L3INIT_USB_HOST_CLKCTRL_OFFSET,
  2405. .context_offs = OMAP4_RM_L3INIT_USB_HOST_CONTEXT_OFFSET,
  2406. .modulemode = MODULEMODE_SWCTRL,
  2407. },
  2408. },
  2409. .mpu_irqs = omap44xx_usb_host_hs_irqs,
  2410. /*
  2411. * Errata: USBHOST Configured In Smart-Idle Can Lead To a Deadlock
  2412. * id: i660
  2413. *
  2414. * Description:
  2415. * In the following configuration :
  2416. * - USBHOST module is set to smart-idle mode
  2417. * - PRCM asserts idle_req to the USBHOST module ( This typically
  2418. * happens when the system is going to a low power mode : all ports
  2419. * have been suspended, the master part of the USBHOST module has
  2420. * entered the standby state, and SW has cut the functional clocks)
  2421. * - an USBHOST interrupt occurs before the module is able to answer
  2422. * idle_ack, typically a remote wakeup IRQ.
  2423. * Then the USB HOST module will enter a deadlock situation where it
  2424. * is no more accessible nor functional.
  2425. *
  2426. * Workaround:
  2427. * Don't use smart idle; use only force idle, hence HWMOD_SWSUP_SIDLE
  2428. */
  2429. /*
  2430. * Errata: USB host EHCI may stall when entering smart-standby mode
  2431. * Id: i571
  2432. *
  2433. * Description:
  2434. * When the USBHOST module is set to smart-standby mode, and when it is
  2435. * ready to enter the standby state (i.e. all ports are suspended and
  2436. * all attached devices are in suspend mode), then it can wrongly assert
  2437. * the Mstandby signal too early while there are still some residual OCP
  2438. * transactions ongoing. If this condition occurs, the internal state
  2439. * machine may go to an undefined state and the USB link may be stuck
  2440. * upon the next resume.
  2441. *
  2442. * Workaround:
  2443. * Don't use smart standby; use only force standby,
  2444. * hence HWMOD_SWSUP_MSTANDBY
  2445. */
  2446. /*
  2447. * During system boot; If the hwmod framework resets the module
  2448. * the module will have smart idle settings; which can lead to deadlock
  2449. * (above Errata Id:i660); so, dont reset the module during boot;
  2450. * Use HWMOD_INIT_NO_RESET.
  2451. */
  2452. .flags = HWMOD_SWSUP_SIDLE | HWMOD_SWSUP_MSTANDBY |
  2453. HWMOD_INIT_NO_RESET,
  2454. };
  2455. /*
  2456. * 'usb_otg_hs' class
  2457. * high-speed on-the-go universal serial bus (usb_otg_hs) controller
  2458. */
  2459. static struct omap_hwmod_class_sysconfig omap44xx_usb_otg_hs_sysc = {
  2460. .rev_offs = 0x0400,
  2461. .sysc_offs = 0x0404,
  2462. .syss_offs = 0x0408,
  2463. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |
  2464. SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
  2465. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  2466. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2467. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  2468. MSTANDBY_SMART),
  2469. .sysc_fields = &omap_hwmod_sysc_type1,
  2470. };
  2471. static struct omap_hwmod_class omap44xx_usb_otg_hs_hwmod_class = {
  2472. .name = "usb_otg_hs",
  2473. .sysc = &omap44xx_usb_otg_hs_sysc,
  2474. };
  2475. /* usb_otg_hs */
  2476. static struct omap_hwmod_irq_info omap44xx_usb_otg_hs_irqs[] = {
  2477. { .name = "mc", .irq = 92 + OMAP44XX_IRQ_GIC_START },
  2478. { .name = "dma", .irq = 93 + OMAP44XX_IRQ_GIC_START },
  2479. { .irq = -1 }
  2480. };
  2481. static struct omap_hwmod_opt_clk usb_otg_hs_opt_clks[] = {
  2482. { .role = "xclk", .clk = "usb_otg_hs_xclk" },
  2483. };
  2484. static struct omap_hwmod omap44xx_usb_otg_hs_hwmod = {
  2485. .name = "usb_otg_hs",
  2486. .class = &omap44xx_usb_otg_hs_hwmod_class,
  2487. .clkdm_name = "l3_init_clkdm",
  2488. .flags = HWMOD_SWSUP_SIDLE | HWMOD_SWSUP_MSTANDBY,
  2489. .mpu_irqs = omap44xx_usb_otg_hs_irqs,
  2490. .main_clk = "usb_otg_hs_ick",
  2491. .prcm = {
  2492. .omap4 = {
  2493. .clkctrl_offs = OMAP4_CM_L3INIT_USB_OTG_CLKCTRL_OFFSET,
  2494. .context_offs = OMAP4_RM_L3INIT_USB_OTG_CONTEXT_OFFSET,
  2495. .modulemode = MODULEMODE_HWCTRL,
  2496. },
  2497. },
  2498. .opt_clks = usb_otg_hs_opt_clks,
  2499. .opt_clks_cnt = ARRAY_SIZE(usb_otg_hs_opt_clks),
  2500. };
  2501. /*
  2502. * 'usb_tll_hs' class
  2503. * usb_tll_hs module is the adapter on the usb_host_hs ports
  2504. */
  2505. static struct omap_hwmod_class_sysconfig omap44xx_usb_tll_hs_sysc = {
  2506. .rev_offs = 0x0000,
  2507. .sysc_offs = 0x0010,
  2508. .syss_offs = 0x0014,
  2509. .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
  2510. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
  2511. SYSC_HAS_AUTOIDLE),
  2512. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  2513. .sysc_fields = &omap_hwmod_sysc_type1,
  2514. };
  2515. static struct omap_hwmod_class omap44xx_usb_tll_hs_hwmod_class = {
  2516. .name = "usb_tll_hs",
  2517. .sysc = &omap44xx_usb_tll_hs_sysc,
  2518. };
  2519. static struct omap_hwmod_irq_info omap44xx_usb_tll_hs_irqs[] = {
  2520. { .name = "tll-irq", .irq = 78 + OMAP44XX_IRQ_GIC_START },
  2521. { .irq = -1 }
  2522. };
  2523. static struct omap_hwmod omap44xx_usb_tll_hs_hwmod = {
  2524. .name = "usb_tll_hs",
  2525. .class = &omap44xx_usb_tll_hs_hwmod_class,
  2526. .clkdm_name = "l3_init_clkdm",
  2527. .mpu_irqs = omap44xx_usb_tll_hs_irqs,
  2528. .main_clk = "usb_tll_hs_ick",
  2529. .prcm = {
  2530. .omap4 = {
  2531. .clkctrl_offs = OMAP4_CM_L3INIT_USB_TLL_CLKCTRL_OFFSET,
  2532. .context_offs = OMAP4_RM_L3INIT_USB_TLL_CONTEXT_OFFSET,
  2533. .modulemode = MODULEMODE_HWCTRL,
  2534. },
  2535. },
  2536. };
  2537. /*
  2538. * 'wd_timer' class
  2539. * 32-bit watchdog upward counter that generates a pulse on the reset pin on
  2540. * overflow condition
  2541. */
  2542. static struct omap_hwmod_class_sysconfig omap44xx_wd_timer_sysc = {
  2543. .rev_offs = 0x0000,
  2544. .sysc_offs = 0x0010,
  2545. .syss_offs = 0x0014,
  2546. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_SIDLEMODE |
  2547. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  2548. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2549. SIDLE_SMART_WKUP),
  2550. .sysc_fields = &omap_hwmod_sysc_type1,
  2551. };
  2552. static struct omap_hwmod_class omap44xx_wd_timer_hwmod_class = {
  2553. .name = "wd_timer",
  2554. .sysc = &omap44xx_wd_timer_sysc,
  2555. .pre_shutdown = &omap2_wd_timer_disable,
  2556. };
  2557. /* wd_timer2 */
  2558. static struct omap_hwmod_irq_info omap44xx_wd_timer2_irqs[] = {
  2559. { .irq = 80 + OMAP44XX_IRQ_GIC_START },
  2560. { .irq = -1 }
  2561. };
  2562. static struct omap_hwmod omap44xx_wd_timer2_hwmod = {
  2563. .name = "wd_timer2",
  2564. .class = &omap44xx_wd_timer_hwmod_class,
  2565. .clkdm_name = "l4_wkup_clkdm",
  2566. .mpu_irqs = omap44xx_wd_timer2_irqs,
  2567. .main_clk = "wd_timer2_fck",
  2568. .prcm = {
  2569. .omap4 = {
  2570. .clkctrl_offs = OMAP4_CM_WKUP_WDT2_CLKCTRL_OFFSET,
  2571. .context_offs = OMAP4_RM_WKUP_WDT2_CONTEXT_OFFSET,
  2572. .modulemode = MODULEMODE_SWCTRL,
  2573. },
  2574. },
  2575. };
  2576. /* wd_timer3 */
  2577. static struct omap_hwmod_irq_info omap44xx_wd_timer3_irqs[] = {
  2578. { .irq = 36 + OMAP44XX_IRQ_GIC_START },
  2579. { .irq = -1 }
  2580. };
  2581. static struct omap_hwmod omap44xx_wd_timer3_hwmod = {
  2582. .name = "wd_timer3",
  2583. .class = &omap44xx_wd_timer_hwmod_class,
  2584. .clkdm_name = "abe_clkdm",
  2585. .mpu_irqs = omap44xx_wd_timer3_irqs,
  2586. .main_clk = "wd_timer3_fck",
  2587. .prcm = {
  2588. .omap4 = {
  2589. .clkctrl_offs = OMAP4_CM1_ABE_WDT3_CLKCTRL_OFFSET,
  2590. .context_offs = OMAP4_RM_ABE_WDT3_CONTEXT_OFFSET,
  2591. .modulemode = MODULEMODE_SWCTRL,
  2592. },
  2593. },
  2594. };
  2595. /*
  2596. * interfaces
  2597. */
  2598. /* l3_main_1 -> dmm */
  2599. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__dmm = {
  2600. .master = &omap44xx_l3_main_1_hwmod,
  2601. .slave = &omap44xx_dmm_hwmod,
  2602. .clk = "l3_div_ck",
  2603. .user = OCP_USER_SDMA,
  2604. };
  2605. static struct omap_hwmod_addr_space omap44xx_dmm_addrs[] = {
  2606. {
  2607. .pa_start = 0x4e000000,
  2608. .pa_end = 0x4e0007ff,
  2609. .flags = ADDR_TYPE_RT
  2610. },
  2611. { }
  2612. };
  2613. /* mpu -> dmm */
  2614. static struct omap_hwmod_ocp_if omap44xx_mpu__dmm = {
  2615. .master = &omap44xx_mpu_hwmod,
  2616. .slave = &omap44xx_dmm_hwmod,
  2617. .clk = "l3_div_ck",
  2618. .addr = omap44xx_dmm_addrs,
  2619. .user = OCP_USER_MPU,
  2620. };
  2621. /* dmm -> emif_fw */
  2622. static struct omap_hwmod_ocp_if omap44xx_dmm__emif_fw = {
  2623. .master = &omap44xx_dmm_hwmod,
  2624. .slave = &omap44xx_emif_fw_hwmod,
  2625. .clk = "l3_div_ck",
  2626. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2627. };
  2628. static struct omap_hwmod_addr_space omap44xx_emif_fw_addrs[] = {
  2629. {
  2630. .pa_start = 0x4a20c000,
  2631. .pa_end = 0x4a20c0ff,
  2632. .flags = ADDR_TYPE_RT
  2633. },
  2634. { }
  2635. };
  2636. /* l4_cfg -> emif_fw */
  2637. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__emif_fw = {
  2638. .master = &omap44xx_l4_cfg_hwmod,
  2639. .slave = &omap44xx_emif_fw_hwmod,
  2640. .clk = "l4_div_ck",
  2641. .addr = omap44xx_emif_fw_addrs,
  2642. .user = OCP_USER_MPU,
  2643. };
  2644. /* iva -> l3_instr */
  2645. static struct omap_hwmod_ocp_if omap44xx_iva__l3_instr = {
  2646. .master = &omap44xx_iva_hwmod,
  2647. .slave = &omap44xx_l3_instr_hwmod,
  2648. .clk = "l3_div_ck",
  2649. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2650. };
  2651. /* l3_main_3 -> l3_instr */
  2652. static struct omap_hwmod_ocp_if omap44xx_l3_main_3__l3_instr = {
  2653. .master = &omap44xx_l3_main_3_hwmod,
  2654. .slave = &omap44xx_l3_instr_hwmod,
  2655. .clk = "l3_div_ck",
  2656. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2657. };
  2658. /* dsp -> l3_main_1 */
  2659. static struct omap_hwmod_ocp_if omap44xx_dsp__l3_main_1 = {
  2660. .master = &omap44xx_dsp_hwmod,
  2661. .slave = &omap44xx_l3_main_1_hwmod,
  2662. .clk = "l3_div_ck",
  2663. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2664. };
  2665. /* dss -> l3_main_1 */
  2666. static struct omap_hwmod_ocp_if omap44xx_dss__l3_main_1 = {
  2667. .master = &omap44xx_dss_hwmod,
  2668. .slave = &omap44xx_l3_main_1_hwmod,
  2669. .clk = "l3_div_ck",
  2670. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2671. };
  2672. /* l3_main_2 -> l3_main_1 */
  2673. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__l3_main_1 = {
  2674. .master = &omap44xx_l3_main_2_hwmod,
  2675. .slave = &omap44xx_l3_main_1_hwmod,
  2676. .clk = "l3_div_ck",
  2677. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2678. };
  2679. /* l4_cfg -> l3_main_1 */
  2680. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l3_main_1 = {
  2681. .master = &omap44xx_l4_cfg_hwmod,
  2682. .slave = &omap44xx_l3_main_1_hwmod,
  2683. .clk = "l4_div_ck",
  2684. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2685. };
  2686. /* mmc1 -> l3_main_1 */
  2687. static struct omap_hwmod_ocp_if omap44xx_mmc1__l3_main_1 = {
  2688. .master = &omap44xx_mmc1_hwmod,
  2689. .slave = &omap44xx_l3_main_1_hwmod,
  2690. .clk = "l3_div_ck",
  2691. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2692. };
  2693. /* mmc2 -> l3_main_1 */
  2694. static struct omap_hwmod_ocp_if omap44xx_mmc2__l3_main_1 = {
  2695. .master = &omap44xx_mmc2_hwmod,
  2696. .slave = &omap44xx_l3_main_1_hwmod,
  2697. .clk = "l3_div_ck",
  2698. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2699. };
  2700. static struct omap_hwmod_addr_space omap44xx_l3_main_1_addrs[] = {
  2701. {
  2702. .pa_start = 0x44000000,
  2703. .pa_end = 0x44000fff,
  2704. .flags = ADDR_TYPE_RT
  2705. },
  2706. { }
  2707. };
  2708. /* mpu -> l3_main_1 */
  2709. static struct omap_hwmod_ocp_if omap44xx_mpu__l3_main_1 = {
  2710. .master = &omap44xx_mpu_hwmod,
  2711. .slave = &omap44xx_l3_main_1_hwmod,
  2712. .clk = "l3_div_ck",
  2713. .addr = omap44xx_l3_main_1_addrs,
  2714. .user = OCP_USER_MPU,
  2715. };
  2716. /* dma_system -> l3_main_2 */
  2717. static struct omap_hwmod_ocp_if omap44xx_dma_system__l3_main_2 = {
  2718. .master = &omap44xx_dma_system_hwmod,
  2719. .slave = &omap44xx_l3_main_2_hwmod,
  2720. .clk = "l3_div_ck",
  2721. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2722. };
  2723. /* fdif -> l3_main_2 */
  2724. static struct omap_hwmod_ocp_if omap44xx_fdif__l3_main_2 = {
  2725. .master = &omap44xx_fdif_hwmod,
  2726. .slave = &omap44xx_l3_main_2_hwmod,
  2727. .clk = "l3_div_ck",
  2728. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2729. };
  2730. /* hsi -> l3_main_2 */
  2731. static struct omap_hwmod_ocp_if omap44xx_hsi__l3_main_2 = {
  2732. .master = &omap44xx_hsi_hwmod,
  2733. .slave = &omap44xx_l3_main_2_hwmod,
  2734. .clk = "l3_div_ck",
  2735. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2736. };
  2737. /* ipu -> l3_main_2 */
  2738. static struct omap_hwmod_ocp_if omap44xx_ipu__l3_main_2 = {
  2739. .master = &omap44xx_ipu_hwmod,
  2740. .slave = &omap44xx_l3_main_2_hwmod,
  2741. .clk = "l3_div_ck",
  2742. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2743. };
  2744. /* iss -> l3_main_2 */
  2745. static struct omap_hwmod_ocp_if omap44xx_iss__l3_main_2 = {
  2746. .master = &omap44xx_iss_hwmod,
  2747. .slave = &omap44xx_l3_main_2_hwmod,
  2748. .clk = "l3_div_ck",
  2749. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2750. };
  2751. /* iva -> l3_main_2 */
  2752. static struct omap_hwmod_ocp_if omap44xx_iva__l3_main_2 = {
  2753. .master = &omap44xx_iva_hwmod,
  2754. .slave = &omap44xx_l3_main_2_hwmod,
  2755. .clk = "l3_div_ck",
  2756. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2757. };
  2758. static struct omap_hwmod_addr_space omap44xx_l3_main_2_addrs[] = {
  2759. {
  2760. .pa_start = 0x44800000,
  2761. .pa_end = 0x44801fff,
  2762. .flags = ADDR_TYPE_RT
  2763. },
  2764. { }
  2765. };
  2766. /* l3_main_1 -> l3_main_2 */
  2767. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l3_main_2 = {
  2768. .master = &omap44xx_l3_main_1_hwmod,
  2769. .slave = &omap44xx_l3_main_2_hwmod,
  2770. .clk = "l3_div_ck",
  2771. .addr = omap44xx_l3_main_2_addrs,
  2772. .user = OCP_USER_MPU,
  2773. };
  2774. /* l4_cfg -> l3_main_2 */
  2775. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l3_main_2 = {
  2776. .master = &omap44xx_l4_cfg_hwmod,
  2777. .slave = &omap44xx_l3_main_2_hwmod,
  2778. .clk = "l4_div_ck",
  2779. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2780. };
  2781. /* usb_host_hs -> l3_main_2 */
  2782. static struct omap_hwmod_ocp_if omap44xx_usb_host_hs__l3_main_2 = {
  2783. .master = &omap44xx_usb_host_hs_hwmod,
  2784. .slave = &omap44xx_l3_main_2_hwmod,
  2785. .clk = "l3_div_ck",
  2786. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2787. };
  2788. /* usb_otg_hs -> l3_main_2 */
  2789. static struct omap_hwmod_ocp_if omap44xx_usb_otg_hs__l3_main_2 = {
  2790. .master = &omap44xx_usb_otg_hs_hwmod,
  2791. .slave = &omap44xx_l3_main_2_hwmod,
  2792. .clk = "l3_div_ck",
  2793. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2794. };
  2795. static struct omap_hwmod_addr_space omap44xx_l3_main_3_addrs[] = {
  2796. {
  2797. .pa_start = 0x45000000,
  2798. .pa_end = 0x45000fff,
  2799. .flags = ADDR_TYPE_RT
  2800. },
  2801. { }
  2802. };
  2803. /* l3_main_1 -> l3_main_3 */
  2804. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l3_main_3 = {
  2805. .master = &omap44xx_l3_main_1_hwmod,
  2806. .slave = &omap44xx_l3_main_3_hwmod,
  2807. .clk = "l3_div_ck",
  2808. .addr = omap44xx_l3_main_3_addrs,
  2809. .user = OCP_USER_MPU,
  2810. };
  2811. /* l3_main_2 -> l3_main_3 */
  2812. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__l3_main_3 = {
  2813. .master = &omap44xx_l3_main_2_hwmod,
  2814. .slave = &omap44xx_l3_main_3_hwmod,
  2815. .clk = "l3_div_ck",
  2816. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2817. };
  2818. /* l4_cfg -> l3_main_3 */
  2819. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l3_main_3 = {
  2820. .master = &omap44xx_l4_cfg_hwmod,
  2821. .slave = &omap44xx_l3_main_3_hwmod,
  2822. .clk = "l4_div_ck",
  2823. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2824. };
  2825. /* aess -> l4_abe */
  2826. static struct omap_hwmod_ocp_if omap44xx_aess__l4_abe = {
  2827. .master = &omap44xx_aess_hwmod,
  2828. .slave = &omap44xx_l4_abe_hwmod,
  2829. .clk = "ocp_abe_iclk",
  2830. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2831. };
  2832. /* dsp -> l4_abe */
  2833. static struct omap_hwmod_ocp_if omap44xx_dsp__l4_abe = {
  2834. .master = &omap44xx_dsp_hwmod,
  2835. .slave = &omap44xx_l4_abe_hwmod,
  2836. .clk = "ocp_abe_iclk",
  2837. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2838. };
  2839. /* l3_main_1 -> l4_abe */
  2840. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l4_abe = {
  2841. .master = &omap44xx_l3_main_1_hwmod,
  2842. .slave = &omap44xx_l4_abe_hwmod,
  2843. .clk = "l3_div_ck",
  2844. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2845. };
  2846. /* mpu -> l4_abe */
  2847. static struct omap_hwmod_ocp_if omap44xx_mpu__l4_abe = {
  2848. .master = &omap44xx_mpu_hwmod,
  2849. .slave = &omap44xx_l4_abe_hwmod,
  2850. .clk = "ocp_abe_iclk",
  2851. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2852. };
  2853. /* l3_main_1 -> l4_cfg */
  2854. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l4_cfg = {
  2855. .master = &omap44xx_l3_main_1_hwmod,
  2856. .slave = &omap44xx_l4_cfg_hwmod,
  2857. .clk = "l3_div_ck",
  2858. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2859. };
  2860. /* l3_main_2 -> l4_per */
  2861. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__l4_per = {
  2862. .master = &omap44xx_l3_main_2_hwmod,
  2863. .slave = &omap44xx_l4_per_hwmod,
  2864. .clk = "l3_div_ck",
  2865. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2866. };
  2867. /* l4_cfg -> l4_wkup */
  2868. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l4_wkup = {
  2869. .master = &omap44xx_l4_cfg_hwmod,
  2870. .slave = &omap44xx_l4_wkup_hwmod,
  2871. .clk = "l4_div_ck",
  2872. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2873. };
  2874. /* mpu -> mpu_private */
  2875. static struct omap_hwmod_ocp_if omap44xx_mpu__mpu_private = {
  2876. .master = &omap44xx_mpu_hwmod,
  2877. .slave = &omap44xx_mpu_private_hwmod,
  2878. .clk = "l3_div_ck",
  2879. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2880. };
  2881. static struct omap_hwmod_addr_space omap44xx_aess_addrs[] = {
  2882. {
  2883. .pa_start = 0x401f1000,
  2884. .pa_end = 0x401f13ff,
  2885. .flags = ADDR_TYPE_RT
  2886. },
  2887. { }
  2888. };
  2889. /* l4_abe -> aess */
  2890. static struct omap_hwmod_ocp_if omap44xx_l4_abe__aess = {
  2891. .master = &omap44xx_l4_abe_hwmod,
  2892. .slave = &omap44xx_aess_hwmod,
  2893. .clk = "ocp_abe_iclk",
  2894. .addr = omap44xx_aess_addrs,
  2895. .user = OCP_USER_MPU,
  2896. };
  2897. static struct omap_hwmod_addr_space omap44xx_aess_dma_addrs[] = {
  2898. {
  2899. .pa_start = 0x490f1000,
  2900. .pa_end = 0x490f13ff,
  2901. .flags = ADDR_TYPE_RT
  2902. },
  2903. { }
  2904. };
  2905. /* l4_abe -> aess (dma) */
  2906. static struct omap_hwmod_ocp_if omap44xx_l4_abe__aess_dma = {
  2907. .master = &omap44xx_l4_abe_hwmod,
  2908. .slave = &omap44xx_aess_hwmod,
  2909. .clk = "ocp_abe_iclk",
  2910. .addr = omap44xx_aess_dma_addrs,
  2911. .user = OCP_USER_SDMA,
  2912. };
  2913. static struct omap_hwmod_addr_space omap44xx_counter_32k_addrs[] = {
  2914. {
  2915. .pa_start = 0x4a304000,
  2916. .pa_end = 0x4a30401f,
  2917. .flags = ADDR_TYPE_RT
  2918. },
  2919. { }
  2920. };
  2921. /* l4_wkup -> counter_32k */
  2922. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__counter_32k = {
  2923. .master = &omap44xx_l4_wkup_hwmod,
  2924. .slave = &omap44xx_counter_32k_hwmod,
  2925. .clk = "l4_wkup_clk_mux_ck",
  2926. .addr = omap44xx_counter_32k_addrs,
  2927. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2928. };
  2929. static struct omap_hwmod_addr_space omap44xx_dma_system_addrs[] = {
  2930. {
  2931. .pa_start = 0x4a056000,
  2932. .pa_end = 0x4a056fff,
  2933. .flags = ADDR_TYPE_RT
  2934. },
  2935. { }
  2936. };
  2937. /* l4_cfg -> dma_system */
  2938. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__dma_system = {
  2939. .master = &omap44xx_l4_cfg_hwmod,
  2940. .slave = &omap44xx_dma_system_hwmod,
  2941. .clk = "l4_div_ck",
  2942. .addr = omap44xx_dma_system_addrs,
  2943. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2944. };
  2945. static struct omap_hwmod_addr_space omap44xx_dmic_addrs[] = {
  2946. {
  2947. .name = "mpu",
  2948. .pa_start = 0x4012e000,
  2949. .pa_end = 0x4012e07f,
  2950. .flags = ADDR_TYPE_RT
  2951. },
  2952. { }
  2953. };
  2954. /* l4_abe -> dmic */
  2955. static struct omap_hwmod_ocp_if omap44xx_l4_abe__dmic = {
  2956. .master = &omap44xx_l4_abe_hwmod,
  2957. .slave = &omap44xx_dmic_hwmod,
  2958. .clk = "ocp_abe_iclk",
  2959. .addr = omap44xx_dmic_addrs,
  2960. .user = OCP_USER_MPU,
  2961. };
  2962. static struct omap_hwmod_addr_space omap44xx_dmic_dma_addrs[] = {
  2963. {
  2964. .name = "dma",
  2965. .pa_start = 0x4902e000,
  2966. .pa_end = 0x4902e07f,
  2967. .flags = ADDR_TYPE_RT
  2968. },
  2969. { }
  2970. };
  2971. /* l4_abe -> dmic (dma) */
  2972. static struct omap_hwmod_ocp_if omap44xx_l4_abe__dmic_dma = {
  2973. .master = &omap44xx_l4_abe_hwmod,
  2974. .slave = &omap44xx_dmic_hwmod,
  2975. .clk = "ocp_abe_iclk",
  2976. .addr = omap44xx_dmic_dma_addrs,
  2977. .user = OCP_USER_SDMA,
  2978. };
  2979. /* dsp -> iva */
  2980. static struct omap_hwmod_ocp_if omap44xx_dsp__iva = {
  2981. .master = &omap44xx_dsp_hwmod,
  2982. .slave = &omap44xx_iva_hwmod,
  2983. .clk = "dpll_iva_m5x2_ck",
  2984. .user = OCP_USER_DSP,
  2985. };
  2986. /* l4_cfg -> dsp */
  2987. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__dsp = {
  2988. .master = &omap44xx_l4_cfg_hwmod,
  2989. .slave = &omap44xx_dsp_hwmod,
  2990. .clk = "l4_div_ck",
  2991. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2992. };
  2993. static struct omap_hwmod_addr_space omap44xx_dss_dma_addrs[] = {
  2994. {
  2995. .pa_start = 0x58000000,
  2996. .pa_end = 0x5800007f,
  2997. .flags = ADDR_TYPE_RT
  2998. },
  2999. { }
  3000. };
  3001. /* l3_main_2 -> dss */
  3002. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss = {
  3003. .master = &omap44xx_l3_main_2_hwmod,
  3004. .slave = &omap44xx_dss_hwmod,
  3005. .clk = "dss_fck",
  3006. .addr = omap44xx_dss_dma_addrs,
  3007. .user = OCP_USER_SDMA,
  3008. };
  3009. static struct omap_hwmod_addr_space omap44xx_dss_addrs[] = {
  3010. {
  3011. .pa_start = 0x48040000,
  3012. .pa_end = 0x4804007f,
  3013. .flags = ADDR_TYPE_RT
  3014. },
  3015. { }
  3016. };
  3017. /* l4_per -> dss */
  3018. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss = {
  3019. .master = &omap44xx_l4_per_hwmod,
  3020. .slave = &omap44xx_dss_hwmod,
  3021. .clk = "l4_div_ck",
  3022. .addr = omap44xx_dss_addrs,
  3023. .user = OCP_USER_MPU,
  3024. };
  3025. static struct omap_hwmod_addr_space omap44xx_dss_dispc_dma_addrs[] = {
  3026. {
  3027. .pa_start = 0x58001000,
  3028. .pa_end = 0x58001fff,
  3029. .flags = ADDR_TYPE_RT
  3030. },
  3031. { }
  3032. };
  3033. /* l3_main_2 -> dss_dispc */
  3034. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_dispc = {
  3035. .master = &omap44xx_l3_main_2_hwmod,
  3036. .slave = &omap44xx_dss_dispc_hwmod,
  3037. .clk = "dss_fck",
  3038. .addr = omap44xx_dss_dispc_dma_addrs,
  3039. .user = OCP_USER_SDMA,
  3040. };
  3041. static struct omap_hwmod_addr_space omap44xx_dss_dispc_addrs[] = {
  3042. {
  3043. .pa_start = 0x48041000,
  3044. .pa_end = 0x48041fff,
  3045. .flags = ADDR_TYPE_RT
  3046. },
  3047. { }
  3048. };
  3049. /* l4_per -> dss_dispc */
  3050. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_dispc = {
  3051. .master = &omap44xx_l4_per_hwmod,
  3052. .slave = &omap44xx_dss_dispc_hwmod,
  3053. .clk = "l4_div_ck",
  3054. .addr = omap44xx_dss_dispc_addrs,
  3055. .user = OCP_USER_MPU,
  3056. };
  3057. static struct omap_hwmod_addr_space omap44xx_dss_dsi1_dma_addrs[] = {
  3058. {
  3059. .pa_start = 0x58004000,
  3060. .pa_end = 0x580041ff,
  3061. .flags = ADDR_TYPE_RT
  3062. },
  3063. { }
  3064. };
  3065. /* l3_main_2 -> dss_dsi1 */
  3066. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_dsi1 = {
  3067. .master = &omap44xx_l3_main_2_hwmod,
  3068. .slave = &omap44xx_dss_dsi1_hwmod,
  3069. .clk = "dss_fck",
  3070. .addr = omap44xx_dss_dsi1_dma_addrs,
  3071. .user = OCP_USER_SDMA,
  3072. };
  3073. static struct omap_hwmod_addr_space omap44xx_dss_dsi1_addrs[] = {
  3074. {
  3075. .pa_start = 0x48044000,
  3076. .pa_end = 0x480441ff,
  3077. .flags = ADDR_TYPE_RT
  3078. },
  3079. { }
  3080. };
  3081. /* l4_per -> dss_dsi1 */
  3082. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_dsi1 = {
  3083. .master = &omap44xx_l4_per_hwmod,
  3084. .slave = &omap44xx_dss_dsi1_hwmod,
  3085. .clk = "l4_div_ck",
  3086. .addr = omap44xx_dss_dsi1_addrs,
  3087. .user = OCP_USER_MPU,
  3088. };
  3089. static struct omap_hwmod_addr_space omap44xx_dss_dsi2_dma_addrs[] = {
  3090. {
  3091. .pa_start = 0x58005000,
  3092. .pa_end = 0x580051ff,
  3093. .flags = ADDR_TYPE_RT
  3094. },
  3095. { }
  3096. };
  3097. /* l3_main_2 -> dss_dsi2 */
  3098. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_dsi2 = {
  3099. .master = &omap44xx_l3_main_2_hwmod,
  3100. .slave = &omap44xx_dss_dsi2_hwmod,
  3101. .clk = "dss_fck",
  3102. .addr = omap44xx_dss_dsi2_dma_addrs,
  3103. .user = OCP_USER_SDMA,
  3104. };
  3105. static struct omap_hwmod_addr_space omap44xx_dss_dsi2_addrs[] = {
  3106. {
  3107. .pa_start = 0x48045000,
  3108. .pa_end = 0x480451ff,
  3109. .flags = ADDR_TYPE_RT
  3110. },
  3111. { }
  3112. };
  3113. /* l4_per -> dss_dsi2 */
  3114. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_dsi2 = {
  3115. .master = &omap44xx_l4_per_hwmod,
  3116. .slave = &omap44xx_dss_dsi2_hwmod,
  3117. .clk = "l4_div_ck",
  3118. .addr = omap44xx_dss_dsi2_addrs,
  3119. .user = OCP_USER_MPU,
  3120. };
  3121. static struct omap_hwmod_addr_space omap44xx_dss_hdmi_dma_addrs[] = {
  3122. {
  3123. .pa_start = 0x58006000,
  3124. .pa_end = 0x58006fff,
  3125. .flags = ADDR_TYPE_RT
  3126. },
  3127. { }
  3128. };
  3129. /* l3_main_2 -> dss_hdmi */
  3130. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_hdmi = {
  3131. .master = &omap44xx_l3_main_2_hwmod,
  3132. .slave = &omap44xx_dss_hdmi_hwmod,
  3133. .clk = "dss_fck",
  3134. .addr = omap44xx_dss_hdmi_dma_addrs,
  3135. .user = OCP_USER_SDMA,
  3136. };
  3137. static struct omap_hwmod_addr_space omap44xx_dss_hdmi_addrs[] = {
  3138. {
  3139. .pa_start = 0x48046000,
  3140. .pa_end = 0x48046fff,
  3141. .flags = ADDR_TYPE_RT
  3142. },
  3143. { }
  3144. };
  3145. /* l4_per -> dss_hdmi */
  3146. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_hdmi = {
  3147. .master = &omap44xx_l4_per_hwmod,
  3148. .slave = &omap44xx_dss_hdmi_hwmod,
  3149. .clk = "l4_div_ck",
  3150. .addr = omap44xx_dss_hdmi_addrs,
  3151. .user = OCP_USER_MPU,
  3152. };
  3153. static struct omap_hwmod_addr_space omap44xx_dss_rfbi_dma_addrs[] = {
  3154. {
  3155. .pa_start = 0x58002000,
  3156. .pa_end = 0x580020ff,
  3157. .flags = ADDR_TYPE_RT
  3158. },
  3159. { }
  3160. };
  3161. /* l3_main_2 -> dss_rfbi */
  3162. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_rfbi = {
  3163. .master = &omap44xx_l3_main_2_hwmod,
  3164. .slave = &omap44xx_dss_rfbi_hwmod,
  3165. .clk = "dss_fck",
  3166. .addr = omap44xx_dss_rfbi_dma_addrs,
  3167. .user = OCP_USER_SDMA,
  3168. };
  3169. static struct omap_hwmod_addr_space omap44xx_dss_rfbi_addrs[] = {
  3170. {
  3171. .pa_start = 0x48042000,
  3172. .pa_end = 0x480420ff,
  3173. .flags = ADDR_TYPE_RT
  3174. },
  3175. { }
  3176. };
  3177. /* l4_per -> dss_rfbi */
  3178. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_rfbi = {
  3179. .master = &omap44xx_l4_per_hwmod,
  3180. .slave = &omap44xx_dss_rfbi_hwmod,
  3181. .clk = "l4_div_ck",
  3182. .addr = omap44xx_dss_rfbi_addrs,
  3183. .user = OCP_USER_MPU,
  3184. };
  3185. static struct omap_hwmod_addr_space omap44xx_dss_venc_dma_addrs[] = {
  3186. {
  3187. .pa_start = 0x58003000,
  3188. .pa_end = 0x580030ff,
  3189. .flags = ADDR_TYPE_RT
  3190. },
  3191. { }
  3192. };
  3193. /* l3_main_2 -> dss_venc */
  3194. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_venc = {
  3195. .master = &omap44xx_l3_main_2_hwmod,
  3196. .slave = &omap44xx_dss_venc_hwmod,
  3197. .clk = "dss_fck",
  3198. .addr = omap44xx_dss_venc_dma_addrs,
  3199. .user = OCP_USER_SDMA,
  3200. };
  3201. static struct omap_hwmod_addr_space omap44xx_dss_venc_addrs[] = {
  3202. {
  3203. .pa_start = 0x48043000,
  3204. .pa_end = 0x480430ff,
  3205. .flags = ADDR_TYPE_RT
  3206. },
  3207. { }
  3208. };
  3209. /* l4_per -> dss_venc */
  3210. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_venc = {
  3211. .master = &omap44xx_l4_per_hwmod,
  3212. .slave = &omap44xx_dss_venc_hwmod,
  3213. .clk = "l4_div_ck",
  3214. .addr = omap44xx_dss_venc_addrs,
  3215. .user = OCP_USER_MPU,
  3216. };
  3217. static struct omap_hwmod_addr_space omap44xx_fdif_addrs[] = {
  3218. {
  3219. .pa_start = 0x4a10a000,
  3220. .pa_end = 0x4a10a1ff,
  3221. .flags = ADDR_TYPE_RT
  3222. },
  3223. { }
  3224. };
  3225. /* l4_cfg -> fdif */
  3226. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__fdif = {
  3227. .master = &omap44xx_l4_cfg_hwmod,
  3228. .slave = &omap44xx_fdif_hwmod,
  3229. .clk = "l4_div_ck",
  3230. .addr = omap44xx_fdif_addrs,
  3231. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3232. };
  3233. static struct omap_hwmod_addr_space omap44xx_gpio1_addrs[] = {
  3234. {
  3235. .pa_start = 0x4a310000,
  3236. .pa_end = 0x4a3101ff,
  3237. .flags = ADDR_TYPE_RT
  3238. },
  3239. { }
  3240. };
  3241. /* l4_wkup -> gpio1 */
  3242. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__gpio1 = {
  3243. .master = &omap44xx_l4_wkup_hwmod,
  3244. .slave = &omap44xx_gpio1_hwmod,
  3245. .clk = "l4_wkup_clk_mux_ck",
  3246. .addr = omap44xx_gpio1_addrs,
  3247. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3248. };
  3249. static struct omap_hwmod_addr_space omap44xx_gpio2_addrs[] = {
  3250. {
  3251. .pa_start = 0x48055000,
  3252. .pa_end = 0x480551ff,
  3253. .flags = ADDR_TYPE_RT
  3254. },
  3255. { }
  3256. };
  3257. /* l4_per -> gpio2 */
  3258. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio2 = {
  3259. .master = &omap44xx_l4_per_hwmod,
  3260. .slave = &omap44xx_gpio2_hwmod,
  3261. .clk = "l4_div_ck",
  3262. .addr = omap44xx_gpio2_addrs,
  3263. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3264. };
  3265. static struct omap_hwmod_addr_space omap44xx_gpio3_addrs[] = {
  3266. {
  3267. .pa_start = 0x48057000,
  3268. .pa_end = 0x480571ff,
  3269. .flags = ADDR_TYPE_RT
  3270. },
  3271. { }
  3272. };
  3273. /* l4_per -> gpio3 */
  3274. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio3 = {
  3275. .master = &omap44xx_l4_per_hwmod,
  3276. .slave = &omap44xx_gpio3_hwmod,
  3277. .clk = "l4_div_ck",
  3278. .addr = omap44xx_gpio3_addrs,
  3279. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3280. };
  3281. static struct omap_hwmod_addr_space omap44xx_gpio4_addrs[] = {
  3282. {
  3283. .pa_start = 0x48059000,
  3284. .pa_end = 0x480591ff,
  3285. .flags = ADDR_TYPE_RT
  3286. },
  3287. { }
  3288. };
  3289. /* l4_per -> gpio4 */
  3290. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio4 = {
  3291. .master = &omap44xx_l4_per_hwmod,
  3292. .slave = &omap44xx_gpio4_hwmod,
  3293. .clk = "l4_div_ck",
  3294. .addr = omap44xx_gpio4_addrs,
  3295. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3296. };
  3297. static struct omap_hwmod_addr_space omap44xx_gpio5_addrs[] = {
  3298. {
  3299. .pa_start = 0x4805b000,
  3300. .pa_end = 0x4805b1ff,
  3301. .flags = ADDR_TYPE_RT
  3302. },
  3303. { }
  3304. };
  3305. /* l4_per -> gpio5 */
  3306. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio5 = {
  3307. .master = &omap44xx_l4_per_hwmod,
  3308. .slave = &omap44xx_gpio5_hwmod,
  3309. .clk = "l4_div_ck",
  3310. .addr = omap44xx_gpio5_addrs,
  3311. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3312. };
  3313. static struct omap_hwmod_addr_space omap44xx_gpio6_addrs[] = {
  3314. {
  3315. .pa_start = 0x4805d000,
  3316. .pa_end = 0x4805d1ff,
  3317. .flags = ADDR_TYPE_RT
  3318. },
  3319. { }
  3320. };
  3321. /* l4_per -> gpio6 */
  3322. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio6 = {
  3323. .master = &omap44xx_l4_per_hwmod,
  3324. .slave = &omap44xx_gpio6_hwmod,
  3325. .clk = "l4_div_ck",
  3326. .addr = omap44xx_gpio6_addrs,
  3327. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3328. };
  3329. static struct omap_hwmod_addr_space omap44xx_hdq1w_addrs[] = {
  3330. {
  3331. .pa_start = 0x480b2000,
  3332. .pa_end = 0x480b201f,
  3333. .flags = ADDR_TYPE_RT
  3334. },
  3335. { }
  3336. };
  3337. /* l4_per -> hdq1w */
  3338. static struct omap_hwmod_ocp_if omap44xx_l4_per__hdq1w = {
  3339. .master = &omap44xx_l4_per_hwmod,
  3340. .slave = &omap44xx_hdq1w_hwmod,
  3341. .clk = "l4_div_ck",
  3342. .addr = omap44xx_hdq1w_addrs,
  3343. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3344. };
  3345. static struct omap_hwmod_addr_space omap44xx_hsi_addrs[] = {
  3346. {
  3347. .pa_start = 0x4a058000,
  3348. .pa_end = 0x4a05bfff,
  3349. .flags = ADDR_TYPE_RT
  3350. },
  3351. { }
  3352. };
  3353. /* l4_cfg -> hsi */
  3354. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__hsi = {
  3355. .master = &omap44xx_l4_cfg_hwmod,
  3356. .slave = &omap44xx_hsi_hwmod,
  3357. .clk = "l4_div_ck",
  3358. .addr = omap44xx_hsi_addrs,
  3359. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3360. };
  3361. static struct omap_hwmod_addr_space omap44xx_i2c1_addrs[] = {
  3362. {
  3363. .pa_start = 0x48070000,
  3364. .pa_end = 0x480700ff,
  3365. .flags = ADDR_TYPE_RT
  3366. },
  3367. { }
  3368. };
  3369. /* l4_per -> i2c1 */
  3370. static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c1 = {
  3371. .master = &omap44xx_l4_per_hwmod,
  3372. .slave = &omap44xx_i2c1_hwmod,
  3373. .clk = "l4_div_ck",
  3374. .addr = omap44xx_i2c1_addrs,
  3375. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3376. };
  3377. static struct omap_hwmod_addr_space omap44xx_i2c2_addrs[] = {
  3378. {
  3379. .pa_start = 0x48072000,
  3380. .pa_end = 0x480720ff,
  3381. .flags = ADDR_TYPE_RT
  3382. },
  3383. { }
  3384. };
  3385. /* l4_per -> i2c2 */
  3386. static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c2 = {
  3387. .master = &omap44xx_l4_per_hwmod,
  3388. .slave = &omap44xx_i2c2_hwmod,
  3389. .clk = "l4_div_ck",
  3390. .addr = omap44xx_i2c2_addrs,
  3391. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3392. };
  3393. static struct omap_hwmod_addr_space omap44xx_i2c3_addrs[] = {
  3394. {
  3395. .pa_start = 0x48060000,
  3396. .pa_end = 0x480600ff,
  3397. .flags = ADDR_TYPE_RT
  3398. },
  3399. { }
  3400. };
  3401. /* l4_per -> i2c3 */
  3402. static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c3 = {
  3403. .master = &omap44xx_l4_per_hwmod,
  3404. .slave = &omap44xx_i2c3_hwmod,
  3405. .clk = "l4_div_ck",
  3406. .addr = omap44xx_i2c3_addrs,
  3407. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3408. };
  3409. static struct omap_hwmod_addr_space omap44xx_i2c4_addrs[] = {
  3410. {
  3411. .pa_start = 0x48350000,
  3412. .pa_end = 0x483500ff,
  3413. .flags = ADDR_TYPE_RT
  3414. },
  3415. { }
  3416. };
  3417. /* l4_per -> i2c4 */
  3418. static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c4 = {
  3419. .master = &omap44xx_l4_per_hwmod,
  3420. .slave = &omap44xx_i2c4_hwmod,
  3421. .clk = "l4_div_ck",
  3422. .addr = omap44xx_i2c4_addrs,
  3423. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3424. };
  3425. /* l3_main_2 -> ipu */
  3426. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__ipu = {
  3427. .master = &omap44xx_l3_main_2_hwmod,
  3428. .slave = &omap44xx_ipu_hwmod,
  3429. .clk = "l3_div_ck",
  3430. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3431. };
  3432. static struct omap_hwmod_addr_space omap44xx_iss_addrs[] = {
  3433. {
  3434. .pa_start = 0x52000000,
  3435. .pa_end = 0x520000ff,
  3436. .flags = ADDR_TYPE_RT
  3437. },
  3438. { }
  3439. };
  3440. /* l3_main_2 -> iss */
  3441. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__iss = {
  3442. .master = &omap44xx_l3_main_2_hwmod,
  3443. .slave = &omap44xx_iss_hwmod,
  3444. .clk = "l3_div_ck",
  3445. .addr = omap44xx_iss_addrs,
  3446. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3447. };
  3448. static struct omap_hwmod_addr_space omap44xx_iva_addrs[] = {
  3449. {
  3450. .pa_start = 0x5a000000,
  3451. .pa_end = 0x5a07ffff,
  3452. .flags = ADDR_TYPE_RT
  3453. },
  3454. { }
  3455. };
  3456. /* l3_main_2 -> iva */
  3457. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__iva = {
  3458. .master = &omap44xx_l3_main_2_hwmod,
  3459. .slave = &omap44xx_iva_hwmod,
  3460. .clk = "l3_div_ck",
  3461. .addr = omap44xx_iva_addrs,
  3462. .user = OCP_USER_MPU,
  3463. };
  3464. static struct omap_hwmod_addr_space omap44xx_kbd_addrs[] = {
  3465. {
  3466. .pa_start = 0x4a31c000,
  3467. .pa_end = 0x4a31c07f,
  3468. .flags = ADDR_TYPE_RT
  3469. },
  3470. { }
  3471. };
  3472. /* l4_wkup -> kbd */
  3473. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__kbd = {
  3474. .master = &omap44xx_l4_wkup_hwmod,
  3475. .slave = &omap44xx_kbd_hwmod,
  3476. .clk = "l4_wkup_clk_mux_ck",
  3477. .addr = omap44xx_kbd_addrs,
  3478. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3479. };
  3480. static struct omap_hwmod_addr_space omap44xx_mailbox_addrs[] = {
  3481. {
  3482. .pa_start = 0x4a0f4000,
  3483. .pa_end = 0x4a0f41ff,
  3484. .flags = ADDR_TYPE_RT
  3485. },
  3486. { }
  3487. };
  3488. /* l4_cfg -> mailbox */
  3489. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__mailbox = {
  3490. .master = &omap44xx_l4_cfg_hwmod,
  3491. .slave = &omap44xx_mailbox_hwmod,
  3492. .clk = "l4_div_ck",
  3493. .addr = omap44xx_mailbox_addrs,
  3494. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3495. };
  3496. static struct omap_hwmod_addr_space omap44xx_mcbsp1_addrs[] = {
  3497. {
  3498. .name = "mpu",
  3499. .pa_start = 0x40122000,
  3500. .pa_end = 0x401220ff,
  3501. .flags = ADDR_TYPE_RT
  3502. },
  3503. { }
  3504. };
  3505. /* l4_abe -> mcbsp1 */
  3506. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp1 = {
  3507. .master = &omap44xx_l4_abe_hwmod,
  3508. .slave = &omap44xx_mcbsp1_hwmod,
  3509. .clk = "ocp_abe_iclk",
  3510. .addr = omap44xx_mcbsp1_addrs,
  3511. .user = OCP_USER_MPU,
  3512. };
  3513. static struct omap_hwmod_addr_space omap44xx_mcbsp1_dma_addrs[] = {
  3514. {
  3515. .name = "dma",
  3516. .pa_start = 0x49022000,
  3517. .pa_end = 0x490220ff,
  3518. .flags = ADDR_TYPE_RT
  3519. },
  3520. { }
  3521. };
  3522. /* l4_abe -> mcbsp1 (dma) */
  3523. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp1_dma = {
  3524. .master = &omap44xx_l4_abe_hwmod,
  3525. .slave = &omap44xx_mcbsp1_hwmod,
  3526. .clk = "ocp_abe_iclk",
  3527. .addr = omap44xx_mcbsp1_dma_addrs,
  3528. .user = OCP_USER_SDMA,
  3529. };
  3530. static struct omap_hwmod_addr_space omap44xx_mcbsp2_addrs[] = {
  3531. {
  3532. .name = "mpu",
  3533. .pa_start = 0x40124000,
  3534. .pa_end = 0x401240ff,
  3535. .flags = ADDR_TYPE_RT
  3536. },
  3537. { }
  3538. };
  3539. /* l4_abe -> mcbsp2 */
  3540. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp2 = {
  3541. .master = &omap44xx_l4_abe_hwmod,
  3542. .slave = &omap44xx_mcbsp2_hwmod,
  3543. .clk = "ocp_abe_iclk",
  3544. .addr = omap44xx_mcbsp2_addrs,
  3545. .user = OCP_USER_MPU,
  3546. };
  3547. static struct omap_hwmod_addr_space omap44xx_mcbsp2_dma_addrs[] = {
  3548. {
  3549. .name = "dma",
  3550. .pa_start = 0x49024000,
  3551. .pa_end = 0x490240ff,
  3552. .flags = ADDR_TYPE_RT
  3553. },
  3554. { }
  3555. };
  3556. /* l4_abe -> mcbsp2 (dma) */
  3557. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp2_dma = {
  3558. .master = &omap44xx_l4_abe_hwmod,
  3559. .slave = &omap44xx_mcbsp2_hwmod,
  3560. .clk = "ocp_abe_iclk",
  3561. .addr = omap44xx_mcbsp2_dma_addrs,
  3562. .user = OCP_USER_SDMA,
  3563. };
  3564. static struct omap_hwmod_addr_space omap44xx_mcbsp3_addrs[] = {
  3565. {
  3566. .name = "mpu",
  3567. .pa_start = 0x40126000,
  3568. .pa_end = 0x401260ff,
  3569. .flags = ADDR_TYPE_RT
  3570. },
  3571. { }
  3572. };
  3573. /* l4_abe -> mcbsp3 */
  3574. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp3 = {
  3575. .master = &omap44xx_l4_abe_hwmod,
  3576. .slave = &omap44xx_mcbsp3_hwmod,
  3577. .clk = "ocp_abe_iclk",
  3578. .addr = omap44xx_mcbsp3_addrs,
  3579. .user = OCP_USER_MPU,
  3580. };
  3581. static struct omap_hwmod_addr_space omap44xx_mcbsp3_dma_addrs[] = {
  3582. {
  3583. .name = "dma",
  3584. .pa_start = 0x49026000,
  3585. .pa_end = 0x490260ff,
  3586. .flags = ADDR_TYPE_RT
  3587. },
  3588. { }
  3589. };
  3590. /* l4_abe -> mcbsp3 (dma) */
  3591. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp3_dma = {
  3592. .master = &omap44xx_l4_abe_hwmod,
  3593. .slave = &omap44xx_mcbsp3_hwmod,
  3594. .clk = "ocp_abe_iclk",
  3595. .addr = omap44xx_mcbsp3_dma_addrs,
  3596. .user = OCP_USER_SDMA,
  3597. };
  3598. static struct omap_hwmod_addr_space omap44xx_mcbsp4_addrs[] = {
  3599. {
  3600. .pa_start = 0x48096000,
  3601. .pa_end = 0x480960ff,
  3602. .flags = ADDR_TYPE_RT
  3603. },
  3604. { }
  3605. };
  3606. /* l4_per -> mcbsp4 */
  3607. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcbsp4 = {
  3608. .master = &omap44xx_l4_per_hwmod,
  3609. .slave = &omap44xx_mcbsp4_hwmod,
  3610. .clk = "l4_div_ck",
  3611. .addr = omap44xx_mcbsp4_addrs,
  3612. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3613. };
  3614. static struct omap_hwmod_addr_space omap44xx_mcpdm_addrs[] = {
  3615. {
  3616. .pa_start = 0x40132000,
  3617. .pa_end = 0x4013207f,
  3618. .flags = ADDR_TYPE_RT
  3619. },
  3620. { }
  3621. };
  3622. /* l4_abe -> mcpdm */
  3623. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcpdm = {
  3624. .master = &omap44xx_l4_abe_hwmod,
  3625. .slave = &omap44xx_mcpdm_hwmod,
  3626. .clk = "ocp_abe_iclk",
  3627. .addr = omap44xx_mcpdm_addrs,
  3628. .user = OCP_USER_MPU,
  3629. };
  3630. static struct omap_hwmod_addr_space omap44xx_mcpdm_dma_addrs[] = {
  3631. {
  3632. .pa_start = 0x49032000,
  3633. .pa_end = 0x4903207f,
  3634. .flags = ADDR_TYPE_RT
  3635. },
  3636. { }
  3637. };
  3638. /* l4_abe -> mcpdm (dma) */
  3639. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcpdm_dma = {
  3640. .master = &omap44xx_l4_abe_hwmod,
  3641. .slave = &omap44xx_mcpdm_hwmod,
  3642. .clk = "ocp_abe_iclk",
  3643. .addr = omap44xx_mcpdm_dma_addrs,
  3644. .user = OCP_USER_SDMA,
  3645. };
  3646. static struct omap_hwmod_addr_space omap44xx_mcspi1_addrs[] = {
  3647. {
  3648. .pa_start = 0x48098000,
  3649. .pa_end = 0x480981ff,
  3650. .flags = ADDR_TYPE_RT
  3651. },
  3652. { }
  3653. };
  3654. /* l4_per -> mcspi1 */
  3655. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi1 = {
  3656. .master = &omap44xx_l4_per_hwmod,
  3657. .slave = &omap44xx_mcspi1_hwmod,
  3658. .clk = "l4_div_ck",
  3659. .addr = omap44xx_mcspi1_addrs,
  3660. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3661. };
  3662. static struct omap_hwmod_addr_space omap44xx_mcspi2_addrs[] = {
  3663. {
  3664. .pa_start = 0x4809a000,
  3665. .pa_end = 0x4809a1ff,
  3666. .flags = ADDR_TYPE_RT
  3667. },
  3668. { }
  3669. };
  3670. /* l4_per -> mcspi2 */
  3671. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi2 = {
  3672. .master = &omap44xx_l4_per_hwmod,
  3673. .slave = &omap44xx_mcspi2_hwmod,
  3674. .clk = "l4_div_ck",
  3675. .addr = omap44xx_mcspi2_addrs,
  3676. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3677. };
  3678. static struct omap_hwmod_addr_space omap44xx_mcspi3_addrs[] = {
  3679. {
  3680. .pa_start = 0x480b8000,
  3681. .pa_end = 0x480b81ff,
  3682. .flags = ADDR_TYPE_RT
  3683. },
  3684. { }
  3685. };
  3686. /* l4_per -> mcspi3 */
  3687. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi3 = {
  3688. .master = &omap44xx_l4_per_hwmod,
  3689. .slave = &omap44xx_mcspi3_hwmod,
  3690. .clk = "l4_div_ck",
  3691. .addr = omap44xx_mcspi3_addrs,
  3692. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3693. };
  3694. static struct omap_hwmod_addr_space omap44xx_mcspi4_addrs[] = {
  3695. {
  3696. .pa_start = 0x480ba000,
  3697. .pa_end = 0x480ba1ff,
  3698. .flags = ADDR_TYPE_RT
  3699. },
  3700. { }
  3701. };
  3702. /* l4_per -> mcspi4 */
  3703. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi4 = {
  3704. .master = &omap44xx_l4_per_hwmod,
  3705. .slave = &omap44xx_mcspi4_hwmod,
  3706. .clk = "l4_div_ck",
  3707. .addr = omap44xx_mcspi4_addrs,
  3708. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3709. };
  3710. static struct omap_hwmod_addr_space omap44xx_mmc1_addrs[] = {
  3711. {
  3712. .pa_start = 0x4809c000,
  3713. .pa_end = 0x4809c3ff,
  3714. .flags = ADDR_TYPE_RT
  3715. },
  3716. { }
  3717. };
  3718. /* l4_per -> mmc1 */
  3719. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc1 = {
  3720. .master = &omap44xx_l4_per_hwmod,
  3721. .slave = &omap44xx_mmc1_hwmod,
  3722. .clk = "l4_div_ck",
  3723. .addr = omap44xx_mmc1_addrs,
  3724. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3725. };
  3726. static struct omap_hwmod_addr_space omap44xx_mmc2_addrs[] = {
  3727. {
  3728. .pa_start = 0x480b4000,
  3729. .pa_end = 0x480b43ff,
  3730. .flags = ADDR_TYPE_RT
  3731. },
  3732. { }
  3733. };
  3734. /* l4_per -> mmc2 */
  3735. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc2 = {
  3736. .master = &omap44xx_l4_per_hwmod,
  3737. .slave = &omap44xx_mmc2_hwmod,
  3738. .clk = "l4_div_ck",
  3739. .addr = omap44xx_mmc2_addrs,
  3740. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3741. };
  3742. static struct omap_hwmod_addr_space omap44xx_mmc3_addrs[] = {
  3743. {
  3744. .pa_start = 0x480ad000,
  3745. .pa_end = 0x480ad3ff,
  3746. .flags = ADDR_TYPE_RT
  3747. },
  3748. { }
  3749. };
  3750. /* l4_per -> mmc3 */
  3751. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc3 = {
  3752. .master = &omap44xx_l4_per_hwmod,
  3753. .slave = &omap44xx_mmc3_hwmod,
  3754. .clk = "l4_div_ck",
  3755. .addr = omap44xx_mmc3_addrs,
  3756. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3757. };
  3758. static struct omap_hwmod_addr_space omap44xx_mmc4_addrs[] = {
  3759. {
  3760. .pa_start = 0x480d1000,
  3761. .pa_end = 0x480d13ff,
  3762. .flags = ADDR_TYPE_RT
  3763. },
  3764. { }
  3765. };
  3766. /* l4_per -> mmc4 */
  3767. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc4 = {
  3768. .master = &omap44xx_l4_per_hwmod,
  3769. .slave = &omap44xx_mmc4_hwmod,
  3770. .clk = "l4_div_ck",
  3771. .addr = omap44xx_mmc4_addrs,
  3772. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3773. };
  3774. static struct omap_hwmod_addr_space omap44xx_mmc5_addrs[] = {
  3775. {
  3776. .pa_start = 0x480d5000,
  3777. .pa_end = 0x480d53ff,
  3778. .flags = ADDR_TYPE_RT
  3779. },
  3780. { }
  3781. };
  3782. /* l4_per -> mmc5 */
  3783. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc5 = {
  3784. .master = &omap44xx_l4_per_hwmod,
  3785. .slave = &omap44xx_mmc5_hwmod,
  3786. .clk = "l4_div_ck",
  3787. .addr = omap44xx_mmc5_addrs,
  3788. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3789. };
  3790. static struct omap_hwmod_addr_space omap44xx_smartreflex_core_addrs[] = {
  3791. {
  3792. .pa_start = 0x4a0dd000,
  3793. .pa_end = 0x4a0dd03f,
  3794. .flags = ADDR_TYPE_RT
  3795. },
  3796. { }
  3797. };
  3798. /* l4_cfg -> smartreflex_core */
  3799. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__smartreflex_core = {
  3800. .master = &omap44xx_l4_cfg_hwmod,
  3801. .slave = &omap44xx_smartreflex_core_hwmod,
  3802. .clk = "l4_div_ck",
  3803. .addr = omap44xx_smartreflex_core_addrs,
  3804. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3805. };
  3806. static struct omap_hwmod_addr_space omap44xx_smartreflex_iva_addrs[] = {
  3807. {
  3808. .pa_start = 0x4a0db000,
  3809. .pa_end = 0x4a0db03f,
  3810. .flags = ADDR_TYPE_RT
  3811. },
  3812. { }
  3813. };
  3814. /* l4_cfg -> smartreflex_iva */
  3815. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__smartreflex_iva = {
  3816. .master = &omap44xx_l4_cfg_hwmod,
  3817. .slave = &omap44xx_smartreflex_iva_hwmod,
  3818. .clk = "l4_div_ck",
  3819. .addr = omap44xx_smartreflex_iva_addrs,
  3820. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3821. };
  3822. static struct omap_hwmod_addr_space omap44xx_smartreflex_mpu_addrs[] = {
  3823. {
  3824. .pa_start = 0x4a0d9000,
  3825. .pa_end = 0x4a0d903f,
  3826. .flags = ADDR_TYPE_RT
  3827. },
  3828. { }
  3829. };
  3830. /* l4_cfg -> smartreflex_mpu */
  3831. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__smartreflex_mpu = {
  3832. .master = &omap44xx_l4_cfg_hwmod,
  3833. .slave = &omap44xx_smartreflex_mpu_hwmod,
  3834. .clk = "l4_div_ck",
  3835. .addr = omap44xx_smartreflex_mpu_addrs,
  3836. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3837. };
  3838. static struct omap_hwmod_addr_space omap44xx_spinlock_addrs[] = {
  3839. {
  3840. .pa_start = 0x4a0f6000,
  3841. .pa_end = 0x4a0f6fff,
  3842. .flags = ADDR_TYPE_RT
  3843. },
  3844. { }
  3845. };
  3846. /* l4_cfg -> spinlock */
  3847. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__spinlock = {
  3848. .master = &omap44xx_l4_cfg_hwmod,
  3849. .slave = &omap44xx_spinlock_hwmod,
  3850. .clk = "l4_div_ck",
  3851. .addr = omap44xx_spinlock_addrs,
  3852. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3853. };
  3854. static struct omap_hwmod_addr_space omap44xx_timer1_addrs[] = {
  3855. {
  3856. .pa_start = 0x4a318000,
  3857. .pa_end = 0x4a31807f,
  3858. .flags = ADDR_TYPE_RT
  3859. },
  3860. { }
  3861. };
  3862. /* l4_wkup -> timer1 */
  3863. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__timer1 = {
  3864. .master = &omap44xx_l4_wkup_hwmod,
  3865. .slave = &omap44xx_timer1_hwmod,
  3866. .clk = "l4_wkup_clk_mux_ck",
  3867. .addr = omap44xx_timer1_addrs,
  3868. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3869. };
  3870. static struct omap_hwmod_addr_space omap44xx_timer2_addrs[] = {
  3871. {
  3872. .pa_start = 0x48032000,
  3873. .pa_end = 0x4803207f,
  3874. .flags = ADDR_TYPE_RT
  3875. },
  3876. { }
  3877. };
  3878. /* l4_per -> timer2 */
  3879. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer2 = {
  3880. .master = &omap44xx_l4_per_hwmod,
  3881. .slave = &omap44xx_timer2_hwmod,
  3882. .clk = "l4_div_ck",
  3883. .addr = omap44xx_timer2_addrs,
  3884. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3885. };
  3886. static struct omap_hwmod_addr_space omap44xx_timer3_addrs[] = {
  3887. {
  3888. .pa_start = 0x48034000,
  3889. .pa_end = 0x4803407f,
  3890. .flags = ADDR_TYPE_RT
  3891. },
  3892. { }
  3893. };
  3894. /* l4_per -> timer3 */
  3895. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer3 = {
  3896. .master = &omap44xx_l4_per_hwmod,
  3897. .slave = &omap44xx_timer3_hwmod,
  3898. .clk = "l4_div_ck",
  3899. .addr = omap44xx_timer3_addrs,
  3900. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3901. };
  3902. static struct omap_hwmod_addr_space omap44xx_timer4_addrs[] = {
  3903. {
  3904. .pa_start = 0x48036000,
  3905. .pa_end = 0x4803607f,
  3906. .flags = ADDR_TYPE_RT
  3907. },
  3908. { }
  3909. };
  3910. /* l4_per -> timer4 */
  3911. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer4 = {
  3912. .master = &omap44xx_l4_per_hwmod,
  3913. .slave = &omap44xx_timer4_hwmod,
  3914. .clk = "l4_div_ck",
  3915. .addr = omap44xx_timer4_addrs,
  3916. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3917. };
  3918. static struct omap_hwmod_addr_space omap44xx_timer5_addrs[] = {
  3919. {
  3920. .pa_start = 0x40138000,
  3921. .pa_end = 0x4013807f,
  3922. .flags = ADDR_TYPE_RT
  3923. },
  3924. { }
  3925. };
  3926. /* l4_abe -> timer5 */
  3927. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer5 = {
  3928. .master = &omap44xx_l4_abe_hwmod,
  3929. .slave = &omap44xx_timer5_hwmod,
  3930. .clk = "ocp_abe_iclk",
  3931. .addr = omap44xx_timer5_addrs,
  3932. .user = OCP_USER_MPU,
  3933. };
  3934. static struct omap_hwmod_addr_space omap44xx_timer5_dma_addrs[] = {
  3935. {
  3936. .pa_start = 0x49038000,
  3937. .pa_end = 0x4903807f,
  3938. .flags = ADDR_TYPE_RT
  3939. },
  3940. { }
  3941. };
  3942. /* l4_abe -> timer5 (dma) */
  3943. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer5_dma = {
  3944. .master = &omap44xx_l4_abe_hwmod,
  3945. .slave = &omap44xx_timer5_hwmod,
  3946. .clk = "ocp_abe_iclk",
  3947. .addr = omap44xx_timer5_dma_addrs,
  3948. .user = OCP_USER_SDMA,
  3949. };
  3950. static struct omap_hwmod_addr_space omap44xx_timer6_addrs[] = {
  3951. {
  3952. .pa_start = 0x4013a000,
  3953. .pa_end = 0x4013a07f,
  3954. .flags = ADDR_TYPE_RT
  3955. },
  3956. { }
  3957. };
  3958. /* l4_abe -> timer6 */
  3959. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer6 = {
  3960. .master = &omap44xx_l4_abe_hwmod,
  3961. .slave = &omap44xx_timer6_hwmod,
  3962. .clk = "ocp_abe_iclk",
  3963. .addr = omap44xx_timer6_addrs,
  3964. .user = OCP_USER_MPU,
  3965. };
  3966. static struct omap_hwmod_addr_space omap44xx_timer6_dma_addrs[] = {
  3967. {
  3968. .pa_start = 0x4903a000,
  3969. .pa_end = 0x4903a07f,
  3970. .flags = ADDR_TYPE_RT
  3971. },
  3972. { }
  3973. };
  3974. /* l4_abe -> timer6 (dma) */
  3975. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer6_dma = {
  3976. .master = &omap44xx_l4_abe_hwmod,
  3977. .slave = &omap44xx_timer6_hwmod,
  3978. .clk = "ocp_abe_iclk",
  3979. .addr = omap44xx_timer6_dma_addrs,
  3980. .user = OCP_USER_SDMA,
  3981. };
  3982. static struct omap_hwmod_addr_space omap44xx_timer7_addrs[] = {
  3983. {
  3984. .pa_start = 0x4013c000,
  3985. .pa_end = 0x4013c07f,
  3986. .flags = ADDR_TYPE_RT
  3987. },
  3988. { }
  3989. };
  3990. /* l4_abe -> timer7 */
  3991. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer7 = {
  3992. .master = &omap44xx_l4_abe_hwmod,
  3993. .slave = &omap44xx_timer7_hwmod,
  3994. .clk = "ocp_abe_iclk",
  3995. .addr = omap44xx_timer7_addrs,
  3996. .user = OCP_USER_MPU,
  3997. };
  3998. static struct omap_hwmod_addr_space omap44xx_timer7_dma_addrs[] = {
  3999. {
  4000. .pa_start = 0x4903c000,
  4001. .pa_end = 0x4903c07f,
  4002. .flags = ADDR_TYPE_RT
  4003. },
  4004. { }
  4005. };
  4006. /* l4_abe -> timer7 (dma) */
  4007. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer7_dma = {
  4008. .master = &omap44xx_l4_abe_hwmod,
  4009. .slave = &omap44xx_timer7_hwmod,
  4010. .clk = "ocp_abe_iclk",
  4011. .addr = omap44xx_timer7_dma_addrs,
  4012. .user = OCP_USER_SDMA,
  4013. };
  4014. static struct omap_hwmod_addr_space omap44xx_timer8_addrs[] = {
  4015. {
  4016. .pa_start = 0x4013e000,
  4017. .pa_end = 0x4013e07f,
  4018. .flags = ADDR_TYPE_RT
  4019. },
  4020. { }
  4021. };
  4022. /* l4_abe -> timer8 */
  4023. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer8 = {
  4024. .master = &omap44xx_l4_abe_hwmod,
  4025. .slave = &omap44xx_timer8_hwmod,
  4026. .clk = "ocp_abe_iclk",
  4027. .addr = omap44xx_timer8_addrs,
  4028. .user = OCP_USER_MPU,
  4029. };
  4030. static struct omap_hwmod_addr_space omap44xx_timer8_dma_addrs[] = {
  4031. {
  4032. .pa_start = 0x4903e000,
  4033. .pa_end = 0x4903e07f,
  4034. .flags = ADDR_TYPE_RT
  4035. },
  4036. { }
  4037. };
  4038. /* l4_abe -> timer8 (dma) */
  4039. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer8_dma = {
  4040. .master = &omap44xx_l4_abe_hwmod,
  4041. .slave = &omap44xx_timer8_hwmod,
  4042. .clk = "ocp_abe_iclk",
  4043. .addr = omap44xx_timer8_dma_addrs,
  4044. .user = OCP_USER_SDMA,
  4045. };
  4046. static struct omap_hwmod_addr_space omap44xx_timer9_addrs[] = {
  4047. {
  4048. .pa_start = 0x4803e000,
  4049. .pa_end = 0x4803e07f,
  4050. .flags = ADDR_TYPE_RT
  4051. },
  4052. { }
  4053. };
  4054. /* l4_per -> timer9 */
  4055. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer9 = {
  4056. .master = &omap44xx_l4_per_hwmod,
  4057. .slave = &omap44xx_timer9_hwmod,
  4058. .clk = "l4_div_ck",
  4059. .addr = omap44xx_timer9_addrs,
  4060. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4061. };
  4062. static struct omap_hwmod_addr_space omap44xx_timer10_addrs[] = {
  4063. {
  4064. .pa_start = 0x48086000,
  4065. .pa_end = 0x4808607f,
  4066. .flags = ADDR_TYPE_RT
  4067. },
  4068. { }
  4069. };
  4070. /* l4_per -> timer10 */
  4071. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer10 = {
  4072. .master = &omap44xx_l4_per_hwmod,
  4073. .slave = &omap44xx_timer10_hwmod,
  4074. .clk = "l4_div_ck",
  4075. .addr = omap44xx_timer10_addrs,
  4076. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4077. };
  4078. static struct omap_hwmod_addr_space omap44xx_timer11_addrs[] = {
  4079. {
  4080. .pa_start = 0x48088000,
  4081. .pa_end = 0x4808807f,
  4082. .flags = ADDR_TYPE_RT
  4083. },
  4084. { }
  4085. };
  4086. /* l4_per -> timer11 */
  4087. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer11 = {
  4088. .master = &omap44xx_l4_per_hwmod,
  4089. .slave = &omap44xx_timer11_hwmod,
  4090. .clk = "l4_div_ck",
  4091. .addr = omap44xx_timer11_addrs,
  4092. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4093. };
  4094. static struct omap_hwmod_addr_space omap44xx_uart1_addrs[] = {
  4095. {
  4096. .pa_start = 0x4806a000,
  4097. .pa_end = 0x4806a0ff,
  4098. .flags = ADDR_TYPE_RT
  4099. },
  4100. { }
  4101. };
  4102. /* l4_per -> uart1 */
  4103. static struct omap_hwmod_ocp_if omap44xx_l4_per__uart1 = {
  4104. .master = &omap44xx_l4_per_hwmod,
  4105. .slave = &omap44xx_uart1_hwmod,
  4106. .clk = "l4_div_ck",
  4107. .addr = omap44xx_uart1_addrs,
  4108. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4109. };
  4110. static struct omap_hwmod_addr_space omap44xx_uart2_addrs[] = {
  4111. {
  4112. .pa_start = 0x4806c000,
  4113. .pa_end = 0x4806c0ff,
  4114. .flags = ADDR_TYPE_RT
  4115. },
  4116. { }
  4117. };
  4118. /* l4_per -> uart2 */
  4119. static struct omap_hwmod_ocp_if omap44xx_l4_per__uart2 = {
  4120. .master = &omap44xx_l4_per_hwmod,
  4121. .slave = &omap44xx_uart2_hwmod,
  4122. .clk = "l4_div_ck",
  4123. .addr = omap44xx_uart2_addrs,
  4124. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4125. };
  4126. static struct omap_hwmod_addr_space omap44xx_uart3_addrs[] = {
  4127. {
  4128. .pa_start = 0x48020000,
  4129. .pa_end = 0x480200ff,
  4130. .flags = ADDR_TYPE_RT
  4131. },
  4132. { }
  4133. };
  4134. /* l4_per -> uart3 */
  4135. static struct omap_hwmod_ocp_if omap44xx_l4_per__uart3 = {
  4136. .master = &omap44xx_l4_per_hwmod,
  4137. .slave = &omap44xx_uart3_hwmod,
  4138. .clk = "l4_div_ck",
  4139. .addr = omap44xx_uart3_addrs,
  4140. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4141. };
  4142. static struct omap_hwmod_addr_space omap44xx_uart4_addrs[] = {
  4143. {
  4144. .pa_start = 0x4806e000,
  4145. .pa_end = 0x4806e0ff,
  4146. .flags = ADDR_TYPE_RT
  4147. },
  4148. { }
  4149. };
  4150. /* l4_per -> uart4 */
  4151. static struct omap_hwmod_ocp_if omap44xx_l4_per__uart4 = {
  4152. .master = &omap44xx_l4_per_hwmod,
  4153. .slave = &omap44xx_uart4_hwmod,
  4154. .clk = "l4_div_ck",
  4155. .addr = omap44xx_uart4_addrs,
  4156. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4157. };
  4158. static struct omap_hwmod_addr_space omap44xx_usb_host_hs_addrs[] = {
  4159. {
  4160. .name = "uhh",
  4161. .pa_start = 0x4a064000,
  4162. .pa_end = 0x4a0647ff,
  4163. .flags = ADDR_TYPE_RT
  4164. },
  4165. {
  4166. .name = "ohci",
  4167. .pa_start = 0x4a064800,
  4168. .pa_end = 0x4a064bff,
  4169. },
  4170. {
  4171. .name = "ehci",
  4172. .pa_start = 0x4a064c00,
  4173. .pa_end = 0x4a064fff,
  4174. },
  4175. {}
  4176. };
  4177. /* l4_cfg -> usb_host_hs */
  4178. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__usb_host_hs = {
  4179. .master = &omap44xx_l4_cfg_hwmod,
  4180. .slave = &omap44xx_usb_host_hs_hwmod,
  4181. .clk = "l4_div_ck",
  4182. .addr = omap44xx_usb_host_hs_addrs,
  4183. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4184. };
  4185. static struct omap_hwmod_addr_space omap44xx_usb_otg_hs_addrs[] = {
  4186. {
  4187. .pa_start = 0x4a0ab000,
  4188. .pa_end = 0x4a0ab003,
  4189. .flags = ADDR_TYPE_RT
  4190. },
  4191. { }
  4192. };
  4193. /* l4_cfg -> usb_otg_hs */
  4194. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__usb_otg_hs = {
  4195. .master = &omap44xx_l4_cfg_hwmod,
  4196. .slave = &omap44xx_usb_otg_hs_hwmod,
  4197. .clk = "l4_div_ck",
  4198. .addr = omap44xx_usb_otg_hs_addrs,
  4199. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4200. };
  4201. static struct omap_hwmod_addr_space omap44xx_usb_tll_hs_addrs[] = {
  4202. {
  4203. .name = "tll",
  4204. .pa_start = 0x4a062000,
  4205. .pa_end = 0x4a063fff,
  4206. .flags = ADDR_TYPE_RT
  4207. },
  4208. {}
  4209. };
  4210. /* l4_cfg -> usb_tll_hs */
  4211. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__usb_tll_hs = {
  4212. .master = &omap44xx_l4_cfg_hwmod,
  4213. .slave = &omap44xx_usb_tll_hs_hwmod,
  4214. .clk = "l4_div_ck",
  4215. .addr = omap44xx_usb_tll_hs_addrs,
  4216. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4217. };
  4218. static struct omap_hwmod_addr_space omap44xx_wd_timer2_addrs[] = {
  4219. {
  4220. .pa_start = 0x4a314000,
  4221. .pa_end = 0x4a31407f,
  4222. .flags = ADDR_TYPE_RT
  4223. },
  4224. { }
  4225. };
  4226. /* l4_wkup -> wd_timer2 */
  4227. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__wd_timer2 = {
  4228. .master = &omap44xx_l4_wkup_hwmod,
  4229. .slave = &omap44xx_wd_timer2_hwmod,
  4230. .clk = "l4_wkup_clk_mux_ck",
  4231. .addr = omap44xx_wd_timer2_addrs,
  4232. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4233. };
  4234. static struct omap_hwmod_addr_space omap44xx_wd_timer3_addrs[] = {
  4235. {
  4236. .pa_start = 0x40130000,
  4237. .pa_end = 0x4013007f,
  4238. .flags = ADDR_TYPE_RT
  4239. },
  4240. { }
  4241. };
  4242. /* l4_abe -> wd_timer3 */
  4243. static struct omap_hwmod_ocp_if omap44xx_l4_abe__wd_timer3 = {
  4244. .master = &omap44xx_l4_abe_hwmod,
  4245. .slave = &omap44xx_wd_timer3_hwmod,
  4246. .clk = "ocp_abe_iclk",
  4247. .addr = omap44xx_wd_timer3_addrs,
  4248. .user = OCP_USER_MPU,
  4249. };
  4250. static struct omap_hwmod_addr_space omap44xx_wd_timer3_dma_addrs[] = {
  4251. {
  4252. .pa_start = 0x49030000,
  4253. .pa_end = 0x4903007f,
  4254. .flags = ADDR_TYPE_RT
  4255. },
  4256. { }
  4257. };
  4258. /* l4_abe -> wd_timer3 (dma) */
  4259. static struct omap_hwmod_ocp_if omap44xx_l4_abe__wd_timer3_dma = {
  4260. .master = &omap44xx_l4_abe_hwmod,
  4261. .slave = &omap44xx_wd_timer3_hwmod,
  4262. .clk = "ocp_abe_iclk",
  4263. .addr = omap44xx_wd_timer3_dma_addrs,
  4264. .user = OCP_USER_SDMA,
  4265. };
  4266. static struct omap_hwmod_ocp_if *omap44xx_hwmod_ocp_ifs[] __initdata = {
  4267. &omap44xx_l3_main_1__dmm,
  4268. &omap44xx_mpu__dmm,
  4269. &omap44xx_dmm__emif_fw,
  4270. &omap44xx_l4_cfg__emif_fw,
  4271. &omap44xx_iva__l3_instr,
  4272. &omap44xx_l3_main_3__l3_instr,
  4273. &omap44xx_dsp__l3_main_1,
  4274. &omap44xx_dss__l3_main_1,
  4275. &omap44xx_l3_main_2__l3_main_1,
  4276. &omap44xx_l4_cfg__l3_main_1,
  4277. &omap44xx_mmc1__l3_main_1,
  4278. &omap44xx_mmc2__l3_main_1,
  4279. &omap44xx_mpu__l3_main_1,
  4280. &omap44xx_dma_system__l3_main_2,
  4281. &omap44xx_fdif__l3_main_2,
  4282. &omap44xx_hsi__l3_main_2,
  4283. &omap44xx_ipu__l3_main_2,
  4284. &omap44xx_iss__l3_main_2,
  4285. &omap44xx_iva__l3_main_2,
  4286. &omap44xx_l3_main_1__l3_main_2,
  4287. &omap44xx_l4_cfg__l3_main_2,
  4288. &omap44xx_usb_host_hs__l3_main_2,
  4289. &omap44xx_usb_otg_hs__l3_main_2,
  4290. &omap44xx_l3_main_1__l3_main_3,
  4291. &omap44xx_l3_main_2__l3_main_3,
  4292. &omap44xx_l4_cfg__l3_main_3,
  4293. &omap44xx_aess__l4_abe,
  4294. &omap44xx_dsp__l4_abe,
  4295. &omap44xx_l3_main_1__l4_abe,
  4296. &omap44xx_mpu__l4_abe,
  4297. &omap44xx_l3_main_1__l4_cfg,
  4298. &omap44xx_l3_main_2__l4_per,
  4299. &omap44xx_l4_cfg__l4_wkup,
  4300. &omap44xx_mpu__mpu_private,
  4301. &omap44xx_l4_abe__aess,
  4302. &omap44xx_l4_abe__aess_dma,
  4303. &omap44xx_l4_wkup__counter_32k,
  4304. &omap44xx_l4_cfg__dma_system,
  4305. &omap44xx_l4_abe__dmic,
  4306. &omap44xx_l4_abe__dmic_dma,
  4307. &omap44xx_dsp__iva,
  4308. &omap44xx_l4_cfg__dsp,
  4309. &omap44xx_l3_main_2__dss,
  4310. &omap44xx_l4_per__dss,
  4311. &omap44xx_l3_main_2__dss_dispc,
  4312. &omap44xx_l4_per__dss_dispc,
  4313. &omap44xx_l3_main_2__dss_dsi1,
  4314. &omap44xx_l4_per__dss_dsi1,
  4315. &omap44xx_l3_main_2__dss_dsi2,
  4316. &omap44xx_l4_per__dss_dsi2,
  4317. &omap44xx_l3_main_2__dss_hdmi,
  4318. &omap44xx_l4_per__dss_hdmi,
  4319. &omap44xx_l3_main_2__dss_rfbi,
  4320. &omap44xx_l4_per__dss_rfbi,
  4321. &omap44xx_l3_main_2__dss_venc,
  4322. &omap44xx_l4_per__dss_venc,
  4323. &omap44xx_l4_cfg__fdif,
  4324. &omap44xx_l4_wkup__gpio1,
  4325. &omap44xx_l4_per__gpio2,
  4326. &omap44xx_l4_per__gpio3,
  4327. &omap44xx_l4_per__gpio4,
  4328. &omap44xx_l4_per__gpio5,
  4329. &omap44xx_l4_per__gpio6,
  4330. &omap44xx_l4_per__hdq1w,
  4331. &omap44xx_l4_cfg__hsi,
  4332. &omap44xx_l4_per__i2c1,
  4333. &omap44xx_l4_per__i2c2,
  4334. &omap44xx_l4_per__i2c3,
  4335. &omap44xx_l4_per__i2c4,
  4336. &omap44xx_l3_main_2__ipu,
  4337. &omap44xx_l3_main_2__iss,
  4338. &omap44xx_l3_main_2__iva,
  4339. &omap44xx_l4_wkup__kbd,
  4340. &omap44xx_l4_cfg__mailbox,
  4341. &omap44xx_l4_abe__mcbsp1,
  4342. &omap44xx_l4_abe__mcbsp1_dma,
  4343. &omap44xx_l4_abe__mcbsp2,
  4344. &omap44xx_l4_abe__mcbsp2_dma,
  4345. &omap44xx_l4_abe__mcbsp3,
  4346. &omap44xx_l4_abe__mcbsp3_dma,
  4347. &omap44xx_l4_per__mcbsp4,
  4348. &omap44xx_l4_abe__mcpdm,
  4349. &omap44xx_l4_abe__mcpdm_dma,
  4350. &omap44xx_l4_per__mcspi1,
  4351. &omap44xx_l4_per__mcspi2,
  4352. &omap44xx_l4_per__mcspi3,
  4353. &omap44xx_l4_per__mcspi4,
  4354. &omap44xx_l4_per__mmc1,
  4355. &omap44xx_l4_per__mmc2,
  4356. &omap44xx_l4_per__mmc3,
  4357. &omap44xx_l4_per__mmc4,
  4358. &omap44xx_l4_per__mmc5,
  4359. &omap44xx_l4_cfg__smartreflex_core,
  4360. &omap44xx_l4_cfg__smartreflex_iva,
  4361. &omap44xx_l4_cfg__smartreflex_mpu,
  4362. &omap44xx_l4_cfg__spinlock,
  4363. &omap44xx_l4_wkup__timer1,
  4364. &omap44xx_l4_per__timer2,
  4365. &omap44xx_l4_per__timer3,
  4366. &omap44xx_l4_per__timer4,
  4367. &omap44xx_l4_abe__timer5,
  4368. &omap44xx_l4_abe__timer5_dma,
  4369. &omap44xx_l4_abe__timer6,
  4370. &omap44xx_l4_abe__timer6_dma,
  4371. &omap44xx_l4_abe__timer7,
  4372. &omap44xx_l4_abe__timer7_dma,
  4373. &omap44xx_l4_abe__timer8,
  4374. &omap44xx_l4_abe__timer8_dma,
  4375. &omap44xx_l4_per__timer9,
  4376. &omap44xx_l4_per__timer10,
  4377. &omap44xx_l4_per__timer11,
  4378. &omap44xx_l4_per__uart1,
  4379. &omap44xx_l4_per__uart2,
  4380. &omap44xx_l4_per__uart3,
  4381. &omap44xx_l4_per__uart4,
  4382. &omap44xx_l4_cfg__usb_host_hs,
  4383. &omap44xx_l4_cfg__usb_otg_hs,
  4384. &omap44xx_l4_cfg__usb_tll_hs,
  4385. &omap44xx_l4_wkup__wd_timer2,
  4386. &omap44xx_l4_abe__wd_timer3,
  4387. &omap44xx_l4_abe__wd_timer3_dma,
  4388. NULL,
  4389. };
  4390. int __init omap44xx_hwmod_init(void)
  4391. {
  4392. return omap_hwmod_register_links(omap44xx_hwmod_ocp_ifs);
  4393. }