base.c 82 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088
  1. /*-
  2. * Copyright (c) 2002-2005 Sam Leffler, Errno Consulting
  3. * Copyright (c) 2004-2005 Atheros Communications, Inc.
  4. * Copyright (c) 2006 Devicescape Software, Inc.
  5. * Copyright (c) 2007 Jiri Slaby <jirislaby@gmail.com>
  6. * Copyright (c) 2007 Luis R. Rodriguez <mcgrof@winlab.rutgers.edu>
  7. *
  8. * All rights reserved.
  9. *
  10. * Redistribution and use in source and binary forms, with or without
  11. * modification, are permitted provided that the following conditions
  12. * are met:
  13. * 1. Redistributions of source code must retain the above copyright
  14. * notice, this list of conditions and the following disclaimer,
  15. * without modification.
  16. * 2. Redistributions in binary form must reproduce at minimum a disclaimer
  17. * similar to the "NO WARRANTY" disclaimer below ("Disclaimer") and any
  18. * redistribution must be conditioned upon including a substantially
  19. * similar Disclaimer requirement for further binary redistribution.
  20. * 3. Neither the names of the above-listed copyright holders nor the names
  21. * of any contributors may be used to endorse or promote products derived
  22. * from this software without specific prior written permission.
  23. *
  24. * Alternatively, this software may be distributed under the terms of the
  25. * GNU General Public License ("GPL") version 2 as published by the Free
  26. * Software Foundation.
  27. *
  28. * NO WARRANTY
  29. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
  30. * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
  31. * LIMITED TO, THE IMPLIED WARRANTIES OF NONINFRINGEMENT, MERCHANTIBILITY
  32. * AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL
  33. * THE COPYRIGHT HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY,
  34. * OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
  35. * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
  36. * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER
  37. * IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
  38. * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
  39. * THE POSSIBILITY OF SUCH DAMAGES.
  40. *
  41. */
  42. #include <linux/module.h>
  43. #include <linux/delay.h>
  44. #include <linux/hardirq.h>
  45. #include <linux/if.h>
  46. #include <linux/io.h>
  47. #include <linux/netdevice.h>
  48. #include <linux/cache.h>
  49. #include <linux/pci.h>
  50. #include <linux/ethtool.h>
  51. #include <linux/uaccess.h>
  52. #include <net/ieee80211_radiotap.h>
  53. #include <asm/unaligned.h>
  54. #include "base.h"
  55. #include "reg.h"
  56. #include "debug.h"
  57. static int ath5k_calinterval = 10; /* Calibrate PHY every 10 secs (TODO: Fixme) */
  58. static int modparam_nohwcrypt;
  59. module_param_named(nohwcrypt, modparam_nohwcrypt, bool, S_IRUGO);
  60. MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption.");
  61. static int modparam_all_channels;
  62. module_param_named(all_channels, modparam_all_channels, bool, S_IRUGO);
  63. MODULE_PARM_DESC(all_channels, "Expose all channels the device can use.");
  64. /******************\
  65. * Internal defines *
  66. \******************/
  67. /* Module info */
  68. MODULE_AUTHOR("Jiri Slaby");
  69. MODULE_AUTHOR("Nick Kossifidis");
  70. MODULE_DESCRIPTION("Support for 5xxx series of Atheros 802.11 wireless LAN cards.");
  71. MODULE_SUPPORTED_DEVICE("Atheros 5xxx WLAN cards");
  72. MODULE_LICENSE("Dual BSD/GPL");
  73. MODULE_VERSION("0.6.0 (EXPERIMENTAL)");
  74. /* Known PCI ids */
  75. static const struct pci_device_id ath5k_pci_id_table[] = {
  76. { PCI_VDEVICE(ATHEROS, 0x0207), .driver_data = AR5K_AR5210 }, /* 5210 early */
  77. { PCI_VDEVICE(ATHEROS, 0x0007), .driver_data = AR5K_AR5210 }, /* 5210 */
  78. { PCI_VDEVICE(ATHEROS, 0x0011), .driver_data = AR5K_AR5211 }, /* 5311 - this is on AHB bus !*/
  79. { PCI_VDEVICE(ATHEROS, 0x0012), .driver_data = AR5K_AR5211 }, /* 5211 */
  80. { PCI_VDEVICE(ATHEROS, 0x0013), .driver_data = AR5K_AR5212 }, /* 5212 */
  81. { PCI_VDEVICE(3COM_2, 0x0013), .driver_data = AR5K_AR5212 }, /* 3com 5212 */
  82. { PCI_VDEVICE(3COM, 0x0013), .driver_data = AR5K_AR5212 }, /* 3com 3CRDAG675 5212 */
  83. { PCI_VDEVICE(ATHEROS, 0x1014), .driver_data = AR5K_AR5212 }, /* IBM minipci 5212 */
  84. { PCI_VDEVICE(ATHEROS, 0x0014), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
  85. { PCI_VDEVICE(ATHEROS, 0x0015), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
  86. { PCI_VDEVICE(ATHEROS, 0x0016), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
  87. { PCI_VDEVICE(ATHEROS, 0x0017), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
  88. { PCI_VDEVICE(ATHEROS, 0x0018), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
  89. { PCI_VDEVICE(ATHEROS, 0x0019), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
  90. { PCI_VDEVICE(ATHEROS, 0x001a), .driver_data = AR5K_AR5212 }, /* 2413 Griffin-lite */
  91. { PCI_VDEVICE(ATHEROS, 0x001b), .driver_data = AR5K_AR5212 }, /* 5413 Eagle */
  92. { PCI_VDEVICE(ATHEROS, 0x001c), .driver_data = AR5K_AR5212 }, /* PCI-E cards */
  93. { PCI_VDEVICE(ATHEROS, 0x001d), .driver_data = AR5K_AR5212 }, /* 2417 Nala */
  94. { 0 }
  95. };
  96. MODULE_DEVICE_TABLE(pci, ath5k_pci_id_table);
  97. /* Known SREVs */
  98. static const struct ath5k_srev_name srev_names[] = {
  99. { "5210", AR5K_VERSION_MAC, AR5K_SREV_AR5210 },
  100. { "5311", AR5K_VERSION_MAC, AR5K_SREV_AR5311 },
  101. { "5311A", AR5K_VERSION_MAC, AR5K_SREV_AR5311A },
  102. { "5311B", AR5K_VERSION_MAC, AR5K_SREV_AR5311B },
  103. { "5211", AR5K_VERSION_MAC, AR5K_SREV_AR5211 },
  104. { "5212", AR5K_VERSION_MAC, AR5K_SREV_AR5212 },
  105. { "5213", AR5K_VERSION_MAC, AR5K_SREV_AR5213 },
  106. { "5213A", AR5K_VERSION_MAC, AR5K_SREV_AR5213A },
  107. { "2413", AR5K_VERSION_MAC, AR5K_SREV_AR2413 },
  108. { "2414", AR5K_VERSION_MAC, AR5K_SREV_AR2414 },
  109. { "5424", AR5K_VERSION_MAC, AR5K_SREV_AR5424 },
  110. { "5413", AR5K_VERSION_MAC, AR5K_SREV_AR5413 },
  111. { "5414", AR5K_VERSION_MAC, AR5K_SREV_AR5414 },
  112. { "2415", AR5K_VERSION_MAC, AR5K_SREV_AR2415 },
  113. { "5416", AR5K_VERSION_MAC, AR5K_SREV_AR5416 },
  114. { "5418", AR5K_VERSION_MAC, AR5K_SREV_AR5418 },
  115. { "2425", AR5K_VERSION_MAC, AR5K_SREV_AR2425 },
  116. { "2417", AR5K_VERSION_MAC, AR5K_SREV_AR2417 },
  117. { "xxxxx", AR5K_VERSION_MAC, AR5K_SREV_UNKNOWN },
  118. { "5110", AR5K_VERSION_RAD, AR5K_SREV_RAD_5110 },
  119. { "5111", AR5K_VERSION_RAD, AR5K_SREV_RAD_5111 },
  120. { "5111A", AR5K_VERSION_RAD, AR5K_SREV_RAD_5111A },
  121. { "2111", AR5K_VERSION_RAD, AR5K_SREV_RAD_2111 },
  122. { "5112", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112 },
  123. { "5112A", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112A },
  124. { "5112B", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112B },
  125. { "2112", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112 },
  126. { "2112A", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112A },
  127. { "2112B", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112B },
  128. { "2413", AR5K_VERSION_RAD, AR5K_SREV_RAD_2413 },
  129. { "5413", AR5K_VERSION_RAD, AR5K_SREV_RAD_5413 },
  130. { "2316", AR5K_VERSION_RAD, AR5K_SREV_RAD_2316 },
  131. { "2317", AR5K_VERSION_RAD, AR5K_SREV_RAD_2317 },
  132. { "5424", AR5K_VERSION_RAD, AR5K_SREV_RAD_5424 },
  133. { "5133", AR5K_VERSION_RAD, AR5K_SREV_RAD_5133 },
  134. { "xxxxx", AR5K_VERSION_RAD, AR5K_SREV_UNKNOWN },
  135. };
  136. static const struct ieee80211_rate ath5k_rates[] = {
  137. { .bitrate = 10,
  138. .hw_value = ATH5K_RATE_CODE_1M, },
  139. { .bitrate = 20,
  140. .hw_value = ATH5K_RATE_CODE_2M,
  141. .hw_value_short = ATH5K_RATE_CODE_2M | AR5K_SET_SHORT_PREAMBLE,
  142. .flags = IEEE80211_RATE_SHORT_PREAMBLE },
  143. { .bitrate = 55,
  144. .hw_value = ATH5K_RATE_CODE_5_5M,
  145. .hw_value_short = ATH5K_RATE_CODE_5_5M | AR5K_SET_SHORT_PREAMBLE,
  146. .flags = IEEE80211_RATE_SHORT_PREAMBLE },
  147. { .bitrate = 110,
  148. .hw_value = ATH5K_RATE_CODE_11M,
  149. .hw_value_short = ATH5K_RATE_CODE_11M | AR5K_SET_SHORT_PREAMBLE,
  150. .flags = IEEE80211_RATE_SHORT_PREAMBLE },
  151. { .bitrate = 60,
  152. .hw_value = ATH5K_RATE_CODE_6M,
  153. .flags = 0 },
  154. { .bitrate = 90,
  155. .hw_value = ATH5K_RATE_CODE_9M,
  156. .flags = 0 },
  157. { .bitrate = 120,
  158. .hw_value = ATH5K_RATE_CODE_12M,
  159. .flags = 0 },
  160. { .bitrate = 180,
  161. .hw_value = ATH5K_RATE_CODE_18M,
  162. .flags = 0 },
  163. { .bitrate = 240,
  164. .hw_value = ATH5K_RATE_CODE_24M,
  165. .flags = 0 },
  166. { .bitrate = 360,
  167. .hw_value = ATH5K_RATE_CODE_36M,
  168. .flags = 0 },
  169. { .bitrate = 480,
  170. .hw_value = ATH5K_RATE_CODE_48M,
  171. .flags = 0 },
  172. { .bitrate = 540,
  173. .hw_value = ATH5K_RATE_CODE_54M,
  174. .flags = 0 },
  175. /* XR missing */
  176. };
  177. /*
  178. * Prototypes - PCI stack related functions
  179. */
  180. static int __devinit ath5k_pci_probe(struct pci_dev *pdev,
  181. const struct pci_device_id *id);
  182. static void __devexit ath5k_pci_remove(struct pci_dev *pdev);
  183. #ifdef CONFIG_PM
  184. static int ath5k_pci_suspend(struct pci_dev *pdev,
  185. pm_message_t state);
  186. static int ath5k_pci_resume(struct pci_dev *pdev);
  187. #else
  188. #define ath5k_pci_suspend NULL
  189. #define ath5k_pci_resume NULL
  190. #endif /* CONFIG_PM */
  191. static struct pci_driver ath5k_pci_driver = {
  192. .name = KBUILD_MODNAME,
  193. .id_table = ath5k_pci_id_table,
  194. .probe = ath5k_pci_probe,
  195. .remove = __devexit_p(ath5k_pci_remove),
  196. .suspend = ath5k_pci_suspend,
  197. .resume = ath5k_pci_resume,
  198. };
  199. /*
  200. * Prototypes - MAC 802.11 stack related functions
  201. */
  202. static int ath5k_tx(struct ieee80211_hw *hw, struct sk_buff *skb);
  203. static int ath5k_reset(struct ath5k_softc *sc, bool stop, bool change_channel);
  204. static int ath5k_reset_wake(struct ath5k_softc *sc);
  205. static int ath5k_start(struct ieee80211_hw *hw);
  206. static void ath5k_stop(struct ieee80211_hw *hw);
  207. static int ath5k_add_interface(struct ieee80211_hw *hw,
  208. struct ieee80211_if_init_conf *conf);
  209. static void ath5k_remove_interface(struct ieee80211_hw *hw,
  210. struct ieee80211_if_init_conf *conf);
  211. static int ath5k_config(struct ieee80211_hw *hw, u32 changed);
  212. static void ath5k_configure_filter(struct ieee80211_hw *hw,
  213. unsigned int changed_flags,
  214. unsigned int *new_flags,
  215. int mc_count, struct dev_mc_list *mclist);
  216. static int ath5k_set_key(struct ieee80211_hw *hw,
  217. enum set_key_cmd cmd,
  218. struct ieee80211_vif *vif, struct ieee80211_sta *sta,
  219. struct ieee80211_key_conf *key);
  220. static int ath5k_get_stats(struct ieee80211_hw *hw,
  221. struct ieee80211_low_level_stats *stats);
  222. static int ath5k_get_tx_stats(struct ieee80211_hw *hw,
  223. struct ieee80211_tx_queue_stats *stats);
  224. static u64 ath5k_get_tsf(struct ieee80211_hw *hw);
  225. static void ath5k_set_tsf(struct ieee80211_hw *hw, u64 tsf);
  226. static void ath5k_reset_tsf(struct ieee80211_hw *hw);
  227. static int ath5k_beacon_update(struct ath5k_softc *sc,
  228. struct sk_buff *skb);
  229. static void ath5k_bss_info_changed(struct ieee80211_hw *hw,
  230. struct ieee80211_vif *vif,
  231. struct ieee80211_bss_conf *bss_conf,
  232. u32 changes);
  233. static const struct ieee80211_ops ath5k_hw_ops = {
  234. .tx = ath5k_tx,
  235. .start = ath5k_start,
  236. .stop = ath5k_stop,
  237. .add_interface = ath5k_add_interface,
  238. .remove_interface = ath5k_remove_interface,
  239. .config = ath5k_config,
  240. .configure_filter = ath5k_configure_filter,
  241. .set_key = ath5k_set_key,
  242. .get_stats = ath5k_get_stats,
  243. .conf_tx = NULL,
  244. .get_tx_stats = ath5k_get_tx_stats,
  245. .get_tsf = ath5k_get_tsf,
  246. .set_tsf = ath5k_set_tsf,
  247. .reset_tsf = ath5k_reset_tsf,
  248. .bss_info_changed = ath5k_bss_info_changed,
  249. };
  250. /*
  251. * Prototypes - Internal functions
  252. */
  253. /* Attach detach */
  254. static int ath5k_attach(struct pci_dev *pdev,
  255. struct ieee80211_hw *hw);
  256. static void ath5k_detach(struct pci_dev *pdev,
  257. struct ieee80211_hw *hw);
  258. /* Channel/mode setup */
  259. static inline short ath5k_ieee2mhz(short chan);
  260. static unsigned int ath5k_copy_channels(struct ath5k_hw *ah,
  261. struct ieee80211_channel *channels,
  262. unsigned int mode,
  263. unsigned int max);
  264. static int ath5k_setup_bands(struct ieee80211_hw *hw);
  265. static int ath5k_chan_set(struct ath5k_softc *sc,
  266. struct ieee80211_channel *chan);
  267. static void ath5k_setcurmode(struct ath5k_softc *sc,
  268. unsigned int mode);
  269. static void ath5k_mode_setup(struct ath5k_softc *sc);
  270. /* Descriptor setup */
  271. static int ath5k_desc_alloc(struct ath5k_softc *sc,
  272. struct pci_dev *pdev);
  273. static void ath5k_desc_free(struct ath5k_softc *sc,
  274. struct pci_dev *pdev);
  275. /* Buffers setup */
  276. static int ath5k_rxbuf_setup(struct ath5k_softc *sc,
  277. struct ath5k_buf *bf);
  278. static int ath5k_txbuf_setup(struct ath5k_softc *sc,
  279. struct ath5k_buf *bf);
  280. static inline void ath5k_txbuf_free(struct ath5k_softc *sc,
  281. struct ath5k_buf *bf)
  282. {
  283. BUG_ON(!bf);
  284. if (!bf->skb)
  285. return;
  286. pci_unmap_single(sc->pdev, bf->skbaddr, bf->skb->len,
  287. PCI_DMA_TODEVICE);
  288. dev_kfree_skb_any(bf->skb);
  289. bf->skb = NULL;
  290. }
  291. static inline void ath5k_rxbuf_free(struct ath5k_softc *sc,
  292. struct ath5k_buf *bf)
  293. {
  294. BUG_ON(!bf);
  295. if (!bf->skb)
  296. return;
  297. pci_unmap_single(sc->pdev, bf->skbaddr, sc->rxbufsize,
  298. PCI_DMA_FROMDEVICE);
  299. dev_kfree_skb_any(bf->skb);
  300. bf->skb = NULL;
  301. }
  302. /* Queues setup */
  303. static struct ath5k_txq *ath5k_txq_setup(struct ath5k_softc *sc,
  304. int qtype, int subtype);
  305. static int ath5k_beaconq_setup(struct ath5k_hw *ah);
  306. static int ath5k_beaconq_config(struct ath5k_softc *sc);
  307. static void ath5k_txq_drainq(struct ath5k_softc *sc,
  308. struct ath5k_txq *txq);
  309. static void ath5k_txq_cleanup(struct ath5k_softc *sc);
  310. static void ath5k_txq_release(struct ath5k_softc *sc);
  311. /* Rx handling */
  312. static int ath5k_rx_start(struct ath5k_softc *sc);
  313. static void ath5k_rx_stop(struct ath5k_softc *sc);
  314. static unsigned int ath5k_rx_decrypted(struct ath5k_softc *sc,
  315. struct ath5k_desc *ds,
  316. struct sk_buff *skb,
  317. struct ath5k_rx_status *rs);
  318. static void ath5k_tasklet_rx(unsigned long data);
  319. /* Tx handling */
  320. static void ath5k_tx_processq(struct ath5k_softc *sc,
  321. struct ath5k_txq *txq);
  322. static void ath5k_tasklet_tx(unsigned long data);
  323. /* Beacon handling */
  324. static int ath5k_beacon_setup(struct ath5k_softc *sc,
  325. struct ath5k_buf *bf);
  326. static void ath5k_beacon_send(struct ath5k_softc *sc);
  327. static void ath5k_beacon_config(struct ath5k_softc *sc);
  328. static void ath5k_beacon_update_timers(struct ath5k_softc *sc, u64 bc_tsf);
  329. static void ath5k_tasklet_beacon(unsigned long data);
  330. static inline u64 ath5k_extend_tsf(struct ath5k_hw *ah, u32 rstamp)
  331. {
  332. u64 tsf = ath5k_hw_get_tsf64(ah);
  333. if ((tsf & 0x7fff) < rstamp)
  334. tsf -= 0x8000;
  335. return (tsf & ~0x7fff) | rstamp;
  336. }
  337. /* Interrupt handling */
  338. static int ath5k_init(struct ath5k_softc *sc);
  339. static int ath5k_stop_locked(struct ath5k_softc *sc);
  340. static int ath5k_stop_hw(struct ath5k_softc *sc);
  341. static irqreturn_t ath5k_intr(int irq, void *dev_id);
  342. static void ath5k_tasklet_reset(unsigned long data);
  343. static void ath5k_calibrate(unsigned long data);
  344. /*
  345. * Module init/exit functions
  346. */
  347. static int __init
  348. init_ath5k_pci(void)
  349. {
  350. int ret;
  351. ath5k_debug_init();
  352. ret = pci_register_driver(&ath5k_pci_driver);
  353. if (ret) {
  354. printk(KERN_ERR "ath5k_pci: can't register pci driver\n");
  355. return ret;
  356. }
  357. return 0;
  358. }
  359. static void __exit
  360. exit_ath5k_pci(void)
  361. {
  362. pci_unregister_driver(&ath5k_pci_driver);
  363. ath5k_debug_finish();
  364. }
  365. module_init(init_ath5k_pci);
  366. module_exit(exit_ath5k_pci);
  367. /********************\
  368. * PCI Initialization *
  369. \********************/
  370. static const char *
  371. ath5k_chip_name(enum ath5k_srev_type type, u_int16_t val)
  372. {
  373. const char *name = "xxxxx";
  374. unsigned int i;
  375. for (i = 0; i < ARRAY_SIZE(srev_names); i++) {
  376. if (srev_names[i].sr_type != type)
  377. continue;
  378. if ((val & 0xf0) == srev_names[i].sr_val)
  379. name = srev_names[i].sr_name;
  380. if ((val & 0xff) == srev_names[i].sr_val) {
  381. name = srev_names[i].sr_name;
  382. break;
  383. }
  384. }
  385. return name;
  386. }
  387. static int __devinit
  388. ath5k_pci_probe(struct pci_dev *pdev,
  389. const struct pci_device_id *id)
  390. {
  391. void __iomem *mem;
  392. struct ath5k_softc *sc;
  393. struct ieee80211_hw *hw;
  394. int ret;
  395. u8 csz;
  396. ret = pci_enable_device(pdev);
  397. if (ret) {
  398. dev_err(&pdev->dev, "can't enable device\n");
  399. goto err;
  400. }
  401. /* XXX 32-bit addressing only */
  402. ret = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  403. if (ret) {
  404. dev_err(&pdev->dev, "32-bit DMA not available\n");
  405. goto err_dis;
  406. }
  407. /*
  408. * Cache line size is used to size and align various
  409. * structures used to communicate with the hardware.
  410. */
  411. pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &csz);
  412. if (csz == 0) {
  413. /*
  414. * Linux 2.4.18 (at least) writes the cache line size
  415. * register as a 16-bit wide register which is wrong.
  416. * We must have this setup properly for rx buffer
  417. * DMA to work so force a reasonable value here if it
  418. * comes up zero.
  419. */
  420. csz = L1_CACHE_BYTES / sizeof(u32);
  421. pci_write_config_byte(pdev, PCI_CACHE_LINE_SIZE, csz);
  422. }
  423. /*
  424. * The default setting of latency timer yields poor results,
  425. * set it to the value used by other systems. It may be worth
  426. * tweaking this setting more.
  427. */
  428. pci_write_config_byte(pdev, PCI_LATENCY_TIMER, 0xa8);
  429. /* Enable bus mastering */
  430. pci_set_master(pdev);
  431. /*
  432. * Disable the RETRY_TIMEOUT register (0x41) to keep
  433. * PCI Tx retries from interfering with C3 CPU state.
  434. */
  435. pci_write_config_byte(pdev, 0x41, 0);
  436. ret = pci_request_region(pdev, 0, "ath5k");
  437. if (ret) {
  438. dev_err(&pdev->dev, "cannot reserve PCI memory region\n");
  439. goto err_dis;
  440. }
  441. mem = pci_iomap(pdev, 0, 0);
  442. if (!mem) {
  443. dev_err(&pdev->dev, "cannot remap PCI memory region\n") ;
  444. ret = -EIO;
  445. goto err_reg;
  446. }
  447. /*
  448. * Allocate hw (mac80211 main struct)
  449. * and hw->priv (driver private data)
  450. */
  451. hw = ieee80211_alloc_hw(sizeof(*sc), &ath5k_hw_ops);
  452. if (hw == NULL) {
  453. dev_err(&pdev->dev, "cannot allocate ieee80211_hw\n");
  454. ret = -ENOMEM;
  455. goto err_map;
  456. }
  457. dev_info(&pdev->dev, "registered as '%s'\n", wiphy_name(hw->wiphy));
  458. /* Initialize driver private data */
  459. SET_IEEE80211_DEV(hw, &pdev->dev);
  460. hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
  461. IEEE80211_HW_SIGNAL_DBM |
  462. IEEE80211_HW_NOISE_DBM;
  463. hw->wiphy->interface_modes =
  464. BIT(NL80211_IFTYPE_STATION) |
  465. BIT(NL80211_IFTYPE_ADHOC) |
  466. BIT(NL80211_IFTYPE_MESH_POINT);
  467. hw->extra_tx_headroom = 2;
  468. hw->channel_change_time = 5000;
  469. sc = hw->priv;
  470. sc->hw = hw;
  471. sc->pdev = pdev;
  472. ath5k_debug_init_device(sc);
  473. /*
  474. * Mark the device as detached to avoid processing
  475. * interrupts until setup is complete.
  476. */
  477. __set_bit(ATH_STAT_INVALID, sc->status);
  478. sc->iobase = mem; /* So we can unmap it on detach */
  479. sc->cachelsz = csz * sizeof(u32); /* convert to bytes */
  480. sc->opmode = NL80211_IFTYPE_STATION;
  481. mutex_init(&sc->lock);
  482. spin_lock_init(&sc->rxbuflock);
  483. spin_lock_init(&sc->txbuflock);
  484. spin_lock_init(&sc->block);
  485. /* Set private data */
  486. pci_set_drvdata(pdev, hw);
  487. /* Setup interrupt handler */
  488. ret = request_irq(pdev->irq, ath5k_intr, IRQF_SHARED, "ath", sc);
  489. if (ret) {
  490. ATH5K_ERR(sc, "request_irq failed\n");
  491. goto err_free;
  492. }
  493. /* Initialize device */
  494. sc->ah = ath5k_hw_attach(sc, id->driver_data);
  495. if (IS_ERR(sc->ah)) {
  496. ret = PTR_ERR(sc->ah);
  497. goto err_irq;
  498. }
  499. /* set up multi-rate retry capabilities */
  500. if (sc->ah->ah_version == AR5K_AR5212) {
  501. hw->max_rates = 4;
  502. hw->max_rate_tries = 11;
  503. }
  504. /* Finish private driver data initialization */
  505. ret = ath5k_attach(pdev, hw);
  506. if (ret)
  507. goto err_ah;
  508. ATH5K_INFO(sc, "Atheros AR%s chip found (MAC: 0x%x, PHY: 0x%x)\n",
  509. ath5k_chip_name(AR5K_VERSION_MAC, sc->ah->ah_mac_srev),
  510. sc->ah->ah_mac_srev,
  511. sc->ah->ah_phy_revision);
  512. if (!sc->ah->ah_single_chip) {
  513. /* Single chip radio (!RF5111) */
  514. if (sc->ah->ah_radio_5ghz_revision &&
  515. !sc->ah->ah_radio_2ghz_revision) {
  516. /* No 5GHz support -> report 2GHz radio */
  517. if (!test_bit(AR5K_MODE_11A,
  518. sc->ah->ah_capabilities.cap_mode)) {
  519. ATH5K_INFO(sc, "RF%s 2GHz radio found (0x%x)\n",
  520. ath5k_chip_name(AR5K_VERSION_RAD,
  521. sc->ah->ah_radio_5ghz_revision),
  522. sc->ah->ah_radio_5ghz_revision);
  523. /* No 2GHz support (5110 and some
  524. * 5Ghz only cards) -> report 5Ghz radio */
  525. } else if (!test_bit(AR5K_MODE_11B,
  526. sc->ah->ah_capabilities.cap_mode)) {
  527. ATH5K_INFO(sc, "RF%s 5GHz radio found (0x%x)\n",
  528. ath5k_chip_name(AR5K_VERSION_RAD,
  529. sc->ah->ah_radio_5ghz_revision),
  530. sc->ah->ah_radio_5ghz_revision);
  531. /* Multiband radio */
  532. } else {
  533. ATH5K_INFO(sc, "RF%s multiband radio found"
  534. " (0x%x)\n",
  535. ath5k_chip_name(AR5K_VERSION_RAD,
  536. sc->ah->ah_radio_5ghz_revision),
  537. sc->ah->ah_radio_5ghz_revision);
  538. }
  539. }
  540. /* Multi chip radio (RF5111 - RF2111) ->
  541. * report both 2GHz/5GHz radios */
  542. else if (sc->ah->ah_radio_5ghz_revision &&
  543. sc->ah->ah_radio_2ghz_revision){
  544. ATH5K_INFO(sc, "RF%s 5GHz radio found (0x%x)\n",
  545. ath5k_chip_name(AR5K_VERSION_RAD,
  546. sc->ah->ah_radio_5ghz_revision),
  547. sc->ah->ah_radio_5ghz_revision);
  548. ATH5K_INFO(sc, "RF%s 2GHz radio found (0x%x)\n",
  549. ath5k_chip_name(AR5K_VERSION_RAD,
  550. sc->ah->ah_radio_2ghz_revision),
  551. sc->ah->ah_radio_2ghz_revision);
  552. }
  553. }
  554. /* ready to process interrupts */
  555. __clear_bit(ATH_STAT_INVALID, sc->status);
  556. return 0;
  557. err_ah:
  558. ath5k_hw_detach(sc->ah);
  559. err_irq:
  560. free_irq(pdev->irq, sc);
  561. err_free:
  562. ieee80211_free_hw(hw);
  563. err_map:
  564. pci_iounmap(pdev, mem);
  565. err_reg:
  566. pci_release_region(pdev, 0);
  567. err_dis:
  568. pci_disable_device(pdev);
  569. err:
  570. return ret;
  571. }
  572. static void __devexit
  573. ath5k_pci_remove(struct pci_dev *pdev)
  574. {
  575. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  576. struct ath5k_softc *sc = hw->priv;
  577. ath5k_debug_finish_device(sc);
  578. ath5k_detach(pdev, hw);
  579. ath5k_hw_detach(sc->ah);
  580. free_irq(pdev->irq, sc);
  581. pci_iounmap(pdev, sc->iobase);
  582. pci_release_region(pdev, 0);
  583. pci_disable_device(pdev);
  584. ieee80211_free_hw(hw);
  585. }
  586. #ifdef CONFIG_PM
  587. static int
  588. ath5k_pci_suspend(struct pci_dev *pdev, pm_message_t state)
  589. {
  590. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  591. struct ath5k_softc *sc = hw->priv;
  592. ath5k_led_off(sc);
  593. free_irq(pdev->irq, sc);
  594. pci_save_state(pdev);
  595. pci_disable_device(pdev);
  596. pci_set_power_state(pdev, PCI_D3hot);
  597. return 0;
  598. }
  599. static int
  600. ath5k_pci_resume(struct pci_dev *pdev)
  601. {
  602. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  603. struct ath5k_softc *sc = hw->priv;
  604. int err;
  605. pci_restore_state(pdev);
  606. err = pci_enable_device(pdev);
  607. if (err)
  608. return err;
  609. err = request_irq(pdev->irq, ath5k_intr, IRQF_SHARED, "ath", sc);
  610. if (err) {
  611. ATH5K_ERR(sc, "request_irq failed\n");
  612. goto err_no_irq;
  613. }
  614. ath5k_led_enable(sc);
  615. return 0;
  616. err_no_irq:
  617. pci_disable_device(pdev);
  618. return err;
  619. }
  620. #endif /* CONFIG_PM */
  621. /***********************\
  622. * Driver Initialization *
  623. \***********************/
  624. static int ath5k_reg_notifier(struct wiphy *wiphy, struct regulatory_request *request)
  625. {
  626. struct ieee80211_hw *hw = wiphy_to_ieee80211_hw(wiphy);
  627. struct ath5k_softc *sc = hw->priv;
  628. struct ath_regulatory *reg = &sc->ah->ah_regulatory;
  629. return ath_reg_notifier_apply(wiphy, request, reg);
  630. }
  631. static int
  632. ath5k_attach(struct pci_dev *pdev, struct ieee80211_hw *hw)
  633. {
  634. struct ath5k_softc *sc = hw->priv;
  635. struct ath5k_hw *ah = sc->ah;
  636. u8 mac[ETH_ALEN] = {};
  637. int ret;
  638. ATH5K_DBG(sc, ATH5K_DEBUG_ANY, "devid 0x%x\n", pdev->device);
  639. /*
  640. * Check if the MAC has multi-rate retry support.
  641. * We do this by trying to setup a fake extended
  642. * descriptor. MAC's that don't have support will
  643. * return false w/o doing anything. MAC's that do
  644. * support it will return true w/o doing anything.
  645. */
  646. ret = ah->ah_setup_mrr_tx_desc(ah, NULL, 0, 0, 0, 0, 0, 0);
  647. if (ret < 0)
  648. goto err;
  649. if (ret > 0)
  650. __set_bit(ATH_STAT_MRRETRY, sc->status);
  651. /*
  652. * Collect the channel list. The 802.11 layer
  653. * is resposible for filtering this list based
  654. * on settings like the phy mode and regulatory
  655. * domain restrictions.
  656. */
  657. ret = ath5k_setup_bands(hw);
  658. if (ret) {
  659. ATH5K_ERR(sc, "can't get channels\n");
  660. goto err;
  661. }
  662. /* NB: setup here so ath5k_rate_update is happy */
  663. if (test_bit(AR5K_MODE_11A, ah->ah_modes))
  664. ath5k_setcurmode(sc, AR5K_MODE_11A);
  665. else
  666. ath5k_setcurmode(sc, AR5K_MODE_11B);
  667. /*
  668. * Allocate tx+rx descriptors and populate the lists.
  669. */
  670. ret = ath5k_desc_alloc(sc, pdev);
  671. if (ret) {
  672. ATH5K_ERR(sc, "can't allocate descriptors\n");
  673. goto err;
  674. }
  675. /*
  676. * Allocate hardware transmit queues: one queue for
  677. * beacon frames and one data queue for each QoS
  678. * priority. Note that hw functions handle reseting
  679. * these queues at the needed time.
  680. */
  681. ret = ath5k_beaconq_setup(ah);
  682. if (ret < 0) {
  683. ATH5K_ERR(sc, "can't setup a beacon xmit queue\n");
  684. goto err_desc;
  685. }
  686. sc->bhalq = ret;
  687. sc->txq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_BK);
  688. if (IS_ERR(sc->txq)) {
  689. ATH5K_ERR(sc, "can't setup xmit queue\n");
  690. ret = PTR_ERR(sc->txq);
  691. goto err_bhal;
  692. }
  693. tasklet_init(&sc->rxtq, ath5k_tasklet_rx, (unsigned long)sc);
  694. tasklet_init(&sc->txtq, ath5k_tasklet_tx, (unsigned long)sc);
  695. tasklet_init(&sc->restq, ath5k_tasklet_reset, (unsigned long)sc);
  696. tasklet_init(&sc->beacontq, ath5k_tasklet_beacon, (unsigned long)sc);
  697. setup_timer(&sc->calib_tim, ath5k_calibrate, (unsigned long)sc);
  698. ret = ath5k_eeprom_read_mac(ah, mac);
  699. if (ret) {
  700. ATH5K_ERR(sc, "unable to read address from EEPROM: 0x%04x\n",
  701. sc->pdev->device);
  702. goto err_queues;
  703. }
  704. SET_IEEE80211_PERM_ADDR(hw, mac);
  705. /* All MAC address bits matter for ACKs */
  706. memset(sc->bssidmask, 0xff, ETH_ALEN);
  707. ath5k_hw_set_bssid_mask(sc->ah, sc->bssidmask);
  708. ah->ah_regulatory.current_rd =
  709. ah->ah_capabilities.cap_eeprom.ee_regdomain;
  710. ret = ath_regd_init(&ah->ah_regulatory, hw->wiphy, ath5k_reg_notifier);
  711. if (ret) {
  712. ATH5K_ERR(sc, "can't initialize regulatory system\n");
  713. goto err_queues;
  714. }
  715. ret = ieee80211_register_hw(hw);
  716. if (ret) {
  717. ATH5K_ERR(sc, "can't register ieee80211 hw\n");
  718. goto err_queues;
  719. }
  720. if (!ath_is_world_regd(&sc->ah->ah_regulatory))
  721. regulatory_hint(hw->wiphy, sc->ah->ah_regulatory.alpha2);
  722. ath5k_init_leds(sc);
  723. return 0;
  724. err_queues:
  725. ath5k_txq_release(sc);
  726. err_bhal:
  727. ath5k_hw_release_tx_queue(ah, sc->bhalq);
  728. err_desc:
  729. ath5k_desc_free(sc, pdev);
  730. err:
  731. return ret;
  732. }
  733. static void
  734. ath5k_detach(struct pci_dev *pdev, struct ieee80211_hw *hw)
  735. {
  736. struct ath5k_softc *sc = hw->priv;
  737. /*
  738. * NB: the order of these is important:
  739. * o call the 802.11 layer before detaching ath5k_hw to
  740. * insure callbacks into the driver to delete global
  741. * key cache entries can be handled
  742. * o reclaim the tx queue data structures after calling
  743. * the 802.11 layer as we'll get called back to reclaim
  744. * node state and potentially want to use them
  745. * o to cleanup the tx queues the hal is called, so detach
  746. * it last
  747. * XXX: ??? detach ath5k_hw ???
  748. * Other than that, it's straightforward...
  749. */
  750. ieee80211_unregister_hw(hw);
  751. ath5k_desc_free(sc, pdev);
  752. ath5k_txq_release(sc);
  753. ath5k_hw_release_tx_queue(sc->ah, sc->bhalq);
  754. ath5k_unregister_leds(sc);
  755. /*
  756. * NB: can't reclaim these until after ieee80211_ifdetach
  757. * returns because we'll get called back to reclaim node
  758. * state and potentially want to use them.
  759. */
  760. }
  761. /********************\
  762. * Channel/mode setup *
  763. \********************/
  764. /*
  765. * Convert IEEE channel number to MHz frequency.
  766. */
  767. static inline short
  768. ath5k_ieee2mhz(short chan)
  769. {
  770. if (chan <= 14 || chan >= 27)
  771. return ieee80211chan2mhz(chan);
  772. else
  773. return 2212 + chan * 20;
  774. }
  775. /*
  776. * Returns true for the channel numbers used without all_channels modparam.
  777. */
  778. static bool ath5k_is_standard_channel(short chan)
  779. {
  780. return ((chan <= 14) ||
  781. /* UNII 1,2 */
  782. ((chan & 3) == 0 && chan >= 36 && chan <= 64) ||
  783. /* midband */
  784. ((chan & 3) == 0 && chan >= 100 && chan <= 140) ||
  785. /* UNII-3 */
  786. ((chan & 3) == 1 && chan >= 149 && chan <= 165));
  787. }
  788. static unsigned int
  789. ath5k_copy_channels(struct ath5k_hw *ah,
  790. struct ieee80211_channel *channels,
  791. unsigned int mode,
  792. unsigned int max)
  793. {
  794. unsigned int i, count, size, chfreq, freq, ch;
  795. if (!test_bit(mode, ah->ah_modes))
  796. return 0;
  797. switch (mode) {
  798. case AR5K_MODE_11A:
  799. case AR5K_MODE_11A_TURBO:
  800. /* 1..220, but 2GHz frequencies are filtered by check_channel */
  801. size = 220 ;
  802. chfreq = CHANNEL_5GHZ;
  803. break;
  804. case AR5K_MODE_11B:
  805. case AR5K_MODE_11G:
  806. case AR5K_MODE_11G_TURBO:
  807. size = 26;
  808. chfreq = CHANNEL_2GHZ;
  809. break;
  810. default:
  811. ATH5K_WARN(ah->ah_sc, "bad mode, not copying channels\n");
  812. return 0;
  813. }
  814. for (i = 0, count = 0; i < size && max > 0; i++) {
  815. ch = i + 1 ;
  816. freq = ath5k_ieee2mhz(ch);
  817. /* Check if channel is supported by the chipset */
  818. if (!ath5k_channel_ok(ah, freq, chfreq))
  819. continue;
  820. if (!modparam_all_channels && !ath5k_is_standard_channel(ch))
  821. continue;
  822. /* Write channel info and increment counter */
  823. channels[count].center_freq = freq;
  824. channels[count].band = (chfreq == CHANNEL_2GHZ) ?
  825. IEEE80211_BAND_2GHZ : IEEE80211_BAND_5GHZ;
  826. switch (mode) {
  827. case AR5K_MODE_11A:
  828. case AR5K_MODE_11G:
  829. channels[count].hw_value = chfreq | CHANNEL_OFDM;
  830. break;
  831. case AR5K_MODE_11A_TURBO:
  832. case AR5K_MODE_11G_TURBO:
  833. channels[count].hw_value = chfreq |
  834. CHANNEL_OFDM | CHANNEL_TURBO;
  835. break;
  836. case AR5K_MODE_11B:
  837. channels[count].hw_value = CHANNEL_B;
  838. }
  839. count++;
  840. max--;
  841. }
  842. return count;
  843. }
  844. static void
  845. ath5k_setup_rate_idx(struct ath5k_softc *sc, struct ieee80211_supported_band *b)
  846. {
  847. u8 i;
  848. for (i = 0; i < AR5K_MAX_RATES; i++)
  849. sc->rate_idx[b->band][i] = -1;
  850. for (i = 0; i < b->n_bitrates; i++) {
  851. sc->rate_idx[b->band][b->bitrates[i].hw_value] = i;
  852. if (b->bitrates[i].hw_value_short)
  853. sc->rate_idx[b->band][b->bitrates[i].hw_value_short] = i;
  854. }
  855. }
  856. static int
  857. ath5k_setup_bands(struct ieee80211_hw *hw)
  858. {
  859. struct ath5k_softc *sc = hw->priv;
  860. struct ath5k_hw *ah = sc->ah;
  861. struct ieee80211_supported_band *sband;
  862. int max_c, count_c = 0;
  863. int i;
  864. BUILD_BUG_ON(ARRAY_SIZE(sc->sbands) < IEEE80211_NUM_BANDS);
  865. max_c = ARRAY_SIZE(sc->channels);
  866. /* 2GHz band */
  867. sband = &sc->sbands[IEEE80211_BAND_2GHZ];
  868. sband->band = IEEE80211_BAND_2GHZ;
  869. sband->bitrates = &sc->rates[IEEE80211_BAND_2GHZ][0];
  870. if (test_bit(AR5K_MODE_11G, sc->ah->ah_capabilities.cap_mode)) {
  871. /* G mode */
  872. memcpy(sband->bitrates, &ath5k_rates[0],
  873. sizeof(struct ieee80211_rate) * 12);
  874. sband->n_bitrates = 12;
  875. sband->channels = sc->channels;
  876. sband->n_channels = ath5k_copy_channels(ah, sband->channels,
  877. AR5K_MODE_11G, max_c);
  878. hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
  879. count_c = sband->n_channels;
  880. max_c -= count_c;
  881. } else if (test_bit(AR5K_MODE_11B, sc->ah->ah_capabilities.cap_mode)) {
  882. /* B mode */
  883. memcpy(sband->bitrates, &ath5k_rates[0],
  884. sizeof(struct ieee80211_rate) * 4);
  885. sband->n_bitrates = 4;
  886. /* 5211 only supports B rates and uses 4bit rate codes
  887. * (e.g normally we have 0x1B for 1M, but on 5211 we have 0x0B)
  888. * fix them up here:
  889. */
  890. if (ah->ah_version == AR5K_AR5211) {
  891. for (i = 0; i < 4; i++) {
  892. sband->bitrates[i].hw_value =
  893. sband->bitrates[i].hw_value & 0xF;
  894. sband->bitrates[i].hw_value_short =
  895. sband->bitrates[i].hw_value_short & 0xF;
  896. }
  897. }
  898. sband->channels = sc->channels;
  899. sband->n_channels = ath5k_copy_channels(ah, sband->channels,
  900. AR5K_MODE_11B, max_c);
  901. hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
  902. count_c = sband->n_channels;
  903. max_c -= count_c;
  904. }
  905. ath5k_setup_rate_idx(sc, sband);
  906. /* 5GHz band, A mode */
  907. if (test_bit(AR5K_MODE_11A, sc->ah->ah_capabilities.cap_mode)) {
  908. sband = &sc->sbands[IEEE80211_BAND_5GHZ];
  909. sband->band = IEEE80211_BAND_5GHZ;
  910. sband->bitrates = &sc->rates[IEEE80211_BAND_5GHZ][0];
  911. memcpy(sband->bitrates, &ath5k_rates[4],
  912. sizeof(struct ieee80211_rate) * 8);
  913. sband->n_bitrates = 8;
  914. sband->channels = &sc->channels[count_c];
  915. sband->n_channels = ath5k_copy_channels(ah, sband->channels,
  916. AR5K_MODE_11A, max_c);
  917. hw->wiphy->bands[IEEE80211_BAND_5GHZ] = sband;
  918. }
  919. ath5k_setup_rate_idx(sc, sband);
  920. ath5k_debug_dump_bands(sc);
  921. return 0;
  922. }
  923. /*
  924. * Set/change channels. If the channel is really being changed,
  925. * it's done by reseting the chip. To accomplish this we must
  926. * first cleanup any pending DMA, then restart stuff after a la
  927. * ath5k_init.
  928. *
  929. * Called with sc->lock.
  930. */
  931. static int
  932. ath5k_chan_set(struct ath5k_softc *sc, struct ieee80211_channel *chan)
  933. {
  934. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "(%u MHz) -> (%u MHz)\n",
  935. sc->curchan->center_freq, chan->center_freq);
  936. if (chan->center_freq != sc->curchan->center_freq ||
  937. chan->hw_value != sc->curchan->hw_value) {
  938. sc->curchan = chan;
  939. sc->curband = &sc->sbands[chan->band];
  940. /*
  941. * To switch channels clear any pending DMA operations;
  942. * wait long enough for the RX fifo to drain, reset the
  943. * hardware at the new frequency, and then re-enable
  944. * the relevant bits of the h/w.
  945. */
  946. return ath5k_reset(sc, true, true);
  947. }
  948. return 0;
  949. }
  950. static void
  951. ath5k_setcurmode(struct ath5k_softc *sc, unsigned int mode)
  952. {
  953. sc->curmode = mode;
  954. if (mode == AR5K_MODE_11A) {
  955. sc->curband = &sc->sbands[IEEE80211_BAND_5GHZ];
  956. } else {
  957. sc->curband = &sc->sbands[IEEE80211_BAND_2GHZ];
  958. }
  959. }
  960. static void
  961. ath5k_mode_setup(struct ath5k_softc *sc)
  962. {
  963. struct ath5k_hw *ah = sc->ah;
  964. u32 rfilt;
  965. /* configure rx filter */
  966. rfilt = sc->filter_flags;
  967. ath5k_hw_set_rx_filter(ah, rfilt);
  968. if (ath5k_hw_hasbssidmask(ah))
  969. ath5k_hw_set_bssid_mask(ah, sc->bssidmask);
  970. /* configure operational mode */
  971. ath5k_hw_set_opmode(ah);
  972. ath5k_hw_set_mcast_filter(ah, 0, 0);
  973. ATH5K_DBG(sc, ATH5K_DEBUG_MODE, "RX filter 0x%x\n", rfilt);
  974. }
  975. static inline int
  976. ath5k_hw_to_driver_rix(struct ath5k_softc *sc, int hw_rix)
  977. {
  978. int rix;
  979. /* return base rate on errors */
  980. if (WARN(hw_rix < 0 || hw_rix >= AR5K_MAX_RATES,
  981. "hw_rix out of bounds: %x\n", hw_rix))
  982. return 0;
  983. rix = sc->rate_idx[sc->curband->band][hw_rix];
  984. if (WARN(rix < 0, "invalid hw_rix: %x\n", hw_rix))
  985. rix = 0;
  986. return rix;
  987. }
  988. /***************\
  989. * Buffers setup *
  990. \***************/
  991. static
  992. struct sk_buff *ath5k_rx_skb_alloc(struct ath5k_softc *sc, dma_addr_t *skb_addr)
  993. {
  994. struct sk_buff *skb;
  995. unsigned int off;
  996. /*
  997. * Allocate buffer with headroom_needed space for the
  998. * fake physical layer header at the start.
  999. */
  1000. skb = dev_alloc_skb(sc->rxbufsize + sc->cachelsz - 1);
  1001. if (!skb) {
  1002. ATH5K_ERR(sc, "can't alloc skbuff of size %u\n",
  1003. sc->rxbufsize + sc->cachelsz - 1);
  1004. return NULL;
  1005. }
  1006. /*
  1007. * Cache-line-align. This is important (for the
  1008. * 5210 at least) as not doing so causes bogus data
  1009. * in rx'd frames.
  1010. */
  1011. off = ((unsigned long)skb->data) % sc->cachelsz;
  1012. if (off != 0)
  1013. skb_reserve(skb, sc->cachelsz - off);
  1014. *skb_addr = pci_map_single(sc->pdev,
  1015. skb->data, sc->rxbufsize, PCI_DMA_FROMDEVICE);
  1016. if (unlikely(pci_dma_mapping_error(sc->pdev, *skb_addr))) {
  1017. ATH5K_ERR(sc, "%s: DMA mapping failed\n", __func__);
  1018. dev_kfree_skb(skb);
  1019. return NULL;
  1020. }
  1021. return skb;
  1022. }
  1023. static int
  1024. ath5k_rxbuf_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
  1025. {
  1026. struct ath5k_hw *ah = sc->ah;
  1027. struct sk_buff *skb = bf->skb;
  1028. struct ath5k_desc *ds;
  1029. if (!skb) {
  1030. skb = ath5k_rx_skb_alloc(sc, &bf->skbaddr);
  1031. if (!skb)
  1032. return -ENOMEM;
  1033. bf->skb = skb;
  1034. }
  1035. /*
  1036. * Setup descriptors. For receive we always terminate
  1037. * the descriptor list with a self-linked entry so we'll
  1038. * not get overrun under high load (as can happen with a
  1039. * 5212 when ANI processing enables PHY error frames).
  1040. *
  1041. * To insure the last descriptor is self-linked we create
  1042. * each descriptor as self-linked and add it to the end. As
  1043. * each additional descriptor is added the previous self-linked
  1044. * entry is ``fixed'' naturally. This should be safe even
  1045. * if DMA is happening. When processing RX interrupts we
  1046. * never remove/process the last, self-linked, entry on the
  1047. * descriptor list. This insures the hardware always has
  1048. * someplace to write a new frame.
  1049. */
  1050. ds = bf->desc;
  1051. ds->ds_link = bf->daddr; /* link to self */
  1052. ds->ds_data = bf->skbaddr;
  1053. ah->ah_setup_rx_desc(ah, ds,
  1054. skb_tailroom(skb), /* buffer size */
  1055. 0);
  1056. if (sc->rxlink != NULL)
  1057. *sc->rxlink = bf->daddr;
  1058. sc->rxlink = &ds->ds_link;
  1059. return 0;
  1060. }
  1061. static int
  1062. ath5k_txbuf_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
  1063. {
  1064. struct ath5k_hw *ah = sc->ah;
  1065. struct ath5k_txq *txq = sc->txq;
  1066. struct ath5k_desc *ds = bf->desc;
  1067. struct sk_buff *skb = bf->skb;
  1068. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  1069. unsigned int pktlen, flags, keyidx = AR5K_TXKEYIX_INVALID;
  1070. struct ieee80211_rate *rate;
  1071. unsigned int mrr_rate[3], mrr_tries[3];
  1072. int i, ret;
  1073. u16 hw_rate;
  1074. u16 cts_rate = 0;
  1075. u16 duration = 0;
  1076. u8 rc_flags;
  1077. flags = AR5K_TXDESC_INTREQ | AR5K_TXDESC_CLRDMASK;
  1078. /* XXX endianness */
  1079. bf->skbaddr = pci_map_single(sc->pdev, skb->data, skb->len,
  1080. PCI_DMA_TODEVICE);
  1081. rate = ieee80211_get_tx_rate(sc->hw, info);
  1082. if (info->flags & IEEE80211_TX_CTL_NO_ACK)
  1083. flags |= AR5K_TXDESC_NOACK;
  1084. rc_flags = info->control.rates[0].flags;
  1085. hw_rate = (rc_flags & IEEE80211_TX_RC_USE_SHORT_PREAMBLE) ?
  1086. rate->hw_value_short : rate->hw_value;
  1087. pktlen = skb->len;
  1088. /* FIXME: If we are in g mode and rate is a CCK rate
  1089. * subtract ah->ah_txpower.txp_cck_ofdm_pwr_delta
  1090. * from tx power (value is in dB units already) */
  1091. if (info->control.hw_key) {
  1092. keyidx = info->control.hw_key->hw_key_idx;
  1093. pktlen += info->control.hw_key->icv_len;
  1094. }
  1095. if (rc_flags & IEEE80211_TX_RC_USE_RTS_CTS) {
  1096. flags |= AR5K_TXDESC_RTSENA;
  1097. cts_rate = ieee80211_get_rts_cts_rate(sc->hw, info)->hw_value;
  1098. duration = le16_to_cpu(ieee80211_rts_duration(sc->hw,
  1099. sc->vif, pktlen, info));
  1100. }
  1101. if (rc_flags & IEEE80211_TX_RC_USE_CTS_PROTECT) {
  1102. flags |= AR5K_TXDESC_CTSENA;
  1103. cts_rate = ieee80211_get_rts_cts_rate(sc->hw, info)->hw_value;
  1104. duration = le16_to_cpu(ieee80211_ctstoself_duration(sc->hw,
  1105. sc->vif, pktlen, info));
  1106. }
  1107. ret = ah->ah_setup_tx_desc(ah, ds, pktlen,
  1108. ieee80211_get_hdrlen_from_skb(skb), AR5K_PKT_TYPE_NORMAL,
  1109. (sc->power_level * 2),
  1110. hw_rate,
  1111. info->control.rates[0].count, keyidx, 0, flags,
  1112. cts_rate, duration);
  1113. if (ret)
  1114. goto err_unmap;
  1115. memset(mrr_rate, 0, sizeof(mrr_rate));
  1116. memset(mrr_tries, 0, sizeof(mrr_tries));
  1117. for (i = 0; i < 3; i++) {
  1118. rate = ieee80211_get_alt_retry_rate(sc->hw, info, i);
  1119. if (!rate)
  1120. break;
  1121. mrr_rate[i] = rate->hw_value;
  1122. mrr_tries[i] = info->control.rates[i + 1].count;
  1123. }
  1124. ah->ah_setup_mrr_tx_desc(ah, ds,
  1125. mrr_rate[0], mrr_tries[0],
  1126. mrr_rate[1], mrr_tries[1],
  1127. mrr_rate[2], mrr_tries[2]);
  1128. ds->ds_link = 0;
  1129. ds->ds_data = bf->skbaddr;
  1130. spin_lock_bh(&txq->lock);
  1131. list_add_tail(&bf->list, &txq->q);
  1132. sc->tx_stats[txq->qnum].len++;
  1133. if (txq->link == NULL) /* is this first packet? */
  1134. ath5k_hw_set_txdp(ah, txq->qnum, bf->daddr);
  1135. else /* no, so only link it */
  1136. *txq->link = bf->daddr;
  1137. txq->link = &ds->ds_link;
  1138. ath5k_hw_start_tx_dma(ah, txq->qnum);
  1139. mmiowb();
  1140. spin_unlock_bh(&txq->lock);
  1141. return 0;
  1142. err_unmap:
  1143. pci_unmap_single(sc->pdev, bf->skbaddr, skb->len, PCI_DMA_TODEVICE);
  1144. return ret;
  1145. }
  1146. /*******************\
  1147. * Descriptors setup *
  1148. \*******************/
  1149. static int
  1150. ath5k_desc_alloc(struct ath5k_softc *sc, struct pci_dev *pdev)
  1151. {
  1152. struct ath5k_desc *ds;
  1153. struct ath5k_buf *bf;
  1154. dma_addr_t da;
  1155. unsigned int i;
  1156. int ret;
  1157. /* allocate descriptors */
  1158. sc->desc_len = sizeof(struct ath5k_desc) *
  1159. (ATH_TXBUF + ATH_RXBUF + ATH_BCBUF + 1);
  1160. sc->desc = pci_alloc_consistent(pdev, sc->desc_len, &sc->desc_daddr);
  1161. if (sc->desc == NULL) {
  1162. ATH5K_ERR(sc, "can't allocate descriptors\n");
  1163. ret = -ENOMEM;
  1164. goto err;
  1165. }
  1166. ds = sc->desc;
  1167. da = sc->desc_daddr;
  1168. ATH5K_DBG(sc, ATH5K_DEBUG_ANY, "DMA map: %p (%zu) -> %llx\n",
  1169. ds, sc->desc_len, (unsigned long long)sc->desc_daddr);
  1170. bf = kcalloc(1 + ATH_TXBUF + ATH_RXBUF + ATH_BCBUF,
  1171. sizeof(struct ath5k_buf), GFP_KERNEL);
  1172. if (bf == NULL) {
  1173. ATH5K_ERR(sc, "can't allocate bufptr\n");
  1174. ret = -ENOMEM;
  1175. goto err_free;
  1176. }
  1177. sc->bufptr = bf;
  1178. INIT_LIST_HEAD(&sc->rxbuf);
  1179. for (i = 0; i < ATH_RXBUF; i++, bf++, ds++, da += sizeof(*ds)) {
  1180. bf->desc = ds;
  1181. bf->daddr = da;
  1182. list_add_tail(&bf->list, &sc->rxbuf);
  1183. }
  1184. INIT_LIST_HEAD(&sc->txbuf);
  1185. sc->txbuf_len = ATH_TXBUF;
  1186. for (i = 0; i < ATH_TXBUF; i++, bf++, ds++,
  1187. da += sizeof(*ds)) {
  1188. bf->desc = ds;
  1189. bf->daddr = da;
  1190. list_add_tail(&bf->list, &sc->txbuf);
  1191. }
  1192. /* beacon buffer */
  1193. bf->desc = ds;
  1194. bf->daddr = da;
  1195. sc->bbuf = bf;
  1196. return 0;
  1197. err_free:
  1198. pci_free_consistent(pdev, sc->desc_len, sc->desc, sc->desc_daddr);
  1199. err:
  1200. sc->desc = NULL;
  1201. return ret;
  1202. }
  1203. static void
  1204. ath5k_desc_free(struct ath5k_softc *sc, struct pci_dev *pdev)
  1205. {
  1206. struct ath5k_buf *bf;
  1207. ath5k_txbuf_free(sc, sc->bbuf);
  1208. list_for_each_entry(bf, &sc->txbuf, list)
  1209. ath5k_txbuf_free(sc, bf);
  1210. list_for_each_entry(bf, &sc->rxbuf, list)
  1211. ath5k_rxbuf_free(sc, bf);
  1212. /* Free memory associated with all descriptors */
  1213. pci_free_consistent(pdev, sc->desc_len, sc->desc, sc->desc_daddr);
  1214. kfree(sc->bufptr);
  1215. sc->bufptr = NULL;
  1216. }
  1217. /**************\
  1218. * Queues setup *
  1219. \**************/
  1220. static struct ath5k_txq *
  1221. ath5k_txq_setup(struct ath5k_softc *sc,
  1222. int qtype, int subtype)
  1223. {
  1224. struct ath5k_hw *ah = sc->ah;
  1225. struct ath5k_txq *txq;
  1226. struct ath5k_txq_info qi = {
  1227. .tqi_subtype = subtype,
  1228. .tqi_aifs = AR5K_TXQ_USEDEFAULT,
  1229. .tqi_cw_min = AR5K_TXQ_USEDEFAULT,
  1230. .tqi_cw_max = AR5K_TXQ_USEDEFAULT
  1231. };
  1232. int qnum;
  1233. /*
  1234. * Enable interrupts only for EOL and DESC conditions.
  1235. * We mark tx descriptors to receive a DESC interrupt
  1236. * when a tx queue gets deep; otherwise waiting for the
  1237. * EOL to reap descriptors. Note that this is done to
  1238. * reduce interrupt load and this only defers reaping
  1239. * descriptors, never transmitting frames. Aside from
  1240. * reducing interrupts this also permits more concurrency.
  1241. * The only potential downside is if the tx queue backs
  1242. * up in which case the top half of the kernel may backup
  1243. * due to a lack of tx descriptors.
  1244. */
  1245. qi.tqi_flags = AR5K_TXQ_FLAG_TXEOLINT_ENABLE |
  1246. AR5K_TXQ_FLAG_TXDESCINT_ENABLE;
  1247. qnum = ath5k_hw_setup_tx_queue(ah, qtype, &qi);
  1248. if (qnum < 0) {
  1249. /*
  1250. * NB: don't print a message, this happens
  1251. * normally on parts with too few tx queues
  1252. */
  1253. return ERR_PTR(qnum);
  1254. }
  1255. if (qnum >= ARRAY_SIZE(sc->txqs)) {
  1256. ATH5K_ERR(sc, "hw qnum %u out of range, max %tu!\n",
  1257. qnum, ARRAY_SIZE(sc->txqs));
  1258. ath5k_hw_release_tx_queue(ah, qnum);
  1259. return ERR_PTR(-EINVAL);
  1260. }
  1261. txq = &sc->txqs[qnum];
  1262. if (!txq->setup) {
  1263. txq->qnum = qnum;
  1264. txq->link = NULL;
  1265. INIT_LIST_HEAD(&txq->q);
  1266. spin_lock_init(&txq->lock);
  1267. txq->setup = true;
  1268. }
  1269. return &sc->txqs[qnum];
  1270. }
  1271. static int
  1272. ath5k_beaconq_setup(struct ath5k_hw *ah)
  1273. {
  1274. struct ath5k_txq_info qi = {
  1275. .tqi_aifs = AR5K_TXQ_USEDEFAULT,
  1276. .tqi_cw_min = AR5K_TXQ_USEDEFAULT,
  1277. .tqi_cw_max = AR5K_TXQ_USEDEFAULT,
  1278. /* NB: for dynamic turbo, don't enable any other interrupts */
  1279. .tqi_flags = AR5K_TXQ_FLAG_TXDESCINT_ENABLE
  1280. };
  1281. return ath5k_hw_setup_tx_queue(ah, AR5K_TX_QUEUE_BEACON, &qi);
  1282. }
  1283. static int
  1284. ath5k_beaconq_config(struct ath5k_softc *sc)
  1285. {
  1286. struct ath5k_hw *ah = sc->ah;
  1287. struct ath5k_txq_info qi;
  1288. int ret;
  1289. ret = ath5k_hw_get_tx_queueprops(ah, sc->bhalq, &qi);
  1290. if (ret)
  1291. return ret;
  1292. if (sc->opmode == NL80211_IFTYPE_AP ||
  1293. sc->opmode == NL80211_IFTYPE_MESH_POINT) {
  1294. /*
  1295. * Always burst out beacon and CAB traffic
  1296. * (aifs = cwmin = cwmax = 0)
  1297. */
  1298. qi.tqi_aifs = 0;
  1299. qi.tqi_cw_min = 0;
  1300. qi.tqi_cw_max = 0;
  1301. } else if (sc->opmode == NL80211_IFTYPE_ADHOC) {
  1302. /*
  1303. * Adhoc mode; backoff between 0 and (2 * cw_min).
  1304. */
  1305. qi.tqi_aifs = 0;
  1306. qi.tqi_cw_min = 0;
  1307. qi.tqi_cw_max = 2 * ah->ah_cw_min;
  1308. }
  1309. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1310. "beacon queueprops tqi_aifs:%d tqi_cw_min:%d tqi_cw_max:%d\n",
  1311. qi.tqi_aifs, qi.tqi_cw_min, qi.tqi_cw_max);
  1312. ret = ath5k_hw_set_tx_queueprops(ah, sc->bhalq, &qi);
  1313. if (ret) {
  1314. ATH5K_ERR(sc, "%s: unable to update parameters for beacon "
  1315. "hardware queue!\n", __func__);
  1316. return ret;
  1317. }
  1318. return ath5k_hw_reset_tx_queue(ah, sc->bhalq); /* push to h/w */;
  1319. }
  1320. static void
  1321. ath5k_txq_drainq(struct ath5k_softc *sc, struct ath5k_txq *txq)
  1322. {
  1323. struct ath5k_buf *bf, *bf0;
  1324. /*
  1325. * NB: this assumes output has been stopped and
  1326. * we do not need to block ath5k_tx_tasklet
  1327. */
  1328. spin_lock_bh(&txq->lock);
  1329. list_for_each_entry_safe(bf, bf0, &txq->q, list) {
  1330. ath5k_debug_printtxbuf(sc, bf);
  1331. ath5k_txbuf_free(sc, bf);
  1332. spin_lock_bh(&sc->txbuflock);
  1333. sc->tx_stats[txq->qnum].len--;
  1334. list_move_tail(&bf->list, &sc->txbuf);
  1335. sc->txbuf_len++;
  1336. spin_unlock_bh(&sc->txbuflock);
  1337. }
  1338. txq->link = NULL;
  1339. spin_unlock_bh(&txq->lock);
  1340. }
  1341. /*
  1342. * Drain the transmit queues and reclaim resources.
  1343. */
  1344. static void
  1345. ath5k_txq_cleanup(struct ath5k_softc *sc)
  1346. {
  1347. struct ath5k_hw *ah = sc->ah;
  1348. unsigned int i;
  1349. /* XXX return value */
  1350. if (likely(!test_bit(ATH_STAT_INVALID, sc->status))) {
  1351. /* don't touch the hardware if marked invalid */
  1352. ath5k_hw_stop_tx_dma(ah, sc->bhalq);
  1353. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "beacon queue %x\n",
  1354. ath5k_hw_get_txdp(ah, sc->bhalq));
  1355. for (i = 0; i < ARRAY_SIZE(sc->txqs); i++)
  1356. if (sc->txqs[i].setup) {
  1357. ath5k_hw_stop_tx_dma(ah, sc->txqs[i].qnum);
  1358. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "txq [%u] %x, "
  1359. "link %p\n",
  1360. sc->txqs[i].qnum,
  1361. ath5k_hw_get_txdp(ah,
  1362. sc->txqs[i].qnum),
  1363. sc->txqs[i].link);
  1364. }
  1365. }
  1366. ieee80211_wake_queues(sc->hw); /* XXX move to callers */
  1367. for (i = 0; i < ARRAY_SIZE(sc->txqs); i++)
  1368. if (sc->txqs[i].setup)
  1369. ath5k_txq_drainq(sc, &sc->txqs[i]);
  1370. }
  1371. static void
  1372. ath5k_txq_release(struct ath5k_softc *sc)
  1373. {
  1374. struct ath5k_txq *txq = sc->txqs;
  1375. unsigned int i;
  1376. for (i = 0; i < ARRAY_SIZE(sc->txqs); i++, txq++)
  1377. if (txq->setup) {
  1378. ath5k_hw_release_tx_queue(sc->ah, txq->qnum);
  1379. txq->setup = false;
  1380. }
  1381. }
  1382. /*************\
  1383. * RX Handling *
  1384. \*************/
  1385. /*
  1386. * Enable the receive h/w following a reset.
  1387. */
  1388. static int
  1389. ath5k_rx_start(struct ath5k_softc *sc)
  1390. {
  1391. struct ath5k_hw *ah = sc->ah;
  1392. struct ath5k_buf *bf;
  1393. int ret;
  1394. sc->rxbufsize = roundup(IEEE80211_MAX_LEN, sc->cachelsz);
  1395. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "cachelsz %u rxbufsize %u\n",
  1396. sc->cachelsz, sc->rxbufsize);
  1397. spin_lock_bh(&sc->rxbuflock);
  1398. sc->rxlink = NULL;
  1399. list_for_each_entry(bf, &sc->rxbuf, list) {
  1400. ret = ath5k_rxbuf_setup(sc, bf);
  1401. if (ret != 0) {
  1402. spin_unlock_bh(&sc->rxbuflock);
  1403. goto err;
  1404. }
  1405. }
  1406. bf = list_first_entry(&sc->rxbuf, struct ath5k_buf, list);
  1407. ath5k_hw_set_rxdp(ah, bf->daddr);
  1408. spin_unlock_bh(&sc->rxbuflock);
  1409. ath5k_hw_start_rx_dma(ah); /* enable recv descriptors */
  1410. ath5k_mode_setup(sc); /* set filters, etc. */
  1411. ath5k_hw_start_rx_pcu(ah); /* re-enable PCU/DMA engine */
  1412. return 0;
  1413. err:
  1414. return ret;
  1415. }
  1416. /*
  1417. * Disable the receive h/w in preparation for a reset.
  1418. */
  1419. static void
  1420. ath5k_rx_stop(struct ath5k_softc *sc)
  1421. {
  1422. struct ath5k_hw *ah = sc->ah;
  1423. ath5k_hw_stop_rx_pcu(ah); /* disable PCU */
  1424. ath5k_hw_set_rx_filter(ah, 0); /* clear recv filter */
  1425. ath5k_hw_stop_rx_dma(ah); /* disable DMA engine */
  1426. ath5k_debug_printrxbuffs(sc, ah);
  1427. sc->rxlink = NULL; /* just in case */
  1428. }
  1429. static unsigned int
  1430. ath5k_rx_decrypted(struct ath5k_softc *sc, struct ath5k_desc *ds,
  1431. struct sk_buff *skb, struct ath5k_rx_status *rs)
  1432. {
  1433. struct ieee80211_hdr *hdr = (void *)skb->data;
  1434. unsigned int keyix, hlen;
  1435. if (!(rs->rs_status & AR5K_RXERR_DECRYPT) &&
  1436. rs->rs_keyix != AR5K_RXKEYIX_INVALID)
  1437. return RX_FLAG_DECRYPTED;
  1438. /* Apparently when a default key is used to decrypt the packet
  1439. the hw does not set the index used to decrypt. In such cases
  1440. get the index from the packet. */
  1441. hlen = ieee80211_hdrlen(hdr->frame_control);
  1442. if (ieee80211_has_protected(hdr->frame_control) &&
  1443. !(rs->rs_status & AR5K_RXERR_DECRYPT) &&
  1444. skb->len >= hlen + 4) {
  1445. keyix = skb->data[hlen + 3] >> 6;
  1446. if (test_bit(keyix, sc->keymap))
  1447. return RX_FLAG_DECRYPTED;
  1448. }
  1449. return 0;
  1450. }
  1451. static void
  1452. ath5k_check_ibss_tsf(struct ath5k_softc *sc, struct sk_buff *skb,
  1453. struct ieee80211_rx_status *rxs)
  1454. {
  1455. u64 tsf, bc_tstamp;
  1456. u32 hw_tu;
  1457. struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)skb->data;
  1458. if (ieee80211_is_beacon(mgmt->frame_control) &&
  1459. le16_to_cpu(mgmt->u.beacon.capab_info) & WLAN_CAPABILITY_IBSS &&
  1460. memcmp(mgmt->bssid, sc->ah->ah_bssid, ETH_ALEN) == 0) {
  1461. /*
  1462. * Received an IBSS beacon with the same BSSID. Hardware *must*
  1463. * have updated the local TSF. We have to work around various
  1464. * hardware bugs, though...
  1465. */
  1466. tsf = ath5k_hw_get_tsf64(sc->ah);
  1467. bc_tstamp = le64_to_cpu(mgmt->u.beacon.timestamp);
  1468. hw_tu = TSF_TO_TU(tsf);
  1469. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1470. "beacon %llx mactime %llx (diff %lld) tsf now %llx\n",
  1471. (unsigned long long)bc_tstamp,
  1472. (unsigned long long)rxs->mactime,
  1473. (unsigned long long)(rxs->mactime - bc_tstamp),
  1474. (unsigned long long)tsf);
  1475. /*
  1476. * Sometimes the HW will give us a wrong tstamp in the rx
  1477. * status, causing the timestamp extension to go wrong.
  1478. * (This seems to happen especially with beacon frames bigger
  1479. * than 78 byte (incl. FCS))
  1480. * But we know that the receive timestamp must be later than the
  1481. * timestamp of the beacon since HW must have synced to that.
  1482. *
  1483. * NOTE: here we assume mactime to be after the frame was
  1484. * received, not like mac80211 which defines it at the start.
  1485. */
  1486. if (bc_tstamp > rxs->mactime) {
  1487. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1488. "fixing mactime from %llx to %llx\n",
  1489. (unsigned long long)rxs->mactime,
  1490. (unsigned long long)tsf);
  1491. rxs->mactime = tsf;
  1492. }
  1493. /*
  1494. * Local TSF might have moved higher than our beacon timers,
  1495. * in that case we have to update them to continue sending
  1496. * beacons. This also takes care of synchronizing beacon sending
  1497. * times with other stations.
  1498. */
  1499. if (hw_tu >= sc->nexttbtt)
  1500. ath5k_beacon_update_timers(sc, bc_tstamp);
  1501. }
  1502. }
  1503. static void ath5k_tasklet_beacon(unsigned long data)
  1504. {
  1505. struct ath5k_softc *sc = (struct ath5k_softc *) data;
  1506. /*
  1507. * Software beacon alert--time to send a beacon.
  1508. *
  1509. * In IBSS mode we use this interrupt just to
  1510. * keep track of the next TBTT (target beacon
  1511. * transmission time) in order to detect wether
  1512. * automatic TSF updates happened.
  1513. */
  1514. if (sc->opmode == NL80211_IFTYPE_ADHOC) {
  1515. /* XXX: only if VEOL suppported */
  1516. u64 tsf = ath5k_hw_get_tsf64(sc->ah);
  1517. sc->nexttbtt += sc->bintval;
  1518. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1519. "SWBA nexttbtt: %x hw_tu: %x "
  1520. "TSF: %llx\n",
  1521. sc->nexttbtt,
  1522. TSF_TO_TU(tsf),
  1523. (unsigned long long) tsf);
  1524. } else {
  1525. spin_lock(&sc->block);
  1526. ath5k_beacon_send(sc);
  1527. spin_unlock(&sc->block);
  1528. }
  1529. }
  1530. static void
  1531. ath5k_tasklet_rx(unsigned long data)
  1532. {
  1533. struct ieee80211_rx_status rxs = {};
  1534. struct ath5k_rx_status rs = {};
  1535. struct sk_buff *skb, *next_skb;
  1536. dma_addr_t next_skb_addr;
  1537. struct ath5k_softc *sc = (void *)data;
  1538. struct ath5k_buf *bf;
  1539. struct ath5k_desc *ds;
  1540. int ret;
  1541. int hdrlen;
  1542. int padsize;
  1543. spin_lock(&sc->rxbuflock);
  1544. if (list_empty(&sc->rxbuf)) {
  1545. ATH5K_WARN(sc, "empty rx buf pool\n");
  1546. goto unlock;
  1547. }
  1548. do {
  1549. rxs.flag = 0;
  1550. bf = list_first_entry(&sc->rxbuf, struct ath5k_buf, list);
  1551. BUG_ON(bf->skb == NULL);
  1552. skb = bf->skb;
  1553. ds = bf->desc;
  1554. /* bail if HW is still using self-linked descriptor */
  1555. if (ath5k_hw_get_rxdp(sc->ah) == bf->daddr)
  1556. break;
  1557. ret = sc->ah->ah_proc_rx_desc(sc->ah, ds, &rs);
  1558. if (unlikely(ret == -EINPROGRESS))
  1559. break;
  1560. else if (unlikely(ret)) {
  1561. ATH5K_ERR(sc, "error in processing rx descriptor\n");
  1562. spin_unlock(&sc->rxbuflock);
  1563. return;
  1564. }
  1565. if (unlikely(rs.rs_more)) {
  1566. ATH5K_WARN(sc, "unsupported jumbo\n");
  1567. goto next;
  1568. }
  1569. if (unlikely(rs.rs_status)) {
  1570. if (rs.rs_status & AR5K_RXERR_PHY)
  1571. goto next;
  1572. if (rs.rs_status & AR5K_RXERR_DECRYPT) {
  1573. /*
  1574. * Decrypt error. If the error occurred
  1575. * because there was no hardware key, then
  1576. * let the frame through so the upper layers
  1577. * can process it. This is necessary for 5210
  1578. * parts which have no way to setup a ``clear''
  1579. * key cache entry.
  1580. *
  1581. * XXX do key cache faulting
  1582. */
  1583. if (rs.rs_keyix == AR5K_RXKEYIX_INVALID &&
  1584. !(rs.rs_status & AR5K_RXERR_CRC))
  1585. goto accept;
  1586. }
  1587. if (rs.rs_status & AR5K_RXERR_MIC) {
  1588. rxs.flag |= RX_FLAG_MMIC_ERROR;
  1589. goto accept;
  1590. }
  1591. /* let crypto-error packets fall through in MNTR */
  1592. if ((rs.rs_status &
  1593. ~(AR5K_RXERR_DECRYPT|AR5K_RXERR_MIC)) ||
  1594. sc->opmode != NL80211_IFTYPE_MONITOR)
  1595. goto next;
  1596. }
  1597. accept:
  1598. next_skb = ath5k_rx_skb_alloc(sc, &next_skb_addr);
  1599. /*
  1600. * If we can't replace bf->skb with a new skb under memory
  1601. * pressure, just skip this packet
  1602. */
  1603. if (!next_skb)
  1604. goto next;
  1605. pci_unmap_single(sc->pdev, bf->skbaddr, sc->rxbufsize,
  1606. PCI_DMA_FROMDEVICE);
  1607. skb_put(skb, rs.rs_datalen);
  1608. /* The MAC header is padded to have 32-bit boundary if the
  1609. * packet payload is non-zero. The general calculation for
  1610. * padsize would take into account odd header lengths:
  1611. * padsize = (4 - hdrlen % 4) % 4; However, since only
  1612. * even-length headers are used, padding can only be 0 or 2
  1613. * bytes and we can optimize this a bit. In addition, we must
  1614. * not try to remove padding from short control frames that do
  1615. * not have payload. */
  1616. hdrlen = ieee80211_get_hdrlen_from_skb(skb);
  1617. padsize = ath5k_pad_size(hdrlen);
  1618. if (padsize) {
  1619. memmove(skb->data + padsize, skb->data, hdrlen);
  1620. skb_pull(skb, padsize);
  1621. }
  1622. /*
  1623. * always extend the mac timestamp, since this information is
  1624. * also needed for proper IBSS merging.
  1625. *
  1626. * XXX: it might be too late to do it here, since rs_tstamp is
  1627. * 15bit only. that means TSF extension has to be done within
  1628. * 32768usec (about 32ms). it might be necessary to move this to
  1629. * the interrupt handler, like it is done in madwifi.
  1630. *
  1631. * Unfortunately we don't know when the hardware takes the rx
  1632. * timestamp (beginning of phy frame, data frame, end of rx?).
  1633. * The only thing we know is that it is hardware specific...
  1634. * On AR5213 it seems the rx timestamp is at the end of the
  1635. * frame, but i'm not sure.
  1636. *
  1637. * NOTE: mac80211 defines mactime at the beginning of the first
  1638. * data symbol. Since we don't have any time references it's
  1639. * impossible to comply to that. This affects IBSS merge only
  1640. * right now, so it's not too bad...
  1641. */
  1642. rxs.mactime = ath5k_extend_tsf(sc->ah, rs.rs_tstamp);
  1643. rxs.flag |= RX_FLAG_TSFT;
  1644. rxs.freq = sc->curchan->center_freq;
  1645. rxs.band = sc->curband->band;
  1646. rxs.noise = sc->ah->ah_noise_floor;
  1647. rxs.signal = rxs.noise + rs.rs_rssi;
  1648. /* An rssi of 35 indicates you should be able use
  1649. * 54 Mbps reliably. A more elaborate scheme can be used
  1650. * here but it requires a map of SNR/throughput for each
  1651. * possible mode used */
  1652. rxs.qual = rs.rs_rssi * 100 / 35;
  1653. /* rssi can be more than 35 though, anything above that
  1654. * should be considered at 100% */
  1655. if (rxs.qual > 100)
  1656. rxs.qual = 100;
  1657. rxs.antenna = rs.rs_antenna;
  1658. rxs.rate_idx = ath5k_hw_to_driver_rix(sc, rs.rs_rate);
  1659. rxs.flag |= ath5k_rx_decrypted(sc, ds, skb, &rs);
  1660. if (rxs.rate_idx >= 0 && rs.rs_rate ==
  1661. sc->curband->bitrates[rxs.rate_idx].hw_value_short)
  1662. rxs.flag |= RX_FLAG_SHORTPRE;
  1663. ath5k_debug_dump_skb(sc, skb, "RX ", 0);
  1664. /* check beacons in IBSS mode */
  1665. if (sc->opmode == NL80211_IFTYPE_ADHOC)
  1666. ath5k_check_ibss_tsf(sc, skb, &rxs);
  1667. __ieee80211_rx(sc->hw, skb, &rxs);
  1668. bf->skb = next_skb;
  1669. bf->skbaddr = next_skb_addr;
  1670. next:
  1671. list_move_tail(&bf->list, &sc->rxbuf);
  1672. } while (ath5k_rxbuf_setup(sc, bf) == 0);
  1673. unlock:
  1674. spin_unlock(&sc->rxbuflock);
  1675. }
  1676. /*************\
  1677. * TX Handling *
  1678. \*************/
  1679. static void
  1680. ath5k_tx_processq(struct ath5k_softc *sc, struct ath5k_txq *txq)
  1681. {
  1682. struct ath5k_tx_status ts = {};
  1683. struct ath5k_buf *bf, *bf0;
  1684. struct ath5k_desc *ds;
  1685. struct sk_buff *skb;
  1686. struct ieee80211_tx_info *info;
  1687. int i, ret;
  1688. spin_lock(&txq->lock);
  1689. list_for_each_entry_safe(bf, bf0, &txq->q, list) {
  1690. ds = bf->desc;
  1691. ret = sc->ah->ah_proc_tx_desc(sc->ah, ds, &ts);
  1692. if (unlikely(ret == -EINPROGRESS))
  1693. break;
  1694. else if (unlikely(ret)) {
  1695. ATH5K_ERR(sc, "error %d while processing queue %u\n",
  1696. ret, txq->qnum);
  1697. break;
  1698. }
  1699. skb = bf->skb;
  1700. info = IEEE80211_SKB_CB(skb);
  1701. bf->skb = NULL;
  1702. pci_unmap_single(sc->pdev, bf->skbaddr, skb->len,
  1703. PCI_DMA_TODEVICE);
  1704. ieee80211_tx_info_clear_status(info);
  1705. for (i = 0; i < 4; i++) {
  1706. struct ieee80211_tx_rate *r =
  1707. &info->status.rates[i];
  1708. if (ts.ts_rate[i]) {
  1709. r->idx = ath5k_hw_to_driver_rix(sc, ts.ts_rate[i]);
  1710. r->count = ts.ts_retry[i];
  1711. } else {
  1712. r->idx = -1;
  1713. r->count = 0;
  1714. }
  1715. }
  1716. /* count the successful attempt as well */
  1717. info->status.rates[ts.ts_final_idx].count++;
  1718. if (unlikely(ts.ts_status)) {
  1719. sc->ll_stats.dot11ACKFailureCount++;
  1720. if (ts.ts_status & AR5K_TXERR_FILT)
  1721. info->flags |= IEEE80211_TX_STAT_TX_FILTERED;
  1722. } else {
  1723. info->flags |= IEEE80211_TX_STAT_ACK;
  1724. info->status.ack_signal = ts.ts_rssi;
  1725. }
  1726. ieee80211_tx_status(sc->hw, skb);
  1727. sc->tx_stats[txq->qnum].count++;
  1728. spin_lock(&sc->txbuflock);
  1729. sc->tx_stats[txq->qnum].len--;
  1730. list_move_tail(&bf->list, &sc->txbuf);
  1731. sc->txbuf_len++;
  1732. spin_unlock(&sc->txbuflock);
  1733. }
  1734. if (likely(list_empty(&txq->q)))
  1735. txq->link = NULL;
  1736. spin_unlock(&txq->lock);
  1737. if (sc->txbuf_len > ATH_TXBUF / 5)
  1738. ieee80211_wake_queues(sc->hw);
  1739. }
  1740. static void
  1741. ath5k_tasklet_tx(unsigned long data)
  1742. {
  1743. struct ath5k_softc *sc = (void *)data;
  1744. ath5k_tx_processq(sc, sc->txq);
  1745. }
  1746. /*****************\
  1747. * Beacon handling *
  1748. \*****************/
  1749. /*
  1750. * Setup the beacon frame for transmit.
  1751. */
  1752. static int
  1753. ath5k_beacon_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
  1754. {
  1755. struct sk_buff *skb = bf->skb;
  1756. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  1757. struct ath5k_hw *ah = sc->ah;
  1758. struct ath5k_desc *ds;
  1759. int ret, antenna = 0;
  1760. u32 flags;
  1761. bf->skbaddr = pci_map_single(sc->pdev, skb->data, skb->len,
  1762. PCI_DMA_TODEVICE);
  1763. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON, "skb %p [data %p len %u] "
  1764. "skbaddr %llx\n", skb, skb->data, skb->len,
  1765. (unsigned long long)bf->skbaddr);
  1766. if (pci_dma_mapping_error(sc->pdev, bf->skbaddr)) {
  1767. ATH5K_ERR(sc, "beacon DMA mapping failed\n");
  1768. return -EIO;
  1769. }
  1770. ds = bf->desc;
  1771. flags = AR5K_TXDESC_NOACK;
  1772. if (sc->opmode == NL80211_IFTYPE_ADHOC && ath5k_hw_hasveol(ah)) {
  1773. ds->ds_link = bf->daddr; /* self-linked */
  1774. flags |= AR5K_TXDESC_VEOL;
  1775. /*
  1776. * Let hardware handle antenna switching if txantenna is not set
  1777. */
  1778. } else {
  1779. ds->ds_link = 0;
  1780. /*
  1781. * Switch antenna every 4 beacons if txantenna is not set
  1782. * XXX assumes two antennas
  1783. */
  1784. if (antenna == 0)
  1785. antenna = sc->bsent & 4 ? 2 : 1;
  1786. }
  1787. /* FIXME: If we are in g mode and rate is a CCK rate
  1788. * subtract ah->ah_txpower.txp_cck_ofdm_pwr_delta
  1789. * from tx power (value is in dB units already) */
  1790. ds->ds_data = bf->skbaddr;
  1791. ret = ah->ah_setup_tx_desc(ah, ds, skb->len,
  1792. ieee80211_get_hdrlen_from_skb(skb),
  1793. AR5K_PKT_TYPE_BEACON, (sc->power_level * 2),
  1794. ieee80211_get_tx_rate(sc->hw, info)->hw_value,
  1795. 1, AR5K_TXKEYIX_INVALID,
  1796. antenna, flags, 0, 0);
  1797. if (ret)
  1798. goto err_unmap;
  1799. return 0;
  1800. err_unmap:
  1801. pci_unmap_single(sc->pdev, bf->skbaddr, skb->len, PCI_DMA_TODEVICE);
  1802. return ret;
  1803. }
  1804. /*
  1805. * Transmit a beacon frame at SWBA. Dynamic updates to the
  1806. * frame contents are done as needed and the slot time is
  1807. * also adjusted based on current state.
  1808. *
  1809. * This is called from software irq context (beacontq or restq
  1810. * tasklets) or user context from ath5k_beacon_config.
  1811. */
  1812. static void
  1813. ath5k_beacon_send(struct ath5k_softc *sc)
  1814. {
  1815. struct ath5k_buf *bf = sc->bbuf;
  1816. struct ath5k_hw *ah = sc->ah;
  1817. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON, "in beacon_send\n");
  1818. if (unlikely(bf->skb == NULL || sc->opmode == NL80211_IFTYPE_STATION ||
  1819. sc->opmode == NL80211_IFTYPE_MONITOR)) {
  1820. ATH5K_WARN(sc, "bf=%p bf_skb=%p\n", bf, bf ? bf->skb : NULL);
  1821. return;
  1822. }
  1823. /*
  1824. * Check if the previous beacon has gone out. If
  1825. * not don't don't try to post another, skip this
  1826. * period and wait for the next. Missed beacons
  1827. * indicate a problem and should not occur. If we
  1828. * miss too many consecutive beacons reset the device.
  1829. */
  1830. if (unlikely(ath5k_hw_num_tx_pending(ah, sc->bhalq) != 0)) {
  1831. sc->bmisscount++;
  1832. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1833. "missed %u consecutive beacons\n", sc->bmisscount);
  1834. if (sc->bmisscount > 3) { /* NB: 3 is a guess */
  1835. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1836. "stuck beacon time (%u missed)\n",
  1837. sc->bmisscount);
  1838. tasklet_schedule(&sc->restq);
  1839. }
  1840. return;
  1841. }
  1842. if (unlikely(sc->bmisscount != 0)) {
  1843. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1844. "resume beacon xmit after %u misses\n",
  1845. sc->bmisscount);
  1846. sc->bmisscount = 0;
  1847. }
  1848. /*
  1849. * Stop any current dma and put the new frame on the queue.
  1850. * This should never fail since we check above that no frames
  1851. * are still pending on the queue.
  1852. */
  1853. if (unlikely(ath5k_hw_stop_tx_dma(ah, sc->bhalq))) {
  1854. ATH5K_WARN(sc, "beacon queue %u didn't stop?\n", sc->bhalq);
  1855. /* NB: hw still stops DMA, so proceed */
  1856. }
  1857. ath5k_hw_set_txdp(ah, sc->bhalq, bf->daddr);
  1858. ath5k_hw_start_tx_dma(ah, sc->bhalq);
  1859. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON, "TXDP[%u] = %llx (%p)\n",
  1860. sc->bhalq, (unsigned long long)bf->daddr, bf->desc);
  1861. sc->bsent++;
  1862. }
  1863. /**
  1864. * ath5k_beacon_update_timers - update beacon timers
  1865. *
  1866. * @sc: struct ath5k_softc pointer we are operating on
  1867. * @bc_tsf: the timestamp of the beacon. 0 to reset the TSF. -1 to perform a
  1868. * beacon timer update based on the current HW TSF.
  1869. *
  1870. * Calculate the next target beacon transmit time (TBTT) based on the timestamp
  1871. * of a received beacon or the current local hardware TSF and write it to the
  1872. * beacon timer registers.
  1873. *
  1874. * This is called in a variety of situations, e.g. when a beacon is received,
  1875. * when a TSF update has been detected, but also when an new IBSS is created or
  1876. * when we otherwise know we have to update the timers, but we keep it in this
  1877. * function to have it all together in one place.
  1878. */
  1879. static void
  1880. ath5k_beacon_update_timers(struct ath5k_softc *sc, u64 bc_tsf)
  1881. {
  1882. struct ath5k_hw *ah = sc->ah;
  1883. u32 nexttbtt, intval, hw_tu, bc_tu;
  1884. u64 hw_tsf;
  1885. intval = sc->bintval & AR5K_BEACON_PERIOD;
  1886. if (WARN_ON(!intval))
  1887. return;
  1888. /* beacon TSF converted to TU */
  1889. bc_tu = TSF_TO_TU(bc_tsf);
  1890. /* current TSF converted to TU */
  1891. hw_tsf = ath5k_hw_get_tsf64(ah);
  1892. hw_tu = TSF_TO_TU(hw_tsf);
  1893. #define FUDGE 3
  1894. /* we use FUDGE to make sure the next TBTT is ahead of the current TU */
  1895. if (bc_tsf == -1) {
  1896. /*
  1897. * no beacons received, called internally.
  1898. * just need to refresh timers based on HW TSF.
  1899. */
  1900. nexttbtt = roundup(hw_tu + FUDGE, intval);
  1901. } else if (bc_tsf == 0) {
  1902. /*
  1903. * no beacon received, probably called by ath5k_reset_tsf().
  1904. * reset TSF to start with 0.
  1905. */
  1906. nexttbtt = intval;
  1907. intval |= AR5K_BEACON_RESET_TSF;
  1908. } else if (bc_tsf > hw_tsf) {
  1909. /*
  1910. * beacon received, SW merge happend but HW TSF not yet updated.
  1911. * not possible to reconfigure timers yet, but next time we
  1912. * receive a beacon with the same BSSID, the hardware will
  1913. * automatically update the TSF and then we need to reconfigure
  1914. * the timers.
  1915. */
  1916. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1917. "need to wait for HW TSF sync\n");
  1918. return;
  1919. } else {
  1920. /*
  1921. * most important case for beacon synchronization between STA.
  1922. *
  1923. * beacon received and HW TSF has been already updated by HW.
  1924. * update next TBTT based on the TSF of the beacon, but make
  1925. * sure it is ahead of our local TSF timer.
  1926. */
  1927. nexttbtt = bc_tu + roundup(hw_tu + FUDGE - bc_tu, intval);
  1928. }
  1929. #undef FUDGE
  1930. sc->nexttbtt = nexttbtt;
  1931. intval |= AR5K_BEACON_ENA;
  1932. ath5k_hw_init_beacon(ah, nexttbtt, intval);
  1933. /*
  1934. * debugging output last in order to preserve the time critical aspect
  1935. * of this function
  1936. */
  1937. if (bc_tsf == -1)
  1938. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1939. "reconfigured timers based on HW TSF\n");
  1940. else if (bc_tsf == 0)
  1941. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1942. "reset HW TSF and timers\n");
  1943. else
  1944. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1945. "updated timers based on beacon TSF\n");
  1946. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1947. "bc_tsf %llx hw_tsf %llx bc_tu %u hw_tu %u nexttbtt %u\n",
  1948. (unsigned long long) bc_tsf,
  1949. (unsigned long long) hw_tsf, bc_tu, hw_tu, nexttbtt);
  1950. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON, "intval %u %s %s\n",
  1951. intval & AR5K_BEACON_PERIOD,
  1952. intval & AR5K_BEACON_ENA ? "AR5K_BEACON_ENA" : "",
  1953. intval & AR5K_BEACON_RESET_TSF ? "AR5K_BEACON_RESET_TSF" : "");
  1954. }
  1955. /**
  1956. * ath5k_beacon_config - Configure the beacon queues and interrupts
  1957. *
  1958. * @sc: struct ath5k_softc pointer we are operating on
  1959. *
  1960. * In IBSS mode we use a self-linked tx descriptor if possible. We enable SWBA
  1961. * interrupts to detect TSF updates only.
  1962. */
  1963. static void
  1964. ath5k_beacon_config(struct ath5k_softc *sc)
  1965. {
  1966. struct ath5k_hw *ah = sc->ah;
  1967. unsigned long flags;
  1968. ath5k_hw_set_imr(ah, 0);
  1969. sc->bmisscount = 0;
  1970. sc->imask &= ~(AR5K_INT_BMISS | AR5K_INT_SWBA);
  1971. if (sc->opmode == NL80211_IFTYPE_ADHOC ||
  1972. sc->opmode == NL80211_IFTYPE_MESH_POINT ||
  1973. sc->opmode == NL80211_IFTYPE_AP) {
  1974. /*
  1975. * In IBSS mode we use a self-linked tx descriptor and let the
  1976. * hardware send the beacons automatically. We have to load it
  1977. * only once here.
  1978. * We use the SWBA interrupt only to keep track of the beacon
  1979. * timers in order to detect automatic TSF updates.
  1980. */
  1981. ath5k_beaconq_config(sc);
  1982. sc->imask |= AR5K_INT_SWBA;
  1983. if (sc->opmode == NL80211_IFTYPE_ADHOC) {
  1984. if (ath5k_hw_hasveol(ah)) {
  1985. spin_lock_irqsave(&sc->block, flags);
  1986. ath5k_beacon_send(sc);
  1987. spin_unlock_irqrestore(&sc->block, flags);
  1988. }
  1989. } else
  1990. ath5k_beacon_update_timers(sc, -1);
  1991. }
  1992. ath5k_hw_set_imr(ah, sc->imask);
  1993. }
  1994. /********************\
  1995. * Interrupt handling *
  1996. \********************/
  1997. static int
  1998. ath5k_init(struct ath5k_softc *sc)
  1999. {
  2000. struct ath5k_hw *ah = sc->ah;
  2001. int ret, i;
  2002. mutex_lock(&sc->lock);
  2003. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "mode %d\n", sc->opmode);
  2004. /*
  2005. * Stop anything previously setup. This is safe
  2006. * no matter this is the first time through or not.
  2007. */
  2008. ath5k_stop_locked(sc);
  2009. /*
  2010. * The basic interface to setting the hardware in a good
  2011. * state is ``reset''. On return the hardware is known to
  2012. * be powered up and with interrupts disabled. This must
  2013. * be followed by initialization of the appropriate bits
  2014. * and then setup of the interrupt mask.
  2015. */
  2016. sc->curchan = sc->hw->conf.channel;
  2017. sc->curband = &sc->sbands[sc->curchan->band];
  2018. sc->imask = AR5K_INT_RXOK | AR5K_INT_RXERR | AR5K_INT_RXEOL |
  2019. AR5K_INT_RXORN | AR5K_INT_TXDESC | AR5K_INT_TXEOL |
  2020. AR5K_INT_FATAL | AR5K_INT_GLOBAL;
  2021. ret = ath5k_reset(sc, false, false);
  2022. if (ret)
  2023. goto done;
  2024. /*
  2025. * Reset the key cache since some parts do not reset the
  2026. * contents on initial power up or resume from suspend.
  2027. */
  2028. for (i = 0; i < AR5K_KEYTABLE_SIZE; i++)
  2029. ath5k_hw_reset_key(ah, i);
  2030. /* Set ack to be sent at low bit-rates */
  2031. ath5k_hw_set_ack_bitrate_high(ah, false);
  2032. mod_timer(&sc->calib_tim, round_jiffies(jiffies +
  2033. msecs_to_jiffies(ath5k_calinterval * 1000)));
  2034. ret = 0;
  2035. done:
  2036. mmiowb();
  2037. mutex_unlock(&sc->lock);
  2038. return ret;
  2039. }
  2040. static int
  2041. ath5k_stop_locked(struct ath5k_softc *sc)
  2042. {
  2043. struct ath5k_hw *ah = sc->ah;
  2044. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "invalid %u\n",
  2045. test_bit(ATH_STAT_INVALID, sc->status));
  2046. /*
  2047. * Shutdown the hardware and driver:
  2048. * stop output from above
  2049. * disable interrupts
  2050. * turn off timers
  2051. * turn off the radio
  2052. * clear transmit machinery
  2053. * clear receive machinery
  2054. * drain and release tx queues
  2055. * reclaim beacon resources
  2056. * power down hardware
  2057. *
  2058. * Note that some of this work is not possible if the
  2059. * hardware is gone (invalid).
  2060. */
  2061. ieee80211_stop_queues(sc->hw);
  2062. if (!test_bit(ATH_STAT_INVALID, sc->status)) {
  2063. ath5k_led_off(sc);
  2064. ath5k_hw_set_imr(ah, 0);
  2065. synchronize_irq(sc->pdev->irq);
  2066. }
  2067. ath5k_txq_cleanup(sc);
  2068. if (!test_bit(ATH_STAT_INVALID, sc->status)) {
  2069. ath5k_rx_stop(sc);
  2070. ath5k_hw_phy_disable(ah);
  2071. } else
  2072. sc->rxlink = NULL;
  2073. return 0;
  2074. }
  2075. /*
  2076. * Stop the device, grabbing the top-level lock to protect
  2077. * against concurrent entry through ath5k_init (which can happen
  2078. * if another thread does a system call and the thread doing the
  2079. * stop is preempted).
  2080. */
  2081. static int
  2082. ath5k_stop_hw(struct ath5k_softc *sc)
  2083. {
  2084. int ret;
  2085. mutex_lock(&sc->lock);
  2086. ret = ath5k_stop_locked(sc);
  2087. if (ret == 0 && !test_bit(ATH_STAT_INVALID, sc->status)) {
  2088. /*
  2089. * Set the chip in full sleep mode. Note that we are
  2090. * careful to do this only when bringing the interface
  2091. * completely to a stop. When the chip is in this state
  2092. * it must be carefully woken up or references to
  2093. * registers in the PCI clock domain may freeze the bus
  2094. * (and system). This varies by chip and is mostly an
  2095. * issue with newer parts that go to sleep more quickly.
  2096. */
  2097. if (sc->ah->ah_mac_srev >= 0x78) {
  2098. /*
  2099. * XXX
  2100. * don't put newer MAC revisions > 7.8 to sleep because
  2101. * of the above mentioned problems
  2102. */
  2103. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "mac version > 7.8, "
  2104. "not putting device to sleep\n");
  2105. } else {
  2106. ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
  2107. "putting device to full sleep\n");
  2108. ath5k_hw_set_power(sc->ah, AR5K_PM_FULL_SLEEP, true, 0);
  2109. }
  2110. }
  2111. ath5k_txbuf_free(sc, sc->bbuf);
  2112. mmiowb();
  2113. mutex_unlock(&sc->lock);
  2114. del_timer_sync(&sc->calib_tim);
  2115. tasklet_kill(&sc->rxtq);
  2116. tasklet_kill(&sc->txtq);
  2117. tasklet_kill(&sc->restq);
  2118. tasklet_kill(&sc->beacontq);
  2119. return ret;
  2120. }
  2121. static irqreturn_t
  2122. ath5k_intr(int irq, void *dev_id)
  2123. {
  2124. struct ath5k_softc *sc = dev_id;
  2125. struct ath5k_hw *ah = sc->ah;
  2126. enum ath5k_int status;
  2127. unsigned int counter = 1000;
  2128. if (unlikely(test_bit(ATH_STAT_INVALID, sc->status) ||
  2129. !ath5k_hw_is_intr_pending(ah)))
  2130. return IRQ_NONE;
  2131. do {
  2132. ath5k_hw_get_isr(ah, &status); /* NB: clears IRQ too */
  2133. ATH5K_DBG(sc, ATH5K_DEBUG_INTR, "status 0x%x/0x%x\n",
  2134. status, sc->imask);
  2135. if (unlikely(status & AR5K_INT_FATAL)) {
  2136. /*
  2137. * Fatal errors are unrecoverable.
  2138. * Typically these are caused by DMA errors.
  2139. */
  2140. tasklet_schedule(&sc->restq);
  2141. } else if (unlikely(status & AR5K_INT_RXORN)) {
  2142. tasklet_schedule(&sc->restq);
  2143. } else {
  2144. if (status & AR5K_INT_SWBA) {
  2145. tasklet_hi_schedule(&sc->beacontq);
  2146. }
  2147. if (status & AR5K_INT_RXEOL) {
  2148. /*
  2149. * NB: the hardware should re-read the link when
  2150. * RXE bit is written, but it doesn't work at
  2151. * least on older hardware revs.
  2152. */
  2153. sc->rxlink = NULL;
  2154. }
  2155. if (status & AR5K_INT_TXURN) {
  2156. /* bump tx trigger level */
  2157. ath5k_hw_update_tx_triglevel(ah, true);
  2158. }
  2159. if (status & (AR5K_INT_RXOK | AR5K_INT_RXERR))
  2160. tasklet_schedule(&sc->rxtq);
  2161. if (status & (AR5K_INT_TXOK | AR5K_INT_TXDESC
  2162. | AR5K_INT_TXERR | AR5K_INT_TXEOL))
  2163. tasklet_schedule(&sc->txtq);
  2164. if (status & AR5K_INT_BMISS) {
  2165. /* TODO */
  2166. }
  2167. if (status & AR5K_INT_MIB) {
  2168. /*
  2169. * These stats are also used for ANI i think
  2170. * so how about updating them more often ?
  2171. */
  2172. ath5k_hw_update_mib_counters(ah, &sc->ll_stats);
  2173. }
  2174. }
  2175. } while (ath5k_hw_is_intr_pending(ah) && --counter > 0);
  2176. if (unlikely(!counter))
  2177. ATH5K_WARN(sc, "too many interrupts, giving up for now\n");
  2178. return IRQ_HANDLED;
  2179. }
  2180. static void
  2181. ath5k_tasklet_reset(unsigned long data)
  2182. {
  2183. struct ath5k_softc *sc = (void *)data;
  2184. ath5k_reset_wake(sc);
  2185. }
  2186. /*
  2187. * Periodically recalibrate the PHY to account
  2188. * for temperature/environment changes.
  2189. */
  2190. static void
  2191. ath5k_calibrate(unsigned long data)
  2192. {
  2193. struct ath5k_softc *sc = (void *)data;
  2194. struct ath5k_hw *ah = sc->ah;
  2195. ATH5K_DBG(sc, ATH5K_DEBUG_CALIBRATE, "channel %u/%x\n",
  2196. ieee80211_frequency_to_channel(sc->curchan->center_freq),
  2197. sc->curchan->hw_value);
  2198. if (ath5k_hw_gainf_calibrate(ah) == AR5K_RFGAIN_NEED_CHANGE) {
  2199. /*
  2200. * Rfgain is out of bounds, reset the chip
  2201. * to load new gain values.
  2202. */
  2203. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "calibration, resetting\n");
  2204. ath5k_reset_wake(sc);
  2205. }
  2206. if (ath5k_hw_phy_calibrate(ah, sc->curchan))
  2207. ATH5K_ERR(sc, "calibration of channel %u failed\n",
  2208. ieee80211_frequency_to_channel(
  2209. sc->curchan->center_freq));
  2210. mod_timer(&sc->calib_tim, round_jiffies(jiffies +
  2211. msecs_to_jiffies(ath5k_calinterval * 1000)));
  2212. }
  2213. /********************\
  2214. * Mac80211 functions *
  2215. \********************/
  2216. static int
  2217. ath5k_tx(struct ieee80211_hw *hw, struct sk_buff *skb)
  2218. {
  2219. struct ath5k_softc *sc = hw->priv;
  2220. struct ath5k_buf *bf;
  2221. unsigned long flags;
  2222. int hdrlen;
  2223. int padsize;
  2224. ath5k_debug_dump_skb(sc, skb, "TX ", 1);
  2225. if (sc->opmode == NL80211_IFTYPE_MONITOR)
  2226. ATH5K_DBG(sc, ATH5K_DEBUG_XMIT, "tx in monitor (scan?)\n");
  2227. /*
  2228. * the hardware expects the header padded to 4 byte boundaries
  2229. * if this is not the case we add the padding after the header
  2230. */
  2231. hdrlen = ieee80211_get_hdrlen_from_skb(skb);
  2232. padsize = ath5k_pad_size(hdrlen);
  2233. if (padsize) {
  2234. if (skb_headroom(skb) < padsize) {
  2235. ATH5K_ERR(sc, "tx hdrlen not %%4: %d not enough"
  2236. " headroom to pad %d\n", hdrlen, padsize);
  2237. goto drop_packet;
  2238. }
  2239. skb_push(skb, padsize);
  2240. memmove(skb->data, skb->data+padsize, hdrlen);
  2241. }
  2242. spin_lock_irqsave(&sc->txbuflock, flags);
  2243. if (list_empty(&sc->txbuf)) {
  2244. ATH5K_ERR(sc, "no further txbuf available, dropping packet\n");
  2245. spin_unlock_irqrestore(&sc->txbuflock, flags);
  2246. ieee80211_stop_queue(hw, skb_get_queue_mapping(skb));
  2247. goto drop_packet;
  2248. }
  2249. bf = list_first_entry(&sc->txbuf, struct ath5k_buf, list);
  2250. list_del(&bf->list);
  2251. sc->txbuf_len--;
  2252. if (list_empty(&sc->txbuf))
  2253. ieee80211_stop_queues(hw);
  2254. spin_unlock_irqrestore(&sc->txbuflock, flags);
  2255. bf->skb = skb;
  2256. if (ath5k_txbuf_setup(sc, bf)) {
  2257. bf->skb = NULL;
  2258. spin_lock_irqsave(&sc->txbuflock, flags);
  2259. list_add_tail(&bf->list, &sc->txbuf);
  2260. sc->txbuf_len++;
  2261. spin_unlock_irqrestore(&sc->txbuflock, flags);
  2262. goto drop_packet;
  2263. }
  2264. return NETDEV_TX_OK;
  2265. drop_packet:
  2266. dev_kfree_skb_any(skb);
  2267. return NETDEV_TX_OK;
  2268. }
  2269. static int
  2270. ath5k_reset(struct ath5k_softc *sc, bool stop, bool change_channel)
  2271. {
  2272. struct ath5k_hw *ah = sc->ah;
  2273. int ret;
  2274. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "resetting\n");
  2275. if (stop) {
  2276. ath5k_hw_set_imr(ah, 0);
  2277. ath5k_txq_cleanup(sc);
  2278. ath5k_rx_stop(sc);
  2279. }
  2280. ret = ath5k_hw_reset(ah, sc->opmode, sc->curchan, true);
  2281. if (ret) {
  2282. ATH5K_ERR(sc, "can't reset hardware (%d)\n", ret);
  2283. goto err;
  2284. }
  2285. ret = ath5k_rx_start(sc);
  2286. if (ret) {
  2287. ATH5K_ERR(sc, "can't start recv logic\n");
  2288. goto err;
  2289. }
  2290. /*
  2291. * Change channels and update the h/w rate map if we're switching;
  2292. * e.g. 11a to 11b/g.
  2293. *
  2294. * We may be doing a reset in response to an ioctl that changes the
  2295. * channel so update any state that might change as a result.
  2296. *
  2297. * XXX needed?
  2298. */
  2299. /* ath5k_chan_change(sc, c); */
  2300. ath5k_beacon_config(sc);
  2301. /* intrs are enabled by ath5k_beacon_config */
  2302. return 0;
  2303. err:
  2304. return ret;
  2305. }
  2306. static int
  2307. ath5k_reset_wake(struct ath5k_softc *sc)
  2308. {
  2309. int ret;
  2310. ret = ath5k_reset(sc, true, true);
  2311. if (!ret)
  2312. ieee80211_wake_queues(sc->hw);
  2313. return ret;
  2314. }
  2315. static int ath5k_start(struct ieee80211_hw *hw)
  2316. {
  2317. return ath5k_init(hw->priv);
  2318. }
  2319. static void ath5k_stop(struct ieee80211_hw *hw)
  2320. {
  2321. ath5k_stop_hw(hw->priv);
  2322. }
  2323. static int ath5k_add_interface(struct ieee80211_hw *hw,
  2324. struct ieee80211_if_init_conf *conf)
  2325. {
  2326. struct ath5k_softc *sc = hw->priv;
  2327. int ret;
  2328. mutex_lock(&sc->lock);
  2329. if (sc->vif) {
  2330. ret = 0;
  2331. goto end;
  2332. }
  2333. sc->vif = conf->vif;
  2334. switch (conf->type) {
  2335. case NL80211_IFTYPE_AP:
  2336. case NL80211_IFTYPE_STATION:
  2337. case NL80211_IFTYPE_ADHOC:
  2338. case NL80211_IFTYPE_MESH_POINT:
  2339. case NL80211_IFTYPE_MONITOR:
  2340. sc->opmode = conf->type;
  2341. break;
  2342. default:
  2343. ret = -EOPNOTSUPP;
  2344. goto end;
  2345. }
  2346. /* Set to a reasonable value. Note that this will
  2347. * be set to mac80211's value at ath5k_config(). */
  2348. sc->bintval = 1000;
  2349. ath5k_hw_set_lladdr(sc->ah, conf->mac_addr);
  2350. ret = 0;
  2351. end:
  2352. mutex_unlock(&sc->lock);
  2353. return ret;
  2354. }
  2355. static void
  2356. ath5k_remove_interface(struct ieee80211_hw *hw,
  2357. struct ieee80211_if_init_conf *conf)
  2358. {
  2359. struct ath5k_softc *sc = hw->priv;
  2360. u8 mac[ETH_ALEN] = {};
  2361. mutex_lock(&sc->lock);
  2362. if (sc->vif != conf->vif)
  2363. goto end;
  2364. ath5k_hw_set_lladdr(sc->ah, mac);
  2365. sc->vif = NULL;
  2366. end:
  2367. mutex_unlock(&sc->lock);
  2368. }
  2369. /*
  2370. * TODO: Phy disable/diversity etc
  2371. */
  2372. static int
  2373. ath5k_config(struct ieee80211_hw *hw, u32 changed)
  2374. {
  2375. struct ath5k_softc *sc = hw->priv;
  2376. struct ath5k_hw *ah = sc->ah;
  2377. struct ieee80211_conf *conf = &hw->conf;
  2378. int ret;
  2379. mutex_lock(&sc->lock);
  2380. sc->bintval = conf->beacon_int;
  2381. if ((changed & IEEE80211_CONF_CHANGE_POWER) &&
  2382. (sc->power_level != conf->power_level)) {
  2383. sc->power_level = conf->power_level;
  2384. /* Half dB steps */
  2385. ath5k_hw_set_txpower_limit(ah, (conf->power_level * 2));
  2386. }
  2387. ret = ath5k_chan_set(sc, conf->channel);
  2388. mutex_unlock(&sc->lock);
  2389. return ret;
  2390. }
  2391. #define SUPPORTED_FIF_FLAGS \
  2392. FIF_PROMISC_IN_BSS | FIF_ALLMULTI | FIF_FCSFAIL | \
  2393. FIF_PLCPFAIL | FIF_CONTROL | FIF_OTHER_BSS | \
  2394. FIF_BCN_PRBRESP_PROMISC
  2395. /*
  2396. * o always accept unicast, broadcast, and multicast traffic
  2397. * o multicast traffic for all BSSIDs will be enabled if mac80211
  2398. * says it should be
  2399. * o maintain current state of phy ofdm or phy cck error reception.
  2400. * If the hardware detects any of these type of errors then
  2401. * ath5k_hw_get_rx_filter() will pass to us the respective
  2402. * hardware filters to be able to receive these type of frames.
  2403. * o probe request frames are accepted only when operating in
  2404. * hostap, adhoc, or monitor modes
  2405. * o enable promiscuous mode according to the interface state
  2406. * o accept beacons:
  2407. * - when operating in adhoc mode so the 802.11 layer creates
  2408. * node table entries for peers,
  2409. * - when operating in station mode for collecting rssi data when
  2410. * the station is otherwise quiet, or
  2411. * - when scanning
  2412. */
  2413. static void ath5k_configure_filter(struct ieee80211_hw *hw,
  2414. unsigned int changed_flags,
  2415. unsigned int *new_flags,
  2416. int mc_count, struct dev_mc_list *mclist)
  2417. {
  2418. struct ath5k_softc *sc = hw->priv;
  2419. struct ath5k_hw *ah = sc->ah;
  2420. u32 mfilt[2], val, rfilt;
  2421. u8 pos;
  2422. int i;
  2423. mfilt[0] = 0;
  2424. mfilt[1] = 0;
  2425. /* Only deal with supported flags */
  2426. changed_flags &= SUPPORTED_FIF_FLAGS;
  2427. *new_flags &= SUPPORTED_FIF_FLAGS;
  2428. /* If HW detects any phy or radar errors, leave those filters on.
  2429. * Also, always enable Unicast, Broadcasts and Multicast
  2430. * XXX: move unicast, bssid broadcasts and multicast to mac80211 */
  2431. rfilt = (ath5k_hw_get_rx_filter(ah) & (AR5K_RX_FILTER_PHYERR)) |
  2432. (AR5K_RX_FILTER_UCAST | AR5K_RX_FILTER_BCAST |
  2433. AR5K_RX_FILTER_MCAST);
  2434. if (changed_flags & (FIF_PROMISC_IN_BSS | FIF_OTHER_BSS)) {
  2435. if (*new_flags & FIF_PROMISC_IN_BSS) {
  2436. rfilt |= AR5K_RX_FILTER_PROM;
  2437. __set_bit(ATH_STAT_PROMISC, sc->status);
  2438. } else {
  2439. __clear_bit(ATH_STAT_PROMISC, sc->status);
  2440. }
  2441. }
  2442. /* Note, AR5K_RX_FILTER_MCAST is already enabled */
  2443. if (*new_flags & FIF_ALLMULTI) {
  2444. mfilt[0] = ~0;
  2445. mfilt[1] = ~0;
  2446. } else {
  2447. for (i = 0; i < mc_count; i++) {
  2448. if (!mclist)
  2449. break;
  2450. /* calculate XOR of eight 6-bit values */
  2451. val = get_unaligned_le32(mclist->dmi_addr + 0);
  2452. pos = (val >> 18) ^ (val >> 12) ^ (val >> 6) ^ val;
  2453. val = get_unaligned_le32(mclist->dmi_addr + 3);
  2454. pos ^= (val >> 18) ^ (val >> 12) ^ (val >> 6) ^ val;
  2455. pos &= 0x3f;
  2456. mfilt[pos / 32] |= (1 << (pos % 32));
  2457. /* XXX: we might be able to just do this instead,
  2458. * but not sure, needs testing, if we do use this we'd
  2459. * neet to inform below to not reset the mcast */
  2460. /* ath5k_hw_set_mcast_filterindex(ah,
  2461. * mclist->dmi_addr[5]); */
  2462. mclist = mclist->next;
  2463. }
  2464. }
  2465. /* This is the best we can do */
  2466. if (*new_flags & (FIF_FCSFAIL | FIF_PLCPFAIL))
  2467. rfilt |= AR5K_RX_FILTER_PHYERR;
  2468. /* FIF_BCN_PRBRESP_PROMISC really means to enable beacons
  2469. * and probes for any BSSID, this needs testing */
  2470. if (*new_flags & FIF_BCN_PRBRESP_PROMISC)
  2471. rfilt |= AR5K_RX_FILTER_BEACON | AR5K_RX_FILTER_PROBEREQ;
  2472. /* FIF_CONTROL doc says that if FIF_PROMISC_IN_BSS is not
  2473. * set we should only pass on control frames for this
  2474. * station. This needs testing. I believe right now this
  2475. * enables *all* control frames, which is OK.. but
  2476. * but we should see if we can improve on granularity */
  2477. if (*new_flags & FIF_CONTROL)
  2478. rfilt |= AR5K_RX_FILTER_CONTROL;
  2479. /* Additional settings per mode -- this is per ath5k */
  2480. /* XXX move these to mac80211, and add a beacon IFF flag to mac80211 */
  2481. if (sc->opmode == NL80211_IFTYPE_MONITOR)
  2482. rfilt |= AR5K_RX_FILTER_CONTROL | AR5K_RX_FILTER_BEACON |
  2483. AR5K_RX_FILTER_PROBEREQ | AR5K_RX_FILTER_PROM;
  2484. if (sc->opmode != NL80211_IFTYPE_STATION)
  2485. rfilt |= AR5K_RX_FILTER_PROBEREQ;
  2486. if (sc->opmode != NL80211_IFTYPE_AP &&
  2487. sc->opmode != NL80211_IFTYPE_MESH_POINT &&
  2488. test_bit(ATH_STAT_PROMISC, sc->status))
  2489. rfilt |= AR5K_RX_FILTER_PROM;
  2490. if ((sc->opmode == NL80211_IFTYPE_STATION && sc->assoc) ||
  2491. sc->opmode == NL80211_IFTYPE_ADHOC ||
  2492. sc->opmode == NL80211_IFTYPE_AP)
  2493. rfilt |= AR5K_RX_FILTER_BEACON;
  2494. if (sc->opmode == NL80211_IFTYPE_MESH_POINT)
  2495. rfilt |= AR5K_RX_FILTER_CONTROL | AR5K_RX_FILTER_BEACON |
  2496. AR5K_RX_FILTER_PROBEREQ | AR5K_RX_FILTER_PROM;
  2497. /* Set filters */
  2498. ath5k_hw_set_rx_filter(ah, rfilt);
  2499. /* Set multicast bits */
  2500. ath5k_hw_set_mcast_filter(ah, mfilt[0], mfilt[1]);
  2501. /* Set the cached hw filter flags, this will alter actually
  2502. * be set in HW */
  2503. sc->filter_flags = rfilt;
  2504. }
  2505. static int
  2506. ath5k_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
  2507. struct ieee80211_vif *vif, struct ieee80211_sta *sta,
  2508. struct ieee80211_key_conf *key)
  2509. {
  2510. struct ath5k_softc *sc = hw->priv;
  2511. int ret = 0;
  2512. if (modparam_nohwcrypt)
  2513. return -EOPNOTSUPP;
  2514. switch (key->alg) {
  2515. case ALG_WEP:
  2516. case ALG_TKIP:
  2517. break;
  2518. case ALG_CCMP:
  2519. return -EOPNOTSUPP;
  2520. default:
  2521. WARN_ON(1);
  2522. return -EINVAL;
  2523. }
  2524. mutex_lock(&sc->lock);
  2525. switch (cmd) {
  2526. case SET_KEY:
  2527. ret = ath5k_hw_set_key(sc->ah, key->keyidx, key,
  2528. sta ? sta->addr : NULL);
  2529. if (ret) {
  2530. ATH5K_ERR(sc, "can't set the key\n");
  2531. goto unlock;
  2532. }
  2533. __set_bit(key->keyidx, sc->keymap);
  2534. key->hw_key_idx = key->keyidx;
  2535. key->flags |= (IEEE80211_KEY_FLAG_GENERATE_IV |
  2536. IEEE80211_KEY_FLAG_GENERATE_MMIC);
  2537. break;
  2538. case DISABLE_KEY:
  2539. ath5k_hw_reset_key(sc->ah, key->keyidx);
  2540. __clear_bit(key->keyidx, sc->keymap);
  2541. break;
  2542. default:
  2543. ret = -EINVAL;
  2544. goto unlock;
  2545. }
  2546. unlock:
  2547. mmiowb();
  2548. mutex_unlock(&sc->lock);
  2549. return ret;
  2550. }
  2551. static int
  2552. ath5k_get_stats(struct ieee80211_hw *hw,
  2553. struct ieee80211_low_level_stats *stats)
  2554. {
  2555. struct ath5k_softc *sc = hw->priv;
  2556. struct ath5k_hw *ah = sc->ah;
  2557. /* Force update */
  2558. ath5k_hw_update_mib_counters(ah, &sc->ll_stats);
  2559. memcpy(stats, &sc->ll_stats, sizeof(sc->ll_stats));
  2560. return 0;
  2561. }
  2562. static int
  2563. ath5k_get_tx_stats(struct ieee80211_hw *hw,
  2564. struct ieee80211_tx_queue_stats *stats)
  2565. {
  2566. struct ath5k_softc *sc = hw->priv;
  2567. memcpy(stats, &sc->tx_stats, sizeof(sc->tx_stats));
  2568. return 0;
  2569. }
  2570. static u64
  2571. ath5k_get_tsf(struct ieee80211_hw *hw)
  2572. {
  2573. struct ath5k_softc *sc = hw->priv;
  2574. return ath5k_hw_get_tsf64(sc->ah);
  2575. }
  2576. static void
  2577. ath5k_set_tsf(struct ieee80211_hw *hw, u64 tsf)
  2578. {
  2579. struct ath5k_softc *sc = hw->priv;
  2580. ath5k_hw_set_tsf64(sc->ah, tsf);
  2581. }
  2582. static void
  2583. ath5k_reset_tsf(struct ieee80211_hw *hw)
  2584. {
  2585. struct ath5k_softc *sc = hw->priv;
  2586. /*
  2587. * in IBSS mode we need to update the beacon timers too.
  2588. * this will also reset the TSF if we call it with 0
  2589. */
  2590. if (sc->opmode == NL80211_IFTYPE_ADHOC)
  2591. ath5k_beacon_update_timers(sc, 0);
  2592. else
  2593. ath5k_hw_reset_tsf(sc->ah);
  2594. }
  2595. static int
  2596. ath5k_beacon_update(struct ath5k_softc *sc, struct sk_buff *skb)
  2597. {
  2598. unsigned long flags;
  2599. int ret;
  2600. ath5k_debug_dump_skb(sc, skb, "BC ", 1);
  2601. spin_lock_irqsave(&sc->block, flags);
  2602. ath5k_txbuf_free(sc, sc->bbuf);
  2603. sc->bbuf->skb = skb;
  2604. ret = ath5k_beacon_setup(sc, sc->bbuf);
  2605. if (ret)
  2606. sc->bbuf->skb = NULL;
  2607. spin_unlock_irqrestore(&sc->block, flags);
  2608. if (!ret) {
  2609. ath5k_beacon_config(sc);
  2610. mmiowb();
  2611. }
  2612. return ret;
  2613. }
  2614. static void
  2615. set_beacon_filter(struct ieee80211_hw *hw, bool enable)
  2616. {
  2617. struct ath5k_softc *sc = hw->priv;
  2618. struct ath5k_hw *ah = sc->ah;
  2619. u32 rfilt;
  2620. rfilt = ath5k_hw_get_rx_filter(ah);
  2621. if (enable)
  2622. rfilt |= AR5K_RX_FILTER_BEACON;
  2623. else
  2624. rfilt &= ~AR5K_RX_FILTER_BEACON;
  2625. ath5k_hw_set_rx_filter(ah, rfilt);
  2626. sc->filter_flags = rfilt;
  2627. }
  2628. static void ath5k_bss_info_changed(struct ieee80211_hw *hw,
  2629. struct ieee80211_vif *vif,
  2630. struct ieee80211_bss_conf *bss_conf,
  2631. u32 changes)
  2632. {
  2633. struct ath5k_softc *sc = hw->priv;
  2634. struct ath5k_hw *ah = sc->ah;
  2635. mutex_lock(&sc->lock);
  2636. if (WARN_ON(sc->vif != vif))
  2637. goto unlock;
  2638. if (changes & BSS_CHANGED_BSSID) {
  2639. /* Cache for later use during resets */
  2640. memcpy(ah->ah_bssid, bss_conf->bssid, ETH_ALEN);
  2641. /* XXX: assoc id is set to 0 for now, mac80211 doesn't have
  2642. * a clean way of letting us retrieve this yet. */
  2643. ath5k_hw_set_associd(ah, ah->ah_bssid, 0);
  2644. mmiowb();
  2645. }
  2646. if (changes & BSS_CHANGED_BEACON_INT)
  2647. sc->bintval = bss_conf->beacon_int;
  2648. if (changes & BSS_CHANGED_ASSOC) {
  2649. sc->assoc = bss_conf->assoc;
  2650. if (sc->opmode == NL80211_IFTYPE_STATION)
  2651. set_beacon_filter(hw, sc->assoc);
  2652. }
  2653. if (changes & BSS_CHANGED_BEACON &&
  2654. (vif->type == NL80211_IFTYPE_ADHOC ||
  2655. vif->type == NL80211_IFTYPE_MESH_POINT ||
  2656. vif->type == NL80211_IFTYPE_AP)) {
  2657. struct sk_buff *beacon = ieee80211_beacon_get(hw, vif);
  2658. if (beacon)
  2659. ath5k_beacon_update(sc, beacon);
  2660. }
  2661. unlock:
  2662. mutex_unlock(&sc->lock);
  2663. }