rv770.c 32 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/firmware.h>
  29. #include <linux/platform_device.h>
  30. #include <linux/slab.h>
  31. #include "drmP.h"
  32. #include "radeon.h"
  33. #include "radeon_asic.h"
  34. #include "radeon_drm.h"
  35. #include "rv770d.h"
  36. #include "atom.h"
  37. #include "avivod.h"
  38. #define R700_PFP_UCODE_SIZE 848
  39. #define R700_PM4_UCODE_SIZE 1360
  40. static void rv770_gpu_init(struct radeon_device *rdev);
  41. void rv770_fini(struct radeon_device *rdev);
  42. void rv770_pm_misc(struct radeon_device *rdev)
  43. {
  44. int req_ps_idx = rdev->pm.requested_power_state_index;
  45. int req_cm_idx = rdev->pm.requested_clock_mode_index;
  46. struct radeon_power_state *ps = &rdev->pm.power_state[req_ps_idx];
  47. struct radeon_voltage *voltage = &ps->clock_info[req_cm_idx].voltage;
  48. if ((voltage->type == VOLTAGE_SW) && voltage->voltage) {
  49. if (voltage->voltage != rdev->pm.current_vddc) {
  50. radeon_atom_set_voltage(rdev, voltage->voltage);
  51. rdev->pm.current_vddc = voltage->voltage;
  52. }
  53. }
  54. }
  55. /*
  56. * GART
  57. */
  58. int rv770_pcie_gart_enable(struct radeon_device *rdev)
  59. {
  60. u32 tmp;
  61. int r, i;
  62. if (rdev->gart.table.vram.robj == NULL) {
  63. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  64. return -EINVAL;
  65. }
  66. r = radeon_gart_table_vram_pin(rdev);
  67. if (r)
  68. return r;
  69. radeon_gart_restore(rdev);
  70. /* Setup L2 cache */
  71. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  72. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  73. EFFECTIVE_L2_QUEUE_SIZE(7));
  74. WREG32(VM_L2_CNTL2, 0);
  75. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  76. /* Setup TLB control */
  77. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  78. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  79. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  80. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  81. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  82. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  83. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  84. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  85. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  86. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  87. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  88. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  89. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  90. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  91. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  92. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  93. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  94. (u32)(rdev->dummy_page.addr >> 12));
  95. for (i = 1; i < 7; i++)
  96. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  97. r600_pcie_gart_tlb_flush(rdev);
  98. rdev->gart.ready = true;
  99. return 0;
  100. }
  101. void rv770_pcie_gart_disable(struct radeon_device *rdev)
  102. {
  103. u32 tmp;
  104. int i, r;
  105. /* Disable all tables */
  106. for (i = 0; i < 7; i++)
  107. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  108. /* Setup L2 cache */
  109. WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
  110. EFFECTIVE_L2_QUEUE_SIZE(7));
  111. WREG32(VM_L2_CNTL2, 0);
  112. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  113. /* Setup TLB control */
  114. tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  115. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  116. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  117. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  118. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  119. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  120. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  121. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  122. if (rdev->gart.table.vram.robj) {
  123. r = radeon_bo_reserve(rdev->gart.table.vram.robj, false);
  124. if (likely(r == 0)) {
  125. radeon_bo_kunmap(rdev->gart.table.vram.robj);
  126. radeon_bo_unpin(rdev->gart.table.vram.robj);
  127. radeon_bo_unreserve(rdev->gart.table.vram.robj);
  128. }
  129. }
  130. }
  131. void rv770_pcie_gart_fini(struct radeon_device *rdev)
  132. {
  133. radeon_gart_fini(rdev);
  134. rv770_pcie_gart_disable(rdev);
  135. radeon_gart_table_vram_free(rdev);
  136. }
  137. void rv770_agp_enable(struct radeon_device *rdev)
  138. {
  139. u32 tmp;
  140. int i;
  141. /* Setup L2 cache */
  142. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  143. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  144. EFFECTIVE_L2_QUEUE_SIZE(7));
  145. WREG32(VM_L2_CNTL2, 0);
  146. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  147. /* Setup TLB control */
  148. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  149. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  150. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  151. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  152. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  153. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  154. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  155. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  156. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  157. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  158. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  159. for (i = 0; i < 7; i++)
  160. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  161. }
  162. static void rv770_mc_program(struct radeon_device *rdev)
  163. {
  164. struct rv515_mc_save save;
  165. u32 tmp;
  166. int i, j;
  167. /* Initialize HDP */
  168. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  169. WREG32((0x2c14 + j), 0x00000000);
  170. WREG32((0x2c18 + j), 0x00000000);
  171. WREG32((0x2c1c + j), 0x00000000);
  172. WREG32((0x2c20 + j), 0x00000000);
  173. WREG32((0x2c24 + j), 0x00000000);
  174. }
  175. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  176. rv515_mc_stop(rdev, &save);
  177. if (r600_mc_wait_for_idle(rdev)) {
  178. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  179. }
  180. /* Lockout access through VGA aperture*/
  181. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  182. /* Update configuration */
  183. if (rdev->flags & RADEON_IS_AGP) {
  184. if (rdev->mc.vram_start < rdev->mc.gtt_start) {
  185. /* VRAM before AGP */
  186. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  187. rdev->mc.vram_start >> 12);
  188. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  189. rdev->mc.gtt_end >> 12);
  190. } else {
  191. /* VRAM after AGP */
  192. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  193. rdev->mc.gtt_start >> 12);
  194. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  195. rdev->mc.vram_end >> 12);
  196. }
  197. } else {
  198. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  199. rdev->mc.vram_start >> 12);
  200. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  201. rdev->mc.vram_end >> 12);
  202. }
  203. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, 0);
  204. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  205. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  206. WREG32(MC_VM_FB_LOCATION, tmp);
  207. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  208. WREG32(HDP_NONSURFACE_INFO, (2 << 7));
  209. WREG32(HDP_NONSURFACE_SIZE, (rdev->mc.mc_vram_size - 1) | 0x3FF);
  210. if (rdev->flags & RADEON_IS_AGP) {
  211. WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 16);
  212. WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 16);
  213. WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
  214. } else {
  215. WREG32(MC_VM_AGP_BASE, 0);
  216. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  217. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  218. }
  219. if (r600_mc_wait_for_idle(rdev)) {
  220. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  221. }
  222. rv515_mc_resume(rdev, &save);
  223. /* we need to own VRAM, so turn off the VGA renderer here
  224. * to stop it overwriting our objects */
  225. rv515_vga_render_disable(rdev);
  226. }
  227. /*
  228. * CP.
  229. */
  230. void r700_cp_stop(struct radeon_device *rdev)
  231. {
  232. WREG32(CP_ME_CNTL, (CP_ME_HALT | CP_PFP_HALT));
  233. }
  234. static int rv770_cp_load_microcode(struct radeon_device *rdev)
  235. {
  236. const __be32 *fw_data;
  237. int i;
  238. if (!rdev->me_fw || !rdev->pfp_fw)
  239. return -EINVAL;
  240. r700_cp_stop(rdev);
  241. WREG32(CP_RB_CNTL, RB_NO_UPDATE | (15 << 8) | (3 << 0));
  242. /* Reset cp */
  243. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  244. RREG32(GRBM_SOFT_RESET);
  245. mdelay(15);
  246. WREG32(GRBM_SOFT_RESET, 0);
  247. fw_data = (const __be32 *)rdev->pfp_fw->data;
  248. WREG32(CP_PFP_UCODE_ADDR, 0);
  249. for (i = 0; i < R700_PFP_UCODE_SIZE; i++)
  250. WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
  251. WREG32(CP_PFP_UCODE_ADDR, 0);
  252. fw_data = (const __be32 *)rdev->me_fw->data;
  253. WREG32(CP_ME_RAM_WADDR, 0);
  254. for (i = 0; i < R700_PM4_UCODE_SIZE; i++)
  255. WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
  256. WREG32(CP_PFP_UCODE_ADDR, 0);
  257. WREG32(CP_ME_RAM_WADDR, 0);
  258. WREG32(CP_ME_RAM_RADDR, 0);
  259. return 0;
  260. }
  261. void r700_cp_fini(struct radeon_device *rdev)
  262. {
  263. r700_cp_stop(rdev);
  264. radeon_ring_fini(rdev);
  265. }
  266. /*
  267. * Core functions
  268. */
  269. static u32 r700_get_tile_pipe_to_backend_map(struct radeon_device *rdev,
  270. u32 num_tile_pipes,
  271. u32 num_backends,
  272. u32 backend_disable_mask)
  273. {
  274. u32 backend_map = 0;
  275. u32 enabled_backends_mask;
  276. u32 enabled_backends_count;
  277. u32 cur_pipe;
  278. u32 swizzle_pipe[R7XX_MAX_PIPES];
  279. u32 cur_backend;
  280. u32 i;
  281. bool force_no_swizzle;
  282. if (num_tile_pipes > R7XX_MAX_PIPES)
  283. num_tile_pipes = R7XX_MAX_PIPES;
  284. if (num_tile_pipes < 1)
  285. num_tile_pipes = 1;
  286. if (num_backends > R7XX_MAX_BACKENDS)
  287. num_backends = R7XX_MAX_BACKENDS;
  288. if (num_backends < 1)
  289. num_backends = 1;
  290. enabled_backends_mask = 0;
  291. enabled_backends_count = 0;
  292. for (i = 0; i < R7XX_MAX_BACKENDS; ++i) {
  293. if (((backend_disable_mask >> i) & 1) == 0) {
  294. enabled_backends_mask |= (1 << i);
  295. ++enabled_backends_count;
  296. }
  297. if (enabled_backends_count == num_backends)
  298. break;
  299. }
  300. if (enabled_backends_count == 0) {
  301. enabled_backends_mask = 1;
  302. enabled_backends_count = 1;
  303. }
  304. if (enabled_backends_count != num_backends)
  305. num_backends = enabled_backends_count;
  306. switch (rdev->family) {
  307. case CHIP_RV770:
  308. case CHIP_RV730:
  309. force_no_swizzle = false;
  310. break;
  311. case CHIP_RV710:
  312. case CHIP_RV740:
  313. default:
  314. force_no_swizzle = true;
  315. break;
  316. }
  317. memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * R7XX_MAX_PIPES);
  318. switch (num_tile_pipes) {
  319. case 1:
  320. swizzle_pipe[0] = 0;
  321. break;
  322. case 2:
  323. swizzle_pipe[0] = 0;
  324. swizzle_pipe[1] = 1;
  325. break;
  326. case 3:
  327. if (force_no_swizzle) {
  328. swizzle_pipe[0] = 0;
  329. swizzle_pipe[1] = 1;
  330. swizzle_pipe[2] = 2;
  331. } else {
  332. swizzle_pipe[0] = 0;
  333. swizzle_pipe[1] = 2;
  334. swizzle_pipe[2] = 1;
  335. }
  336. break;
  337. case 4:
  338. if (force_no_swizzle) {
  339. swizzle_pipe[0] = 0;
  340. swizzle_pipe[1] = 1;
  341. swizzle_pipe[2] = 2;
  342. swizzle_pipe[3] = 3;
  343. } else {
  344. swizzle_pipe[0] = 0;
  345. swizzle_pipe[1] = 2;
  346. swizzle_pipe[2] = 3;
  347. swizzle_pipe[3] = 1;
  348. }
  349. break;
  350. case 5:
  351. if (force_no_swizzle) {
  352. swizzle_pipe[0] = 0;
  353. swizzle_pipe[1] = 1;
  354. swizzle_pipe[2] = 2;
  355. swizzle_pipe[3] = 3;
  356. swizzle_pipe[4] = 4;
  357. } else {
  358. swizzle_pipe[0] = 0;
  359. swizzle_pipe[1] = 2;
  360. swizzle_pipe[2] = 4;
  361. swizzle_pipe[3] = 1;
  362. swizzle_pipe[4] = 3;
  363. }
  364. break;
  365. case 6:
  366. if (force_no_swizzle) {
  367. swizzle_pipe[0] = 0;
  368. swizzle_pipe[1] = 1;
  369. swizzle_pipe[2] = 2;
  370. swizzle_pipe[3] = 3;
  371. swizzle_pipe[4] = 4;
  372. swizzle_pipe[5] = 5;
  373. } else {
  374. swizzle_pipe[0] = 0;
  375. swizzle_pipe[1] = 2;
  376. swizzle_pipe[2] = 4;
  377. swizzle_pipe[3] = 5;
  378. swizzle_pipe[4] = 3;
  379. swizzle_pipe[5] = 1;
  380. }
  381. break;
  382. case 7:
  383. if (force_no_swizzle) {
  384. swizzle_pipe[0] = 0;
  385. swizzle_pipe[1] = 1;
  386. swizzle_pipe[2] = 2;
  387. swizzle_pipe[3] = 3;
  388. swizzle_pipe[4] = 4;
  389. swizzle_pipe[5] = 5;
  390. swizzle_pipe[6] = 6;
  391. } else {
  392. swizzle_pipe[0] = 0;
  393. swizzle_pipe[1] = 2;
  394. swizzle_pipe[2] = 4;
  395. swizzle_pipe[3] = 6;
  396. swizzle_pipe[4] = 3;
  397. swizzle_pipe[5] = 1;
  398. swizzle_pipe[6] = 5;
  399. }
  400. break;
  401. case 8:
  402. if (force_no_swizzle) {
  403. swizzle_pipe[0] = 0;
  404. swizzle_pipe[1] = 1;
  405. swizzle_pipe[2] = 2;
  406. swizzle_pipe[3] = 3;
  407. swizzle_pipe[4] = 4;
  408. swizzle_pipe[5] = 5;
  409. swizzle_pipe[6] = 6;
  410. swizzle_pipe[7] = 7;
  411. } else {
  412. swizzle_pipe[0] = 0;
  413. swizzle_pipe[1] = 2;
  414. swizzle_pipe[2] = 4;
  415. swizzle_pipe[3] = 6;
  416. swizzle_pipe[4] = 3;
  417. swizzle_pipe[5] = 1;
  418. swizzle_pipe[6] = 7;
  419. swizzle_pipe[7] = 5;
  420. }
  421. break;
  422. }
  423. cur_backend = 0;
  424. for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
  425. while (((1 << cur_backend) & enabled_backends_mask) == 0)
  426. cur_backend = (cur_backend + 1) % R7XX_MAX_BACKENDS;
  427. backend_map |= (u32)(((cur_backend & 3) << (swizzle_pipe[cur_pipe] * 2)));
  428. cur_backend = (cur_backend + 1) % R7XX_MAX_BACKENDS;
  429. }
  430. return backend_map;
  431. }
  432. static void rv770_gpu_init(struct radeon_device *rdev)
  433. {
  434. int i, j, num_qd_pipes;
  435. u32 ta_aux_cntl;
  436. u32 sx_debug_1;
  437. u32 smx_dc_ctl0;
  438. u32 db_debug3;
  439. u32 num_gs_verts_per_thread;
  440. u32 vgt_gs_per_es;
  441. u32 gs_prim_buffer_depth = 0;
  442. u32 sq_ms_fifo_sizes;
  443. u32 sq_config;
  444. u32 sq_thread_resource_mgmt;
  445. u32 hdp_host_path_cntl;
  446. u32 sq_dyn_gpr_size_simd_ab_0;
  447. u32 backend_map;
  448. u32 gb_tiling_config = 0;
  449. u32 cc_rb_backend_disable = 0;
  450. u32 cc_gc_shader_pipe_config = 0;
  451. u32 mc_arb_ramcfg;
  452. u32 db_debug4;
  453. /* setup chip specs */
  454. switch (rdev->family) {
  455. case CHIP_RV770:
  456. rdev->config.rv770.max_pipes = 4;
  457. rdev->config.rv770.max_tile_pipes = 8;
  458. rdev->config.rv770.max_simds = 10;
  459. rdev->config.rv770.max_backends = 4;
  460. rdev->config.rv770.max_gprs = 256;
  461. rdev->config.rv770.max_threads = 248;
  462. rdev->config.rv770.max_stack_entries = 512;
  463. rdev->config.rv770.max_hw_contexts = 8;
  464. rdev->config.rv770.max_gs_threads = 16 * 2;
  465. rdev->config.rv770.sx_max_export_size = 128;
  466. rdev->config.rv770.sx_max_export_pos_size = 16;
  467. rdev->config.rv770.sx_max_export_smx_size = 112;
  468. rdev->config.rv770.sq_num_cf_insts = 2;
  469. rdev->config.rv770.sx_num_of_sets = 7;
  470. rdev->config.rv770.sc_prim_fifo_size = 0xF9;
  471. rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
  472. rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
  473. break;
  474. case CHIP_RV730:
  475. rdev->config.rv770.max_pipes = 2;
  476. rdev->config.rv770.max_tile_pipes = 4;
  477. rdev->config.rv770.max_simds = 8;
  478. rdev->config.rv770.max_backends = 2;
  479. rdev->config.rv770.max_gprs = 128;
  480. rdev->config.rv770.max_threads = 248;
  481. rdev->config.rv770.max_stack_entries = 256;
  482. rdev->config.rv770.max_hw_contexts = 8;
  483. rdev->config.rv770.max_gs_threads = 16 * 2;
  484. rdev->config.rv770.sx_max_export_size = 256;
  485. rdev->config.rv770.sx_max_export_pos_size = 32;
  486. rdev->config.rv770.sx_max_export_smx_size = 224;
  487. rdev->config.rv770.sq_num_cf_insts = 2;
  488. rdev->config.rv770.sx_num_of_sets = 7;
  489. rdev->config.rv770.sc_prim_fifo_size = 0xf9;
  490. rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
  491. rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
  492. if (rdev->config.rv770.sx_max_export_pos_size > 16) {
  493. rdev->config.rv770.sx_max_export_pos_size -= 16;
  494. rdev->config.rv770.sx_max_export_smx_size += 16;
  495. }
  496. break;
  497. case CHIP_RV710:
  498. rdev->config.rv770.max_pipes = 2;
  499. rdev->config.rv770.max_tile_pipes = 2;
  500. rdev->config.rv770.max_simds = 2;
  501. rdev->config.rv770.max_backends = 1;
  502. rdev->config.rv770.max_gprs = 256;
  503. rdev->config.rv770.max_threads = 192;
  504. rdev->config.rv770.max_stack_entries = 256;
  505. rdev->config.rv770.max_hw_contexts = 4;
  506. rdev->config.rv770.max_gs_threads = 8 * 2;
  507. rdev->config.rv770.sx_max_export_size = 128;
  508. rdev->config.rv770.sx_max_export_pos_size = 16;
  509. rdev->config.rv770.sx_max_export_smx_size = 112;
  510. rdev->config.rv770.sq_num_cf_insts = 1;
  511. rdev->config.rv770.sx_num_of_sets = 7;
  512. rdev->config.rv770.sc_prim_fifo_size = 0x40;
  513. rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
  514. rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
  515. break;
  516. case CHIP_RV740:
  517. rdev->config.rv770.max_pipes = 4;
  518. rdev->config.rv770.max_tile_pipes = 4;
  519. rdev->config.rv770.max_simds = 8;
  520. rdev->config.rv770.max_backends = 4;
  521. rdev->config.rv770.max_gprs = 256;
  522. rdev->config.rv770.max_threads = 248;
  523. rdev->config.rv770.max_stack_entries = 512;
  524. rdev->config.rv770.max_hw_contexts = 8;
  525. rdev->config.rv770.max_gs_threads = 16 * 2;
  526. rdev->config.rv770.sx_max_export_size = 256;
  527. rdev->config.rv770.sx_max_export_pos_size = 32;
  528. rdev->config.rv770.sx_max_export_smx_size = 224;
  529. rdev->config.rv770.sq_num_cf_insts = 2;
  530. rdev->config.rv770.sx_num_of_sets = 7;
  531. rdev->config.rv770.sc_prim_fifo_size = 0x100;
  532. rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
  533. rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
  534. if (rdev->config.rv770.sx_max_export_pos_size > 16) {
  535. rdev->config.rv770.sx_max_export_pos_size -= 16;
  536. rdev->config.rv770.sx_max_export_smx_size += 16;
  537. }
  538. break;
  539. default:
  540. break;
  541. }
  542. /* Initialize HDP */
  543. j = 0;
  544. for (i = 0; i < 32; i++) {
  545. WREG32((0x2c14 + j), 0x00000000);
  546. WREG32((0x2c18 + j), 0x00000000);
  547. WREG32((0x2c1c + j), 0x00000000);
  548. WREG32((0x2c20 + j), 0x00000000);
  549. WREG32((0x2c24 + j), 0x00000000);
  550. j += 0x18;
  551. }
  552. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  553. /* setup tiling, simd, pipe config */
  554. mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
  555. switch (rdev->config.rv770.max_tile_pipes) {
  556. case 1:
  557. default:
  558. gb_tiling_config |= PIPE_TILING(0);
  559. break;
  560. case 2:
  561. gb_tiling_config |= PIPE_TILING(1);
  562. break;
  563. case 4:
  564. gb_tiling_config |= PIPE_TILING(2);
  565. break;
  566. case 8:
  567. gb_tiling_config |= PIPE_TILING(3);
  568. break;
  569. }
  570. rdev->config.rv770.tiling_npipes = rdev->config.rv770.max_tile_pipes;
  571. if (rdev->family == CHIP_RV770)
  572. gb_tiling_config |= BANK_TILING(1);
  573. else
  574. gb_tiling_config |= BANK_TILING((mc_arb_ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
  575. rdev->config.rv770.tiling_nbanks = 4 << ((gb_tiling_config >> 4) & 0x3);
  576. gb_tiling_config |= GROUP_SIZE(0);
  577. rdev->config.rv770.tiling_group_size = 256;
  578. if (((mc_arb_ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT) > 3) {
  579. gb_tiling_config |= ROW_TILING(3);
  580. gb_tiling_config |= SAMPLE_SPLIT(3);
  581. } else {
  582. gb_tiling_config |=
  583. ROW_TILING(((mc_arb_ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT));
  584. gb_tiling_config |=
  585. SAMPLE_SPLIT(((mc_arb_ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT));
  586. }
  587. gb_tiling_config |= BANK_SWAPS(1);
  588. cc_rb_backend_disable = RREG32(CC_RB_BACKEND_DISABLE) & 0x00ff0000;
  589. cc_rb_backend_disable |=
  590. BACKEND_DISABLE((R7XX_MAX_BACKENDS_MASK << rdev->config.rv770.max_backends) & R7XX_MAX_BACKENDS_MASK);
  591. cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG) & 0xffffff00;
  592. cc_gc_shader_pipe_config |=
  593. INACTIVE_QD_PIPES((R7XX_MAX_PIPES_MASK << rdev->config.rv770.max_pipes) & R7XX_MAX_PIPES_MASK);
  594. cc_gc_shader_pipe_config |=
  595. INACTIVE_SIMDS((R7XX_MAX_SIMDS_MASK << rdev->config.rv770.max_simds) & R7XX_MAX_SIMDS_MASK);
  596. if (rdev->family == CHIP_RV740)
  597. backend_map = 0x28;
  598. else
  599. backend_map = r700_get_tile_pipe_to_backend_map(rdev,
  600. rdev->config.rv770.max_tile_pipes,
  601. (R7XX_MAX_BACKENDS -
  602. r600_count_pipe_bits((cc_rb_backend_disable &
  603. R7XX_MAX_BACKENDS_MASK) >> 16)),
  604. (cc_rb_backend_disable >> 16));
  605. gb_tiling_config |= BACKEND_MAP(backend_map);
  606. WREG32(GB_TILING_CONFIG, gb_tiling_config);
  607. WREG32(DCP_TILING_CONFIG, (gb_tiling_config & 0xffff));
  608. WREG32(HDP_TILING_CONFIG, (gb_tiling_config & 0xffff));
  609. WREG32(CC_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  610. WREG32(CC_GC_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  611. WREG32(GC_USER_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  612. WREG32(CC_SYS_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  613. WREG32(CGTS_SYS_TCC_DISABLE, 0);
  614. WREG32(CGTS_TCC_DISABLE, 0);
  615. WREG32(CGTS_USER_SYS_TCC_DISABLE, 0);
  616. WREG32(CGTS_USER_TCC_DISABLE, 0);
  617. num_qd_pipes =
  618. R7XX_MAX_PIPES - r600_count_pipe_bits((cc_gc_shader_pipe_config & INACTIVE_QD_PIPES_MASK) >> 8);
  619. WREG32(VGT_OUT_DEALLOC_CNTL, (num_qd_pipes * 4) & DEALLOC_DIST_MASK);
  620. WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, ((num_qd_pipes * 4) - 2) & VTX_REUSE_DEPTH_MASK);
  621. /* set HW defaults for 3D engine */
  622. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) |
  623. ROQ_IB2_START(0x2b)));
  624. WREG32(CP_MEQ_THRESHOLDS, STQ_SPLIT(0x30));
  625. ta_aux_cntl = RREG32(TA_CNTL_AUX);
  626. WREG32(TA_CNTL_AUX, ta_aux_cntl | DISABLE_CUBE_ANISO);
  627. sx_debug_1 = RREG32(SX_DEBUG_1);
  628. sx_debug_1 |= ENABLE_NEW_SMX_ADDRESS;
  629. WREG32(SX_DEBUG_1, sx_debug_1);
  630. smx_dc_ctl0 = RREG32(SMX_DC_CTL0);
  631. smx_dc_ctl0 &= ~CACHE_DEPTH(0x1ff);
  632. smx_dc_ctl0 |= CACHE_DEPTH((rdev->config.rv770.sx_num_of_sets * 64) - 1);
  633. WREG32(SMX_DC_CTL0, smx_dc_ctl0);
  634. if (rdev->family != CHIP_RV740)
  635. WREG32(SMX_EVENT_CTL, (ES_FLUSH_CTL(4) |
  636. GS_FLUSH_CTL(4) |
  637. ACK_FLUSH_CTL(3) |
  638. SYNC_FLUSH_CTL));
  639. db_debug3 = RREG32(DB_DEBUG3);
  640. db_debug3 &= ~DB_CLK_OFF_DELAY(0x1f);
  641. switch (rdev->family) {
  642. case CHIP_RV770:
  643. case CHIP_RV740:
  644. db_debug3 |= DB_CLK_OFF_DELAY(0x1f);
  645. break;
  646. case CHIP_RV710:
  647. case CHIP_RV730:
  648. default:
  649. db_debug3 |= DB_CLK_OFF_DELAY(2);
  650. break;
  651. }
  652. WREG32(DB_DEBUG3, db_debug3);
  653. if (rdev->family != CHIP_RV770) {
  654. db_debug4 = RREG32(DB_DEBUG4);
  655. db_debug4 |= DISABLE_TILE_COVERED_FOR_PS_ITER;
  656. WREG32(DB_DEBUG4, db_debug4);
  657. }
  658. WREG32(SX_EXPORT_BUFFER_SIZES, (COLOR_BUFFER_SIZE((rdev->config.rv770.sx_max_export_size / 4) - 1) |
  659. POSITION_BUFFER_SIZE((rdev->config.rv770.sx_max_export_pos_size / 4) - 1) |
  660. SMX_BUFFER_SIZE((rdev->config.rv770.sx_max_export_smx_size / 4) - 1)));
  661. WREG32(PA_SC_FIFO_SIZE, (SC_PRIM_FIFO_SIZE(rdev->config.rv770.sc_prim_fifo_size) |
  662. SC_HIZ_TILE_FIFO_SIZE(rdev->config.rv770.sc_hiz_tile_fifo_size) |
  663. SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.rv770.sc_earlyz_tile_fifo_fize)));
  664. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  665. WREG32(VGT_NUM_INSTANCES, 1);
  666. WREG32(SPI_CONFIG_CNTL, GPR_WRITE_PRIORITY(0));
  667. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4));
  668. WREG32(CP_PERFMON_CNTL, 0);
  669. sq_ms_fifo_sizes = (CACHE_FIFO_SIZE(16 * rdev->config.rv770.sq_num_cf_insts) |
  670. DONE_FIFO_HIWATER(0xe0) |
  671. ALU_UPDATE_FIFO_HIWATER(0x8));
  672. switch (rdev->family) {
  673. case CHIP_RV770:
  674. case CHIP_RV730:
  675. case CHIP_RV710:
  676. sq_ms_fifo_sizes |= FETCH_FIFO_HIWATER(0x1);
  677. break;
  678. case CHIP_RV740:
  679. default:
  680. sq_ms_fifo_sizes |= FETCH_FIFO_HIWATER(0x4);
  681. break;
  682. }
  683. WREG32(SQ_MS_FIFO_SIZES, sq_ms_fifo_sizes);
  684. /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
  685. * should be adjusted as needed by the 2D/3D drivers. This just sets default values
  686. */
  687. sq_config = RREG32(SQ_CONFIG);
  688. sq_config &= ~(PS_PRIO(3) |
  689. VS_PRIO(3) |
  690. GS_PRIO(3) |
  691. ES_PRIO(3));
  692. sq_config |= (DX9_CONSTS |
  693. VC_ENABLE |
  694. EXPORT_SRC_C |
  695. PS_PRIO(0) |
  696. VS_PRIO(1) |
  697. GS_PRIO(2) |
  698. ES_PRIO(3));
  699. if (rdev->family == CHIP_RV710)
  700. /* no vertex cache */
  701. sq_config &= ~VC_ENABLE;
  702. WREG32(SQ_CONFIG, sq_config);
  703. WREG32(SQ_GPR_RESOURCE_MGMT_1, (NUM_PS_GPRS((rdev->config.rv770.max_gprs * 24)/64) |
  704. NUM_VS_GPRS((rdev->config.rv770.max_gprs * 24)/64) |
  705. NUM_CLAUSE_TEMP_GPRS(((rdev->config.rv770.max_gprs * 24)/64)/2)));
  706. WREG32(SQ_GPR_RESOURCE_MGMT_2, (NUM_GS_GPRS((rdev->config.rv770.max_gprs * 7)/64) |
  707. NUM_ES_GPRS((rdev->config.rv770.max_gprs * 7)/64)));
  708. sq_thread_resource_mgmt = (NUM_PS_THREADS((rdev->config.rv770.max_threads * 4)/8) |
  709. NUM_VS_THREADS((rdev->config.rv770.max_threads * 2)/8) |
  710. NUM_ES_THREADS((rdev->config.rv770.max_threads * 1)/8));
  711. if (((rdev->config.rv770.max_threads * 1) / 8) > rdev->config.rv770.max_gs_threads)
  712. sq_thread_resource_mgmt |= NUM_GS_THREADS(rdev->config.rv770.max_gs_threads);
  713. else
  714. sq_thread_resource_mgmt |= NUM_GS_THREADS((rdev->config.rv770.max_gs_threads * 1)/8);
  715. WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  716. WREG32(SQ_STACK_RESOURCE_MGMT_1, (NUM_PS_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4) |
  717. NUM_VS_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4)));
  718. WREG32(SQ_STACK_RESOURCE_MGMT_2, (NUM_GS_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4) |
  719. NUM_ES_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4)));
  720. sq_dyn_gpr_size_simd_ab_0 = (SIMDA_RING0((rdev->config.rv770.max_gprs * 38)/64) |
  721. SIMDA_RING1((rdev->config.rv770.max_gprs * 38)/64) |
  722. SIMDB_RING0((rdev->config.rv770.max_gprs * 38)/64) |
  723. SIMDB_RING1((rdev->config.rv770.max_gprs * 38)/64));
  724. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_0, sq_dyn_gpr_size_simd_ab_0);
  725. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_1, sq_dyn_gpr_size_simd_ab_0);
  726. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_2, sq_dyn_gpr_size_simd_ab_0);
  727. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_3, sq_dyn_gpr_size_simd_ab_0);
  728. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_4, sq_dyn_gpr_size_simd_ab_0);
  729. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_5, sq_dyn_gpr_size_simd_ab_0);
  730. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_6, sq_dyn_gpr_size_simd_ab_0);
  731. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_7, sq_dyn_gpr_size_simd_ab_0);
  732. WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
  733. FORCE_EOV_MAX_REZ_CNT(255)));
  734. if (rdev->family == CHIP_RV710)
  735. WREG32(VGT_CACHE_INVALIDATION, (CACHE_INVALIDATION(TC_ONLY) |
  736. AUTO_INVLD_EN(ES_AND_GS_AUTO)));
  737. else
  738. WREG32(VGT_CACHE_INVALIDATION, (CACHE_INVALIDATION(VC_AND_TC) |
  739. AUTO_INVLD_EN(ES_AND_GS_AUTO)));
  740. switch (rdev->family) {
  741. case CHIP_RV770:
  742. case CHIP_RV730:
  743. case CHIP_RV740:
  744. gs_prim_buffer_depth = 384;
  745. break;
  746. case CHIP_RV710:
  747. gs_prim_buffer_depth = 128;
  748. break;
  749. default:
  750. break;
  751. }
  752. num_gs_verts_per_thread = rdev->config.rv770.max_pipes * 16;
  753. vgt_gs_per_es = gs_prim_buffer_depth + num_gs_verts_per_thread;
  754. /* Max value for this is 256 */
  755. if (vgt_gs_per_es > 256)
  756. vgt_gs_per_es = 256;
  757. WREG32(VGT_ES_PER_GS, 128);
  758. WREG32(VGT_GS_PER_ES, vgt_gs_per_es);
  759. WREG32(VGT_GS_PER_VS, 2);
  760. /* more default values. 2D/3D driver should adjust as needed */
  761. WREG32(VGT_GS_VERTEX_REUSE, 16);
  762. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  763. WREG32(VGT_STRMOUT_EN, 0);
  764. WREG32(SX_MISC, 0);
  765. WREG32(PA_SC_MODE_CNTL, 0);
  766. WREG32(PA_SC_EDGERULE, 0xaaaaaaaa);
  767. WREG32(PA_SC_AA_CONFIG, 0);
  768. WREG32(PA_SC_CLIPRECT_RULE, 0xffff);
  769. WREG32(PA_SC_LINE_STIPPLE, 0);
  770. WREG32(SPI_INPUT_Z, 0);
  771. WREG32(SPI_PS_IN_CONTROL_0, NUM_INTERP(2));
  772. WREG32(CB_COLOR7_FRAG, 0);
  773. /* clear render buffer base addresses */
  774. WREG32(CB_COLOR0_BASE, 0);
  775. WREG32(CB_COLOR1_BASE, 0);
  776. WREG32(CB_COLOR2_BASE, 0);
  777. WREG32(CB_COLOR3_BASE, 0);
  778. WREG32(CB_COLOR4_BASE, 0);
  779. WREG32(CB_COLOR5_BASE, 0);
  780. WREG32(CB_COLOR6_BASE, 0);
  781. WREG32(CB_COLOR7_BASE, 0);
  782. WREG32(TCP_CNTL, 0);
  783. hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
  784. WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  785. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  786. WREG32(PA_CL_ENHANCE, (CLIP_VTX_REORDER_ENA |
  787. NUM_CLIP_SEQ(3)));
  788. }
  789. int rv770_mc_init(struct radeon_device *rdev)
  790. {
  791. u32 tmp;
  792. int chansize, numchan;
  793. /* Get VRAM informations */
  794. rdev->mc.vram_is_ddr = true;
  795. tmp = RREG32(MC_ARB_RAMCFG);
  796. if (tmp & CHANSIZE_OVERRIDE) {
  797. chansize = 16;
  798. } else if (tmp & CHANSIZE_MASK) {
  799. chansize = 64;
  800. } else {
  801. chansize = 32;
  802. }
  803. tmp = RREG32(MC_SHARED_CHMAP);
  804. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  805. case 0:
  806. default:
  807. numchan = 1;
  808. break;
  809. case 1:
  810. numchan = 2;
  811. break;
  812. case 2:
  813. numchan = 4;
  814. break;
  815. case 3:
  816. numchan = 8;
  817. break;
  818. }
  819. rdev->mc.vram_width = numchan * chansize;
  820. /* Could aper size report 0 ? */
  821. rdev->mc.aper_base = drm_get_resource_start(rdev->ddev, 0);
  822. rdev->mc.aper_size = drm_get_resource_len(rdev->ddev, 0);
  823. /* Setup GPU memory space */
  824. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
  825. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
  826. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  827. r600_vram_gtt_location(rdev, &rdev->mc);
  828. radeon_update_bandwidth_info(rdev);
  829. return 0;
  830. }
  831. static int rv770_startup(struct radeon_device *rdev)
  832. {
  833. int r;
  834. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
  835. r = r600_init_microcode(rdev);
  836. if (r) {
  837. DRM_ERROR("Failed to load firmware!\n");
  838. return r;
  839. }
  840. }
  841. rv770_mc_program(rdev);
  842. if (rdev->flags & RADEON_IS_AGP) {
  843. rv770_agp_enable(rdev);
  844. } else {
  845. r = rv770_pcie_gart_enable(rdev);
  846. if (r)
  847. return r;
  848. }
  849. rv770_gpu_init(rdev);
  850. r = r600_blit_init(rdev);
  851. if (r) {
  852. r600_blit_fini(rdev);
  853. rdev->asic->copy = NULL;
  854. dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
  855. }
  856. /* pin copy shader into vram */
  857. if (rdev->r600_blit.shader_obj) {
  858. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  859. if (unlikely(r != 0))
  860. return r;
  861. r = radeon_bo_pin(rdev->r600_blit.shader_obj, RADEON_GEM_DOMAIN_VRAM,
  862. &rdev->r600_blit.shader_gpu_addr);
  863. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  864. if (r) {
  865. DRM_ERROR("failed to pin blit object %d\n", r);
  866. return r;
  867. }
  868. }
  869. /* Enable IRQ */
  870. r = r600_irq_init(rdev);
  871. if (r) {
  872. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  873. radeon_irq_kms_fini(rdev);
  874. return r;
  875. }
  876. r600_irq_set(rdev);
  877. r = radeon_ring_init(rdev, rdev->cp.ring_size);
  878. if (r)
  879. return r;
  880. r = rv770_cp_load_microcode(rdev);
  881. if (r)
  882. return r;
  883. r = r600_cp_resume(rdev);
  884. if (r)
  885. return r;
  886. /* write back buffer are not vital so don't worry about failure */
  887. r600_wb_enable(rdev);
  888. return 0;
  889. }
  890. int rv770_resume(struct radeon_device *rdev)
  891. {
  892. int r;
  893. /* Do not reset GPU before posting, on rv770 hw unlike on r500 hw,
  894. * posting will perform necessary task to bring back GPU into good
  895. * shape.
  896. */
  897. /* post card */
  898. atom_asic_init(rdev->mode_info.atom_context);
  899. /* Initialize clocks */
  900. r = radeon_clocks_init(rdev);
  901. if (r) {
  902. return r;
  903. }
  904. r = rv770_startup(rdev);
  905. if (r) {
  906. DRM_ERROR("r600 startup failed on resume\n");
  907. return r;
  908. }
  909. r = r600_ib_test(rdev);
  910. if (r) {
  911. DRM_ERROR("radeon: failled testing IB (%d).\n", r);
  912. return r;
  913. }
  914. r = r600_audio_init(rdev);
  915. if (r) {
  916. dev_err(rdev->dev, "radeon: audio init failed\n");
  917. return r;
  918. }
  919. return r;
  920. }
  921. int rv770_suspend(struct radeon_device *rdev)
  922. {
  923. int r;
  924. r600_audio_fini(rdev);
  925. /* FIXME: we should wait for ring to be empty */
  926. r700_cp_stop(rdev);
  927. rdev->cp.ready = false;
  928. r600_irq_suspend(rdev);
  929. r600_wb_disable(rdev);
  930. rv770_pcie_gart_disable(rdev);
  931. /* unpin shaders bo */
  932. if (rdev->r600_blit.shader_obj) {
  933. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  934. if (likely(r == 0)) {
  935. radeon_bo_unpin(rdev->r600_blit.shader_obj);
  936. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  937. }
  938. }
  939. return 0;
  940. }
  941. /* Plan is to move initialization in that function and use
  942. * helper function so that radeon_device_init pretty much
  943. * do nothing more than calling asic specific function. This
  944. * should also allow to remove a bunch of callback function
  945. * like vram_info.
  946. */
  947. int rv770_init(struct radeon_device *rdev)
  948. {
  949. int r;
  950. r = radeon_dummy_page_init(rdev);
  951. if (r)
  952. return r;
  953. /* This don't do much */
  954. r = radeon_gem_init(rdev);
  955. if (r)
  956. return r;
  957. /* Read BIOS */
  958. if (!radeon_get_bios(rdev)) {
  959. if (ASIC_IS_AVIVO(rdev))
  960. return -EINVAL;
  961. }
  962. /* Must be an ATOMBIOS */
  963. if (!rdev->is_atom_bios) {
  964. dev_err(rdev->dev, "Expecting atombios for R600 GPU\n");
  965. return -EINVAL;
  966. }
  967. r = radeon_atombios_init(rdev);
  968. if (r)
  969. return r;
  970. /* Post card if necessary */
  971. if (!r600_card_posted(rdev)) {
  972. if (!rdev->bios) {
  973. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  974. return -EINVAL;
  975. }
  976. DRM_INFO("GPU not posted. posting now...\n");
  977. atom_asic_init(rdev->mode_info.atom_context);
  978. }
  979. /* Initialize scratch registers */
  980. r600_scratch_init(rdev);
  981. /* Initialize surface registers */
  982. radeon_surface_init(rdev);
  983. /* Initialize clocks */
  984. radeon_get_clock_info(rdev->ddev);
  985. r = radeon_clocks_init(rdev);
  986. if (r)
  987. return r;
  988. /* Fence driver */
  989. r = radeon_fence_driver_init(rdev);
  990. if (r)
  991. return r;
  992. /* initialize AGP */
  993. if (rdev->flags & RADEON_IS_AGP) {
  994. r = radeon_agp_init(rdev);
  995. if (r)
  996. radeon_agp_disable(rdev);
  997. }
  998. r = rv770_mc_init(rdev);
  999. if (r)
  1000. return r;
  1001. /* Memory manager */
  1002. r = radeon_bo_init(rdev);
  1003. if (r)
  1004. return r;
  1005. r = radeon_irq_kms_init(rdev);
  1006. if (r)
  1007. return r;
  1008. rdev->cp.ring_obj = NULL;
  1009. r600_ring_init(rdev, 1024 * 1024);
  1010. rdev->ih.ring_obj = NULL;
  1011. r600_ih_ring_init(rdev, 64 * 1024);
  1012. r = r600_pcie_gart_init(rdev);
  1013. if (r)
  1014. return r;
  1015. rdev->accel_working = true;
  1016. r = rv770_startup(rdev);
  1017. if (r) {
  1018. dev_err(rdev->dev, "disabling GPU acceleration\n");
  1019. r700_cp_fini(rdev);
  1020. r600_wb_fini(rdev);
  1021. r600_irq_fini(rdev);
  1022. radeon_irq_kms_fini(rdev);
  1023. rv770_pcie_gart_fini(rdev);
  1024. rdev->accel_working = false;
  1025. }
  1026. if (rdev->accel_working) {
  1027. r = radeon_ib_pool_init(rdev);
  1028. if (r) {
  1029. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  1030. rdev->accel_working = false;
  1031. } else {
  1032. r = r600_ib_test(rdev);
  1033. if (r) {
  1034. dev_err(rdev->dev, "IB test failed (%d).\n", r);
  1035. rdev->accel_working = false;
  1036. }
  1037. }
  1038. }
  1039. r = r600_audio_init(rdev);
  1040. if (r) {
  1041. dev_err(rdev->dev, "radeon: audio init failed\n");
  1042. return r;
  1043. }
  1044. return 0;
  1045. }
  1046. void rv770_fini(struct radeon_device *rdev)
  1047. {
  1048. r600_blit_fini(rdev);
  1049. r700_cp_fini(rdev);
  1050. r600_wb_fini(rdev);
  1051. r600_irq_fini(rdev);
  1052. radeon_irq_kms_fini(rdev);
  1053. rv770_pcie_gart_fini(rdev);
  1054. radeon_gem_fini(rdev);
  1055. radeon_fence_driver_fini(rdev);
  1056. radeon_clocks_fini(rdev);
  1057. radeon_agp_fini(rdev);
  1058. radeon_bo_fini(rdev);
  1059. radeon_atombios_fini(rdev);
  1060. kfree(rdev->bios);
  1061. rdev->bios = NULL;
  1062. radeon_dummy_page_fini(rdev);
  1063. }