pci.c 54 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2009-2010 Realtek Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  17. *
  18. * The full GNU General Public License is included in this distribution in the
  19. * file called LICENSE.
  20. *
  21. * Contact Information:
  22. * wlanfae <wlanfae@realtek.com>
  23. * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
  24. * Hsinchu 300, Taiwan.
  25. *
  26. * Larry Finger <Larry.Finger@lwfinger.net>
  27. *
  28. *****************************************************************************/
  29. #include "core.h"
  30. #include "wifi.h"
  31. #include "pci.h"
  32. #include "base.h"
  33. #include "ps.h"
  34. #include "efuse.h"
  35. static const u16 pcibridge_vendors[PCI_BRIDGE_VENDOR_MAX] = {
  36. PCI_VENDOR_ID_INTEL,
  37. PCI_VENDOR_ID_ATI,
  38. PCI_VENDOR_ID_AMD,
  39. PCI_VENDOR_ID_SI
  40. };
  41. static const u8 ac_to_hwq[] = {
  42. VO_QUEUE,
  43. VI_QUEUE,
  44. BE_QUEUE,
  45. BK_QUEUE
  46. };
  47. static u8 _rtl_mac_to_hwqueue(struct ieee80211_hw *hw,
  48. struct sk_buff *skb)
  49. {
  50. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  51. __le16 fc = rtl_get_fc(skb);
  52. u8 queue_index = skb_get_queue_mapping(skb);
  53. if (unlikely(ieee80211_is_beacon(fc)))
  54. return BEACON_QUEUE;
  55. if (ieee80211_is_mgmt(fc))
  56. return MGNT_QUEUE;
  57. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8192SE)
  58. if (ieee80211_is_nullfunc(fc))
  59. return HIGH_QUEUE;
  60. return ac_to_hwq[queue_index];
  61. }
  62. /* Update PCI dependent default settings*/
  63. static void _rtl_pci_update_default_setting(struct ieee80211_hw *hw)
  64. {
  65. struct rtl_priv *rtlpriv = rtl_priv(hw);
  66. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  67. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  68. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  69. u8 pcibridge_vendor = pcipriv->ndis_adapter.pcibridge_vendor;
  70. u8 init_aspm;
  71. ppsc->reg_rfps_level = 0;
  72. ppsc->support_aspm = 0;
  73. /*Update PCI ASPM setting */
  74. ppsc->const_amdpci_aspm = rtlpci->const_amdpci_aspm;
  75. switch (rtlpci->const_pci_aspm) {
  76. case 0:
  77. /*No ASPM */
  78. break;
  79. case 1:
  80. /*ASPM dynamically enabled/disable. */
  81. ppsc->reg_rfps_level |= RT_RF_LPS_LEVEL_ASPM;
  82. break;
  83. case 2:
  84. /*ASPM with Clock Req dynamically enabled/disable. */
  85. ppsc->reg_rfps_level |= (RT_RF_LPS_LEVEL_ASPM |
  86. RT_RF_OFF_LEVL_CLK_REQ);
  87. break;
  88. case 3:
  89. /*
  90. * Always enable ASPM and Clock Req
  91. * from initialization to halt.
  92. * */
  93. ppsc->reg_rfps_level &= ~(RT_RF_LPS_LEVEL_ASPM);
  94. ppsc->reg_rfps_level |= (RT_RF_PS_LEVEL_ALWAYS_ASPM |
  95. RT_RF_OFF_LEVL_CLK_REQ);
  96. break;
  97. case 4:
  98. /*
  99. * Always enable ASPM without Clock Req
  100. * from initialization to halt.
  101. * */
  102. ppsc->reg_rfps_level &= ~(RT_RF_LPS_LEVEL_ASPM |
  103. RT_RF_OFF_LEVL_CLK_REQ);
  104. ppsc->reg_rfps_level |= RT_RF_PS_LEVEL_ALWAYS_ASPM;
  105. break;
  106. }
  107. ppsc->reg_rfps_level |= RT_RF_OFF_LEVL_HALT_NIC;
  108. /*Update Radio OFF setting */
  109. switch (rtlpci->const_hwsw_rfoff_d3) {
  110. case 1:
  111. if (ppsc->reg_rfps_level & RT_RF_LPS_LEVEL_ASPM)
  112. ppsc->reg_rfps_level |= RT_RF_OFF_LEVL_ASPM;
  113. break;
  114. case 2:
  115. if (ppsc->reg_rfps_level & RT_RF_LPS_LEVEL_ASPM)
  116. ppsc->reg_rfps_level |= RT_RF_OFF_LEVL_ASPM;
  117. ppsc->reg_rfps_level |= RT_RF_OFF_LEVL_HALT_NIC;
  118. break;
  119. case 3:
  120. ppsc->reg_rfps_level |= RT_RF_OFF_LEVL_PCI_D3;
  121. break;
  122. }
  123. /*Set HW definition to determine if it supports ASPM. */
  124. switch (rtlpci->const_support_pciaspm) {
  125. case 0:{
  126. /*Not support ASPM. */
  127. bool support_aspm = false;
  128. ppsc->support_aspm = support_aspm;
  129. break;
  130. }
  131. case 1:{
  132. /*Support ASPM. */
  133. bool support_aspm = true;
  134. bool support_backdoor = true;
  135. ppsc->support_aspm = support_aspm;
  136. /*if (priv->oem_id == RT_CID_TOSHIBA &&
  137. !priv->ndis_adapter.amd_l1_patch)
  138. support_backdoor = false; */
  139. ppsc->support_backdoor = support_backdoor;
  140. break;
  141. }
  142. case 2:
  143. /*ASPM value set by chipset. */
  144. if (pcibridge_vendor == PCI_BRIDGE_VENDOR_INTEL) {
  145. bool support_aspm = true;
  146. ppsc->support_aspm = support_aspm;
  147. }
  148. break;
  149. default:
  150. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  151. ("switch case not process\n"));
  152. break;
  153. }
  154. /* toshiba aspm issue, toshiba will set aspm selfly
  155. * so we should not set aspm in driver */
  156. pci_read_config_byte(rtlpci->pdev, 0x80, &init_aspm);
  157. if (rtlpriv->rtlhal.hw_type == HARDWARE_TYPE_RTL8192SE &&
  158. init_aspm == 0x43)
  159. ppsc->support_aspm = false;
  160. }
  161. static bool _rtl_pci_platform_switch_device_pci_aspm(
  162. struct ieee80211_hw *hw,
  163. u8 value)
  164. {
  165. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  166. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  167. if (rtlhal->hw_type != HARDWARE_TYPE_RTL8192SE)
  168. value |= 0x40;
  169. pci_write_config_byte(rtlpci->pdev, 0x80, value);
  170. return false;
  171. }
  172. /*When we set 0x01 to enable clk request. Set 0x0 to disable clk req.*/
  173. static bool _rtl_pci_switch_clk_req(struct ieee80211_hw *hw, u8 value)
  174. {
  175. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  176. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  177. pci_write_config_byte(rtlpci->pdev, 0x81, value);
  178. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8192SE)
  179. udelay(100);
  180. return true;
  181. }
  182. /*Disable RTL8192SE ASPM & Disable Pci Bridge ASPM*/
  183. static void rtl_pci_disable_aspm(struct ieee80211_hw *hw)
  184. {
  185. struct rtl_priv *rtlpriv = rtl_priv(hw);
  186. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  187. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  188. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  189. u8 pcibridge_vendor = pcipriv->ndis_adapter.pcibridge_vendor;
  190. u32 pcicfg_addrport = pcipriv->ndis_adapter.pcicfg_addrport;
  191. u8 num4bytes = pcipriv->ndis_adapter.num4bytes;
  192. /*Retrieve original configuration settings. */
  193. u8 linkctrl_reg = pcipriv->ndis_adapter.linkctrl_reg;
  194. u16 pcibridge_linkctrlreg = pcipriv->ndis_adapter.
  195. pcibridge_linkctrlreg;
  196. u16 aspmlevel = 0;
  197. u8 tmp_u1b = 0;
  198. if (!ppsc->support_aspm)
  199. return;
  200. if (pcibridge_vendor == PCI_BRIDGE_VENDOR_UNKNOWN) {
  201. RT_TRACE(rtlpriv, COMP_POWER, DBG_TRACE,
  202. ("PCI(Bridge) UNKNOWN.\n"));
  203. return;
  204. }
  205. if (ppsc->reg_rfps_level & RT_RF_OFF_LEVL_CLK_REQ) {
  206. RT_CLEAR_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_CLK_REQ);
  207. _rtl_pci_switch_clk_req(hw, 0x0);
  208. }
  209. /*for promising device will in L0 state after an I/O. */
  210. pci_read_config_byte(rtlpci->pdev, 0x80, &tmp_u1b);
  211. /*Set corresponding value. */
  212. aspmlevel |= BIT(0) | BIT(1);
  213. linkctrl_reg &= ~aspmlevel;
  214. pcibridge_linkctrlreg &= ~(BIT(0) | BIT(1));
  215. _rtl_pci_platform_switch_device_pci_aspm(hw, linkctrl_reg);
  216. udelay(50);
  217. /*4 Disable Pci Bridge ASPM */
  218. rtl_pci_raw_write_port_ulong(PCI_CONF_ADDRESS,
  219. pcicfg_addrport + (num4bytes << 2));
  220. rtl_pci_raw_write_port_uchar(PCI_CONF_DATA, pcibridge_linkctrlreg);
  221. udelay(50);
  222. }
  223. /*
  224. *Enable RTL8192SE ASPM & Enable Pci Bridge ASPM for
  225. *power saving We should follow the sequence to enable
  226. *RTL8192SE first then enable Pci Bridge ASPM
  227. *or the system will show bluescreen.
  228. */
  229. static void rtl_pci_enable_aspm(struct ieee80211_hw *hw)
  230. {
  231. struct rtl_priv *rtlpriv = rtl_priv(hw);
  232. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  233. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  234. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  235. u8 pcibridge_busnum = pcipriv->ndis_adapter.pcibridge_busnum;
  236. u8 pcibridge_devnum = pcipriv->ndis_adapter.pcibridge_devnum;
  237. u8 pcibridge_funcnum = pcipriv->ndis_adapter.pcibridge_funcnum;
  238. u8 pcibridge_vendor = pcipriv->ndis_adapter.pcibridge_vendor;
  239. u32 pcicfg_addrport = pcipriv->ndis_adapter.pcicfg_addrport;
  240. u8 num4bytes = pcipriv->ndis_adapter.num4bytes;
  241. u16 aspmlevel;
  242. u8 u_pcibridge_aspmsetting;
  243. u8 u_device_aspmsetting;
  244. if (!ppsc->support_aspm)
  245. return;
  246. if (pcibridge_vendor == PCI_BRIDGE_VENDOR_UNKNOWN) {
  247. RT_TRACE(rtlpriv, COMP_POWER, DBG_TRACE,
  248. ("PCI(Bridge) UNKNOWN.\n"));
  249. return;
  250. }
  251. /*4 Enable Pci Bridge ASPM */
  252. rtl_pci_raw_write_port_ulong(PCI_CONF_ADDRESS,
  253. pcicfg_addrport + (num4bytes << 2));
  254. u_pcibridge_aspmsetting =
  255. pcipriv->ndis_adapter.pcibridge_linkctrlreg |
  256. rtlpci->const_hostpci_aspm_setting;
  257. if (pcibridge_vendor == PCI_BRIDGE_VENDOR_INTEL)
  258. u_pcibridge_aspmsetting &= ~BIT(0);
  259. rtl_pci_raw_write_port_uchar(PCI_CONF_DATA, u_pcibridge_aspmsetting);
  260. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  261. ("PlatformEnableASPM():PciBridge busnumber[%x], "
  262. "DevNumbe[%x], funcnumber[%x], Write reg[%x] = %x\n",
  263. pcibridge_busnum, pcibridge_devnum, pcibridge_funcnum,
  264. (pcipriv->ndis_adapter.pcibridge_pciehdr_offset + 0x10),
  265. u_pcibridge_aspmsetting));
  266. udelay(50);
  267. /*Get ASPM level (with/without Clock Req) */
  268. aspmlevel = rtlpci->const_devicepci_aspm_setting;
  269. u_device_aspmsetting = pcipriv->ndis_adapter.linkctrl_reg;
  270. /*_rtl_pci_platform_switch_device_pci_aspm(dev,*/
  271. /*(priv->ndis_adapter.linkctrl_reg | ASPMLevel)); */
  272. u_device_aspmsetting |= aspmlevel;
  273. _rtl_pci_platform_switch_device_pci_aspm(hw, u_device_aspmsetting);
  274. if (ppsc->reg_rfps_level & RT_RF_OFF_LEVL_CLK_REQ) {
  275. _rtl_pci_switch_clk_req(hw, (ppsc->reg_rfps_level &
  276. RT_RF_OFF_LEVL_CLK_REQ) ? 1 : 0);
  277. RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_CLK_REQ);
  278. }
  279. udelay(100);
  280. }
  281. static bool rtl_pci_get_amd_l1_patch(struct ieee80211_hw *hw)
  282. {
  283. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  284. u32 pcicfg_addrport = pcipriv->ndis_adapter.pcicfg_addrport;
  285. bool status = false;
  286. u8 offset_e0;
  287. unsigned offset_e4;
  288. rtl_pci_raw_write_port_ulong(PCI_CONF_ADDRESS,
  289. pcicfg_addrport + 0xE0);
  290. rtl_pci_raw_write_port_uchar(PCI_CONF_DATA, 0xA0);
  291. rtl_pci_raw_write_port_ulong(PCI_CONF_ADDRESS,
  292. pcicfg_addrport + 0xE0);
  293. rtl_pci_raw_read_port_uchar(PCI_CONF_DATA, &offset_e0);
  294. if (offset_e0 == 0xA0) {
  295. rtl_pci_raw_write_port_ulong(PCI_CONF_ADDRESS,
  296. pcicfg_addrport + 0xE4);
  297. rtl_pci_raw_read_port_ulong(PCI_CONF_DATA, &offset_e4);
  298. if (offset_e4 & BIT(23))
  299. status = true;
  300. }
  301. return status;
  302. }
  303. static void rtl_pci_get_linkcontrol_field(struct ieee80211_hw *hw)
  304. {
  305. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  306. u8 capabilityoffset = pcipriv->ndis_adapter.pcibridge_pciehdr_offset;
  307. u32 pcicfg_addrport = pcipriv->ndis_adapter.pcicfg_addrport;
  308. u8 linkctrl_reg;
  309. u8 num4bbytes;
  310. num4bbytes = (capabilityoffset + 0x10) / 4;
  311. /*Read Link Control Register */
  312. rtl_pci_raw_write_port_ulong(PCI_CONF_ADDRESS,
  313. pcicfg_addrport + (num4bbytes << 2));
  314. rtl_pci_raw_read_port_uchar(PCI_CONF_DATA, &linkctrl_reg);
  315. pcipriv->ndis_adapter.pcibridge_linkctrlreg = linkctrl_reg;
  316. }
  317. static void rtl_pci_parse_configuration(struct pci_dev *pdev,
  318. struct ieee80211_hw *hw)
  319. {
  320. struct rtl_priv *rtlpriv = rtl_priv(hw);
  321. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  322. u8 tmp;
  323. int pos;
  324. u8 linkctrl_reg;
  325. /*Link Control Register */
  326. pos = pci_pcie_cap(pdev);
  327. pci_read_config_byte(pdev, pos + PCI_EXP_LNKCTL, &linkctrl_reg);
  328. pcipriv->ndis_adapter.linkctrl_reg = linkctrl_reg;
  329. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  330. ("Link Control Register =%x\n",
  331. pcipriv->ndis_adapter.linkctrl_reg));
  332. pci_read_config_byte(pdev, 0x98, &tmp);
  333. tmp |= BIT(4);
  334. pci_write_config_byte(pdev, 0x98, tmp);
  335. tmp = 0x17;
  336. pci_write_config_byte(pdev, 0x70f, tmp);
  337. }
  338. static void rtl_pci_init_aspm(struct ieee80211_hw *hw)
  339. {
  340. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  341. _rtl_pci_update_default_setting(hw);
  342. if (ppsc->reg_rfps_level & RT_RF_PS_LEVEL_ALWAYS_ASPM) {
  343. /*Always enable ASPM & Clock Req. */
  344. rtl_pci_enable_aspm(hw);
  345. RT_SET_PS_LEVEL(ppsc, RT_RF_PS_LEVEL_ALWAYS_ASPM);
  346. }
  347. }
  348. static void _rtl_pci_io_handler_init(struct device *dev,
  349. struct ieee80211_hw *hw)
  350. {
  351. struct rtl_priv *rtlpriv = rtl_priv(hw);
  352. rtlpriv->io.dev = dev;
  353. rtlpriv->io.write8_async = pci_write8_async;
  354. rtlpriv->io.write16_async = pci_write16_async;
  355. rtlpriv->io.write32_async = pci_write32_async;
  356. rtlpriv->io.read8_sync = pci_read8_sync;
  357. rtlpriv->io.read16_sync = pci_read16_sync;
  358. rtlpriv->io.read32_sync = pci_read32_sync;
  359. }
  360. static void _rtl_pci_io_handler_release(struct ieee80211_hw *hw)
  361. {
  362. }
  363. static bool _rtl_update_earlymode_info(struct ieee80211_hw *hw,
  364. struct sk_buff *skb, struct rtl_tcb_desc *tcb_desc, u8 tid)
  365. {
  366. struct rtl_priv *rtlpriv = rtl_priv(hw);
  367. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  368. u8 additionlen = FCS_LEN;
  369. struct sk_buff *next_skb;
  370. /* here open is 4, wep/tkip is 8, aes is 12*/
  371. if (info->control.hw_key)
  372. additionlen += info->control.hw_key->icv_len;
  373. /* The most skb num is 6 */
  374. tcb_desc->empkt_num = 0;
  375. spin_lock_bh(&rtlpriv->locks.waitq_lock);
  376. skb_queue_walk(&rtlpriv->mac80211.skb_waitq[tid], next_skb) {
  377. struct ieee80211_tx_info *next_info;
  378. next_info = IEEE80211_SKB_CB(next_skb);
  379. if (next_info->flags & IEEE80211_TX_CTL_AMPDU) {
  380. tcb_desc->empkt_len[tcb_desc->empkt_num] =
  381. next_skb->len + additionlen;
  382. tcb_desc->empkt_num++;
  383. } else {
  384. break;
  385. }
  386. if (skb_queue_is_last(&rtlpriv->mac80211.skb_waitq[tid],
  387. next_skb))
  388. break;
  389. if (tcb_desc->empkt_num >= 5)
  390. break;
  391. }
  392. spin_unlock_bh(&rtlpriv->locks.waitq_lock);
  393. return true;
  394. }
  395. /* just for early mode now */
  396. static void _rtl_pci_tx_chk_waitq(struct ieee80211_hw *hw)
  397. {
  398. struct rtl_priv *rtlpriv = rtl_priv(hw);
  399. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  400. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  401. struct sk_buff *skb = NULL;
  402. struct ieee80211_tx_info *info = NULL;
  403. int tid; /* should be int */
  404. if (!rtlpriv->rtlhal.earlymode_enable)
  405. return;
  406. /* we juse use em for BE/BK/VI/VO */
  407. for (tid = 7; tid >= 0; tid--) {
  408. u8 hw_queue = ac_to_hwq[rtl_tid_to_ac(hw, tid)];
  409. struct rtl8192_tx_ring *ring = &rtlpci->tx_ring[hw_queue];
  410. while (!mac->act_scanning &&
  411. rtlpriv->psc.rfpwr_state == ERFON) {
  412. struct rtl_tcb_desc tcb_desc;
  413. memset(&tcb_desc, 0, sizeof(struct rtl_tcb_desc));
  414. spin_lock_bh(&rtlpriv->locks.waitq_lock);
  415. if (!skb_queue_empty(&mac->skb_waitq[tid]) &&
  416. (ring->entries - skb_queue_len(&ring->queue) > 5)) {
  417. skb = skb_dequeue(&mac->skb_waitq[tid]);
  418. } else {
  419. spin_unlock_bh(&rtlpriv->locks.waitq_lock);
  420. break;
  421. }
  422. spin_unlock_bh(&rtlpriv->locks.waitq_lock);
  423. /* Some macaddr can't do early mode. like
  424. * multicast/broadcast/no_qos data */
  425. info = IEEE80211_SKB_CB(skb);
  426. if (info->flags & IEEE80211_TX_CTL_AMPDU)
  427. _rtl_update_earlymode_info(hw, skb,
  428. &tcb_desc, tid);
  429. rtlpriv->intf_ops->adapter_tx(hw, skb, &tcb_desc);
  430. }
  431. }
  432. }
  433. static void _rtl_pci_tx_isr(struct ieee80211_hw *hw, int prio)
  434. {
  435. struct rtl_priv *rtlpriv = rtl_priv(hw);
  436. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  437. struct rtl8192_tx_ring *ring = &rtlpci->tx_ring[prio];
  438. while (skb_queue_len(&ring->queue)) {
  439. struct rtl_tx_desc *entry = &ring->desc[ring->idx];
  440. struct sk_buff *skb;
  441. struct ieee80211_tx_info *info;
  442. __le16 fc;
  443. u8 tid;
  444. u8 own = (u8) rtlpriv->cfg->ops->get_desc((u8 *) entry, true,
  445. HW_DESC_OWN);
  446. /*
  447. *beacon packet will only use the first
  448. *descriptor defautly,and the own may not
  449. *be cleared by the hardware
  450. */
  451. if (own)
  452. return;
  453. ring->idx = (ring->idx + 1) % ring->entries;
  454. skb = __skb_dequeue(&ring->queue);
  455. pci_unmap_single(rtlpci->pdev,
  456. rtlpriv->cfg->ops->
  457. get_desc((u8 *) entry, true,
  458. HW_DESC_TXBUFF_ADDR),
  459. skb->len, PCI_DMA_TODEVICE);
  460. /* remove early mode header */
  461. if (rtlpriv->rtlhal.earlymode_enable)
  462. skb_pull(skb, EM_HDR_LEN);
  463. RT_TRACE(rtlpriv, (COMP_INTR | COMP_SEND), DBG_TRACE,
  464. ("new ring->idx:%d, "
  465. "free: skb_queue_len:%d, free: seq:%x\n",
  466. ring->idx,
  467. skb_queue_len(&ring->queue),
  468. *(u16 *) (skb->data + 22)));
  469. if (prio == TXCMD_QUEUE) {
  470. dev_kfree_skb(skb);
  471. goto tx_status_ok;
  472. }
  473. /* for sw LPS, just after NULL skb send out, we can
  474. * sure AP kown we are sleeped, our we should not let
  475. * rf to sleep*/
  476. fc = rtl_get_fc(skb);
  477. if (ieee80211_is_nullfunc(fc)) {
  478. if (ieee80211_has_pm(fc)) {
  479. rtlpriv->mac80211.offchan_delay = true;
  480. rtlpriv->psc.state_inap = 1;
  481. } else {
  482. rtlpriv->psc.state_inap = 0;
  483. }
  484. }
  485. /* update tid tx pkt num */
  486. tid = rtl_get_tid(skb);
  487. if (tid <= 7)
  488. rtlpriv->link_info.tidtx_inperiod[tid]++;
  489. info = IEEE80211_SKB_CB(skb);
  490. ieee80211_tx_info_clear_status(info);
  491. info->flags |= IEEE80211_TX_STAT_ACK;
  492. /*info->status.rates[0].count = 1; */
  493. ieee80211_tx_status_irqsafe(hw, skb);
  494. if ((ring->entries - skb_queue_len(&ring->queue))
  495. == 2) {
  496. RT_TRACE(rtlpriv, COMP_ERR, DBG_LOUD,
  497. ("more desc left, wake"
  498. "skb_queue@%d,ring->idx = %d,"
  499. "skb_queue_len = 0x%d\n",
  500. prio, ring->idx,
  501. skb_queue_len(&ring->queue)));
  502. ieee80211_wake_queue(hw,
  503. skb_get_queue_mapping
  504. (skb));
  505. }
  506. tx_status_ok:
  507. skb = NULL;
  508. }
  509. if (((rtlpriv->link_info.num_rx_inperiod +
  510. rtlpriv->link_info.num_tx_inperiod) > 8) ||
  511. (rtlpriv->link_info.num_rx_inperiod > 2)) {
  512. tasklet_schedule(&rtlpriv->works.ips_leave_tasklet);
  513. }
  514. }
  515. static void _rtl_receive_one(struct ieee80211_hw *hw, struct sk_buff *skb,
  516. struct ieee80211_rx_status rx_status)
  517. {
  518. struct rtl_priv *rtlpriv = rtl_priv(hw);
  519. struct ieee80211_hdr *hdr = rtl_get_hdr(skb);
  520. __le16 fc = rtl_get_fc(skb);
  521. bool unicast = false;
  522. struct sk_buff *uskb = NULL;
  523. u8 *pdata;
  524. memcpy(IEEE80211_SKB_RXCB(skb), &rx_status, sizeof(rx_status));
  525. if (is_broadcast_ether_addr(hdr->addr1)) {
  526. ;/*TODO*/
  527. } else if (is_multicast_ether_addr(hdr->addr1)) {
  528. ;/*TODO*/
  529. } else {
  530. unicast = true;
  531. rtlpriv->stats.rxbytesunicast += skb->len;
  532. }
  533. rtl_is_special_data(hw, skb, false);
  534. if (ieee80211_is_data(fc)) {
  535. rtlpriv->cfg->ops->led_control(hw, LED_CTL_RX);
  536. if (unicast)
  537. rtlpriv->link_info.num_rx_inperiod++;
  538. }
  539. /* for sw lps */
  540. rtl_swlps_beacon(hw, (void *)skb->data, skb->len);
  541. rtl_recognize_peer(hw, (void *)skb->data, skb->len);
  542. if ((rtlpriv->mac80211.opmode == NL80211_IFTYPE_AP) &&
  543. (rtlpriv->rtlhal.current_bandtype == BAND_ON_2_4G) &&
  544. (ieee80211_is_beacon(fc) || ieee80211_is_probe_resp(fc)))
  545. return;
  546. if (unlikely(!rtl_action_proc(hw, skb, false)))
  547. return;
  548. uskb = dev_alloc_skb(skb->len + 128);
  549. memcpy(IEEE80211_SKB_RXCB(uskb), &rx_status, sizeof(rx_status));
  550. pdata = (u8 *)skb_put(uskb, skb->len);
  551. memcpy(pdata, skb->data, skb->len);
  552. ieee80211_rx_irqsafe(hw, uskb);
  553. }
  554. static void _rtl_pci_rx_interrupt(struct ieee80211_hw *hw)
  555. {
  556. struct rtl_priv *rtlpriv = rtl_priv(hw);
  557. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  558. int rx_queue_idx = RTL_PCI_RX_MPDU_QUEUE;
  559. struct ieee80211_rx_status rx_status = { 0 };
  560. unsigned int count = rtlpci->rxringcount;
  561. u8 own;
  562. u8 tmp_one;
  563. u32 bufferaddress;
  564. struct rtl_stats stats = {
  565. .signal = 0,
  566. .noise = -98,
  567. .rate = 0,
  568. };
  569. int index = rtlpci->rx_ring[rx_queue_idx].idx;
  570. /*RX NORMAL PKT */
  571. while (count--) {
  572. /*rx descriptor */
  573. struct rtl_rx_desc *pdesc = &rtlpci->rx_ring[rx_queue_idx].desc[
  574. index];
  575. /*rx pkt */
  576. struct sk_buff *skb = rtlpci->rx_ring[rx_queue_idx].rx_buf[
  577. index];
  578. struct sk_buff *new_skb = NULL;
  579. own = (u8) rtlpriv->cfg->ops->get_desc((u8 *) pdesc,
  580. false, HW_DESC_OWN);
  581. /*wait data to be filled by hardware */
  582. if (own)
  583. break;
  584. rtlpriv->cfg->ops->query_rx_desc(hw, &stats,
  585. &rx_status,
  586. (u8 *) pdesc, skb);
  587. if (stats.crc || stats.hwerror)
  588. goto done;
  589. new_skb = dev_alloc_skb(rtlpci->rxbuffersize);
  590. if (unlikely(!new_skb)) {
  591. RT_TRACE(rtlpriv, (COMP_INTR | COMP_RECV),
  592. DBG_DMESG,
  593. ("can't alloc skb for rx\n"));
  594. goto done;
  595. }
  596. pci_unmap_single(rtlpci->pdev,
  597. *((dma_addr_t *) skb->cb),
  598. rtlpci->rxbuffersize,
  599. PCI_DMA_FROMDEVICE);
  600. skb_put(skb, rtlpriv->cfg->ops->get_desc((u8 *) pdesc, false,
  601. HW_DESC_RXPKT_LEN));
  602. skb_reserve(skb, stats.rx_drvinfo_size + stats.rx_bufshift);
  603. /*
  604. * NOTICE This can not be use for mac80211,
  605. * this is done in mac80211 code,
  606. * if you done here sec DHCP will fail
  607. * skb_trim(skb, skb->len - 4);
  608. */
  609. _rtl_receive_one(hw, skb, rx_status);
  610. if (((rtlpriv->link_info.num_rx_inperiod +
  611. rtlpriv->link_info.num_tx_inperiod) > 8) ||
  612. (rtlpriv->link_info.num_rx_inperiod > 2)) {
  613. tasklet_schedule(&rtlpriv->works.ips_leave_tasklet);
  614. }
  615. dev_kfree_skb_any(skb);
  616. skb = new_skb;
  617. rtlpci->rx_ring[rx_queue_idx].rx_buf[index] = skb;
  618. *((dma_addr_t *) skb->cb) =
  619. pci_map_single(rtlpci->pdev, skb_tail_pointer(skb),
  620. rtlpci->rxbuffersize,
  621. PCI_DMA_FROMDEVICE);
  622. done:
  623. bufferaddress = (*((dma_addr_t *)skb->cb));
  624. tmp_one = 1;
  625. rtlpriv->cfg->ops->set_desc((u8 *) pdesc, false,
  626. HW_DESC_RXBUFF_ADDR,
  627. (u8 *)&bufferaddress);
  628. rtlpriv->cfg->ops->set_desc((u8 *)pdesc, false,
  629. HW_DESC_RXPKT_LEN,
  630. (u8 *)&rtlpci->rxbuffersize);
  631. if (index == rtlpci->rxringcount - 1)
  632. rtlpriv->cfg->ops->set_desc((u8 *)pdesc, false,
  633. HW_DESC_RXERO,
  634. (u8 *)&tmp_one);
  635. rtlpriv->cfg->ops->set_desc((u8 *)pdesc, false, HW_DESC_RXOWN,
  636. (u8 *)&tmp_one);
  637. index = (index + 1) % rtlpci->rxringcount;
  638. }
  639. rtlpci->rx_ring[rx_queue_idx].idx = index;
  640. }
  641. static irqreturn_t _rtl_pci_interrupt(int irq, void *dev_id)
  642. {
  643. struct ieee80211_hw *hw = dev_id;
  644. struct rtl_priv *rtlpriv = rtl_priv(hw);
  645. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  646. unsigned long flags;
  647. u32 inta = 0;
  648. u32 intb = 0;
  649. spin_lock_irqsave(&rtlpriv->locks.irq_th_lock, flags);
  650. /*read ISR: 4/8bytes */
  651. rtlpriv->cfg->ops->interrupt_recognized(hw, &inta, &intb);
  652. /*Shared IRQ or HW disappared */
  653. if (!inta || inta == 0xffff)
  654. goto done;
  655. /*<1> beacon related */
  656. if (inta & rtlpriv->cfg->maps[RTL_IMR_TBDOK]) {
  657. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  658. ("beacon ok interrupt!\n"));
  659. }
  660. if (unlikely(inta & rtlpriv->cfg->maps[RTL_IMR_TBDER])) {
  661. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  662. ("beacon err interrupt!\n"));
  663. }
  664. if (inta & rtlpriv->cfg->maps[RTL_IMR_BDOK]) {
  665. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  666. ("beacon interrupt!\n"));
  667. }
  668. if (inta & rtlpriv->cfg->maps[RTL_IMR_BcnInt]) {
  669. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  670. ("prepare beacon for interrupt!\n"));
  671. tasklet_schedule(&rtlpriv->works.irq_prepare_bcn_tasklet);
  672. }
  673. /*<3> Tx related */
  674. if (unlikely(inta & rtlpriv->cfg->maps[RTL_IMR_TXFOVW]))
  675. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING, ("IMR_TXFOVW!\n"));
  676. if (inta & rtlpriv->cfg->maps[RTL_IMR_MGNTDOK]) {
  677. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  678. ("Manage ok interrupt!\n"));
  679. _rtl_pci_tx_isr(hw, MGNT_QUEUE);
  680. }
  681. if (inta & rtlpriv->cfg->maps[RTL_IMR_HIGHDOK]) {
  682. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  683. ("HIGH_QUEUE ok interrupt!\n"));
  684. _rtl_pci_tx_isr(hw, HIGH_QUEUE);
  685. }
  686. if (inta & rtlpriv->cfg->maps[RTL_IMR_BKDOK]) {
  687. rtlpriv->link_info.num_tx_inperiod++;
  688. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  689. ("BK Tx OK interrupt!\n"));
  690. _rtl_pci_tx_isr(hw, BK_QUEUE);
  691. }
  692. if (inta & rtlpriv->cfg->maps[RTL_IMR_BEDOK]) {
  693. rtlpriv->link_info.num_tx_inperiod++;
  694. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  695. ("BE TX OK interrupt!\n"));
  696. _rtl_pci_tx_isr(hw, BE_QUEUE);
  697. }
  698. if (inta & rtlpriv->cfg->maps[RTL_IMR_VIDOK]) {
  699. rtlpriv->link_info.num_tx_inperiod++;
  700. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  701. ("VI TX OK interrupt!\n"));
  702. _rtl_pci_tx_isr(hw, VI_QUEUE);
  703. }
  704. if (inta & rtlpriv->cfg->maps[RTL_IMR_VODOK]) {
  705. rtlpriv->link_info.num_tx_inperiod++;
  706. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  707. ("Vo TX OK interrupt!\n"));
  708. _rtl_pci_tx_isr(hw, VO_QUEUE);
  709. }
  710. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8192SE) {
  711. if (inta & rtlpriv->cfg->maps[RTL_IMR_COMDOK]) {
  712. rtlpriv->link_info.num_tx_inperiod++;
  713. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  714. ("CMD TX OK interrupt!\n"));
  715. _rtl_pci_tx_isr(hw, TXCMD_QUEUE);
  716. }
  717. }
  718. /*<2> Rx related */
  719. if (inta & rtlpriv->cfg->maps[RTL_IMR_ROK]) {
  720. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE, ("Rx ok interrupt!\n"));
  721. _rtl_pci_rx_interrupt(hw);
  722. }
  723. if (unlikely(inta & rtlpriv->cfg->maps[RTL_IMR_RDU])) {
  724. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  725. ("rx descriptor unavailable!\n"));
  726. _rtl_pci_rx_interrupt(hw);
  727. }
  728. if (unlikely(inta & rtlpriv->cfg->maps[RTL_IMR_RXFOVW])) {
  729. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING, ("rx overflow !\n"));
  730. _rtl_pci_rx_interrupt(hw);
  731. }
  732. if (rtlpriv->rtlhal.earlymode_enable)
  733. tasklet_schedule(&rtlpriv->works.irq_tasklet);
  734. spin_unlock_irqrestore(&rtlpriv->locks.irq_th_lock, flags);
  735. return IRQ_HANDLED;
  736. done:
  737. spin_unlock_irqrestore(&rtlpriv->locks.irq_th_lock, flags);
  738. return IRQ_HANDLED;
  739. }
  740. static void _rtl_pci_irq_tasklet(struct ieee80211_hw *hw)
  741. {
  742. _rtl_pci_tx_chk_waitq(hw);
  743. }
  744. static void _rtl_pci_ips_leave_tasklet(struct ieee80211_hw *hw)
  745. {
  746. rtl_lps_leave(hw);
  747. }
  748. static void _rtl_pci_prepare_bcn_tasklet(struct ieee80211_hw *hw)
  749. {
  750. struct rtl_priv *rtlpriv = rtl_priv(hw);
  751. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  752. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  753. struct rtl8192_tx_ring *ring = NULL;
  754. struct ieee80211_hdr *hdr = NULL;
  755. struct ieee80211_tx_info *info = NULL;
  756. struct sk_buff *pskb = NULL;
  757. struct rtl_tx_desc *pdesc = NULL;
  758. struct rtl_tcb_desc tcb_desc;
  759. u8 temp_one = 1;
  760. memset(&tcb_desc, 0, sizeof(struct rtl_tcb_desc));
  761. ring = &rtlpci->tx_ring[BEACON_QUEUE];
  762. pskb = __skb_dequeue(&ring->queue);
  763. if (pskb)
  764. kfree_skb(pskb);
  765. /*NB: the beacon data buffer must be 32-bit aligned. */
  766. pskb = ieee80211_beacon_get(hw, mac->vif);
  767. if (pskb == NULL)
  768. return;
  769. hdr = rtl_get_hdr(pskb);
  770. info = IEEE80211_SKB_CB(pskb);
  771. pdesc = &ring->desc[0];
  772. rtlpriv->cfg->ops->fill_tx_desc(hw, hdr, (u8 *) pdesc,
  773. info, pskb, BEACON_QUEUE, &tcb_desc);
  774. __skb_queue_tail(&ring->queue, pskb);
  775. rtlpriv->cfg->ops->set_desc((u8 *) pdesc, true, HW_DESC_OWN,
  776. (u8 *)&temp_one);
  777. return;
  778. }
  779. static void _rtl_pci_init_trx_var(struct ieee80211_hw *hw)
  780. {
  781. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  782. u8 i;
  783. for (i = 0; i < RTL_PCI_MAX_TX_QUEUE_COUNT; i++)
  784. rtlpci->txringcount[i] = RT_TXDESC_NUM;
  785. /*
  786. *we just alloc 2 desc for beacon queue,
  787. *because we just need first desc in hw beacon.
  788. */
  789. rtlpci->txringcount[BEACON_QUEUE] = 2;
  790. /*
  791. *BE queue need more descriptor for performance
  792. *consideration or, No more tx desc will happen,
  793. *and may cause mac80211 mem leakage.
  794. */
  795. rtlpci->txringcount[BE_QUEUE] = RT_TXDESC_NUM_BE_QUEUE;
  796. rtlpci->rxbuffersize = 9100; /*2048/1024; */
  797. rtlpci->rxringcount = RTL_PCI_MAX_RX_COUNT; /*64; */
  798. }
  799. static void _rtl_pci_init_struct(struct ieee80211_hw *hw,
  800. struct pci_dev *pdev)
  801. {
  802. struct rtl_priv *rtlpriv = rtl_priv(hw);
  803. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  804. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  805. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  806. rtlpci->up_first_time = true;
  807. rtlpci->being_init_adapter = false;
  808. rtlhal->hw = hw;
  809. rtlpci->pdev = pdev;
  810. /*Tx/Rx related var */
  811. _rtl_pci_init_trx_var(hw);
  812. /*IBSS*/ mac->beacon_interval = 100;
  813. /*AMPDU*/
  814. mac->min_space_cfg = 0;
  815. mac->max_mss_density = 0;
  816. /*set sane AMPDU defaults */
  817. mac->current_ampdu_density = 7;
  818. mac->current_ampdu_factor = 3;
  819. /*QOS*/
  820. rtlpci->acm_method = eAcmWay2_SW;
  821. /*task */
  822. tasklet_init(&rtlpriv->works.irq_tasklet,
  823. (void (*)(unsigned long))_rtl_pci_irq_tasklet,
  824. (unsigned long)hw);
  825. tasklet_init(&rtlpriv->works.irq_prepare_bcn_tasklet,
  826. (void (*)(unsigned long))_rtl_pci_prepare_bcn_tasklet,
  827. (unsigned long)hw);
  828. tasklet_init(&rtlpriv->works.ips_leave_tasklet,
  829. (void (*)(unsigned long))_rtl_pci_ips_leave_tasklet,
  830. (unsigned long)hw);
  831. }
  832. static int _rtl_pci_init_tx_ring(struct ieee80211_hw *hw,
  833. unsigned int prio, unsigned int entries)
  834. {
  835. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  836. struct rtl_priv *rtlpriv = rtl_priv(hw);
  837. struct rtl_tx_desc *ring;
  838. dma_addr_t dma;
  839. u32 nextdescaddress;
  840. int i;
  841. ring = pci_alloc_consistent(rtlpci->pdev,
  842. sizeof(*ring) * entries, &dma);
  843. if (!ring || (unsigned long)ring & 0xFF) {
  844. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  845. ("Cannot allocate TX ring (prio = %d)\n", prio));
  846. return -ENOMEM;
  847. }
  848. memset(ring, 0, sizeof(*ring) * entries);
  849. rtlpci->tx_ring[prio].desc = ring;
  850. rtlpci->tx_ring[prio].dma = dma;
  851. rtlpci->tx_ring[prio].idx = 0;
  852. rtlpci->tx_ring[prio].entries = entries;
  853. skb_queue_head_init(&rtlpci->tx_ring[prio].queue);
  854. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  855. ("queue:%d, ring_addr:%p\n", prio, ring));
  856. for (i = 0; i < entries; i++) {
  857. nextdescaddress = (u32) dma +
  858. ((i + 1) % entries) *
  859. sizeof(*ring);
  860. rtlpriv->cfg->ops->set_desc((u8 *)&(ring[i]),
  861. true, HW_DESC_TX_NEXTDESC_ADDR,
  862. (u8 *)&nextdescaddress);
  863. }
  864. return 0;
  865. }
  866. static int _rtl_pci_init_rx_ring(struct ieee80211_hw *hw)
  867. {
  868. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  869. struct rtl_priv *rtlpriv = rtl_priv(hw);
  870. struct rtl_rx_desc *entry = NULL;
  871. int i, rx_queue_idx;
  872. u8 tmp_one = 1;
  873. /*
  874. *rx_queue_idx 0:RX_MPDU_QUEUE
  875. *rx_queue_idx 1:RX_CMD_QUEUE
  876. */
  877. for (rx_queue_idx = 0; rx_queue_idx < RTL_PCI_MAX_RX_QUEUE;
  878. rx_queue_idx++) {
  879. rtlpci->rx_ring[rx_queue_idx].desc =
  880. pci_alloc_consistent(rtlpci->pdev,
  881. sizeof(*rtlpci->rx_ring[rx_queue_idx].
  882. desc) * rtlpci->rxringcount,
  883. &rtlpci->rx_ring[rx_queue_idx].dma);
  884. if (!rtlpci->rx_ring[rx_queue_idx].desc ||
  885. (unsigned long)rtlpci->rx_ring[rx_queue_idx].desc & 0xFF) {
  886. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  887. ("Cannot allocate RX ring\n"));
  888. return -ENOMEM;
  889. }
  890. memset(rtlpci->rx_ring[rx_queue_idx].desc, 0,
  891. sizeof(*rtlpci->rx_ring[rx_queue_idx].desc) *
  892. rtlpci->rxringcount);
  893. rtlpci->rx_ring[rx_queue_idx].idx = 0;
  894. /* If amsdu_8k is disabled, set buffersize to 4096. This
  895. * change will reduce memory fragmentation.
  896. */
  897. if (rtlpci->rxbuffersize > 4096 &&
  898. rtlpriv->rtlhal.disable_amsdu_8k)
  899. rtlpci->rxbuffersize = 4096;
  900. for (i = 0; i < rtlpci->rxringcount; i++) {
  901. struct sk_buff *skb =
  902. dev_alloc_skb(rtlpci->rxbuffersize);
  903. u32 bufferaddress;
  904. if (!skb)
  905. return 0;
  906. entry = &rtlpci->rx_ring[rx_queue_idx].desc[i];
  907. /*skb->dev = dev; */
  908. rtlpci->rx_ring[rx_queue_idx].rx_buf[i] = skb;
  909. /*
  910. *just set skb->cb to mapping addr
  911. *for pci_unmap_single use
  912. */
  913. *((dma_addr_t *) skb->cb) =
  914. pci_map_single(rtlpci->pdev, skb_tail_pointer(skb),
  915. rtlpci->rxbuffersize,
  916. PCI_DMA_FROMDEVICE);
  917. bufferaddress = (*((dma_addr_t *)skb->cb));
  918. rtlpriv->cfg->ops->set_desc((u8 *)entry, false,
  919. HW_DESC_RXBUFF_ADDR,
  920. (u8 *)&bufferaddress);
  921. rtlpriv->cfg->ops->set_desc((u8 *)entry, false,
  922. HW_DESC_RXPKT_LEN,
  923. (u8 *)&rtlpci->
  924. rxbuffersize);
  925. rtlpriv->cfg->ops->set_desc((u8 *) entry, false,
  926. HW_DESC_RXOWN,
  927. (u8 *)&tmp_one);
  928. }
  929. rtlpriv->cfg->ops->set_desc((u8 *) entry, false,
  930. HW_DESC_RXERO, (u8 *)&tmp_one);
  931. }
  932. return 0;
  933. }
  934. static void _rtl_pci_free_tx_ring(struct ieee80211_hw *hw,
  935. unsigned int prio)
  936. {
  937. struct rtl_priv *rtlpriv = rtl_priv(hw);
  938. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  939. struct rtl8192_tx_ring *ring = &rtlpci->tx_ring[prio];
  940. while (skb_queue_len(&ring->queue)) {
  941. struct rtl_tx_desc *entry = &ring->desc[ring->idx];
  942. struct sk_buff *skb = __skb_dequeue(&ring->queue);
  943. pci_unmap_single(rtlpci->pdev,
  944. rtlpriv->cfg->
  945. ops->get_desc((u8 *) entry, true,
  946. HW_DESC_TXBUFF_ADDR),
  947. skb->len, PCI_DMA_TODEVICE);
  948. kfree_skb(skb);
  949. ring->idx = (ring->idx + 1) % ring->entries;
  950. }
  951. pci_free_consistent(rtlpci->pdev,
  952. sizeof(*ring->desc) * ring->entries,
  953. ring->desc, ring->dma);
  954. ring->desc = NULL;
  955. }
  956. static void _rtl_pci_free_rx_ring(struct rtl_pci *rtlpci)
  957. {
  958. int i, rx_queue_idx;
  959. /*rx_queue_idx 0:RX_MPDU_QUEUE */
  960. /*rx_queue_idx 1:RX_CMD_QUEUE */
  961. for (rx_queue_idx = 0; rx_queue_idx < RTL_PCI_MAX_RX_QUEUE;
  962. rx_queue_idx++) {
  963. for (i = 0; i < rtlpci->rxringcount; i++) {
  964. struct sk_buff *skb =
  965. rtlpci->rx_ring[rx_queue_idx].rx_buf[i];
  966. if (!skb)
  967. continue;
  968. pci_unmap_single(rtlpci->pdev,
  969. *((dma_addr_t *) skb->cb),
  970. rtlpci->rxbuffersize,
  971. PCI_DMA_FROMDEVICE);
  972. kfree_skb(skb);
  973. }
  974. pci_free_consistent(rtlpci->pdev,
  975. sizeof(*rtlpci->rx_ring[rx_queue_idx].
  976. desc) * rtlpci->rxringcount,
  977. rtlpci->rx_ring[rx_queue_idx].desc,
  978. rtlpci->rx_ring[rx_queue_idx].dma);
  979. rtlpci->rx_ring[rx_queue_idx].desc = NULL;
  980. }
  981. }
  982. static int _rtl_pci_init_trx_ring(struct ieee80211_hw *hw)
  983. {
  984. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  985. int ret;
  986. int i;
  987. ret = _rtl_pci_init_rx_ring(hw);
  988. if (ret)
  989. return ret;
  990. for (i = 0; i < RTL_PCI_MAX_TX_QUEUE_COUNT; i++) {
  991. ret = _rtl_pci_init_tx_ring(hw, i,
  992. rtlpci->txringcount[i]);
  993. if (ret)
  994. goto err_free_rings;
  995. }
  996. return 0;
  997. err_free_rings:
  998. _rtl_pci_free_rx_ring(rtlpci);
  999. for (i = 0; i < RTL_PCI_MAX_TX_QUEUE_COUNT; i++)
  1000. if (rtlpci->tx_ring[i].desc)
  1001. _rtl_pci_free_tx_ring(hw, i);
  1002. return 1;
  1003. }
  1004. static int _rtl_pci_deinit_trx_ring(struct ieee80211_hw *hw)
  1005. {
  1006. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1007. u32 i;
  1008. /*free rx rings */
  1009. _rtl_pci_free_rx_ring(rtlpci);
  1010. /*free tx rings */
  1011. for (i = 0; i < RTL_PCI_MAX_TX_QUEUE_COUNT; i++)
  1012. _rtl_pci_free_tx_ring(hw, i);
  1013. return 0;
  1014. }
  1015. int rtl_pci_reset_trx_ring(struct ieee80211_hw *hw)
  1016. {
  1017. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1018. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1019. int i, rx_queue_idx;
  1020. unsigned long flags;
  1021. u8 tmp_one = 1;
  1022. /*rx_queue_idx 0:RX_MPDU_QUEUE */
  1023. /*rx_queue_idx 1:RX_CMD_QUEUE */
  1024. for (rx_queue_idx = 0; rx_queue_idx < RTL_PCI_MAX_RX_QUEUE;
  1025. rx_queue_idx++) {
  1026. /*
  1027. *force the rx_ring[RX_MPDU_QUEUE/
  1028. *RX_CMD_QUEUE].idx to the first one
  1029. */
  1030. if (rtlpci->rx_ring[rx_queue_idx].desc) {
  1031. struct rtl_rx_desc *entry = NULL;
  1032. for (i = 0; i < rtlpci->rxringcount; i++) {
  1033. entry = &rtlpci->rx_ring[rx_queue_idx].desc[i];
  1034. rtlpriv->cfg->ops->set_desc((u8 *) entry,
  1035. false,
  1036. HW_DESC_RXOWN,
  1037. (u8 *)&tmp_one);
  1038. }
  1039. rtlpci->rx_ring[rx_queue_idx].idx = 0;
  1040. }
  1041. }
  1042. /*
  1043. *after reset, release previous pending packet,
  1044. *and force the tx idx to the first one
  1045. */
  1046. spin_lock_irqsave(&rtlpriv->locks.irq_th_lock, flags);
  1047. for (i = 0; i < RTL_PCI_MAX_TX_QUEUE_COUNT; i++) {
  1048. if (rtlpci->tx_ring[i].desc) {
  1049. struct rtl8192_tx_ring *ring = &rtlpci->tx_ring[i];
  1050. while (skb_queue_len(&ring->queue)) {
  1051. struct rtl_tx_desc *entry =
  1052. &ring->desc[ring->idx];
  1053. struct sk_buff *skb =
  1054. __skb_dequeue(&ring->queue);
  1055. pci_unmap_single(rtlpci->pdev,
  1056. rtlpriv->cfg->ops->
  1057. get_desc((u8 *)
  1058. entry,
  1059. true,
  1060. HW_DESC_TXBUFF_ADDR),
  1061. skb->len, PCI_DMA_TODEVICE);
  1062. kfree_skb(skb);
  1063. ring->idx = (ring->idx + 1) % ring->entries;
  1064. }
  1065. ring->idx = 0;
  1066. }
  1067. }
  1068. spin_unlock_irqrestore(&rtlpriv->locks.irq_th_lock, flags);
  1069. return 0;
  1070. }
  1071. static bool rtl_pci_tx_chk_waitq_insert(struct ieee80211_hw *hw,
  1072. struct sk_buff *skb)
  1073. {
  1074. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1075. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  1076. struct ieee80211_sta *sta = info->control.sta;
  1077. struct rtl_sta_info *sta_entry = NULL;
  1078. u8 tid = rtl_get_tid(skb);
  1079. if (!sta)
  1080. return false;
  1081. sta_entry = (struct rtl_sta_info *)sta->drv_priv;
  1082. if (!rtlpriv->rtlhal.earlymode_enable)
  1083. return false;
  1084. if (sta_entry->tids[tid].agg.agg_state != RTL_AGG_OPERATIONAL)
  1085. return false;
  1086. if (_rtl_mac_to_hwqueue(hw, skb) > VO_QUEUE)
  1087. return false;
  1088. if (tid > 7)
  1089. return false;
  1090. /* maybe every tid should be checked */
  1091. if (!rtlpriv->link_info.higher_busytxtraffic[tid])
  1092. return false;
  1093. spin_lock_bh(&rtlpriv->locks.waitq_lock);
  1094. skb_queue_tail(&rtlpriv->mac80211.skb_waitq[tid], skb);
  1095. spin_unlock_bh(&rtlpriv->locks.waitq_lock);
  1096. return true;
  1097. }
  1098. static int rtl_pci_tx(struct ieee80211_hw *hw, struct sk_buff *skb,
  1099. struct rtl_tcb_desc *ptcb_desc)
  1100. {
  1101. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1102. struct rtl_sta_info *sta_entry = NULL;
  1103. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  1104. struct ieee80211_sta *sta = info->control.sta;
  1105. struct rtl8192_tx_ring *ring;
  1106. struct rtl_tx_desc *pdesc;
  1107. u8 idx;
  1108. u8 hw_queue = _rtl_mac_to_hwqueue(hw, skb);
  1109. unsigned long flags;
  1110. struct ieee80211_hdr *hdr = rtl_get_hdr(skb);
  1111. __le16 fc = rtl_get_fc(skb);
  1112. u8 *pda_addr = hdr->addr1;
  1113. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1114. /*ssn */
  1115. u8 tid = 0;
  1116. u16 seq_number = 0;
  1117. u8 own;
  1118. u8 temp_one = 1;
  1119. if (ieee80211_is_auth(fc)) {
  1120. RT_TRACE(rtlpriv, COMP_SEND, DBG_DMESG, ("MAC80211_LINKING\n"));
  1121. rtl_ips_nic_on(hw);
  1122. }
  1123. if (rtlpriv->psc.sw_ps_enabled) {
  1124. if (ieee80211_is_data(fc) && !ieee80211_is_nullfunc(fc) &&
  1125. !ieee80211_has_pm(fc))
  1126. hdr->frame_control |= cpu_to_le16(IEEE80211_FCTL_PM);
  1127. }
  1128. rtl_action_proc(hw, skb, true);
  1129. if (is_multicast_ether_addr(pda_addr))
  1130. rtlpriv->stats.txbytesmulticast += skb->len;
  1131. else if (is_broadcast_ether_addr(pda_addr))
  1132. rtlpriv->stats.txbytesbroadcast += skb->len;
  1133. else
  1134. rtlpriv->stats.txbytesunicast += skb->len;
  1135. spin_lock_irqsave(&rtlpriv->locks.irq_th_lock, flags);
  1136. ring = &rtlpci->tx_ring[hw_queue];
  1137. if (hw_queue != BEACON_QUEUE)
  1138. idx = (ring->idx + skb_queue_len(&ring->queue)) %
  1139. ring->entries;
  1140. else
  1141. idx = 0;
  1142. pdesc = &ring->desc[idx];
  1143. own = (u8) rtlpriv->cfg->ops->get_desc((u8 *) pdesc,
  1144. true, HW_DESC_OWN);
  1145. if ((own == 1) && (hw_queue != BEACON_QUEUE)) {
  1146. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  1147. ("No more TX desc@%d, ring->idx = %d,"
  1148. "idx = %d, skb_queue_len = 0x%d\n",
  1149. hw_queue, ring->idx, idx,
  1150. skb_queue_len(&ring->queue)));
  1151. spin_unlock_irqrestore(&rtlpriv->locks.irq_th_lock, flags);
  1152. return skb->len;
  1153. }
  1154. if (ieee80211_is_data_qos(fc)) {
  1155. tid = rtl_get_tid(skb);
  1156. if (sta) {
  1157. sta_entry = (struct rtl_sta_info *)sta->drv_priv;
  1158. seq_number = (le16_to_cpu(hdr->seq_ctrl) &
  1159. IEEE80211_SCTL_SEQ) >> 4;
  1160. seq_number += 1;
  1161. if (!ieee80211_has_morefrags(hdr->frame_control))
  1162. sta_entry->tids[tid].seq_number = seq_number;
  1163. }
  1164. }
  1165. if (ieee80211_is_data(fc))
  1166. rtlpriv->cfg->ops->led_control(hw, LED_CTL_TX);
  1167. rtlpriv->cfg->ops->fill_tx_desc(hw, hdr, (u8 *)pdesc,
  1168. info, skb, hw_queue, ptcb_desc);
  1169. __skb_queue_tail(&ring->queue, skb);
  1170. rtlpriv->cfg->ops->set_desc((u8 *)pdesc, true,
  1171. HW_DESC_OWN, (u8 *)&temp_one);
  1172. if ((ring->entries - skb_queue_len(&ring->queue)) < 2 &&
  1173. hw_queue != BEACON_QUEUE) {
  1174. RT_TRACE(rtlpriv, COMP_ERR, DBG_LOUD,
  1175. ("less desc left, stop skb_queue@%d, "
  1176. "ring->idx = %d,"
  1177. "idx = %d, skb_queue_len = 0x%d\n",
  1178. hw_queue, ring->idx, idx,
  1179. skb_queue_len(&ring->queue)));
  1180. ieee80211_stop_queue(hw, skb_get_queue_mapping(skb));
  1181. }
  1182. spin_unlock_irqrestore(&rtlpriv->locks.irq_th_lock, flags);
  1183. rtlpriv->cfg->ops->tx_polling(hw, hw_queue);
  1184. return 0;
  1185. }
  1186. static void rtl_pci_flush(struct ieee80211_hw *hw, bool drop)
  1187. {
  1188. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1189. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  1190. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1191. u16 i = 0;
  1192. int queue_id;
  1193. struct rtl8192_tx_ring *ring;
  1194. for (queue_id = RTL_PCI_MAX_TX_QUEUE_COUNT - 1; queue_id >= 0;) {
  1195. u32 queue_len;
  1196. ring = &pcipriv->dev.tx_ring[queue_id];
  1197. queue_len = skb_queue_len(&ring->queue);
  1198. if (queue_len == 0 || queue_id == BEACON_QUEUE ||
  1199. queue_id == TXCMD_QUEUE) {
  1200. queue_id--;
  1201. continue;
  1202. } else {
  1203. msleep(20);
  1204. i++;
  1205. }
  1206. /* we just wait 1s for all queues */
  1207. if (rtlpriv->psc.rfpwr_state == ERFOFF ||
  1208. is_hal_stop(rtlhal) || i >= 200)
  1209. return;
  1210. }
  1211. }
  1212. static void rtl_pci_deinit(struct ieee80211_hw *hw)
  1213. {
  1214. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1215. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1216. _rtl_pci_deinit_trx_ring(hw);
  1217. synchronize_irq(rtlpci->pdev->irq);
  1218. tasklet_kill(&rtlpriv->works.irq_tasklet);
  1219. tasklet_kill(&rtlpriv->works.ips_leave_tasklet);
  1220. flush_workqueue(rtlpriv->works.rtl_wq);
  1221. destroy_workqueue(rtlpriv->works.rtl_wq);
  1222. }
  1223. static int rtl_pci_init(struct ieee80211_hw *hw, struct pci_dev *pdev)
  1224. {
  1225. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1226. int err;
  1227. _rtl_pci_init_struct(hw, pdev);
  1228. err = _rtl_pci_init_trx_ring(hw);
  1229. if (err) {
  1230. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1231. ("tx ring initialization failed"));
  1232. return err;
  1233. }
  1234. return 1;
  1235. }
  1236. static int rtl_pci_start(struct ieee80211_hw *hw)
  1237. {
  1238. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1239. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1240. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1241. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  1242. int err;
  1243. rtl_pci_reset_trx_ring(hw);
  1244. rtlpci->driver_is_goingto_unload = false;
  1245. err = rtlpriv->cfg->ops->hw_init(hw);
  1246. if (err) {
  1247. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1248. ("Failed to config hardware!\n"));
  1249. return err;
  1250. }
  1251. rtlpriv->cfg->ops->enable_interrupt(hw);
  1252. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, ("enable_interrupt OK\n"));
  1253. rtl_init_rx_config(hw);
  1254. /*should after adapter start and interrupt enable. */
  1255. set_hal_start(rtlhal);
  1256. RT_CLEAR_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC);
  1257. rtlpci->up_first_time = false;
  1258. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG, ("OK\n"));
  1259. return 0;
  1260. }
  1261. static void rtl_pci_stop(struct ieee80211_hw *hw)
  1262. {
  1263. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1264. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1265. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  1266. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1267. unsigned long flags;
  1268. u8 RFInProgressTimeOut = 0;
  1269. /*
  1270. *should before disable interrrupt&adapter
  1271. *and will do it immediately.
  1272. */
  1273. set_hal_stop(rtlhal);
  1274. rtlpriv->cfg->ops->disable_interrupt(hw);
  1275. tasklet_kill(&rtlpriv->works.ips_leave_tasklet);
  1276. spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flags);
  1277. while (ppsc->rfchange_inprogress) {
  1278. spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flags);
  1279. if (RFInProgressTimeOut > 100) {
  1280. spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flags);
  1281. break;
  1282. }
  1283. mdelay(1);
  1284. RFInProgressTimeOut++;
  1285. spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flags);
  1286. }
  1287. ppsc->rfchange_inprogress = true;
  1288. spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flags);
  1289. rtlpci->driver_is_goingto_unload = true;
  1290. rtlpriv->cfg->ops->hw_disable(hw);
  1291. rtlpriv->cfg->ops->led_control(hw, LED_CTL_POWER_OFF);
  1292. spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flags);
  1293. ppsc->rfchange_inprogress = false;
  1294. spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flags);
  1295. rtl_pci_enable_aspm(hw);
  1296. }
  1297. static bool _rtl_pci_find_adapter(struct pci_dev *pdev,
  1298. struct ieee80211_hw *hw)
  1299. {
  1300. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1301. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  1302. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1303. struct pci_dev *bridge_pdev = pdev->bus->self;
  1304. u16 venderid;
  1305. u16 deviceid;
  1306. u8 revisionid;
  1307. u16 irqline;
  1308. u8 tmp;
  1309. pcipriv->ndis_adapter.pcibridge_vendor = PCI_BRIDGE_VENDOR_UNKNOWN;
  1310. venderid = pdev->vendor;
  1311. deviceid = pdev->device;
  1312. pci_read_config_byte(pdev, 0x8, &revisionid);
  1313. pci_read_config_word(pdev, 0x3C, &irqline);
  1314. /* PCI ID 0x10ec:0x8192 occurs for both RTL8192E, which uses
  1315. * r8192e_pci, and RTL8192SE, which uses this driver. If the
  1316. * revision ID is RTL_PCI_REVISION_ID_8192PCIE (0x01), then
  1317. * the correct driver is r8192e_pci, thus this routine should
  1318. * return false.
  1319. */
  1320. if (deviceid == RTL_PCI_8192SE_DID &&
  1321. revisionid == RTL_PCI_REVISION_ID_8192PCIE)
  1322. return false;
  1323. if (deviceid == RTL_PCI_8192_DID ||
  1324. deviceid == RTL_PCI_0044_DID ||
  1325. deviceid == RTL_PCI_0047_DID ||
  1326. deviceid == RTL_PCI_8192SE_DID ||
  1327. deviceid == RTL_PCI_8174_DID ||
  1328. deviceid == RTL_PCI_8173_DID ||
  1329. deviceid == RTL_PCI_8172_DID ||
  1330. deviceid == RTL_PCI_8171_DID) {
  1331. switch (revisionid) {
  1332. case RTL_PCI_REVISION_ID_8192PCIE:
  1333. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1334. ("8192 PCI-E is found - "
  1335. "vid/did=%x/%x\n", venderid, deviceid));
  1336. rtlhal->hw_type = HARDWARE_TYPE_RTL8192E;
  1337. break;
  1338. case RTL_PCI_REVISION_ID_8192SE:
  1339. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1340. ("8192SE is found - "
  1341. "vid/did=%x/%x\n", venderid, deviceid));
  1342. rtlhal->hw_type = HARDWARE_TYPE_RTL8192SE;
  1343. break;
  1344. default:
  1345. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  1346. ("Err: Unknown device - "
  1347. "vid/did=%x/%x\n", venderid, deviceid));
  1348. rtlhal->hw_type = HARDWARE_TYPE_RTL8192SE;
  1349. break;
  1350. }
  1351. } else if (deviceid == RTL_PCI_8192CET_DID ||
  1352. deviceid == RTL_PCI_8192CE_DID ||
  1353. deviceid == RTL_PCI_8191CE_DID ||
  1354. deviceid == RTL_PCI_8188CE_DID) {
  1355. rtlhal->hw_type = HARDWARE_TYPE_RTL8192CE;
  1356. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1357. ("8192C PCI-E is found - "
  1358. "vid/did=%x/%x\n", venderid, deviceid));
  1359. } else if (deviceid == RTL_PCI_8192DE_DID ||
  1360. deviceid == RTL_PCI_8192DE_DID2) {
  1361. rtlhal->hw_type = HARDWARE_TYPE_RTL8192DE;
  1362. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1363. ("8192D PCI-E is found - "
  1364. "vid/did=%x/%x\n", venderid, deviceid));
  1365. } else {
  1366. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  1367. ("Err: Unknown device -"
  1368. " vid/did=%x/%x\n", venderid, deviceid));
  1369. rtlhal->hw_type = RTL_DEFAULT_HARDWARE_TYPE;
  1370. }
  1371. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8192DE) {
  1372. if (revisionid == 0 || revisionid == 1) {
  1373. if (revisionid == 0) {
  1374. RT_TRACE(rtlpriv, COMP_INIT,
  1375. DBG_LOUD, ("Find 92DE MAC0.\n"));
  1376. rtlhal->interfaceindex = 0;
  1377. } else if (revisionid == 1) {
  1378. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1379. ("Find 92DE MAC1.\n"));
  1380. rtlhal->interfaceindex = 1;
  1381. }
  1382. } else {
  1383. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1384. ("Unknown device - "
  1385. "VendorID/DeviceID=%x/%x, Revision=%x\n",
  1386. venderid, deviceid, revisionid));
  1387. rtlhal->interfaceindex = 0;
  1388. }
  1389. }
  1390. /*find bus info */
  1391. pcipriv->ndis_adapter.busnumber = pdev->bus->number;
  1392. pcipriv->ndis_adapter.devnumber = PCI_SLOT(pdev->devfn);
  1393. pcipriv->ndis_adapter.funcnumber = PCI_FUNC(pdev->devfn);
  1394. /*find bridge info */
  1395. pcipriv->ndis_adapter.pcibridge_vendorid = bridge_pdev->vendor;
  1396. for (tmp = 0; tmp < PCI_BRIDGE_VENDOR_MAX; tmp++) {
  1397. if (bridge_pdev->vendor == pcibridge_vendors[tmp]) {
  1398. pcipriv->ndis_adapter.pcibridge_vendor = tmp;
  1399. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1400. ("Pci Bridge Vendor is found index: %d\n",
  1401. tmp));
  1402. break;
  1403. }
  1404. }
  1405. if (pcipriv->ndis_adapter.pcibridge_vendor !=
  1406. PCI_BRIDGE_VENDOR_UNKNOWN) {
  1407. pcipriv->ndis_adapter.pcibridge_busnum =
  1408. bridge_pdev->bus->number;
  1409. pcipriv->ndis_adapter.pcibridge_devnum =
  1410. PCI_SLOT(bridge_pdev->devfn);
  1411. pcipriv->ndis_adapter.pcibridge_funcnum =
  1412. PCI_FUNC(bridge_pdev->devfn);
  1413. pcipriv->ndis_adapter.pcicfg_addrport =
  1414. (pcipriv->ndis_adapter.pcibridge_busnum << 16) |
  1415. (pcipriv->ndis_adapter.pcibridge_devnum << 11) |
  1416. (pcipriv->ndis_adapter.pcibridge_funcnum << 8) | (1 << 31);
  1417. pcipriv->ndis_adapter.pcibridge_pciehdr_offset =
  1418. pci_pcie_cap(bridge_pdev);
  1419. pcipriv->ndis_adapter.num4bytes =
  1420. (pcipriv->ndis_adapter.pcibridge_pciehdr_offset + 0x10) / 4;
  1421. rtl_pci_get_linkcontrol_field(hw);
  1422. if (pcipriv->ndis_adapter.pcibridge_vendor ==
  1423. PCI_BRIDGE_VENDOR_AMD) {
  1424. pcipriv->ndis_adapter.amd_l1_patch =
  1425. rtl_pci_get_amd_l1_patch(hw);
  1426. }
  1427. }
  1428. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1429. ("pcidev busnumber:devnumber:funcnumber:"
  1430. "vendor:link_ctl %d:%d:%d:%x:%x\n",
  1431. pcipriv->ndis_adapter.busnumber,
  1432. pcipriv->ndis_adapter.devnumber,
  1433. pcipriv->ndis_adapter.funcnumber,
  1434. pdev->vendor, pcipriv->ndis_adapter.linkctrl_reg));
  1435. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1436. ("pci_bridge busnumber:devnumber:funcnumber:vendor:"
  1437. "pcie_cap:link_ctl_reg:amd %d:%d:%d:%x:%x:%x:%x\n",
  1438. pcipriv->ndis_adapter.pcibridge_busnum,
  1439. pcipriv->ndis_adapter.pcibridge_devnum,
  1440. pcipriv->ndis_adapter.pcibridge_funcnum,
  1441. pcibridge_vendors[pcipriv->ndis_adapter.pcibridge_vendor],
  1442. pcipriv->ndis_adapter.pcibridge_pciehdr_offset,
  1443. pcipriv->ndis_adapter.pcibridge_linkctrlreg,
  1444. pcipriv->ndis_adapter.amd_l1_patch));
  1445. rtl_pci_parse_configuration(pdev, hw);
  1446. return true;
  1447. }
  1448. int __devinit rtl_pci_probe(struct pci_dev *pdev,
  1449. const struct pci_device_id *id)
  1450. {
  1451. struct ieee80211_hw *hw = NULL;
  1452. struct rtl_priv *rtlpriv = NULL;
  1453. struct rtl_pci_priv *pcipriv = NULL;
  1454. struct rtl_pci *rtlpci;
  1455. unsigned long pmem_start, pmem_len, pmem_flags;
  1456. int err;
  1457. err = pci_enable_device(pdev);
  1458. if (err) {
  1459. RT_ASSERT(false,
  1460. ("%s : Cannot enable new PCI device\n",
  1461. pci_name(pdev)));
  1462. return err;
  1463. }
  1464. if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(32))) {
  1465. if (pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32))) {
  1466. RT_ASSERT(false, ("Unable to obtain 32bit DMA "
  1467. "for consistent allocations\n"));
  1468. pci_disable_device(pdev);
  1469. return -ENOMEM;
  1470. }
  1471. }
  1472. pci_set_master(pdev);
  1473. hw = ieee80211_alloc_hw(sizeof(struct rtl_pci_priv) +
  1474. sizeof(struct rtl_priv), &rtl_ops);
  1475. if (!hw) {
  1476. RT_ASSERT(false,
  1477. ("%s : ieee80211 alloc failed\n", pci_name(pdev)));
  1478. err = -ENOMEM;
  1479. goto fail1;
  1480. }
  1481. SET_IEEE80211_DEV(hw, &pdev->dev);
  1482. pci_set_drvdata(pdev, hw);
  1483. rtlpriv = hw->priv;
  1484. pcipriv = (void *)rtlpriv->priv;
  1485. pcipriv->dev.pdev = pdev;
  1486. /* init cfg & intf_ops */
  1487. rtlpriv->rtlhal.interface = INTF_PCI;
  1488. rtlpriv->cfg = (struct rtl_hal_cfg *)(id->driver_data);
  1489. rtlpriv->intf_ops = &rtl_pci_ops;
  1490. /*
  1491. *init dbgp flags before all
  1492. *other functions, because we will
  1493. *use it in other funtions like
  1494. *RT_TRACE/RT_PRINT/RTL_PRINT_DATA
  1495. *you can not use these macro
  1496. *before this
  1497. */
  1498. rtl_dbgp_flag_init(hw);
  1499. /* MEM map */
  1500. err = pci_request_regions(pdev, KBUILD_MODNAME);
  1501. if (err) {
  1502. RT_ASSERT(false, ("Can't obtain PCI resources\n"));
  1503. return err;
  1504. }
  1505. pmem_start = pci_resource_start(pdev, rtlpriv->cfg->bar_id);
  1506. pmem_len = pci_resource_len(pdev, rtlpriv->cfg->bar_id);
  1507. pmem_flags = pci_resource_flags(pdev, rtlpriv->cfg->bar_id);
  1508. /*shared mem start */
  1509. rtlpriv->io.pci_mem_start =
  1510. (unsigned long)pci_iomap(pdev,
  1511. rtlpriv->cfg->bar_id, pmem_len);
  1512. if (rtlpriv->io.pci_mem_start == 0) {
  1513. RT_ASSERT(false, ("Can't map PCI mem\n"));
  1514. goto fail2;
  1515. }
  1516. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1517. ("mem mapped space: start: 0x%08lx len:%08lx "
  1518. "flags:%08lx, after map:0x%08lx\n",
  1519. pmem_start, pmem_len, pmem_flags,
  1520. rtlpriv->io.pci_mem_start));
  1521. /* Disable Clk Request */
  1522. pci_write_config_byte(pdev, 0x81, 0);
  1523. /* leave D3 mode */
  1524. pci_write_config_byte(pdev, 0x44, 0);
  1525. pci_write_config_byte(pdev, 0x04, 0x06);
  1526. pci_write_config_byte(pdev, 0x04, 0x07);
  1527. /* find adapter */
  1528. if (!_rtl_pci_find_adapter(pdev, hw))
  1529. goto fail3;
  1530. /* Init IO handler */
  1531. _rtl_pci_io_handler_init(&pdev->dev, hw);
  1532. /*like read eeprom and so on */
  1533. rtlpriv->cfg->ops->read_eeprom_info(hw);
  1534. if (rtlpriv->cfg->ops->init_sw_vars(hw)) {
  1535. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1536. ("Can't init_sw_vars.\n"));
  1537. goto fail3;
  1538. }
  1539. rtlpriv->cfg->ops->init_sw_leds(hw);
  1540. /*aspm */
  1541. rtl_pci_init_aspm(hw);
  1542. /* Init mac80211 sw */
  1543. err = rtl_init_core(hw);
  1544. if (err) {
  1545. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1546. ("Can't allocate sw for mac80211.\n"));
  1547. goto fail3;
  1548. }
  1549. /* Init PCI sw */
  1550. err = !rtl_pci_init(hw, pdev);
  1551. if (err) {
  1552. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1553. ("Failed to init PCI.\n"));
  1554. goto fail3;
  1555. }
  1556. err = ieee80211_register_hw(hw);
  1557. if (err) {
  1558. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1559. ("Can't register mac80211 hw.\n"));
  1560. goto fail3;
  1561. } else {
  1562. rtlpriv->mac80211.mac80211_registered = 1;
  1563. }
  1564. err = sysfs_create_group(&pdev->dev.kobj, &rtl_attribute_group);
  1565. if (err) {
  1566. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1567. ("failed to create sysfs device attributes\n"));
  1568. goto fail3;
  1569. }
  1570. /*init rfkill */
  1571. rtl_init_rfkill(hw);
  1572. rtlpci = rtl_pcidev(pcipriv);
  1573. err = request_irq(rtlpci->pdev->irq, &_rtl_pci_interrupt,
  1574. IRQF_SHARED, KBUILD_MODNAME, hw);
  1575. if (err) {
  1576. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1577. ("%s: failed to register IRQ handler\n",
  1578. wiphy_name(hw->wiphy)));
  1579. goto fail3;
  1580. } else {
  1581. rtlpci->irq_alloc = 1;
  1582. }
  1583. set_bit(RTL_STATUS_INTERFACE_START, &rtlpriv->status);
  1584. return 0;
  1585. fail3:
  1586. pci_set_drvdata(pdev, NULL);
  1587. rtl_deinit_core(hw);
  1588. _rtl_pci_io_handler_release(hw);
  1589. ieee80211_free_hw(hw);
  1590. if (rtlpriv->io.pci_mem_start != 0)
  1591. pci_iounmap(pdev, (void __iomem *)rtlpriv->io.pci_mem_start);
  1592. fail2:
  1593. pci_release_regions(pdev);
  1594. fail1:
  1595. pci_disable_device(pdev);
  1596. return -ENODEV;
  1597. }
  1598. EXPORT_SYMBOL(rtl_pci_probe);
  1599. void rtl_pci_disconnect(struct pci_dev *pdev)
  1600. {
  1601. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  1602. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  1603. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1604. struct rtl_pci *rtlpci = rtl_pcidev(pcipriv);
  1605. struct rtl_mac *rtlmac = rtl_mac(rtlpriv);
  1606. clear_bit(RTL_STATUS_INTERFACE_START, &rtlpriv->status);
  1607. sysfs_remove_group(&pdev->dev.kobj, &rtl_attribute_group);
  1608. /*ieee80211_unregister_hw will call ops_stop */
  1609. if (rtlmac->mac80211_registered == 1) {
  1610. ieee80211_unregister_hw(hw);
  1611. rtlmac->mac80211_registered = 0;
  1612. } else {
  1613. rtl_deinit_deferred_work(hw);
  1614. rtlpriv->intf_ops->adapter_stop(hw);
  1615. }
  1616. /*deinit rfkill */
  1617. rtl_deinit_rfkill(hw);
  1618. rtl_pci_deinit(hw);
  1619. rtl_deinit_core(hw);
  1620. _rtl_pci_io_handler_release(hw);
  1621. rtlpriv->cfg->ops->deinit_sw_vars(hw);
  1622. if (rtlpci->irq_alloc) {
  1623. free_irq(rtlpci->pdev->irq, hw);
  1624. rtlpci->irq_alloc = 0;
  1625. }
  1626. if (rtlpriv->io.pci_mem_start != 0) {
  1627. pci_iounmap(pdev, (void __iomem *)rtlpriv->io.pci_mem_start);
  1628. pci_release_regions(pdev);
  1629. }
  1630. pci_disable_device(pdev);
  1631. rtl_pci_disable_aspm(hw);
  1632. pci_set_drvdata(pdev, NULL);
  1633. ieee80211_free_hw(hw);
  1634. }
  1635. EXPORT_SYMBOL(rtl_pci_disconnect);
  1636. /***************************************
  1637. kernel pci power state define:
  1638. PCI_D0 ((pci_power_t __force) 0)
  1639. PCI_D1 ((pci_power_t __force) 1)
  1640. PCI_D2 ((pci_power_t __force) 2)
  1641. PCI_D3hot ((pci_power_t __force) 3)
  1642. PCI_D3cold ((pci_power_t __force) 4)
  1643. PCI_UNKNOWN ((pci_power_t __force) 5)
  1644. This function is called when system
  1645. goes into suspend state mac80211 will
  1646. call rtl_mac_stop() from the mac80211
  1647. suspend function first, So there is
  1648. no need to call hw_disable here.
  1649. ****************************************/
  1650. int rtl_pci_suspend(struct pci_dev *pdev, pm_message_t state)
  1651. {
  1652. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  1653. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1654. rtlpriv->cfg->ops->hw_suspend(hw);
  1655. rtl_deinit_rfkill(hw);
  1656. pci_save_state(pdev);
  1657. pci_disable_device(pdev);
  1658. pci_set_power_state(pdev, PCI_D3hot);
  1659. return 0;
  1660. }
  1661. EXPORT_SYMBOL(rtl_pci_suspend);
  1662. int rtl_pci_resume(struct pci_dev *pdev)
  1663. {
  1664. int ret;
  1665. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  1666. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1667. pci_set_power_state(pdev, PCI_D0);
  1668. ret = pci_enable_device(pdev);
  1669. if (ret) {
  1670. RT_ASSERT(false, ("ERR: <======\n"));
  1671. return ret;
  1672. }
  1673. pci_restore_state(pdev);
  1674. rtlpriv->cfg->ops->hw_resume(hw);
  1675. rtl_init_rfkill(hw);
  1676. return 0;
  1677. }
  1678. EXPORT_SYMBOL(rtl_pci_resume);
  1679. struct rtl_intf_ops rtl_pci_ops = {
  1680. .read_efuse_byte = read_efuse_byte,
  1681. .adapter_start = rtl_pci_start,
  1682. .adapter_stop = rtl_pci_stop,
  1683. .adapter_tx = rtl_pci_tx,
  1684. .flush = rtl_pci_flush,
  1685. .reset_trx_ring = rtl_pci_reset_trx_ring,
  1686. .waitq_insert = rtl_pci_tx_chk_waitq_insert,
  1687. .disable_aspm = rtl_pci_disable_aspm,
  1688. .enable_aspm = rtl_pci_enable_aspm,
  1689. };