wm8350.c 49 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700
  1. /*
  2. * wm8350.c -- WM8350 ALSA SoC audio driver
  3. *
  4. * Copyright (C) 2007, 2008 Wolfson Microelectronics PLC.
  5. *
  6. * Author: Liam Girdwood <lrg@slimlogic.co.uk>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #include <linux/module.h>
  13. #include <linux/moduleparam.h>
  14. #include <linux/init.h>
  15. #include <linux/slab.h>
  16. #include <linux/delay.h>
  17. #include <linux/pm.h>
  18. #include <linux/platform_device.h>
  19. #include <linux/mfd/wm8350/audio.h>
  20. #include <linux/mfd/wm8350/core.h>
  21. #include <linux/regulator/consumer.h>
  22. #include <sound/core.h>
  23. #include <sound/pcm.h>
  24. #include <sound/pcm_params.h>
  25. #include <sound/soc.h>
  26. #include <sound/soc-dapm.h>
  27. #include <sound/initval.h>
  28. #include <sound/tlv.h>
  29. #include "wm8350.h"
  30. #define WM8350_OUTn_0dB 0x39
  31. #define WM8350_RAMP_NONE 0
  32. #define WM8350_RAMP_UP 1
  33. #define WM8350_RAMP_DOWN 2
  34. /* We only include the analogue supplies here; the digital supplies
  35. * need to be available well before this driver can be probed.
  36. */
  37. static const char *supply_names[] = {
  38. "AVDD",
  39. "HPVDD",
  40. };
  41. struct wm8350_output {
  42. u16 active;
  43. u16 left_vol;
  44. u16 right_vol;
  45. u16 ramp;
  46. u16 mute;
  47. };
  48. struct wm8350_jack_data {
  49. struct snd_soc_jack *jack;
  50. int report;
  51. };
  52. struct wm8350_data {
  53. struct snd_soc_codec codec;
  54. struct wm8350_output out1;
  55. struct wm8350_output out2;
  56. struct wm8350_jack_data hpl;
  57. struct wm8350_jack_data hpr;
  58. struct regulator_bulk_data supplies[ARRAY_SIZE(supply_names)];
  59. int fll_freq_out;
  60. int fll_freq_in;
  61. };
  62. static unsigned int wm8350_codec_cache_read(struct snd_soc_codec *codec,
  63. unsigned int reg)
  64. {
  65. struct wm8350 *wm8350 = codec->control_data;
  66. return wm8350->reg_cache[reg];
  67. }
  68. static unsigned int wm8350_codec_read(struct snd_soc_codec *codec,
  69. unsigned int reg)
  70. {
  71. struct wm8350 *wm8350 = codec->control_data;
  72. return wm8350_reg_read(wm8350, reg);
  73. }
  74. static int wm8350_codec_write(struct snd_soc_codec *codec, unsigned int reg,
  75. unsigned int value)
  76. {
  77. struct wm8350 *wm8350 = codec->control_data;
  78. return wm8350_reg_write(wm8350, reg, value);
  79. }
  80. /*
  81. * Ramp OUT1 PGA volume to minimise pops at stream startup and shutdown.
  82. */
  83. static inline int wm8350_out1_ramp_step(struct snd_soc_codec *codec)
  84. {
  85. struct wm8350_data *wm8350_data = codec->private_data;
  86. struct wm8350_output *out1 = &wm8350_data->out1;
  87. struct wm8350 *wm8350 = codec->control_data;
  88. int left_complete = 0, right_complete = 0;
  89. u16 reg, val;
  90. /* left channel */
  91. reg = wm8350_reg_read(wm8350, WM8350_LOUT1_VOLUME);
  92. val = (reg & WM8350_OUT1L_VOL_MASK) >> WM8350_OUT1L_VOL_SHIFT;
  93. if (out1->ramp == WM8350_RAMP_UP) {
  94. /* ramp step up */
  95. if (val < out1->left_vol) {
  96. val++;
  97. reg &= ~WM8350_OUT1L_VOL_MASK;
  98. wm8350_reg_write(wm8350, WM8350_LOUT1_VOLUME,
  99. reg | (val << WM8350_OUT1L_VOL_SHIFT));
  100. } else
  101. left_complete = 1;
  102. } else if (out1->ramp == WM8350_RAMP_DOWN) {
  103. /* ramp step down */
  104. if (val > 0) {
  105. val--;
  106. reg &= ~WM8350_OUT1L_VOL_MASK;
  107. wm8350_reg_write(wm8350, WM8350_LOUT1_VOLUME,
  108. reg | (val << WM8350_OUT1L_VOL_SHIFT));
  109. } else
  110. left_complete = 1;
  111. } else
  112. return 1;
  113. /* right channel */
  114. reg = wm8350_reg_read(wm8350, WM8350_ROUT1_VOLUME);
  115. val = (reg & WM8350_OUT1R_VOL_MASK) >> WM8350_OUT1R_VOL_SHIFT;
  116. if (out1->ramp == WM8350_RAMP_UP) {
  117. /* ramp step up */
  118. if (val < out1->right_vol) {
  119. val++;
  120. reg &= ~WM8350_OUT1R_VOL_MASK;
  121. wm8350_reg_write(wm8350, WM8350_ROUT1_VOLUME,
  122. reg | (val << WM8350_OUT1R_VOL_SHIFT));
  123. } else
  124. right_complete = 1;
  125. } else if (out1->ramp == WM8350_RAMP_DOWN) {
  126. /* ramp step down */
  127. if (val > 0) {
  128. val--;
  129. reg &= ~WM8350_OUT1R_VOL_MASK;
  130. wm8350_reg_write(wm8350, WM8350_ROUT1_VOLUME,
  131. reg | (val << WM8350_OUT1R_VOL_SHIFT));
  132. } else
  133. right_complete = 1;
  134. }
  135. /* only hit the update bit if either volume has changed this step */
  136. if (!left_complete || !right_complete)
  137. wm8350_set_bits(wm8350, WM8350_LOUT1_VOLUME, WM8350_OUT1_VU);
  138. return left_complete & right_complete;
  139. }
  140. /*
  141. * Ramp OUT2 PGA volume to minimise pops at stream startup and shutdown.
  142. */
  143. static inline int wm8350_out2_ramp_step(struct snd_soc_codec *codec)
  144. {
  145. struct wm8350_data *wm8350_data = codec->private_data;
  146. struct wm8350_output *out2 = &wm8350_data->out2;
  147. struct wm8350 *wm8350 = codec->control_data;
  148. int left_complete = 0, right_complete = 0;
  149. u16 reg, val;
  150. /* left channel */
  151. reg = wm8350_reg_read(wm8350, WM8350_LOUT2_VOLUME);
  152. val = (reg & WM8350_OUT2L_VOL_MASK) >> WM8350_OUT1L_VOL_SHIFT;
  153. if (out2->ramp == WM8350_RAMP_UP) {
  154. /* ramp step up */
  155. if (val < out2->left_vol) {
  156. val++;
  157. reg &= ~WM8350_OUT2L_VOL_MASK;
  158. wm8350_reg_write(wm8350, WM8350_LOUT2_VOLUME,
  159. reg | (val << WM8350_OUT1L_VOL_SHIFT));
  160. } else
  161. left_complete = 1;
  162. } else if (out2->ramp == WM8350_RAMP_DOWN) {
  163. /* ramp step down */
  164. if (val > 0) {
  165. val--;
  166. reg &= ~WM8350_OUT2L_VOL_MASK;
  167. wm8350_reg_write(wm8350, WM8350_LOUT2_VOLUME,
  168. reg | (val << WM8350_OUT1L_VOL_SHIFT));
  169. } else
  170. left_complete = 1;
  171. } else
  172. return 1;
  173. /* right channel */
  174. reg = wm8350_reg_read(wm8350, WM8350_ROUT2_VOLUME);
  175. val = (reg & WM8350_OUT2R_VOL_MASK) >> WM8350_OUT1R_VOL_SHIFT;
  176. if (out2->ramp == WM8350_RAMP_UP) {
  177. /* ramp step up */
  178. if (val < out2->right_vol) {
  179. val++;
  180. reg &= ~WM8350_OUT2R_VOL_MASK;
  181. wm8350_reg_write(wm8350, WM8350_ROUT2_VOLUME,
  182. reg | (val << WM8350_OUT1R_VOL_SHIFT));
  183. } else
  184. right_complete = 1;
  185. } else if (out2->ramp == WM8350_RAMP_DOWN) {
  186. /* ramp step down */
  187. if (val > 0) {
  188. val--;
  189. reg &= ~WM8350_OUT2R_VOL_MASK;
  190. wm8350_reg_write(wm8350, WM8350_ROUT2_VOLUME,
  191. reg | (val << WM8350_OUT1R_VOL_SHIFT));
  192. } else
  193. right_complete = 1;
  194. }
  195. /* only hit the update bit if either volume has changed this step */
  196. if (!left_complete || !right_complete)
  197. wm8350_set_bits(wm8350, WM8350_LOUT2_VOLUME, WM8350_OUT2_VU);
  198. return left_complete & right_complete;
  199. }
  200. /*
  201. * This work ramps both output PGAs at stream start/stop time to
  202. * minimise pop associated with DAPM power switching.
  203. * It's best to enable Zero Cross when ramping occurs to minimise any
  204. * zipper noises.
  205. */
  206. static void wm8350_pga_work(struct work_struct *work)
  207. {
  208. struct snd_soc_codec *codec =
  209. container_of(work, struct snd_soc_codec, delayed_work.work);
  210. struct wm8350_data *wm8350_data = codec->private_data;
  211. struct wm8350_output *out1 = &wm8350_data->out1,
  212. *out2 = &wm8350_data->out2;
  213. int i, out1_complete, out2_complete;
  214. /* do we need to ramp at all ? */
  215. if (out1->ramp == WM8350_RAMP_NONE && out2->ramp == WM8350_RAMP_NONE)
  216. return;
  217. /* PGA volumes have 6 bits of resolution to ramp */
  218. for (i = 0; i <= 63; i++) {
  219. out1_complete = 1, out2_complete = 1;
  220. if (out1->ramp != WM8350_RAMP_NONE)
  221. out1_complete = wm8350_out1_ramp_step(codec);
  222. if (out2->ramp != WM8350_RAMP_NONE)
  223. out2_complete = wm8350_out2_ramp_step(codec);
  224. /* ramp finished ? */
  225. if (out1_complete && out2_complete)
  226. break;
  227. /* we need to delay longer on the up ramp */
  228. if (out1->ramp == WM8350_RAMP_UP ||
  229. out2->ramp == WM8350_RAMP_UP) {
  230. /* delay is longer over 0dB as increases are larger */
  231. if (i >= WM8350_OUTn_0dB)
  232. schedule_timeout_interruptible(msecs_to_jiffies
  233. (2));
  234. else
  235. schedule_timeout_interruptible(msecs_to_jiffies
  236. (1));
  237. } else
  238. udelay(50); /* doesn't matter if we delay longer */
  239. }
  240. out1->ramp = WM8350_RAMP_NONE;
  241. out2->ramp = WM8350_RAMP_NONE;
  242. }
  243. /*
  244. * WM8350 Controls
  245. */
  246. static int pga_event(struct snd_soc_dapm_widget *w,
  247. struct snd_kcontrol *kcontrol, int event)
  248. {
  249. struct snd_soc_codec *codec = w->codec;
  250. struct wm8350_data *wm8350_data = codec->private_data;
  251. struct wm8350_output *out;
  252. switch (w->shift) {
  253. case 0:
  254. case 1:
  255. out = &wm8350_data->out1;
  256. break;
  257. case 2:
  258. case 3:
  259. out = &wm8350_data->out2;
  260. break;
  261. default:
  262. BUG();
  263. return -1;
  264. }
  265. switch (event) {
  266. case SND_SOC_DAPM_POST_PMU:
  267. out->ramp = WM8350_RAMP_UP;
  268. out->active = 1;
  269. if (!delayed_work_pending(&codec->delayed_work))
  270. schedule_delayed_work(&codec->delayed_work,
  271. msecs_to_jiffies(1));
  272. break;
  273. case SND_SOC_DAPM_PRE_PMD:
  274. out->ramp = WM8350_RAMP_DOWN;
  275. out->active = 0;
  276. if (!delayed_work_pending(&codec->delayed_work))
  277. schedule_delayed_work(&codec->delayed_work,
  278. msecs_to_jiffies(1));
  279. break;
  280. }
  281. return 0;
  282. }
  283. static int wm8350_put_volsw_2r_vu(struct snd_kcontrol *kcontrol,
  284. struct snd_ctl_elem_value *ucontrol)
  285. {
  286. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  287. struct wm8350_data *wm8350_priv = codec->private_data;
  288. struct wm8350_output *out = NULL;
  289. struct soc_mixer_control *mc =
  290. (struct soc_mixer_control *)kcontrol->private_value;
  291. int ret;
  292. unsigned int reg = mc->reg;
  293. u16 val;
  294. /* For OUT1 and OUT2 we shadow the values and only actually write
  295. * them out when active in order to ensure the amplifier comes on
  296. * as quietly as possible. */
  297. switch (reg) {
  298. case WM8350_LOUT1_VOLUME:
  299. out = &wm8350_priv->out1;
  300. break;
  301. case WM8350_LOUT2_VOLUME:
  302. out = &wm8350_priv->out2;
  303. break;
  304. default:
  305. break;
  306. }
  307. if (out) {
  308. out->left_vol = ucontrol->value.integer.value[0];
  309. out->right_vol = ucontrol->value.integer.value[1];
  310. if (!out->active)
  311. return 1;
  312. }
  313. ret = snd_soc_put_volsw_2r(kcontrol, ucontrol);
  314. if (ret < 0)
  315. return ret;
  316. /* now hit the volume update bits (always bit 8) */
  317. val = wm8350_codec_read(codec, reg);
  318. wm8350_codec_write(codec, reg, val | WM8350_OUT1_VU);
  319. return 1;
  320. }
  321. static int wm8350_get_volsw_2r(struct snd_kcontrol *kcontrol,
  322. struct snd_ctl_elem_value *ucontrol)
  323. {
  324. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  325. struct wm8350_data *wm8350_priv = codec->private_data;
  326. struct wm8350_output *out1 = &wm8350_priv->out1;
  327. struct wm8350_output *out2 = &wm8350_priv->out2;
  328. struct soc_mixer_control *mc =
  329. (struct soc_mixer_control *)kcontrol->private_value;
  330. unsigned int reg = mc->reg;
  331. /* If these are cached registers use the cache */
  332. switch (reg) {
  333. case WM8350_LOUT1_VOLUME:
  334. ucontrol->value.integer.value[0] = out1->left_vol;
  335. ucontrol->value.integer.value[1] = out1->right_vol;
  336. return 0;
  337. case WM8350_LOUT2_VOLUME:
  338. ucontrol->value.integer.value[0] = out2->left_vol;
  339. ucontrol->value.integer.value[1] = out2->right_vol;
  340. return 0;
  341. default:
  342. break;
  343. }
  344. return snd_soc_get_volsw_2r(kcontrol, ucontrol);
  345. }
  346. /* double control with volume update */
  347. #define SOC_WM8350_DOUBLE_R_TLV(xname, reg_left, reg_right, xshift, xmax, \
  348. xinvert, tlv_array) \
  349. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = (xname), \
  350. .access = SNDRV_CTL_ELEM_ACCESS_TLV_READ | \
  351. SNDRV_CTL_ELEM_ACCESS_READWRITE | \
  352. SNDRV_CTL_ELEM_ACCESS_VOLATILE, \
  353. .tlv.p = (tlv_array), \
  354. .info = snd_soc_info_volsw_2r, \
  355. .get = wm8350_get_volsw_2r, .put = wm8350_put_volsw_2r_vu, \
  356. .private_value = (unsigned long)&(struct soc_mixer_control) \
  357. {.reg = reg_left, .rreg = reg_right, .shift = xshift, \
  358. .rshift = xshift, .max = xmax, .invert = xinvert}, }
  359. static const char *wm8350_deemp[] = { "None", "32kHz", "44.1kHz", "48kHz" };
  360. static const char *wm8350_pol[] = { "Normal", "Inv R", "Inv L", "Inv L & R" };
  361. static const char *wm8350_dacmutem[] = { "Normal", "Soft" };
  362. static const char *wm8350_dacmutes[] = { "Fast", "Slow" };
  363. static const char *wm8350_adcfilter[] = { "None", "High Pass" };
  364. static const char *wm8350_adchp[] = { "44.1kHz", "8kHz", "16kHz", "32kHz" };
  365. static const char *wm8350_lr[] = { "Left", "Right" };
  366. static const struct soc_enum wm8350_enum[] = {
  367. SOC_ENUM_SINGLE(WM8350_DAC_CONTROL, 4, 4, wm8350_deemp),
  368. SOC_ENUM_SINGLE(WM8350_DAC_CONTROL, 0, 4, wm8350_pol),
  369. SOC_ENUM_SINGLE(WM8350_DAC_MUTE_VOLUME, 14, 2, wm8350_dacmutem),
  370. SOC_ENUM_SINGLE(WM8350_DAC_MUTE_VOLUME, 13, 2, wm8350_dacmutes),
  371. SOC_ENUM_SINGLE(WM8350_ADC_CONTROL, 15, 2, wm8350_adcfilter),
  372. SOC_ENUM_SINGLE(WM8350_ADC_CONTROL, 8, 4, wm8350_adchp),
  373. SOC_ENUM_SINGLE(WM8350_ADC_CONTROL, 0, 4, wm8350_pol),
  374. SOC_ENUM_SINGLE(WM8350_INPUT_MIXER_VOLUME, 15, 2, wm8350_lr),
  375. };
  376. static DECLARE_TLV_DB_LINEAR(pre_amp_tlv, -1200, 3525);
  377. static DECLARE_TLV_DB_LINEAR(out_pga_tlv, -5700, 600);
  378. static DECLARE_TLV_DB_SCALE(dac_pcm_tlv, -7163, 36, 1);
  379. static DECLARE_TLV_DB_SCALE(adc_pcm_tlv, -12700, 50, 1);
  380. static DECLARE_TLV_DB_SCALE(out_mix_tlv, -1500, 300, 1);
  381. static const unsigned int capture_sd_tlv[] = {
  382. TLV_DB_RANGE_HEAD(2),
  383. 0, 12, TLV_DB_SCALE_ITEM(-3600, 300, 1),
  384. 13, 15, TLV_DB_SCALE_ITEM(0, 0, 0),
  385. };
  386. static const struct snd_kcontrol_new wm8350_snd_controls[] = {
  387. SOC_ENUM("Playback Deemphasis", wm8350_enum[0]),
  388. SOC_ENUM("Playback DAC Inversion", wm8350_enum[1]),
  389. SOC_WM8350_DOUBLE_R_TLV("Playback PCM Volume",
  390. WM8350_DAC_DIGITAL_VOLUME_L,
  391. WM8350_DAC_DIGITAL_VOLUME_R,
  392. 0, 255, 0, dac_pcm_tlv),
  393. SOC_ENUM("Playback PCM Mute Function", wm8350_enum[2]),
  394. SOC_ENUM("Playback PCM Mute Speed", wm8350_enum[3]),
  395. SOC_ENUM("Capture PCM Filter", wm8350_enum[4]),
  396. SOC_ENUM("Capture PCM HP Filter", wm8350_enum[5]),
  397. SOC_ENUM("Capture ADC Inversion", wm8350_enum[6]),
  398. SOC_WM8350_DOUBLE_R_TLV("Capture PCM Volume",
  399. WM8350_ADC_DIGITAL_VOLUME_L,
  400. WM8350_ADC_DIGITAL_VOLUME_R,
  401. 0, 255, 0, adc_pcm_tlv),
  402. SOC_DOUBLE_TLV("Capture Sidetone Volume",
  403. WM8350_ADC_DIVIDER,
  404. 8, 4, 15, 1, capture_sd_tlv),
  405. SOC_WM8350_DOUBLE_R_TLV("Capture Volume",
  406. WM8350_LEFT_INPUT_VOLUME,
  407. WM8350_RIGHT_INPUT_VOLUME,
  408. 2, 63, 0, pre_amp_tlv),
  409. SOC_DOUBLE_R("Capture ZC Switch",
  410. WM8350_LEFT_INPUT_VOLUME,
  411. WM8350_RIGHT_INPUT_VOLUME, 13, 1, 0),
  412. SOC_SINGLE_TLV("Left Input Left Sidetone Volume",
  413. WM8350_OUTPUT_LEFT_MIXER_VOLUME, 1, 7, 0, out_mix_tlv),
  414. SOC_SINGLE_TLV("Left Input Right Sidetone Volume",
  415. WM8350_OUTPUT_LEFT_MIXER_VOLUME,
  416. 5, 7, 0, out_mix_tlv),
  417. SOC_SINGLE_TLV("Left Input Bypass Volume",
  418. WM8350_OUTPUT_LEFT_MIXER_VOLUME,
  419. 9, 7, 0, out_mix_tlv),
  420. SOC_SINGLE_TLV("Right Input Left Sidetone Volume",
  421. WM8350_OUTPUT_RIGHT_MIXER_VOLUME,
  422. 1, 7, 0, out_mix_tlv),
  423. SOC_SINGLE_TLV("Right Input Right Sidetone Volume",
  424. WM8350_OUTPUT_RIGHT_MIXER_VOLUME,
  425. 5, 7, 0, out_mix_tlv),
  426. SOC_SINGLE_TLV("Right Input Bypass Volume",
  427. WM8350_OUTPUT_RIGHT_MIXER_VOLUME,
  428. 13, 7, 0, out_mix_tlv),
  429. SOC_SINGLE("Left Input Mixer +20dB Switch",
  430. WM8350_INPUT_MIXER_VOLUME_L, 0, 1, 0),
  431. SOC_SINGLE("Right Input Mixer +20dB Switch",
  432. WM8350_INPUT_MIXER_VOLUME_R, 0, 1, 0),
  433. SOC_SINGLE_TLV("Out4 Capture Volume",
  434. WM8350_INPUT_MIXER_VOLUME,
  435. 1, 7, 0, out_mix_tlv),
  436. SOC_WM8350_DOUBLE_R_TLV("Out1 Playback Volume",
  437. WM8350_LOUT1_VOLUME,
  438. WM8350_ROUT1_VOLUME,
  439. 2, 63, 0, out_pga_tlv),
  440. SOC_DOUBLE_R("Out1 Playback ZC Switch",
  441. WM8350_LOUT1_VOLUME,
  442. WM8350_ROUT1_VOLUME, 13, 1, 0),
  443. SOC_WM8350_DOUBLE_R_TLV("Out2 Playback Volume",
  444. WM8350_LOUT2_VOLUME,
  445. WM8350_ROUT2_VOLUME,
  446. 2, 63, 0, out_pga_tlv),
  447. SOC_DOUBLE_R("Out2 Playback ZC Switch", WM8350_LOUT2_VOLUME,
  448. WM8350_ROUT2_VOLUME, 13, 1, 0),
  449. SOC_SINGLE("Out2 Right Invert Switch", WM8350_ROUT2_VOLUME, 10, 1, 0),
  450. SOC_SINGLE_TLV("Out2 Beep Volume", WM8350_BEEP_VOLUME,
  451. 5, 7, 0, out_mix_tlv),
  452. SOC_DOUBLE_R("Out1 Playback Switch",
  453. WM8350_LOUT1_VOLUME,
  454. WM8350_ROUT1_VOLUME,
  455. 14, 1, 1),
  456. SOC_DOUBLE_R("Out2 Playback Switch",
  457. WM8350_LOUT2_VOLUME,
  458. WM8350_ROUT2_VOLUME,
  459. 14, 1, 1),
  460. };
  461. /*
  462. * DAPM Controls
  463. */
  464. /* Left Playback Mixer */
  465. static const struct snd_kcontrol_new wm8350_left_play_mixer_controls[] = {
  466. SOC_DAPM_SINGLE("Playback Switch",
  467. WM8350_LEFT_MIXER_CONTROL, 11, 1, 0),
  468. SOC_DAPM_SINGLE("Left Bypass Switch",
  469. WM8350_LEFT_MIXER_CONTROL, 2, 1, 0),
  470. SOC_DAPM_SINGLE("Right Playback Switch",
  471. WM8350_LEFT_MIXER_CONTROL, 12, 1, 0),
  472. SOC_DAPM_SINGLE("Left Sidetone Switch",
  473. WM8350_LEFT_MIXER_CONTROL, 0, 1, 0),
  474. SOC_DAPM_SINGLE("Right Sidetone Switch",
  475. WM8350_LEFT_MIXER_CONTROL, 1, 1, 0),
  476. };
  477. /* Right Playback Mixer */
  478. static const struct snd_kcontrol_new wm8350_right_play_mixer_controls[] = {
  479. SOC_DAPM_SINGLE("Playback Switch",
  480. WM8350_RIGHT_MIXER_CONTROL, 12, 1, 0),
  481. SOC_DAPM_SINGLE("Right Bypass Switch",
  482. WM8350_RIGHT_MIXER_CONTROL, 3, 1, 0),
  483. SOC_DAPM_SINGLE("Left Playback Switch",
  484. WM8350_RIGHT_MIXER_CONTROL, 11, 1, 0),
  485. SOC_DAPM_SINGLE("Left Sidetone Switch",
  486. WM8350_RIGHT_MIXER_CONTROL, 0, 1, 0),
  487. SOC_DAPM_SINGLE("Right Sidetone Switch",
  488. WM8350_RIGHT_MIXER_CONTROL, 1, 1, 0),
  489. };
  490. /* Out4 Mixer */
  491. static const struct snd_kcontrol_new wm8350_out4_mixer_controls[] = {
  492. SOC_DAPM_SINGLE("Right Playback Switch",
  493. WM8350_OUT4_MIXER_CONTROL, 12, 1, 0),
  494. SOC_DAPM_SINGLE("Left Playback Switch",
  495. WM8350_OUT4_MIXER_CONTROL, 11, 1, 0),
  496. SOC_DAPM_SINGLE("Right Capture Switch",
  497. WM8350_OUT4_MIXER_CONTROL, 9, 1, 0),
  498. SOC_DAPM_SINGLE("Out3 Playback Switch",
  499. WM8350_OUT4_MIXER_CONTROL, 2, 1, 0),
  500. SOC_DAPM_SINGLE("Right Mixer Switch",
  501. WM8350_OUT4_MIXER_CONTROL, 1, 1, 0),
  502. SOC_DAPM_SINGLE("Left Mixer Switch",
  503. WM8350_OUT4_MIXER_CONTROL, 0, 1, 0),
  504. };
  505. /* Out3 Mixer */
  506. static const struct snd_kcontrol_new wm8350_out3_mixer_controls[] = {
  507. SOC_DAPM_SINGLE("Left Playback Switch",
  508. WM8350_OUT3_MIXER_CONTROL, 11, 1, 0),
  509. SOC_DAPM_SINGLE("Left Capture Switch",
  510. WM8350_OUT3_MIXER_CONTROL, 8, 1, 0),
  511. SOC_DAPM_SINGLE("Out4 Playback Switch",
  512. WM8350_OUT3_MIXER_CONTROL, 3, 1, 0),
  513. SOC_DAPM_SINGLE("Left Mixer Switch",
  514. WM8350_OUT3_MIXER_CONTROL, 0, 1, 0),
  515. };
  516. /* Left Input Mixer */
  517. static const struct snd_kcontrol_new wm8350_left_capt_mixer_controls[] = {
  518. SOC_DAPM_SINGLE_TLV("L2 Capture Volume",
  519. WM8350_INPUT_MIXER_VOLUME_L, 1, 7, 0, out_mix_tlv),
  520. SOC_DAPM_SINGLE_TLV("L3 Capture Volume",
  521. WM8350_INPUT_MIXER_VOLUME_L, 9, 7, 0, out_mix_tlv),
  522. SOC_DAPM_SINGLE("PGA Capture Switch",
  523. WM8350_LEFT_INPUT_VOLUME, 14, 1, 1),
  524. };
  525. /* Right Input Mixer */
  526. static const struct snd_kcontrol_new wm8350_right_capt_mixer_controls[] = {
  527. SOC_DAPM_SINGLE_TLV("L2 Capture Volume",
  528. WM8350_INPUT_MIXER_VOLUME_R, 5, 7, 0, out_mix_tlv),
  529. SOC_DAPM_SINGLE_TLV("L3 Capture Volume",
  530. WM8350_INPUT_MIXER_VOLUME_R, 13, 7, 0, out_mix_tlv),
  531. SOC_DAPM_SINGLE("PGA Capture Switch",
  532. WM8350_RIGHT_INPUT_VOLUME, 14, 1, 1),
  533. };
  534. /* Left Mic Mixer */
  535. static const struct snd_kcontrol_new wm8350_left_mic_mixer_controls[] = {
  536. SOC_DAPM_SINGLE("INN Capture Switch", WM8350_INPUT_CONTROL, 1, 1, 0),
  537. SOC_DAPM_SINGLE("INP Capture Switch", WM8350_INPUT_CONTROL, 0, 1, 0),
  538. SOC_DAPM_SINGLE("IN2 Capture Switch", WM8350_INPUT_CONTROL, 2, 1, 0),
  539. };
  540. /* Right Mic Mixer */
  541. static const struct snd_kcontrol_new wm8350_right_mic_mixer_controls[] = {
  542. SOC_DAPM_SINGLE("INN Capture Switch", WM8350_INPUT_CONTROL, 9, 1, 0),
  543. SOC_DAPM_SINGLE("INP Capture Switch", WM8350_INPUT_CONTROL, 8, 1, 0),
  544. SOC_DAPM_SINGLE("IN2 Capture Switch", WM8350_INPUT_CONTROL, 10, 1, 0),
  545. };
  546. /* Beep Switch */
  547. static const struct snd_kcontrol_new wm8350_beep_switch_controls =
  548. SOC_DAPM_SINGLE("Switch", WM8350_BEEP_VOLUME, 15, 1, 1);
  549. /* Out4 Capture Mux */
  550. static const struct snd_kcontrol_new wm8350_out4_capture_controls =
  551. SOC_DAPM_ENUM("Route", wm8350_enum[7]);
  552. static const struct snd_soc_dapm_widget wm8350_dapm_widgets[] = {
  553. SND_SOC_DAPM_PGA("IN3R PGA", WM8350_POWER_MGMT_2, 11, 0, NULL, 0),
  554. SND_SOC_DAPM_PGA("IN3L PGA", WM8350_POWER_MGMT_2, 10, 0, NULL, 0),
  555. SND_SOC_DAPM_PGA_E("Right Out2 PGA", WM8350_POWER_MGMT_3, 3, 0, NULL,
  556. 0, pga_event,
  557. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  558. SND_SOC_DAPM_PGA_E("Left Out2 PGA", WM8350_POWER_MGMT_3, 2, 0, NULL, 0,
  559. pga_event,
  560. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  561. SND_SOC_DAPM_PGA_E("Right Out1 PGA", WM8350_POWER_MGMT_3, 1, 0, NULL,
  562. 0, pga_event,
  563. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  564. SND_SOC_DAPM_PGA_E("Left Out1 PGA", WM8350_POWER_MGMT_3, 0, 0, NULL, 0,
  565. pga_event,
  566. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  567. SND_SOC_DAPM_MIXER("Right Capture Mixer", WM8350_POWER_MGMT_2,
  568. 7, 0, &wm8350_right_capt_mixer_controls[0],
  569. ARRAY_SIZE(wm8350_right_capt_mixer_controls)),
  570. SND_SOC_DAPM_MIXER("Left Capture Mixer", WM8350_POWER_MGMT_2,
  571. 6, 0, &wm8350_left_capt_mixer_controls[0],
  572. ARRAY_SIZE(wm8350_left_capt_mixer_controls)),
  573. SND_SOC_DAPM_MIXER("Out4 Mixer", WM8350_POWER_MGMT_2, 5, 0,
  574. &wm8350_out4_mixer_controls[0],
  575. ARRAY_SIZE(wm8350_out4_mixer_controls)),
  576. SND_SOC_DAPM_MIXER("Out3 Mixer", WM8350_POWER_MGMT_2, 4, 0,
  577. &wm8350_out3_mixer_controls[0],
  578. ARRAY_SIZE(wm8350_out3_mixer_controls)),
  579. SND_SOC_DAPM_MIXER("Right Playback Mixer", WM8350_POWER_MGMT_2, 1, 0,
  580. &wm8350_right_play_mixer_controls[0],
  581. ARRAY_SIZE(wm8350_right_play_mixer_controls)),
  582. SND_SOC_DAPM_MIXER("Left Playback Mixer", WM8350_POWER_MGMT_2, 0, 0,
  583. &wm8350_left_play_mixer_controls[0],
  584. ARRAY_SIZE(wm8350_left_play_mixer_controls)),
  585. SND_SOC_DAPM_MIXER("Left Mic Mixer", WM8350_POWER_MGMT_2, 8, 0,
  586. &wm8350_left_mic_mixer_controls[0],
  587. ARRAY_SIZE(wm8350_left_mic_mixer_controls)),
  588. SND_SOC_DAPM_MIXER("Right Mic Mixer", WM8350_POWER_MGMT_2, 9, 0,
  589. &wm8350_right_mic_mixer_controls[0],
  590. ARRAY_SIZE(wm8350_right_mic_mixer_controls)),
  591. /* virtual mixer for Beep and Out2R */
  592. SND_SOC_DAPM_MIXER("Out2 Mixer", SND_SOC_NOPM, 0, 0, NULL, 0),
  593. SND_SOC_DAPM_SWITCH("Beep", WM8350_POWER_MGMT_3, 7, 0,
  594. &wm8350_beep_switch_controls),
  595. SND_SOC_DAPM_ADC("Right ADC", "Right Capture",
  596. WM8350_POWER_MGMT_4, 3, 0),
  597. SND_SOC_DAPM_ADC("Left ADC", "Left Capture",
  598. WM8350_POWER_MGMT_4, 2, 0),
  599. SND_SOC_DAPM_DAC("Right DAC", "Right Playback",
  600. WM8350_POWER_MGMT_4, 5, 0),
  601. SND_SOC_DAPM_DAC("Left DAC", "Left Playback",
  602. WM8350_POWER_MGMT_4, 4, 0),
  603. SND_SOC_DAPM_MICBIAS("Mic Bias", WM8350_POWER_MGMT_1, 4, 0),
  604. SND_SOC_DAPM_MUX("Out4 Capture Channel", SND_SOC_NOPM, 0, 0,
  605. &wm8350_out4_capture_controls),
  606. SND_SOC_DAPM_OUTPUT("OUT1R"),
  607. SND_SOC_DAPM_OUTPUT("OUT1L"),
  608. SND_SOC_DAPM_OUTPUT("OUT2R"),
  609. SND_SOC_DAPM_OUTPUT("OUT2L"),
  610. SND_SOC_DAPM_OUTPUT("OUT3"),
  611. SND_SOC_DAPM_OUTPUT("OUT4"),
  612. SND_SOC_DAPM_INPUT("IN1RN"),
  613. SND_SOC_DAPM_INPUT("IN1RP"),
  614. SND_SOC_DAPM_INPUT("IN2R"),
  615. SND_SOC_DAPM_INPUT("IN1LP"),
  616. SND_SOC_DAPM_INPUT("IN1LN"),
  617. SND_SOC_DAPM_INPUT("IN2L"),
  618. SND_SOC_DAPM_INPUT("IN3R"),
  619. SND_SOC_DAPM_INPUT("IN3L"),
  620. };
  621. static const struct snd_soc_dapm_route audio_map[] = {
  622. /* left playback mixer */
  623. {"Left Playback Mixer", "Playback Switch", "Left DAC"},
  624. {"Left Playback Mixer", "Left Bypass Switch", "IN3L PGA"},
  625. {"Left Playback Mixer", "Right Playback Switch", "Right DAC"},
  626. {"Left Playback Mixer", "Left Sidetone Switch", "Left Mic Mixer"},
  627. {"Left Playback Mixer", "Right Sidetone Switch", "Right Mic Mixer"},
  628. /* right playback mixer */
  629. {"Right Playback Mixer", "Playback Switch", "Right DAC"},
  630. {"Right Playback Mixer", "Right Bypass Switch", "IN3R PGA"},
  631. {"Right Playback Mixer", "Left Playback Switch", "Left DAC"},
  632. {"Right Playback Mixer", "Left Sidetone Switch", "Left Mic Mixer"},
  633. {"Right Playback Mixer", "Right Sidetone Switch", "Right Mic Mixer"},
  634. /* out4 playback mixer */
  635. {"Out4 Mixer", "Right Playback Switch", "Right DAC"},
  636. {"Out4 Mixer", "Left Playback Switch", "Left DAC"},
  637. {"Out4 Mixer", "Right Capture Switch", "Right Capture Mixer"},
  638. {"Out4 Mixer", "Out3 Playback Switch", "Out3 Mixer"},
  639. {"Out4 Mixer", "Right Mixer Switch", "Right Playback Mixer"},
  640. {"Out4 Mixer", "Left Mixer Switch", "Left Playback Mixer"},
  641. {"OUT4", NULL, "Out4 Mixer"},
  642. /* out3 playback mixer */
  643. {"Out3 Mixer", "Left Playback Switch", "Left DAC"},
  644. {"Out3 Mixer", "Left Capture Switch", "Left Capture Mixer"},
  645. {"Out3 Mixer", "Left Mixer Switch", "Left Playback Mixer"},
  646. {"Out3 Mixer", "Out4 Playback Switch", "Out4 Mixer"},
  647. {"OUT3", NULL, "Out3 Mixer"},
  648. /* out2 */
  649. {"Right Out2 PGA", NULL, "Right Playback Mixer"},
  650. {"Left Out2 PGA", NULL, "Left Playback Mixer"},
  651. {"OUT2L", NULL, "Left Out2 PGA"},
  652. {"OUT2R", NULL, "Right Out2 PGA"},
  653. /* out1 */
  654. {"Right Out1 PGA", NULL, "Right Playback Mixer"},
  655. {"Left Out1 PGA", NULL, "Left Playback Mixer"},
  656. {"OUT1L", NULL, "Left Out1 PGA"},
  657. {"OUT1R", NULL, "Right Out1 PGA"},
  658. /* ADCs */
  659. {"Left ADC", NULL, "Left Capture Mixer"},
  660. {"Right ADC", NULL, "Right Capture Mixer"},
  661. /* Left capture mixer */
  662. {"Left Capture Mixer", "L2 Capture Volume", "IN2L"},
  663. {"Left Capture Mixer", "L3 Capture Volume", "IN3L PGA"},
  664. {"Left Capture Mixer", "PGA Capture Switch", "Left Mic Mixer"},
  665. {"Left Capture Mixer", NULL, "Out4 Capture Channel"},
  666. /* Right capture mixer */
  667. {"Right Capture Mixer", "L2 Capture Volume", "IN2R"},
  668. {"Right Capture Mixer", "L3 Capture Volume", "IN3R PGA"},
  669. {"Right Capture Mixer", "PGA Capture Switch", "Right Mic Mixer"},
  670. {"Right Capture Mixer", NULL, "Out4 Capture Channel"},
  671. /* L3 Inputs */
  672. {"IN3L PGA", NULL, "IN3L"},
  673. {"IN3R PGA", NULL, "IN3R"},
  674. /* Left Mic mixer */
  675. {"Left Mic Mixer", "INN Capture Switch", "IN1LN"},
  676. {"Left Mic Mixer", "INP Capture Switch", "IN1LP"},
  677. {"Left Mic Mixer", "IN2 Capture Switch", "IN2L"},
  678. /* Right Mic mixer */
  679. {"Right Mic Mixer", "INN Capture Switch", "IN1RN"},
  680. {"Right Mic Mixer", "INP Capture Switch", "IN1RP"},
  681. {"Right Mic Mixer", "IN2 Capture Switch", "IN2R"},
  682. /* out 4 capture */
  683. {"Out4 Capture Channel", NULL, "Out4 Mixer"},
  684. /* Beep */
  685. {"Beep", NULL, "IN3R PGA"},
  686. };
  687. static int wm8350_add_widgets(struct snd_soc_codec *codec)
  688. {
  689. int ret;
  690. ret = snd_soc_dapm_new_controls(codec,
  691. wm8350_dapm_widgets,
  692. ARRAY_SIZE(wm8350_dapm_widgets));
  693. if (ret != 0) {
  694. dev_err(codec->dev, "dapm control register failed\n");
  695. return ret;
  696. }
  697. /* set up audio paths */
  698. ret = snd_soc_dapm_add_routes(codec, audio_map, ARRAY_SIZE(audio_map));
  699. if (ret != 0) {
  700. dev_err(codec->dev, "DAPM route register failed\n");
  701. return ret;
  702. }
  703. return 0;
  704. }
  705. static int wm8350_set_dai_sysclk(struct snd_soc_dai *codec_dai,
  706. int clk_id, unsigned int freq, int dir)
  707. {
  708. struct snd_soc_codec *codec = codec_dai->codec;
  709. struct wm8350 *wm8350 = codec->control_data;
  710. u16 fll_4;
  711. switch (clk_id) {
  712. case WM8350_MCLK_SEL_MCLK:
  713. wm8350_clear_bits(wm8350, WM8350_CLOCK_CONTROL_1,
  714. WM8350_MCLK_SEL);
  715. break;
  716. case WM8350_MCLK_SEL_PLL_MCLK:
  717. case WM8350_MCLK_SEL_PLL_DAC:
  718. case WM8350_MCLK_SEL_PLL_ADC:
  719. case WM8350_MCLK_SEL_PLL_32K:
  720. wm8350_set_bits(wm8350, WM8350_CLOCK_CONTROL_1,
  721. WM8350_MCLK_SEL);
  722. fll_4 = wm8350_codec_read(codec, WM8350_FLL_CONTROL_4) &
  723. ~WM8350_FLL_CLK_SRC_MASK;
  724. wm8350_codec_write(codec, WM8350_FLL_CONTROL_4, fll_4 | clk_id);
  725. break;
  726. }
  727. /* MCLK direction */
  728. if (dir == WM8350_MCLK_DIR_OUT)
  729. wm8350_set_bits(wm8350, WM8350_CLOCK_CONTROL_2,
  730. WM8350_MCLK_DIR);
  731. else
  732. wm8350_clear_bits(wm8350, WM8350_CLOCK_CONTROL_2,
  733. WM8350_MCLK_DIR);
  734. return 0;
  735. }
  736. static int wm8350_set_clkdiv(struct snd_soc_dai *codec_dai, int div_id, int div)
  737. {
  738. struct snd_soc_codec *codec = codec_dai->codec;
  739. u16 val;
  740. switch (div_id) {
  741. case WM8350_ADC_CLKDIV:
  742. val = wm8350_codec_read(codec, WM8350_ADC_DIVIDER) &
  743. ~WM8350_ADC_CLKDIV_MASK;
  744. wm8350_codec_write(codec, WM8350_ADC_DIVIDER, val | div);
  745. break;
  746. case WM8350_DAC_CLKDIV:
  747. val = wm8350_codec_read(codec, WM8350_DAC_CLOCK_CONTROL) &
  748. ~WM8350_DAC_CLKDIV_MASK;
  749. wm8350_codec_write(codec, WM8350_DAC_CLOCK_CONTROL, val | div);
  750. break;
  751. case WM8350_BCLK_CLKDIV:
  752. val = wm8350_codec_read(codec, WM8350_CLOCK_CONTROL_1) &
  753. ~WM8350_BCLK_DIV_MASK;
  754. wm8350_codec_write(codec, WM8350_CLOCK_CONTROL_1, val | div);
  755. break;
  756. case WM8350_OPCLK_CLKDIV:
  757. val = wm8350_codec_read(codec, WM8350_CLOCK_CONTROL_1) &
  758. ~WM8350_OPCLK_DIV_MASK;
  759. wm8350_codec_write(codec, WM8350_CLOCK_CONTROL_1, val | div);
  760. break;
  761. case WM8350_SYS_CLKDIV:
  762. val = wm8350_codec_read(codec, WM8350_CLOCK_CONTROL_1) &
  763. ~WM8350_MCLK_DIV_MASK;
  764. wm8350_codec_write(codec, WM8350_CLOCK_CONTROL_1, val | div);
  765. break;
  766. case WM8350_DACLR_CLKDIV:
  767. val = wm8350_codec_read(codec, WM8350_DAC_LR_RATE) &
  768. ~WM8350_DACLRC_RATE_MASK;
  769. wm8350_codec_write(codec, WM8350_DAC_LR_RATE, val | div);
  770. break;
  771. case WM8350_ADCLR_CLKDIV:
  772. val = wm8350_codec_read(codec, WM8350_ADC_LR_RATE) &
  773. ~WM8350_ADCLRC_RATE_MASK;
  774. wm8350_codec_write(codec, WM8350_ADC_LR_RATE, val | div);
  775. break;
  776. default:
  777. return -EINVAL;
  778. }
  779. return 0;
  780. }
  781. static int wm8350_set_dai_fmt(struct snd_soc_dai *codec_dai, unsigned int fmt)
  782. {
  783. struct snd_soc_codec *codec = codec_dai->codec;
  784. u16 iface = wm8350_codec_read(codec, WM8350_AI_FORMATING) &
  785. ~(WM8350_AIF_BCLK_INV | WM8350_AIF_LRCLK_INV | WM8350_AIF_FMT_MASK);
  786. u16 master = wm8350_codec_read(codec, WM8350_AI_DAC_CONTROL) &
  787. ~WM8350_BCLK_MSTR;
  788. u16 dac_lrc = wm8350_codec_read(codec, WM8350_DAC_LR_RATE) &
  789. ~WM8350_DACLRC_ENA;
  790. u16 adc_lrc = wm8350_codec_read(codec, WM8350_ADC_LR_RATE) &
  791. ~WM8350_ADCLRC_ENA;
  792. /* set master/slave audio interface */
  793. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  794. case SND_SOC_DAIFMT_CBM_CFM:
  795. master |= WM8350_BCLK_MSTR;
  796. dac_lrc |= WM8350_DACLRC_ENA;
  797. adc_lrc |= WM8350_ADCLRC_ENA;
  798. break;
  799. case SND_SOC_DAIFMT_CBS_CFS:
  800. break;
  801. default:
  802. return -EINVAL;
  803. }
  804. /* interface format */
  805. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  806. case SND_SOC_DAIFMT_I2S:
  807. iface |= 0x2 << 8;
  808. break;
  809. case SND_SOC_DAIFMT_RIGHT_J:
  810. break;
  811. case SND_SOC_DAIFMT_LEFT_J:
  812. iface |= 0x1 << 8;
  813. break;
  814. case SND_SOC_DAIFMT_DSP_A:
  815. iface |= 0x3 << 8;
  816. break;
  817. case SND_SOC_DAIFMT_DSP_B:
  818. iface |= 0x3 << 8 | WM8350_AIF_LRCLK_INV;
  819. break;
  820. default:
  821. return -EINVAL;
  822. }
  823. /* clock inversion */
  824. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  825. case SND_SOC_DAIFMT_NB_NF:
  826. break;
  827. case SND_SOC_DAIFMT_IB_IF:
  828. iface |= WM8350_AIF_LRCLK_INV | WM8350_AIF_BCLK_INV;
  829. break;
  830. case SND_SOC_DAIFMT_IB_NF:
  831. iface |= WM8350_AIF_BCLK_INV;
  832. break;
  833. case SND_SOC_DAIFMT_NB_IF:
  834. iface |= WM8350_AIF_LRCLK_INV;
  835. break;
  836. default:
  837. return -EINVAL;
  838. }
  839. wm8350_codec_write(codec, WM8350_AI_FORMATING, iface);
  840. wm8350_codec_write(codec, WM8350_AI_DAC_CONTROL, master);
  841. wm8350_codec_write(codec, WM8350_DAC_LR_RATE, dac_lrc);
  842. wm8350_codec_write(codec, WM8350_ADC_LR_RATE, adc_lrc);
  843. return 0;
  844. }
  845. static int wm8350_pcm_trigger(struct snd_pcm_substream *substream,
  846. int cmd, struct snd_soc_dai *codec_dai)
  847. {
  848. struct snd_soc_codec *codec = codec_dai->codec;
  849. int master = wm8350_codec_cache_read(codec, WM8350_AI_DAC_CONTROL) &
  850. WM8350_BCLK_MSTR;
  851. int enabled = 0;
  852. /* Check that the DACs or ADCs are enabled since they are
  853. * required for LRC in master mode. The DACs or ADCs need a
  854. * valid audio path i.e. pin -> ADC or DAC -> pin before
  855. * the LRC will be enabled in master mode. */
  856. if (!master || cmd != SNDRV_PCM_TRIGGER_START)
  857. return 0;
  858. if (substream->stream == SNDRV_PCM_STREAM_CAPTURE) {
  859. enabled = wm8350_codec_cache_read(codec, WM8350_POWER_MGMT_4) &
  860. (WM8350_ADCR_ENA | WM8350_ADCL_ENA);
  861. } else {
  862. enabled = wm8350_codec_cache_read(codec, WM8350_POWER_MGMT_4) &
  863. (WM8350_DACR_ENA | WM8350_DACL_ENA);
  864. }
  865. if (!enabled) {
  866. dev_err(codec->dev,
  867. "%s: invalid audio path - no clocks available\n",
  868. __func__);
  869. return -EINVAL;
  870. }
  871. return 0;
  872. }
  873. static int wm8350_pcm_hw_params(struct snd_pcm_substream *substream,
  874. struct snd_pcm_hw_params *params,
  875. struct snd_soc_dai *codec_dai)
  876. {
  877. struct snd_soc_codec *codec = codec_dai->codec;
  878. struct wm8350 *wm8350 = codec->control_data;
  879. u16 iface = wm8350_codec_read(codec, WM8350_AI_FORMATING) &
  880. ~WM8350_AIF_WL_MASK;
  881. /* bit size */
  882. switch (params_format(params)) {
  883. case SNDRV_PCM_FORMAT_S16_LE:
  884. break;
  885. case SNDRV_PCM_FORMAT_S20_3LE:
  886. iface |= 0x1 << 10;
  887. break;
  888. case SNDRV_PCM_FORMAT_S24_LE:
  889. iface |= 0x2 << 10;
  890. break;
  891. case SNDRV_PCM_FORMAT_S32_LE:
  892. iface |= 0x3 << 10;
  893. break;
  894. }
  895. wm8350_codec_write(codec, WM8350_AI_FORMATING, iface);
  896. /* The sloping stopband filter is recommended for use with
  897. * lower sample rates to improve performance.
  898. */
  899. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  900. if (params_rate(params) < 24000)
  901. wm8350_set_bits(wm8350, WM8350_DAC_MUTE_VOLUME,
  902. WM8350_DAC_SB_FILT);
  903. else
  904. wm8350_clear_bits(wm8350, WM8350_DAC_MUTE_VOLUME,
  905. WM8350_DAC_SB_FILT);
  906. }
  907. return 0;
  908. }
  909. static int wm8350_mute(struct snd_soc_dai *dai, int mute)
  910. {
  911. struct snd_soc_codec *codec = dai->codec;
  912. struct wm8350 *wm8350 = codec->control_data;
  913. if (mute)
  914. wm8350_set_bits(wm8350, WM8350_DAC_MUTE, WM8350_DAC_MUTE_ENA);
  915. else
  916. wm8350_clear_bits(wm8350, WM8350_DAC_MUTE, WM8350_DAC_MUTE_ENA);
  917. return 0;
  918. }
  919. /* FLL divisors */
  920. struct _fll_div {
  921. int div; /* FLL_OUTDIV */
  922. int n;
  923. int k;
  924. int ratio; /* FLL_FRATIO */
  925. };
  926. /* The size in bits of the fll divide multiplied by 10
  927. * to allow rounding later */
  928. #define FIXED_FLL_SIZE ((1 << 16) * 10)
  929. static inline int fll_factors(struct _fll_div *fll_div, unsigned int input,
  930. unsigned int output)
  931. {
  932. u64 Kpart;
  933. unsigned int t1, t2, K, Nmod;
  934. if (output >= 2815250 && output <= 3125000)
  935. fll_div->div = 0x4;
  936. else if (output >= 5625000 && output <= 6250000)
  937. fll_div->div = 0x3;
  938. else if (output >= 11250000 && output <= 12500000)
  939. fll_div->div = 0x2;
  940. else if (output >= 22500000 && output <= 25000000)
  941. fll_div->div = 0x1;
  942. else {
  943. printk(KERN_ERR "wm8350: fll freq %d out of range\n", output);
  944. return -EINVAL;
  945. }
  946. if (input > 48000)
  947. fll_div->ratio = 1;
  948. else
  949. fll_div->ratio = 8;
  950. t1 = output * (1 << (fll_div->div + 1));
  951. t2 = input * fll_div->ratio;
  952. fll_div->n = t1 / t2;
  953. Nmod = t1 % t2;
  954. if (Nmod) {
  955. Kpart = FIXED_FLL_SIZE * (long long)Nmod;
  956. do_div(Kpart, t2);
  957. K = Kpart & 0xFFFFFFFF;
  958. /* Check if we need to round */
  959. if ((K % 10) >= 5)
  960. K += 5;
  961. /* Move down to proper range now rounding is done */
  962. K /= 10;
  963. fll_div->k = K;
  964. } else
  965. fll_div->k = 0;
  966. return 0;
  967. }
  968. static int wm8350_set_fll(struct snd_soc_dai *codec_dai,
  969. int pll_id, int source, unsigned int freq_in,
  970. unsigned int freq_out)
  971. {
  972. struct snd_soc_codec *codec = codec_dai->codec;
  973. struct wm8350 *wm8350 = codec->control_data;
  974. struct wm8350_data *priv = codec->private_data;
  975. struct _fll_div fll_div;
  976. int ret = 0;
  977. u16 fll_1, fll_4;
  978. if (freq_in == priv->fll_freq_in && freq_out == priv->fll_freq_out)
  979. return 0;
  980. /* power down FLL - we need to do this for reconfiguration */
  981. wm8350_clear_bits(wm8350, WM8350_POWER_MGMT_4,
  982. WM8350_FLL_ENA | WM8350_FLL_OSC_ENA);
  983. if (freq_out == 0 || freq_in == 0)
  984. return ret;
  985. ret = fll_factors(&fll_div, freq_in, freq_out);
  986. if (ret < 0)
  987. return ret;
  988. dev_dbg(wm8350->dev,
  989. "FLL in %u FLL out %u N 0x%x K 0x%x div %d ratio %d",
  990. freq_in, freq_out, fll_div.n, fll_div.k, fll_div.div,
  991. fll_div.ratio);
  992. /* set up N.K & dividers */
  993. fll_1 = wm8350_codec_read(codec, WM8350_FLL_CONTROL_1) &
  994. ~(WM8350_FLL_OUTDIV_MASK | WM8350_FLL_RSP_RATE_MASK | 0xc000);
  995. wm8350_codec_write(codec, WM8350_FLL_CONTROL_1,
  996. fll_1 | (fll_div.div << 8) | 0x50);
  997. wm8350_codec_write(codec, WM8350_FLL_CONTROL_2,
  998. (fll_div.ratio << 11) | (fll_div.
  999. n & WM8350_FLL_N_MASK));
  1000. wm8350_codec_write(codec, WM8350_FLL_CONTROL_3, fll_div.k);
  1001. fll_4 = wm8350_codec_read(codec, WM8350_FLL_CONTROL_4) &
  1002. ~(WM8350_FLL_FRAC | WM8350_FLL_SLOW_LOCK_REF);
  1003. wm8350_codec_write(codec, WM8350_FLL_CONTROL_4,
  1004. fll_4 | (fll_div.k ? WM8350_FLL_FRAC : 0) |
  1005. (fll_div.ratio == 8 ? WM8350_FLL_SLOW_LOCK_REF : 0));
  1006. /* power FLL on */
  1007. wm8350_set_bits(wm8350, WM8350_POWER_MGMT_4, WM8350_FLL_OSC_ENA);
  1008. wm8350_set_bits(wm8350, WM8350_POWER_MGMT_4, WM8350_FLL_ENA);
  1009. priv->fll_freq_out = freq_out;
  1010. priv->fll_freq_in = freq_in;
  1011. return 0;
  1012. }
  1013. static int wm8350_set_bias_level(struct snd_soc_codec *codec,
  1014. enum snd_soc_bias_level level)
  1015. {
  1016. struct wm8350 *wm8350 = codec->control_data;
  1017. struct wm8350_data *priv = codec->private_data;
  1018. struct wm8350_audio_platform_data *platform =
  1019. wm8350->codec.platform_data;
  1020. u16 pm1;
  1021. int ret;
  1022. switch (level) {
  1023. case SND_SOC_BIAS_ON:
  1024. pm1 = wm8350_reg_read(wm8350, WM8350_POWER_MGMT_1) &
  1025. ~(WM8350_VMID_MASK | WM8350_CODEC_ISEL_MASK);
  1026. wm8350_reg_write(wm8350, WM8350_POWER_MGMT_1,
  1027. pm1 | WM8350_VMID_50K |
  1028. platform->codec_current_on << 14);
  1029. break;
  1030. case SND_SOC_BIAS_PREPARE:
  1031. pm1 = wm8350_reg_read(wm8350, WM8350_POWER_MGMT_1);
  1032. pm1 &= ~WM8350_VMID_MASK;
  1033. wm8350_reg_write(wm8350, WM8350_POWER_MGMT_1,
  1034. pm1 | WM8350_VMID_50K);
  1035. break;
  1036. case SND_SOC_BIAS_STANDBY:
  1037. if (codec->bias_level == SND_SOC_BIAS_OFF) {
  1038. ret = regulator_bulk_enable(ARRAY_SIZE(priv->supplies),
  1039. priv->supplies);
  1040. if (ret != 0)
  1041. return ret;
  1042. /* Enable the system clock */
  1043. wm8350_set_bits(wm8350, WM8350_POWER_MGMT_4,
  1044. WM8350_SYSCLK_ENA);
  1045. /* mute DAC & outputs */
  1046. wm8350_set_bits(wm8350, WM8350_DAC_MUTE,
  1047. WM8350_DAC_MUTE_ENA);
  1048. /* discharge cap memory */
  1049. wm8350_reg_write(wm8350, WM8350_ANTI_POP_CONTROL,
  1050. platform->dis_out1 |
  1051. (platform->dis_out2 << 2) |
  1052. (platform->dis_out3 << 4) |
  1053. (platform->dis_out4 << 6));
  1054. /* wait for discharge */
  1055. schedule_timeout_interruptible(msecs_to_jiffies
  1056. (platform->
  1057. cap_discharge_msecs));
  1058. /* enable antipop */
  1059. wm8350_reg_write(wm8350, WM8350_ANTI_POP_CONTROL,
  1060. (platform->vmid_s_curve << 8));
  1061. /* ramp up vmid */
  1062. wm8350_reg_write(wm8350, WM8350_POWER_MGMT_1,
  1063. (platform->
  1064. codec_current_charge << 14) |
  1065. WM8350_VMID_5K | WM8350_VMIDEN |
  1066. WM8350_VBUFEN);
  1067. /* wait for vmid */
  1068. schedule_timeout_interruptible(msecs_to_jiffies
  1069. (platform->
  1070. vmid_charge_msecs));
  1071. /* turn on vmid 300k */
  1072. pm1 = wm8350_reg_read(wm8350, WM8350_POWER_MGMT_1) &
  1073. ~(WM8350_VMID_MASK | WM8350_CODEC_ISEL_MASK);
  1074. pm1 |= WM8350_VMID_300K |
  1075. (platform->codec_current_standby << 14);
  1076. wm8350_reg_write(wm8350, WM8350_POWER_MGMT_1,
  1077. pm1);
  1078. /* enable analogue bias */
  1079. pm1 |= WM8350_BIASEN;
  1080. wm8350_reg_write(wm8350, WM8350_POWER_MGMT_1, pm1);
  1081. /* disable antipop */
  1082. wm8350_reg_write(wm8350, WM8350_ANTI_POP_CONTROL, 0);
  1083. } else {
  1084. /* turn on vmid 300k and reduce current */
  1085. pm1 = wm8350_reg_read(wm8350, WM8350_POWER_MGMT_1) &
  1086. ~(WM8350_VMID_MASK | WM8350_CODEC_ISEL_MASK);
  1087. wm8350_reg_write(wm8350, WM8350_POWER_MGMT_1,
  1088. pm1 | WM8350_VMID_300K |
  1089. (platform->
  1090. codec_current_standby << 14));
  1091. }
  1092. break;
  1093. case SND_SOC_BIAS_OFF:
  1094. /* mute DAC & enable outputs */
  1095. wm8350_set_bits(wm8350, WM8350_DAC_MUTE, WM8350_DAC_MUTE_ENA);
  1096. wm8350_set_bits(wm8350, WM8350_POWER_MGMT_3,
  1097. WM8350_OUT1L_ENA | WM8350_OUT1R_ENA |
  1098. WM8350_OUT2L_ENA | WM8350_OUT2R_ENA);
  1099. /* enable anti pop S curve */
  1100. wm8350_reg_write(wm8350, WM8350_ANTI_POP_CONTROL,
  1101. (platform->vmid_s_curve << 8));
  1102. /* turn off vmid */
  1103. pm1 = wm8350_reg_read(wm8350, WM8350_POWER_MGMT_1) &
  1104. ~WM8350_VMIDEN;
  1105. wm8350_reg_write(wm8350, WM8350_POWER_MGMT_1, pm1);
  1106. /* wait */
  1107. schedule_timeout_interruptible(msecs_to_jiffies
  1108. (platform->
  1109. vmid_discharge_msecs));
  1110. wm8350_reg_write(wm8350, WM8350_ANTI_POP_CONTROL,
  1111. (platform->vmid_s_curve << 8) |
  1112. platform->dis_out1 |
  1113. (platform->dis_out2 << 2) |
  1114. (platform->dis_out3 << 4) |
  1115. (platform->dis_out4 << 6));
  1116. /* turn off VBuf and drain */
  1117. pm1 = wm8350_reg_read(wm8350, WM8350_POWER_MGMT_1) &
  1118. ~(WM8350_VBUFEN | WM8350_VMID_MASK);
  1119. wm8350_reg_write(wm8350, WM8350_POWER_MGMT_1,
  1120. pm1 | WM8350_OUTPUT_DRAIN_EN);
  1121. /* wait */
  1122. schedule_timeout_interruptible(msecs_to_jiffies
  1123. (platform->drain_msecs));
  1124. pm1 &= ~WM8350_BIASEN;
  1125. wm8350_reg_write(wm8350, WM8350_POWER_MGMT_1, pm1);
  1126. /* disable anti-pop */
  1127. wm8350_reg_write(wm8350, WM8350_ANTI_POP_CONTROL, 0);
  1128. wm8350_clear_bits(wm8350, WM8350_LOUT1_VOLUME,
  1129. WM8350_OUT1L_ENA);
  1130. wm8350_clear_bits(wm8350, WM8350_ROUT1_VOLUME,
  1131. WM8350_OUT1R_ENA);
  1132. wm8350_clear_bits(wm8350, WM8350_LOUT2_VOLUME,
  1133. WM8350_OUT2L_ENA);
  1134. wm8350_clear_bits(wm8350, WM8350_ROUT2_VOLUME,
  1135. WM8350_OUT2R_ENA);
  1136. /* disable clock gen */
  1137. wm8350_clear_bits(wm8350, WM8350_POWER_MGMT_4,
  1138. WM8350_SYSCLK_ENA);
  1139. regulator_bulk_disable(ARRAY_SIZE(priv->supplies),
  1140. priv->supplies);
  1141. break;
  1142. }
  1143. codec->bias_level = level;
  1144. return 0;
  1145. }
  1146. static int wm8350_suspend(struct platform_device *pdev, pm_message_t state)
  1147. {
  1148. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  1149. struct snd_soc_codec *codec = socdev->card->codec;
  1150. wm8350_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1151. return 0;
  1152. }
  1153. static int wm8350_resume(struct platform_device *pdev)
  1154. {
  1155. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  1156. struct snd_soc_codec *codec = socdev->card->codec;
  1157. wm8350_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  1158. if (codec->suspend_bias_level == SND_SOC_BIAS_ON)
  1159. wm8350_set_bias_level(codec, SND_SOC_BIAS_ON);
  1160. return 0;
  1161. }
  1162. static irqreturn_t wm8350_hp_jack_handler(int irq, void *data)
  1163. {
  1164. struct wm8350_data *priv = data;
  1165. struct wm8350 *wm8350 = priv->codec.control_data;
  1166. u16 reg;
  1167. int report;
  1168. int mask;
  1169. struct wm8350_jack_data *jack = NULL;
  1170. switch (irq - wm8350->irq_base) {
  1171. case WM8350_IRQ_CODEC_JCK_DET_L:
  1172. jack = &priv->hpl;
  1173. mask = WM8350_JACK_L_LVL;
  1174. break;
  1175. case WM8350_IRQ_CODEC_JCK_DET_R:
  1176. jack = &priv->hpr;
  1177. mask = WM8350_JACK_R_LVL;
  1178. break;
  1179. default:
  1180. BUG();
  1181. }
  1182. if (!jack->jack) {
  1183. dev_warn(wm8350->dev, "Jack interrupt called with no jack\n");
  1184. return IRQ_NONE;
  1185. }
  1186. /* Debounce */
  1187. msleep(200);
  1188. reg = wm8350_reg_read(wm8350, WM8350_JACK_PIN_STATUS);
  1189. if (reg & mask)
  1190. report = jack->report;
  1191. else
  1192. report = 0;
  1193. snd_soc_jack_report(jack->jack, report, jack->report);
  1194. return IRQ_HANDLED;
  1195. }
  1196. /**
  1197. * wm8350_hp_jack_detect - Enable headphone jack detection.
  1198. *
  1199. * @codec: WM8350 codec
  1200. * @which: left or right jack detect signal
  1201. * @jack: jack to report detection events on
  1202. * @report: value to report
  1203. *
  1204. * Enables the headphone jack detection of the WM8350.
  1205. */
  1206. int wm8350_hp_jack_detect(struct snd_soc_codec *codec, enum wm8350_jack which,
  1207. struct snd_soc_jack *jack, int report)
  1208. {
  1209. struct wm8350_data *priv = codec->private_data;
  1210. struct wm8350 *wm8350 = codec->control_data;
  1211. int irq;
  1212. int ena;
  1213. switch (which) {
  1214. case WM8350_JDL:
  1215. priv->hpl.jack = jack;
  1216. priv->hpl.report = report;
  1217. irq = WM8350_IRQ_CODEC_JCK_DET_L;
  1218. ena = WM8350_JDL_ENA;
  1219. break;
  1220. case WM8350_JDR:
  1221. priv->hpr.jack = jack;
  1222. priv->hpr.report = report;
  1223. irq = WM8350_IRQ_CODEC_JCK_DET_R;
  1224. ena = WM8350_JDR_ENA;
  1225. break;
  1226. default:
  1227. return -EINVAL;
  1228. }
  1229. wm8350_set_bits(wm8350, WM8350_POWER_MGMT_4, WM8350_TOCLK_ENA);
  1230. wm8350_set_bits(wm8350, WM8350_JACK_DETECT, ena);
  1231. /* Sync status */
  1232. wm8350_hp_jack_handler(irq + wm8350->irq_base, priv);
  1233. return 0;
  1234. }
  1235. EXPORT_SYMBOL_GPL(wm8350_hp_jack_detect);
  1236. static struct snd_soc_codec *wm8350_codec;
  1237. static int wm8350_probe(struct platform_device *pdev)
  1238. {
  1239. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  1240. struct snd_soc_codec *codec;
  1241. struct wm8350 *wm8350;
  1242. struct wm8350_data *priv;
  1243. int ret;
  1244. struct wm8350_output *out1;
  1245. struct wm8350_output *out2;
  1246. BUG_ON(!wm8350_codec);
  1247. socdev->card->codec = wm8350_codec;
  1248. codec = socdev->card->codec;
  1249. wm8350 = codec->control_data;
  1250. priv = codec->private_data;
  1251. /* Enable the codec */
  1252. wm8350_set_bits(wm8350, WM8350_POWER_MGMT_5, WM8350_CODEC_ENA);
  1253. /* Enable robust clocking mode in ADC */
  1254. wm8350_codec_write(codec, WM8350_SECURITY, 0xa7);
  1255. wm8350_codec_write(codec, 0xde, 0x13);
  1256. wm8350_codec_write(codec, WM8350_SECURITY, 0);
  1257. /* read OUT1 & OUT2 volumes */
  1258. out1 = &priv->out1;
  1259. out2 = &priv->out2;
  1260. out1->left_vol = (wm8350_reg_read(wm8350, WM8350_LOUT1_VOLUME) &
  1261. WM8350_OUT1L_VOL_MASK) >> WM8350_OUT1L_VOL_SHIFT;
  1262. out1->right_vol = (wm8350_reg_read(wm8350, WM8350_ROUT1_VOLUME) &
  1263. WM8350_OUT1R_VOL_MASK) >> WM8350_OUT1R_VOL_SHIFT;
  1264. out2->left_vol = (wm8350_reg_read(wm8350, WM8350_LOUT2_VOLUME) &
  1265. WM8350_OUT2L_VOL_MASK) >> WM8350_OUT1L_VOL_SHIFT;
  1266. out2->right_vol = (wm8350_reg_read(wm8350, WM8350_ROUT2_VOLUME) &
  1267. WM8350_OUT2R_VOL_MASK) >> WM8350_OUT1R_VOL_SHIFT;
  1268. wm8350_reg_write(wm8350, WM8350_LOUT1_VOLUME, 0);
  1269. wm8350_reg_write(wm8350, WM8350_ROUT1_VOLUME, 0);
  1270. wm8350_reg_write(wm8350, WM8350_LOUT2_VOLUME, 0);
  1271. wm8350_reg_write(wm8350, WM8350_ROUT2_VOLUME, 0);
  1272. /* Latch VU bits & mute */
  1273. wm8350_set_bits(wm8350, WM8350_LOUT1_VOLUME,
  1274. WM8350_OUT1_VU | WM8350_OUT1L_MUTE);
  1275. wm8350_set_bits(wm8350, WM8350_LOUT2_VOLUME,
  1276. WM8350_OUT2_VU | WM8350_OUT2L_MUTE);
  1277. wm8350_set_bits(wm8350, WM8350_ROUT1_VOLUME,
  1278. WM8350_OUT1_VU | WM8350_OUT1R_MUTE);
  1279. wm8350_set_bits(wm8350, WM8350_ROUT2_VOLUME,
  1280. WM8350_OUT2_VU | WM8350_OUT2R_MUTE);
  1281. /* Make sure jack detect is disabled to start off with */
  1282. wm8350_clear_bits(wm8350, WM8350_JACK_DETECT,
  1283. WM8350_JDL_ENA | WM8350_JDR_ENA);
  1284. wm8350_register_irq(wm8350, WM8350_IRQ_CODEC_JCK_DET_L,
  1285. wm8350_hp_jack_handler, 0, "Left jack detect",
  1286. priv);
  1287. wm8350_register_irq(wm8350, WM8350_IRQ_CODEC_JCK_DET_R,
  1288. wm8350_hp_jack_handler, 0, "Right jack detect",
  1289. priv);
  1290. ret = snd_soc_new_pcms(socdev, SNDRV_DEFAULT_IDX1, SNDRV_DEFAULT_STR1);
  1291. if (ret < 0) {
  1292. dev_err(&pdev->dev, "failed to create pcms\n");
  1293. return ret;
  1294. }
  1295. snd_soc_add_controls(codec, wm8350_snd_controls,
  1296. ARRAY_SIZE(wm8350_snd_controls));
  1297. wm8350_add_widgets(codec);
  1298. wm8350_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  1299. return 0;
  1300. }
  1301. static int wm8350_remove(struct platform_device *pdev)
  1302. {
  1303. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  1304. struct snd_soc_codec *codec = socdev->card->codec;
  1305. struct wm8350 *wm8350 = codec->control_data;
  1306. struct wm8350_data *priv = codec->private_data;
  1307. int ret;
  1308. wm8350_clear_bits(wm8350, WM8350_JACK_DETECT,
  1309. WM8350_JDL_ENA | WM8350_JDR_ENA);
  1310. wm8350_clear_bits(wm8350, WM8350_POWER_MGMT_4, WM8350_TOCLK_ENA);
  1311. wm8350_free_irq(wm8350, WM8350_IRQ_CODEC_JCK_DET_L, priv);
  1312. wm8350_free_irq(wm8350, WM8350_IRQ_CODEC_JCK_DET_R, priv);
  1313. priv->hpl.jack = NULL;
  1314. priv->hpr.jack = NULL;
  1315. /* cancel any work waiting to be queued. */
  1316. ret = cancel_delayed_work(&codec->delayed_work);
  1317. /* if there was any work waiting then we run it now and
  1318. * wait for its completion */
  1319. if (ret) {
  1320. schedule_delayed_work(&codec->delayed_work, 0);
  1321. flush_scheduled_work();
  1322. }
  1323. wm8350_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1324. wm8350_clear_bits(wm8350, WM8350_POWER_MGMT_5, WM8350_CODEC_ENA);
  1325. return 0;
  1326. }
  1327. #define WM8350_RATES (SNDRV_PCM_RATE_8000_96000)
  1328. #define WM8350_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  1329. SNDRV_PCM_FMTBIT_S20_3LE |\
  1330. SNDRV_PCM_FMTBIT_S24_LE)
  1331. static struct snd_soc_dai_ops wm8350_dai_ops = {
  1332. .hw_params = wm8350_pcm_hw_params,
  1333. .digital_mute = wm8350_mute,
  1334. .trigger = wm8350_pcm_trigger,
  1335. .set_fmt = wm8350_set_dai_fmt,
  1336. .set_sysclk = wm8350_set_dai_sysclk,
  1337. .set_pll = wm8350_set_fll,
  1338. .set_clkdiv = wm8350_set_clkdiv,
  1339. };
  1340. struct snd_soc_dai wm8350_dai = {
  1341. .name = "WM8350",
  1342. .playback = {
  1343. .stream_name = "Playback",
  1344. .channels_min = 1,
  1345. .channels_max = 2,
  1346. .rates = WM8350_RATES,
  1347. .formats = WM8350_FORMATS,
  1348. },
  1349. .capture = {
  1350. .stream_name = "Capture",
  1351. .channels_min = 1,
  1352. .channels_max = 2,
  1353. .rates = WM8350_RATES,
  1354. .formats = WM8350_FORMATS,
  1355. },
  1356. .ops = &wm8350_dai_ops,
  1357. };
  1358. EXPORT_SYMBOL_GPL(wm8350_dai);
  1359. struct snd_soc_codec_device soc_codec_dev_wm8350 = {
  1360. .probe = wm8350_probe,
  1361. .remove = wm8350_remove,
  1362. .suspend = wm8350_suspend,
  1363. .resume = wm8350_resume,
  1364. };
  1365. EXPORT_SYMBOL_GPL(soc_codec_dev_wm8350);
  1366. static __devinit int wm8350_codec_probe(struct platform_device *pdev)
  1367. {
  1368. struct wm8350 *wm8350 = platform_get_drvdata(pdev);
  1369. struct wm8350_data *priv;
  1370. struct snd_soc_codec *codec;
  1371. int ret, i;
  1372. if (wm8350->codec.platform_data == NULL) {
  1373. dev_err(&pdev->dev, "No audio platform data supplied\n");
  1374. return -EINVAL;
  1375. }
  1376. priv = kzalloc(sizeof(struct wm8350_data), GFP_KERNEL);
  1377. if (priv == NULL)
  1378. return -ENOMEM;
  1379. for (i = 0; i < ARRAY_SIZE(supply_names); i++)
  1380. priv->supplies[i].supply = supply_names[i];
  1381. ret = regulator_bulk_get(wm8350->dev, ARRAY_SIZE(priv->supplies),
  1382. priv->supplies);
  1383. if (ret != 0)
  1384. goto err_priv;
  1385. codec = &priv->codec;
  1386. wm8350->codec.codec = codec;
  1387. wm8350_dai.dev = &pdev->dev;
  1388. mutex_init(&codec->mutex);
  1389. INIT_LIST_HEAD(&codec->dapm_widgets);
  1390. INIT_LIST_HEAD(&codec->dapm_paths);
  1391. codec->dev = &pdev->dev;
  1392. codec->name = "WM8350";
  1393. codec->owner = THIS_MODULE;
  1394. codec->read = wm8350_codec_read;
  1395. codec->write = wm8350_codec_write;
  1396. codec->bias_level = SND_SOC_BIAS_OFF;
  1397. codec->set_bias_level = wm8350_set_bias_level;
  1398. codec->dai = &wm8350_dai;
  1399. codec->num_dai = 1;
  1400. codec->reg_cache_size = WM8350_MAX_REGISTER;
  1401. codec->private_data = priv;
  1402. codec->control_data = wm8350;
  1403. /* Put the codec into reset if it wasn't already */
  1404. wm8350_clear_bits(wm8350, WM8350_POWER_MGMT_5, WM8350_CODEC_ENA);
  1405. INIT_DELAYED_WORK(&codec->delayed_work, wm8350_pga_work);
  1406. ret = snd_soc_register_codec(codec);
  1407. if (ret != 0)
  1408. goto err_supply;
  1409. wm8350_codec = codec;
  1410. ret = snd_soc_register_dai(&wm8350_dai);
  1411. if (ret != 0)
  1412. goto err_codec;
  1413. return 0;
  1414. err_codec:
  1415. snd_soc_unregister_codec(codec);
  1416. err_supply:
  1417. regulator_bulk_free(ARRAY_SIZE(priv->supplies), priv->supplies);
  1418. err_priv:
  1419. kfree(priv);
  1420. wm8350_codec = NULL;
  1421. return ret;
  1422. }
  1423. static int __devexit wm8350_codec_remove(struct platform_device *pdev)
  1424. {
  1425. struct wm8350 *wm8350 = platform_get_drvdata(pdev);
  1426. struct snd_soc_codec *codec = wm8350->codec.codec;
  1427. struct wm8350_data *priv = codec->private_data;
  1428. snd_soc_unregister_dai(&wm8350_dai);
  1429. snd_soc_unregister_codec(codec);
  1430. regulator_bulk_free(ARRAY_SIZE(priv->supplies), priv->supplies);
  1431. kfree(priv);
  1432. wm8350_codec = NULL;
  1433. return 0;
  1434. }
  1435. static struct platform_driver wm8350_codec_driver = {
  1436. .driver = {
  1437. .name = "wm8350-codec",
  1438. .owner = THIS_MODULE,
  1439. },
  1440. .probe = wm8350_codec_probe,
  1441. .remove = __devexit_p(wm8350_codec_remove),
  1442. };
  1443. static __init int wm8350_init(void)
  1444. {
  1445. return platform_driver_register(&wm8350_codec_driver);
  1446. }
  1447. module_init(wm8350_init);
  1448. static __exit void wm8350_exit(void)
  1449. {
  1450. platform_driver_unregister(&wm8350_codec_driver);
  1451. }
  1452. module_exit(wm8350_exit);
  1453. MODULE_DESCRIPTION("ASoC WM8350 driver");
  1454. MODULE_AUTHOR("Liam Girdwood");
  1455. MODULE_LICENSE("GPL");
  1456. MODULE_ALIAS("platform:wm8350-codec");