da8xx-fb.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026
  1. /*
  2. * Copyright (C) 2008-2009 MontaVista Software Inc.
  3. * Copyright (C) 2008-2009 Texas Instruments Inc
  4. *
  5. * Based on the LCD driver for TI Avalanche processors written by
  6. * Ajay Singh and Shalom Hai.
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option)any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  21. */
  22. #include <linux/module.h>
  23. #include <linux/kernel.h>
  24. #include <linux/fb.h>
  25. #include <linux/dma-mapping.h>
  26. #include <linux/device.h>
  27. #include <linux/platform_device.h>
  28. #include <linux/uaccess.h>
  29. #include <linux/interrupt.h>
  30. #include <linux/clk.h>
  31. #include <linux/cpufreq.h>
  32. #include <linux/console.h>
  33. #include <linux/slab.h>
  34. #include <video/da8xx-fb.h>
  35. #define DRIVER_NAME "da8xx_lcdc"
  36. /* LCD Status Register */
  37. #define LCD_END_OF_FRAME0 BIT(8)
  38. #define LCD_FIFO_UNDERFLOW BIT(5)
  39. #define LCD_SYNC_LOST BIT(2)
  40. /* LCD DMA Control Register */
  41. #define LCD_DMA_BURST_SIZE(x) ((x) << 4)
  42. #define LCD_DMA_BURST_1 0x0
  43. #define LCD_DMA_BURST_2 0x1
  44. #define LCD_DMA_BURST_4 0x2
  45. #define LCD_DMA_BURST_8 0x3
  46. #define LCD_DMA_BURST_16 0x4
  47. #define LCD_END_OF_FRAME_INT_ENA BIT(2)
  48. #define LCD_DUAL_FRAME_BUFFER_ENABLE BIT(0)
  49. /* LCD Control Register */
  50. #define LCD_CLK_DIVISOR(x) ((x) << 8)
  51. #define LCD_RASTER_MODE 0x01
  52. /* LCD Raster Control Register */
  53. #define LCD_PALETTE_LOAD_MODE(x) ((x) << 20)
  54. #define PALETTE_AND_DATA 0x00
  55. #define PALETTE_ONLY 0x01
  56. #define LCD_MONO_8BIT_MODE BIT(9)
  57. #define LCD_RASTER_ORDER BIT(8)
  58. #define LCD_TFT_MODE BIT(7)
  59. #define LCD_UNDERFLOW_INT_ENA BIT(6)
  60. #define LCD_MONOCHROME_MODE BIT(1)
  61. #define LCD_RASTER_ENABLE BIT(0)
  62. #define LCD_TFT_ALT_ENABLE BIT(23)
  63. #define LCD_STN_565_ENABLE BIT(24)
  64. /* LCD Raster Timing 2 Register */
  65. #define LCD_AC_BIAS_TRANSITIONS_PER_INT(x) ((x) << 16)
  66. #define LCD_AC_BIAS_FREQUENCY(x) ((x) << 8)
  67. #define LCD_SYNC_CTRL BIT(25)
  68. #define LCD_SYNC_EDGE BIT(24)
  69. #define LCD_INVERT_PIXEL_CLOCK BIT(22)
  70. #define LCD_INVERT_LINE_CLOCK BIT(21)
  71. #define LCD_INVERT_FRAME_CLOCK BIT(20)
  72. /* LCD Block */
  73. #define LCD_CTRL_REG 0x4
  74. #define LCD_STAT_REG 0x8
  75. #define LCD_RASTER_CTRL_REG 0x28
  76. #define LCD_RASTER_TIMING_0_REG 0x2C
  77. #define LCD_RASTER_TIMING_1_REG 0x30
  78. #define LCD_RASTER_TIMING_2_REG 0x34
  79. #define LCD_DMA_CTRL_REG 0x40
  80. #define LCD_DMA_FRM_BUF_BASE_ADDR_0_REG 0x44
  81. #define LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG 0x48
  82. #define WSI_TIMEOUT 50
  83. #define PALETTE_SIZE 256
  84. #define LEFT_MARGIN 64
  85. #define RIGHT_MARGIN 64
  86. #define UPPER_MARGIN 32
  87. #define LOWER_MARGIN 32
  88. static resource_size_t da8xx_fb_reg_base;
  89. static struct resource *lcdc_regs;
  90. static inline unsigned int lcdc_read(unsigned int addr)
  91. {
  92. return (unsigned int)__raw_readl(da8xx_fb_reg_base + (addr));
  93. }
  94. static inline void lcdc_write(unsigned int val, unsigned int addr)
  95. {
  96. __raw_writel(val, da8xx_fb_reg_base + (addr));
  97. }
  98. struct da8xx_fb_par {
  99. resource_size_t p_palette_base;
  100. unsigned char *v_palette_base;
  101. struct clk *lcdc_clk;
  102. int irq;
  103. unsigned short pseudo_palette[16];
  104. unsigned int databuf_sz;
  105. unsigned int palette_sz;
  106. unsigned int pxl_clk;
  107. int blank;
  108. #ifdef CONFIG_CPU_FREQ
  109. struct notifier_block freq_transition;
  110. #endif
  111. void (*panel_power_ctrl)(int);
  112. };
  113. /* Variable Screen Information */
  114. static struct fb_var_screeninfo da8xx_fb_var __devinitdata = {
  115. .xoffset = 0,
  116. .yoffset = 0,
  117. .transp = {0, 0, 0},
  118. .nonstd = 0,
  119. .activate = 0,
  120. .height = -1,
  121. .width = -1,
  122. .pixclock = 46666, /* 46us - AUO display */
  123. .accel_flags = 0,
  124. .left_margin = LEFT_MARGIN,
  125. .right_margin = RIGHT_MARGIN,
  126. .upper_margin = UPPER_MARGIN,
  127. .lower_margin = LOWER_MARGIN,
  128. .sync = 0,
  129. .vmode = FB_VMODE_NONINTERLACED
  130. };
  131. static struct fb_fix_screeninfo da8xx_fb_fix __devinitdata = {
  132. .id = "DA8xx FB Drv",
  133. .type = FB_TYPE_PACKED_PIXELS,
  134. .type_aux = 0,
  135. .visual = FB_VISUAL_PSEUDOCOLOR,
  136. .xpanstep = 1,
  137. .ypanstep = 1,
  138. .ywrapstep = 1,
  139. .accel = FB_ACCEL_NONE
  140. };
  141. struct da8xx_panel {
  142. const char name[25]; /* Full name <vendor>_<model> */
  143. unsigned short width;
  144. unsigned short height;
  145. int hfp; /* Horizontal front porch */
  146. int hbp; /* Horizontal back porch */
  147. int hsw; /* Horizontal Sync Pulse Width */
  148. int vfp; /* Vertical front porch */
  149. int vbp; /* Vertical back porch */
  150. int vsw; /* Vertical Sync Pulse Width */
  151. unsigned int pxl_clk; /* Pixel clock */
  152. unsigned char invert_pxl_clk; /* Invert Pixel clock */
  153. };
  154. static struct da8xx_panel known_lcd_panels[] = {
  155. /* Sharp LCD035Q3DG01 */
  156. [0] = {
  157. .name = "Sharp_LCD035Q3DG01",
  158. .width = 320,
  159. .height = 240,
  160. .hfp = 8,
  161. .hbp = 6,
  162. .hsw = 0,
  163. .vfp = 2,
  164. .vbp = 2,
  165. .vsw = 0,
  166. .pxl_clk = 4608000,
  167. .invert_pxl_clk = 1,
  168. },
  169. /* Sharp LK043T1DG01 */
  170. [1] = {
  171. .name = "Sharp_LK043T1DG01",
  172. .width = 480,
  173. .height = 272,
  174. .hfp = 2,
  175. .hbp = 2,
  176. .hsw = 41,
  177. .vfp = 2,
  178. .vbp = 2,
  179. .vsw = 10,
  180. .pxl_clk = 7833600,
  181. .invert_pxl_clk = 0,
  182. },
  183. };
  184. /* Enable the Raster Engine of the LCD Controller */
  185. static inline void lcd_enable_raster(void)
  186. {
  187. u32 reg;
  188. reg = lcdc_read(LCD_RASTER_CTRL_REG);
  189. if (!(reg & LCD_RASTER_ENABLE))
  190. lcdc_write(reg | LCD_RASTER_ENABLE, LCD_RASTER_CTRL_REG);
  191. }
  192. /* Disable the Raster Engine of the LCD Controller */
  193. static inline void lcd_disable_raster(void)
  194. {
  195. u32 reg;
  196. reg = lcdc_read(LCD_RASTER_CTRL_REG);
  197. if (reg & LCD_RASTER_ENABLE)
  198. lcdc_write(reg & ~LCD_RASTER_ENABLE, LCD_RASTER_CTRL_REG);
  199. }
  200. static void lcd_blit(int load_mode, struct da8xx_fb_par *par)
  201. {
  202. u32 tmp = par->p_palette_base + par->databuf_sz - 4;
  203. u32 reg;
  204. /* Update the databuf in the hw. */
  205. lcdc_write(par->p_palette_base, LCD_DMA_FRM_BUF_BASE_ADDR_0_REG);
  206. lcdc_write(tmp, LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG);
  207. /* Start the DMA. */
  208. reg = lcdc_read(LCD_RASTER_CTRL_REG);
  209. reg &= ~(3 << 20);
  210. if (load_mode == LOAD_DATA)
  211. reg |= LCD_PALETTE_LOAD_MODE(PALETTE_AND_DATA);
  212. else if (load_mode == LOAD_PALETTE)
  213. reg |= LCD_PALETTE_LOAD_MODE(PALETTE_ONLY);
  214. lcdc_write(reg, LCD_RASTER_CTRL_REG);
  215. }
  216. /* Configure the Burst Size of DMA */
  217. static int lcd_cfg_dma(int burst_size)
  218. {
  219. u32 reg;
  220. reg = lcdc_read(LCD_DMA_CTRL_REG) & 0x00000001;
  221. switch (burst_size) {
  222. case 1:
  223. reg |= LCD_DMA_BURST_SIZE(LCD_DMA_BURST_1);
  224. break;
  225. case 2:
  226. reg |= LCD_DMA_BURST_SIZE(LCD_DMA_BURST_2);
  227. break;
  228. case 4:
  229. reg |= LCD_DMA_BURST_SIZE(LCD_DMA_BURST_4);
  230. break;
  231. case 8:
  232. reg |= LCD_DMA_BURST_SIZE(LCD_DMA_BURST_8);
  233. break;
  234. case 16:
  235. reg |= LCD_DMA_BURST_SIZE(LCD_DMA_BURST_16);
  236. break;
  237. default:
  238. return -EINVAL;
  239. }
  240. lcdc_write(reg, LCD_DMA_CTRL_REG);
  241. return 0;
  242. }
  243. static void lcd_cfg_ac_bias(int period, int transitions_per_int)
  244. {
  245. u32 reg;
  246. /* Set the AC Bias Period and Number of Transisitons per Interrupt */
  247. reg = lcdc_read(LCD_RASTER_TIMING_2_REG) & 0xFFF00000;
  248. reg |= LCD_AC_BIAS_FREQUENCY(period) |
  249. LCD_AC_BIAS_TRANSITIONS_PER_INT(transitions_per_int);
  250. lcdc_write(reg, LCD_RASTER_TIMING_2_REG);
  251. }
  252. static void lcd_cfg_horizontal_sync(int back_porch, int pulse_width,
  253. int front_porch)
  254. {
  255. u32 reg;
  256. reg = lcdc_read(LCD_RASTER_TIMING_0_REG) & 0xf;
  257. reg |= ((back_porch & 0xff) << 24)
  258. | ((front_porch & 0xff) << 16)
  259. | ((pulse_width & 0x3f) << 10);
  260. lcdc_write(reg, LCD_RASTER_TIMING_0_REG);
  261. }
  262. static void lcd_cfg_vertical_sync(int back_porch, int pulse_width,
  263. int front_porch)
  264. {
  265. u32 reg;
  266. reg = lcdc_read(LCD_RASTER_TIMING_1_REG) & 0x3ff;
  267. reg |= ((back_porch & 0xff) << 24)
  268. | ((front_porch & 0xff) << 16)
  269. | ((pulse_width & 0x3f) << 10);
  270. lcdc_write(reg, LCD_RASTER_TIMING_1_REG);
  271. }
  272. static int lcd_cfg_display(const struct lcd_ctrl_config *cfg)
  273. {
  274. u32 reg;
  275. reg = lcdc_read(LCD_RASTER_CTRL_REG) & ~(LCD_TFT_MODE |
  276. LCD_MONO_8BIT_MODE |
  277. LCD_MONOCHROME_MODE);
  278. switch (cfg->p_disp_panel->panel_shade) {
  279. case MONOCHROME:
  280. reg |= LCD_MONOCHROME_MODE;
  281. if (cfg->mono_8bit_mode)
  282. reg |= LCD_MONO_8BIT_MODE;
  283. break;
  284. case COLOR_ACTIVE:
  285. reg |= LCD_TFT_MODE;
  286. if (cfg->tft_alt_mode)
  287. reg |= LCD_TFT_ALT_ENABLE;
  288. break;
  289. case COLOR_PASSIVE:
  290. if (cfg->stn_565_mode)
  291. reg |= LCD_STN_565_ENABLE;
  292. break;
  293. default:
  294. return -EINVAL;
  295. }
  296. /* enable additional interrupts here */
  297. reg |= LCD_UNDERFLOW_INT_ENA;
  298. lcdc_write(reg, LCD_RASTER_CTRL_REG);
  299. reg = lcdc_read(LCD_RASTER_TIMING_2_REG);
  300. if (cfg->sync_ctrl)
  301. reg |= LCD_SYNC_CTRL;
  302. else
  303. reg &= ~LCD_SYNC_CTRL;
  304. if (cfg->sync_edge)
  305. reg |= LCD_SYNC_EDGE;
  306. else
  307. reg &= ~LCD_SYNC_EDGE;
  308. if (cfg->invert_line_clock)
  309. reg |= LCD_INVERT_LINE_CLOCK;
  310. else
  311. reg &= ~LCD_INVERT_LINE_CLOCK;
  312. if (cfg->invert_frm_clock)
  313. reg |= LCD_INVERT_FRAME_CLOCK;
  314. else
  315. reg &= ~LCD_INVERT_FRAME_CLOCK;
  316. lcdc_write(reg, LCD_RASTER_TIMING_2_REG);
  317. return 0;
  318. }
  319. static int lcd_cfg_frame_buffer(struct da8xx_fb_par *par, u32 width, u32 height,
  320. u32 bpp, u32 raster_order)
  321. {
  322. u32 bpl, reg;
  323. /* Disable Dual Frame Buffer. */
  324. reg = lcdc_read(LCD_DMA_CTRL_REG);
  325. lcdc_write(reg & ~LCD_DUAL_FRAME_BUFFER_ENABLE,
  326. LCD_DMA_CTRL_REG);
  327. /* Set the Panel Width */
  328. /* Pixels per line = (PPL + 1)*16 */
  329. /*0x3F in bits 4..9 gives max horisontal resolution = 1024 pixels*/
  330. width &= 0x3f0;
  331. reg = lcdc_read(LCD_RASTER_TIMING_0_REG);
  332. reg &= 0xfffffc00;
  333. reg |= ((width >> 4) - 1) << 4;
  334. lcdc_write(reg, LCD_RASTER_TIMING_0_REG);
  335. /* Set the Panel Height */
  336. reg = lcdc_read(LCD_RASTER_TIMING_1_REG);
  337. reg = ((height - 1) & 0x3ff) | (reg & 0xfffffc00);
  338. lcdc_write(reg, LCD_RASTER_TIMING_1_REG);
  339. /* Set the Raster Order of the Frame Buffer */
  340. reg = lcdc_read(LCD_RASTER_CTRL_REG) & ~(1 << 8);
  341. if (raster_order)
  342. reg |= LCD_RASTER_ORDER;
  343. lcdc_write(reg, LCD_RASTER_CTRL_REG);
  344. switch (bpp) {
  345. case 1:
  346. case 2:
  347. case 4:
  348. case 16:
  349. par->palette_sz = 16 * 2;
  350. break;
  351. case 8:
  352. par->palette_sz = 256 * 2;
  353. break;
  354. default:
  355. return -EINVAL;
  356. }
  357. bpl = width * bpp / 8;
  358. par->databuf_sz = height * bpl + par->palette_sz;
  359. return 0;
  360. }
  361. static int fb_setcolreg(unsigned regno, unsigned red, unsigned green,
  362. unsigned blue, unsigned transp,
  363. struct fb_info *info)
  364. {
  365. struct da8xx_fb_par *par = info->par;
  366. unsigned short *palette = (unsigned short *)par->v_palette_base;
  367. u_short pal;
  368. if (regno > 255)
  369. return 1;
  370. if (info->fix.visual == FB_VISUAL_DIRECTCOLOR)
  371. return 1;
  372. if (info->var.bits_per_pixel == 8) {
  373. red >>= 4;
  374. green >>= 8;
  375. blue >>= 12;
  376. pal = (red & 0x0f00);
  377. pal |= (green & 0x00f0);
  378. pal |= (blue & 0x000f);
  379. palette[regno] = pal;
  380. } else if ((info->var.bits_per_pixel == 16) && regno < 16) {
  381. red >>= (16 - info->var.red.length);
  382. red <<= info->var.red.offset;
  383. green >>= (16 - info->var.green.length);
  384. green <<= info->var.green.offset;
  385. blue >>= (16 - info->var.blue.length);
  386. blue <<= info->var.blue.offset;
  387. par->pseudo_palette[regno] = red | green | blue;
  388. palette[0] = 0x4000;
  389. }
  390. return 0;
  391. }
  392. static void lcd_reset(struct da8xx_fb_par *par)
  393. {
  394. /* Disable the Raster if previously Enabled */
  395. lcd_disable_raster();
  396. /* DMA has to be disabled */
  397. lcdc_write(0, LCD_DMA_CTRL_REG);
  398. lcdc_write(0, LCD_RASTER_CTRL_REG);
  399. }
  400. static void lcd_calc_clk_divider(struct da8xx_fb_par *par)
  401. {
  402. unsigned int lcd_clk, div;
  403. lcd_clk = clk_get_rate(par->lcdc_clk);
  404. div = lcd_clk / par->pxl_clk;
  405. /* Configure the LCD clock divisor. */
  406. lcdc_write(LCD_CLK_DIVISOR(div) |
  407. (LCD_RASTER_MODE & 0x1), LCD_CTRL_REG);
  408. }
  409. static int lcd_init(struct da8xx_fb_par *par, const struct lcd_ctrl_config *cfg,
  410. struct da8xx_panel *panel)
  411. {
  412. u32 bpp;
  413. int ret = 0;
  414. lcd_reset(par);
  415. /* Calculate the divider */
  416. lcd_calc_clk_divider(par);
  417. if (panel->invert_pxl_clk)
  418. lcdc_write((lcdc_read(LCD_RASTER_TIMING_2_REG) |
  419. LCD_INVERT_PIXEL_CLOCK), LCD_RASTER_TIMING_2_REG);
  420. else
  421. lcdc_write((lcdc_read(LCD_RASTER_TIMING_2_REG) &
  422. ~LCD_INVERT_PIXEL_CLOCK), LCD_RASTER_TIMING_2_REG);
  423. /* Configure the DMA burst size. */
  424. ret = lcd_cfg_dma(cfg->dma_burst_sz);
  425. if (ret < 0)
  426. return ret;
  427. /* Configure the AC bias properties. */
  428. lcd_cfg_ac_bias(cfg->ac_bias, cfg->ac_bias_intrpt);
  429. /* Configure the vertical and horizontal sync properties. */
  430. lcd_cfg_vertical_sync(panel->vbp, panel->vsw, panel->vfp);
  431. lcd_cfg_horizontal_sync(panel->hbp, panel->hsw, panel->hfp);
  432. /* Configure for disply */
  433. ret = lcd_cfg_display(cfg);
  434. if (ret < 0)
  435. return ret;
  436. if (QVGA != cfg->p_disp_panel->panel_type)
  437. return -EINVAL;
  438. if (cfg->bpp <= cfg->p_disp_panel->max_bpp &&
  439. cfg->bpp >= cfg->p_disp_panel->min_bpp)
  440. bpp = cfg->bpp;
  441. else
  442. bpp = cfg->p_disp_panel->max_bpp;
  443. if (bpp == 12)
  444. bpp = 16;
  445. ret = lcd_cfg_frame_buffer(par, (unsigned int)panel->width,
  446. (unsigned int)panel->height, bpp,
  447. cfg->raster_order);
  448. if (ret < 0)
  449. return ret;
  450. /* Configure FDD */
  451. lcdc_write((lcdc_read(LCD_RASTER_CTRL_REG) & 0xfff00fff) |
  452. (cfg->fdd << 12), LCD_RASTER_CTRL_REG);
  453. return 0;
  454. }
  455. static irqreturn_t lcdc_irq_handler(int irq, void *arg)
  456. {
  457. u32 stat = lcdc_read(LCD_STAT_REG);
  458. if ((stat & LCD_SYNC_LOST) && (stat & LCD_FIFO_UNDERFLOW)) {
  459. lcd_disable_raster();
  460. lcdc_write(stat, LCD_STAT_REG);
  461. lcd_enable_raster();
  462. } else
  463. lcdc_write(stat, LCD_STAT_REG);
  464. return IRQ_HANDLED;
  465. }
  466. static int fb_check_var(struct fb_var_screeninfo *var,
  467. struct fb_info *info)
  468. {
  469. int err = 0;
  470. switch (var->bits_per_pixel) {
  471. case 1:
  472. case 8:
  473. var->red.offset = 0;
  474. var->red.length = 8;
  475. var->green.offset = 0;
  476. var->green.length = 8;
  477. var->blue.offset = 0;
  478. var->blue.length = 8;
  479. var->transp.offset = 0;
  480. var->transp.length = 0;
  481. break;
  482. case 4:
  483. var->red.offset = 0;
  484. var->red.length = 4;
  485. var->green.offset = 0;
  486. var->green.length = 4;
  487. var->blue.offset = 0;
  488. var->blue.length = 4;
  489. var->transp.offset = 0;
  490. var->transp.length = 0;
  491. break;
  492. case 16: /* RGB 565 */
  493. var->red.offset = 11;
  494. var->red.length = 5;
  495. var->green.offset = 5;
  496. var->green.length = 6;
  497. var->blue.offset = 0;
  498. var->blue.length = 5;
  499. var->transp.offset = 0;
  500. var->transp.length = 0;
  501. break;
  502. default:
  503. err = -EINVAL;
  504. }
  505. var->red.msb_right = 0;
  506. var->green.msb_right = 0;
  507. var->blue.msb_right = 0;
  508. var->transp.msb_right = 0;
  509. return err;
  510. }
  511. #ifdef CONFIG_CPU_FREQ
  512. static int lcd_da8xx_cpufreq_transition(struct notifier_block *nb,
  513. unsigned long val, void *data)
  514. {
  515. struct da8xx_fb_par *par;
  516. par = container_of(nb, struct da8xx_fb_par, freq_transition);
  517. if (val == CPUFREQ_PRECHANGE) {
  518. lcd_disable_raster();
  519. } else if (val == CPUFREQ_POSTCHANGE) {
  520. lcd_calc_clk_divider(par);
  521. lcd_enable_raster();
  522. }
  523. return 0;
  524. }
  525. static inline int lcd_da8xx_cpufreq_register(struct da8xx_fb_par *par)
  526. {
  527. par->freq_transition.notifier_call = lcd_da8xx_cpufreq_transition;
  528. return cpufreq_register_notifier(&par->freq_transition,
  529. CPUFREQ_TRANSITION_NOTIFIER);
  530. }
  531. static inline void lcd_da8xx_cpufreq_deregister(struct da8xx_fb_par *par)
  532. {
  533. cpufreq_unregister_notifier(&par->freq_transition,
  534. CPUFREQ_TRANSITION_NOTIFIER);
  535. }
  536. #endif
  537. static int __devexit fb_remove(struct platform_device *dev)
  538. {
  539. struct fb_info *info = dev_get_drvdata(&dev->dev);
  540. if (info) {
  541. struct da8xx_fb_par *par = info->par;
  542. #ifdef CONFIG_CPU_FREQ
  543. lcd_da8xx_cpufreq_deregister(par);
  544. #endif
  545. if (par->panel_power_ctrl)
  546. par->panel_power_ctrl(0);
  547. lcd_disable_raster();
  548. lcdc_write(0, LCD_RASTER_CTRL_REG);
  549. /* disable DMA */
  550. lcdc_write(0, LCD_DMA_CTRL_REG);
  551. unregister_framebuffer(info);
  552. fb_dealloc_cmap(&info->cmap);
  553. dma_free_coherent(NULL, par->databuf_sz + PAGE_SIZE,
  554. info->screen_base - PAGE_SIZE,
  555. info->fix.smem_start);
  556. free_irq(par->irq, par);
  557. clk_disable(par->lcdc_clk);
  558. clk_put(par->lcdc_clk);
  559. framebuffer_release(info);
  560. iounmap((void __iomem *)da8xx_fb_reg_base);
  561. release_mem_region(lcdc_regs->start, resource_size(lcdc_regs));
  562. }
  563. return 0;
  564. }
  565. static int fb_ioctl(struct fb_info *info, unsigned int cmd,
  566. unsigned long arg)
  567. {
  568. struct lcd_sync_arg sync_arg;
  569. switch (cmd) {
  570. case FBIOGET_CONTRAST:
  571. case FBIOPUT_CONTRAST:
  572. case FBIGET_BRIGHTNESS:
  573. case FBIPUT_BRIGHTNESS:
  574. case FBIGET_COLOR:
  575. case FBIPUT_COLOR:
  576. return -ENOTTY;
  577. case FBIPUT_HSYNC:
  578. if (copy_from_user(&sync_arg, (char *)arg,
  579. sizeof(struct lcd_sync_arg)))
  580. return -EFAULT;
  581. lcd_cfg_horizontal_sync(sync_arg.back_porch,
  582. sync_arg.pulse_width,
  583. sync_arg.front_porch);
  584. break;
  585. case FBIPUT_VSYNC:
  586. if (copy_from_user(&sync_arg, (char *)arg,
  587. sizeof(struct lcd_sync_arg)))
  588. return -EFAULT;
  589. lcd_cfg_vertical_sync(sync_arg.back_porch,
  590. sync_arg.pulse_width,
  591. sync_arg.front_porch);
  592. break;
  593. default:
  594. return -EINVAL;
  595. }
  596. return 0;
  597. }
  598. static int cfb_blank(int blank, struct fb_info *info)
  599. {
  600. struct da8xx_fb_par *par = info->par;
  601. int ret = 0;
  602. if (par->blank == blank)
  603. return 0;
  604. par->blank = blank;
  605. switch (blank) {
  606. case FB_BLANK_UNBLANK:
  607. if (par->panel_power_ctrl)
  608. par->panel_power_ctrl(1);
  609. lcd_enable_raster();
  610. break;
  611. case FB_BLANK_POWERDOWN:
  612. if (par->panel_power_ctrl)
  613. par->panel_power_ctrl(0);
  614. lcd_disable_raster();
  615. break;
  616. default:
  617. ret = -EINVAL;
  618. }
  619. return ret;
  620. }
  621. static struct fb_ops da8xx_fb_ops = {
  622. .owner = THIS_MODULE,
  623. .fb_check_var = fb_check_var,
  624. .fb_setcolreg = fb_setcolreg,
  625. .fb_ioctl = fb_ioctl,
  626. .fb_fillrect = cfb_fillrect,
  627. .fb_copyarea = cfb_copyarea,
  628. .fb_imageblit = cfb_imageblit,
  629. .fb_blank = cfb_blank,
  630. };
  631. static int __init fb_probe(struct platform_device *device)
  632. {
  633. struct da8xx_lcdc_platform_data *fb_pdata =
  634. device->dev.platform_data;
  635. struct lcd_ctrl_config *lcd_cfg;
  636. struct da8xx_panel *lcdc_info;
  637. struct fb_info *da8xx_fb_info;
  638. struct clk *fb_clk = NULL;
  639. struct da8xx_fb_par *par;
  640. resource_size_t len;
  641. int ret, i;
  642. if (fb_pdata == NULL) {
  643. dev_err(&device->dev, "Can not get platform data\n");
  644. return -ENOENT;
  645. }
  646. lcdc_regs = platform_get_resource(device, IORESOURCE_MEM, 0);
  647. if (!lcdc_regs) {
  648. dev_err(&device->dev,
  649. "Can not get memory resource for LCD controller\n");
  650. return -ENOENT;
  651. }
  652. len = resource_size(lcdc_regs);
  653. lcdc_regs = request_mem_region(lcdc_regs->start, len, lcdc_regs->name);
  654. if (!lcdc_regs)
  655. return -EBUSY;
  656. da8xx_fb_reg_base = (resource_size_t)ioremap(lcdc_regs->start, len);
  657. if (!da8xx_fb_reg_base) {
  658. ret = -EBUSY;
  659. goto err_request_mem;
  660. }
  661. fb_clk = clk_get(&device->dev, NULL);
  662. if (IS_ERR(fb_clk)) {
  663. dev_err(&device->dev, "Can not get device clock\n");
  664. ret = -ENODEV;
  665. goto err_ioremap;
  666. }
  667. ret = clk_enable(fb_clk);
  668. if (ret)
  669. goto err_clk_put;
  670. for (i = 0, lcdc_info = known_lcd_panels;
  671. i < ARRAY_SIZE(known_lcd_panels);
  672. i++, lcdc_info++) {
  673. if (strcmp(fb_pdata->type, lcdc_info->name) == 0)
  674. break;
  675. }
  676. if (i == ARRAY_SIZE(known_lcd_panels)) {
  677. dev_err(&device->dev, "GLCD: No valid panel found\n");
  678. ret = -ENODEV;
  679. goto err_clk_disable;
  680. } else
  681. dev_info(&device->dev, "GLCD: Found %s panel\n",
  682. fb_pdata->type);
  683. lcd_cfg = (struct lcd_ctrl_config *)fb_pdata->controller_data;
  684. da8xx_fb_info = framebuffer_alloc(sizeof(struct da8xx_fb_par),
  685. &device->dev);
  686. if (!da8xx_fb_info) {
  687. dev_dbg(&device->dev, "Memory allocation failed for fb_info\n");
  688. ret = -ENOMEM;
  689. goto err_clk_disable;
  690. }
  691. par = da8xx_fb_info->par;
  692. par->lcdc_clk = fb_clk;
  693. par->pxl_clk = lcdc_info->pxl_clk;
  694. if (fb_pdata->panel_power_ctrl) {
  695. par->panel_power_ctrl = fb_pdata->panel_power_ctrl;
  696. par->panel_power_ctrl(1);
  697. }
  698. if (lcd_init(par, lcd_cfg, lcdc_info) < 0) {
  699. dev_err(&device->dev, "lcd_init failed\n");
  700. ret = -EFAULT;
  701. goto err_release_fb;
  702. }
  703. /* allocate frame buffer */
  704. da8xx_fb_info->screen_base = dma_alloc_coherent(NULL,
  705. par->databuf_sz + PAGE_SIZE,
  706. (resource_size_t *)
  707. &da8xx_fb_info->fix.smem_start,
  708. GFP_KERNEL | GFP_DMA);
  709. if (!da8xx_fb_info->screen_base) {
  710. dev_err(&device->dev,
  711. "GLCD: kmalloc for frame buffer failed\n");
  712. ret = -EINVAL;
  713. goto err_release_fb;
  714. }
  715. /* move palette base pointer by (PAGE_SIZE - palette_sz) bytes */
  716. par->v_palette_base = da8xx_fb_info->screen_base +
  717. (PAGE_SIZE - par->palette_sz);
  718. par->p_palette_base = da8xx_fb_info->fix.smem_start +
  719. (PAGE_SIZE - par->palette_sz);
  720. /* the rest of the frame buffer is pixel data */
  721. da8xx_fb_info->screen_base = par->v_palette_base + par->palette_sz;
  722. da8xx_fb_fix.smem_start = par->p_palette_base + par->palette_sz;
  723. da8xx_fb_fix.smem_len = par->databuf_sz - par->palette_sz;
  724. da8xx_fb_fix.line_length = (lcdc_info->width * lcd_cfg->bpp) / 8;
  725. par->irq = platform_get_irq(device, 0);
  726. if (par->irq < 0) {
  727. ret = -ENOENT;
  728. goto err_release_fb_mem;
  729. }
  730. ret = request_irq(par->irq, lcdc_irq_handler, 0, DRIVER_NAME, par);
  731. if (ret)
  732. goto err_release_fb_mem;
  733. /* Initialize par */
  734. da8xx_fb_info->var.bits_per_pixel = lcd_cfg->bpp;
  735. da8xx_fb_var.xres = lcdc_info->width;
  736. da8xx_fb_var.xres_virtual = lcdc_info->width;
  737. da8xx_fb_var.yres = lcdc_info->height;
  738. da8xx_fb_var.yres_virtual = lcdc_info->height;
  739. da8xx_fb_var.grayscale =
  740. lcd_cfg->p_disp_panel->panel_shade == MONOCHROME ? 1 : 0;
  741. da8xx_fb_var.bits_per_pixel = lcd_cfg->bpp;
  742. da8xx_fb_var.hsync_len = lcdc_info->hsw;
  743. da8xx_fb_var.vsync_len = lcdc_info->vsw;
  744. /* Initialize fbinfo */
  745. da8xx_fb_info->flags = FBINFO_FLAG_DEFAULT;
  746. da8xx_fb_info->fix = da8xx_fb_fix;
  747. da8xx_fb_info->var = da8xx_fb_var;
  748. da8xx_fb_info->fbops = &da8xx_fb_ops;
  749. da8xx_fb_info->pseudo_palette = par->pseudo_palette;
  750. da8xx_fb_info->fix.visual = (da8xx_fb_info->var.bits_per_pixel <= 8) ?
  751. FB_VISUAL_PSEUDOCOLOR : FB_VISUAL_TRUECOLOR;
  752. ret = fb_alloc_cmap(&da8xx_fb_info->cmap, PALETTE_SIZE, 0);
  753. if (ret)
  754. goto err_free_irq;
  755. /* First palette_sz byte of the frame buffer is the palette */
  756. da8xx_fb_info->cmap.len = par->palette_sz;
  757. /* Flush the buffer to the screen. */
  758. lcd_blit(LOAD_DATA, par);
  759. /* initialize var_screeninfo */
  760. da8xx_fb_var.activate = FB_ACTIVATE_FORCE;
  761. fb_set_var(da8xx_fb_info, &da8xx_fb_var);
  762. dev_set_drvdata(&device->dev, da8xx_fb_info);
  763. /* Register the Frame Buffer */
  764. if (register_framebuffer(da8xx_fb_info) < 0) {
  765. dev_err(&device->dev,
  766. "GLCD: Frame Buffer Registration Failed!\n");
  767. ret = -EINVAL;
  768. goto err_dealloc_cmap;
  769. }
  770. #ifdef CONFIG_CPU_FREQ
  771. ret = lcd_da8xx_cpufreq_register(par);
  772. if (ret) {
  773. dev_err(&device->dev, "failed to register cpufreq\n");
  774. goto err_cpu_freq;
  775. }
  776. #endif
  777. /* enable raster engine */
  778. lcd_enable_raster();
  779. return 0;
  780. #ifdef CONFIG_CPU_FREQ
  781. err_cpu_freq:
  782. unregister_framebuffer(da8xx_fb_info);
  783. #endif
  784. err_dealloc_cmap:
  785. fb_dealloc_cmap(&da8xx_fb_info->cmap);
  786. err_free_irq:
  787. free_irq(par->irq, par);
  788. err_release_fb_mem:
  789. dma_free_coherent(NULL, par->databuf_sz + PAGE_SIZE,
  790. da8xx_fb_info->screen_base - PAGE_SIZE,
  791. da8xx_fb_info->fix.smem_start);
  792. err_release_fb:
  793. framebuffer_release(da8xx_fb_info);
  794. err_clk_disable:
  795. clk_disable(fb_clk);
  796. err_clk_put:
  797. clk_put(fb_clk);
  798. err_ioremap:
  799. iounmap((void __iomem *)da8xx_fb_reg_base);
  800. err_request_mem:
  801. release_mem_region(lcdc_regs->start, len);
  802. return ret;
  803. }
  804. #ifdef CONFIG_PM
  805. static int fb_suspend(struct platform_device *dev, pm_message_t state)
  806. {
  807. struct fb_info *info = platform_get_drvdata(dev);
  808. struct da8xx_fb_par *par = info->par;
  809. acquire_console_sem();
  810. if (par->panel_power_ctrl)
  811. par->panel_power_ctrl(0);
  812. fb_set_suspend(info, 1);
  813. lcd_disable_raster();
  814. clk_disable(par->lcdc_clk);
  815. release_console_sem();
  816. return 0;
  817. }
  818. static int fb_resume(struct platform_device *dev)
  819. {
  820. struct fb_info *info = platform_get_drvdata(dev);
  821. struct da8xx_fb_par *par = info->par;
  822. acquire_console_sem();
  823. if (par->panel_power_ctrl)
  824. par->panel_power_ctrl(1);
  825. clk_enable(par->lcdc_clk);
  826. lcd_enable_raster();
  827. fb_set_suspend(info, 0);
  828. release_console_sem();
  829. return 0;
  830. }
  831. #else
  832. #define fb_suspend NULL
  833. #define fb_resume NULL
  834. #endif
  835. static struct platform_driver da8xx_fb_driver = {
  836. .probe = fb_probe,
  837. .remove = fb_remove,
  838. .suspend = fb_suspend,
  839. .resume = fb_resume,
  840. .driver = {
  841. .name = DRIVER_NAME,
  842. .owner = THIS_MODULE,
  843. },
  844. };
  845. static int __init da8xx_fb_init(void)
  846. {
  847. return platform_driver_register(&da8xx_fb_driver);
  848. }
  849. static void __exit da8xx_fb_cleanup(void)
  850. {
  851. platform_driver_unregister(&da8xx_fb_driver);
  852. }
  853. module_init(da8xx_fb_init);
  854. module_exit(da8xx_fb_cleanup);
  855. MODULE_DESCRIPTION("Framebuffer driver for TI da8xx/omap-l1xx");
  856. MODULE_AUTHOR("Texas Instruments");
  857. MODULE_LICENSE("GPL");