mmu.c 106 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389
  1. /*
  2. * Kernel-based Virtual Machine driver for Linux
  3. *
  4. * This module enables machines with Intel VT-x extensions to run virtual
  5. * machines without emulation or binary translation.
  6. *
  7. * MMU support
  8. *
  9. * Copyright (C) 2006 Qumranet, Inc.
  10. * Copyright 2010 Red Hat, Inc. and/or its affiliates.
  11. *
  12. * Authors:
  13. * Yaniv Kamay <yaniv@qumranet.com>
  14. * Avi Kivity <avi@qumranet.com>
  15. *
  16. * This work is licensed under the terms of the GNU GPL, version 2. See
  17. * the COPYING file in the top-level directory.
  18. *
  19. */
  20. #include "irq.h"
  21. #include "mmu.h"
  22. #include "x86.h"
  23. #include "kvm_cache_regs.h"
  24. #include <linux/kvm_host.h>
  25. #include <linux/types.h>
  26. #include <linux/string.h>
  27. #include <linux/mm.h>
  28. #include <linux/highmem.h>
  29. #include <linux/module.h>
  30. #include <linux/swap.h>
  31. #include <linux/hugetlb.h>
  32. #include <linux/compiler.h>
  33. #include <linux/srcu.h>
  34. #include <linux/slab.h>
  35. #include <linux/uaccess.h>
  36. #include <asm/page.h>
  37. #include <asm/cmpxchg.h>
  38. #include <asm/io.h>
  39. #include <asm/vmx.h>
  40. /*
  41. * When setting this variable to true it enables Two-Dimensional-Paging
  42. * where the hardware walks 2 page tables:
  43. * 1. the guest-virtual to guest-physical
  44. * 2. while doing 1. it walks guest-physical to host-physical
  45. * If the hardware supports that we don't need to do shadow paging.
  46. */
  47. bool tdp_enabled = false;
  48. enum {
  49. AUDIT_PRE_PAGE_FAULT,
  50. AUDIT_POST_PAGE_FAULT,
  51. AUDIT_PRE_PTE_WRITE,
  52. AUDIT_POST_PTE_WRITE,
  53. AUDIT_PRE_SYNC,
  54. AUDIT_POST_SYNC
  55. };
  56. #undef MMU_DEBUG
  57. #ifdef MMU_DEBUG
  58. #define pgprintk(x...) do { if (dbg) printk(x); } while (0)
  59. #define rmap_printk(x...) do { if (dbg) printk(x); } while (0)
  60. #else
  61. #define pgprintk(x...) do { } while (0)
  62. #define rmap_printk(x...) do { } while (0)
  63. #endif
  64. #ifdef MMU_DEBUG
  65. static bool dbg = 0;
  66. module_param(dbg, bool, 0644);
  67. #endif
  68. #ifndef MMU_DEBUG
  69. #define ASSERT(x) do { } while (0)
  70. #else
  71. #define ASSERT(x) \
  72. if (!(x)) { \
  73. printk(KERN_WARNING "assertion failed %s:%d: %s\n", \
  74. __FILE__, __LINE__, #x); \
  75. }
  76. #endif
  77. #define PTE_PREFETCH_NUM 8
  78. #define PT_FIRST_AVAIL_BITS_SHIFT 10
  79. #define PT64_SECOND_AVAIL_BITS_SHIFT 52
  80. #define PT64_LEVEL_BITS 9
  81. #define PT64_LEVEL_SHIFT(level) \
  82. (PAGE_SHIFT + (level - 1) * PT64_LEVEL_BITS)
  83. #define PT64_INDEX(address, level)\
  84. (((address) >> PT64_LEVEL_SHIFT(level)) & ((1 << PT64_LEVEL_BITS) - 1))
  85. #define PT32_LEVEL_BITS 10
  86. #define PT32_LEVEL_SHIFT(level) \
  87. (PAGE_SHIFT + (level - 1) * PT32_LEVEL_BITS)
  88. #define PT32_LVL_OFFSET_MASK(level) \
  89. (PT32_BASE_ADDR_MASK & ((1ULL << (PAGE_SHIFT + (((level) - 1) \
  90. * PT32_LEVEL_BITS))) - 1))
  91. #define PT32_INDEX(address, level)\
  92. (((address) >> PT32_LEVEL_SHIFT(level)) & ((1 << PT32_LEVEL_BITS) - 1))
  93. #define PT64_BASE_ADDR_MASK (((1ULL << 52) - 1) & ~(u64)(PAGE_SIZE-1))
  94. #define PT64_DIR_BASE_ADDR_MASK \
  95. (PT64_BASE_ADDR_MASK & ~((1ULL << (PAGE_SHIFT + PT64_LEVEL_BITS)) - 1))
  96. #define PT64_LVL_ADDR_MASK(level) \
  97. (PT64_BASE_ADDR_MASK & ~((1ULL << (PAGE_SHIFT + (((level) - 1) \
  98. * PT64_LEVEL_BITS))) - 1))
  99. #define PT64_LVL_OFFSET_MASK(level) \
  100. (PT64_BASE_ADDR_MASK & ((1ULL << (PAGE_SHIFT + (((level) - 1) \
  101. * PT64_LEVEL_BITS))) - 1))
  102. #define PT32_BASE_ADDR_MASK PAGE_MASK
  103. #define PT32_DIR_BASE_ADDR_MASK \
  104. (PAGE_MASK & ~((1ULL << (PAGE_SHIFT + PT32_LEVEL_BITS)) - 1))
  105. #define PT32_LVL_ADDR_MASK(level) \
  106. (PAGE_MASK & ~((1ULL << (PAGE_SHIFT + (((level) - 1) \
  107. * PT32_LEVEL_BITS))) - 1))
  108. #define PT64_PERM_MASK (PT_PRESENT_MASK | PT_WRITABLE_MASK | PT_USER_MASK \
  109. | PT64_NX_MASK)
  110. #define ACC_EXEC_MASK 1
  111. #define ACC_WRITE_MASK PT_WRITABLE_MASK
  112. #define ACC_USER_MASK PT_USER_MASK
  113. #define ACC_ALL (ACC_EXEC_MASK | ACC_WRITE_MASK | ACC_USER_MASK)
  114. #include <trace/events/kvm.h>
  115. #define CREATE_TRACE_POINTS
  116. #include "mmutrace.h"
  117. #define SPTE_HOST_WRITEABLE (1ULL << PT_FIRST_AVAIL_BITS_SHIFT)
  118. #define SPTE_MMU_WRITEABLE (1ULL << (PT_FIRST_AVAIL_BITS_SHIFT + 1))
  119. #define SHADOW_PT_INDEX(addr, level) PT64_INDEX(addr, level)
  120. /* make pte_list_desc fit well in cache line */
  121. #define PTE_LIST_EXT 3
  122. struct pte_list_desc {
  123. u64 *sptes[PTE_LIST_EXT];
  124. struct pte_list_desc *more;
  125. };
  126. struct kvm_shadow_walk_iterator {
  127. u64 addr;
  128. hpa_t shadow_addr;
  129. u64 *sptep;
  130. int level;
  131. unsigned index;
  132. };
  133. #define for_each_shadow_entry(_vcpu, _addr, _walker) \
  134. for (shadow_walk_init(&(_walker), _vcpu, _addr); \
  135. shadow_walk_okay(&(_walker)); \
  136. shadow_walk_next(&(_walker)))
  137. #define for_each_shadow_entry_lockless(_vcpu, _addr, _walker, spte) \
  138. for (shadow_walk_init(&(_walker), _vcpu, _addr); \
  139. shadow_walk_okay(&(_walker)) && \
  140. ({ spte = mmu_spte_get_lockless(_walker.sptep); 1; }); \
  141. __shadow_walk_next(&(_walker), spte))
  142. static struct kmem_cache *pte_list_desc_cache;
  143. static struct kmem_cache *mmu_page_header_cache;
  144. static struct percpu_counter kvm_total_used_mmu_pages;
  145. static u64 __read_mostly shadow_nx_mask;
  146. static u64 __read_mostly shadow_x_mask; /* mutual exclusive with nx_mask */
  147. static u64 __read_mostly shadow_user_mask;
  148. static u64 __read_mostly shadow_accessed_mask;
  149. static u64 __read_mostly shadow_dirty_mask;
  150. static u64 __read_mostly shadow_mmio_mask;
  151. static void mmu_spte_set(u64 *sptep, u64 spte);
  152. static void mmu_free_roots(struct kvm_vcpu *vcpu);
  153. void kvm_mmu_set_mmio_spte_mask(u64 mmio_mask)
  154. {
  155. shadow_mmio_mask = mmio_mask;
  156. }
  157. EXPORT_SYMBOL_GPL(kvm_mmu_set_mmio_spte_mask);
  158. static void mark_mmio_spte(u64 *sptep, u64 gfn, unsigned access)
  159. {
  160. access &= ACC_WRITE_MASK | ACC_USER_MASK;
  161. trace_mark_mmio_spte(sptep, gfn, access);
  162. mmu_spte_set(sptep, shadow_mmio_mask | access | gfn << PAGE_SHIFT);
  163. }
  164. static bool is_mmio_spte(u64 spte)
  165. {
  166. return (spte & shadow_mmio_mask) == shadow_mmio_mask;
  167. }
  168. static gfn_t get_mmio_spte_gfn(u64 spte)
  169. {
  170. return (spte & ~shadow_mmio_mask) >> PAGE_SHIFT;
  171. }
  172. static unsigned get_mmio_spte_access(u64 spte)
  173. {
  174. return (spte & ~shadow_mmio_mask) & ~PAGE_MASK;
  175. }
  176. static bool set_mmio_spte(u64 *sptep, gfn_t gfn, pfn_t pfn, unsigned access)
  177. {
  178. if (unlikely(is_noslot_pfn(pfn))) {
  179. mark_mmio_spte(sptep, gfn, access);
  180. return true;
  181. }
  182. return false;
  183. }
  184. static inline u64 rsvd_bits(int s, int e)
  185. {
  186. return ((1ULL << (e - s + 1)) - 1) << s;
  187. }
  188. void kvm_mmu_set_mask_ptes(u64 user_mask, u64 accessed_mask,
  189. u64 dirty_mask, u64 nx_mask, u64 x_mask)
  190. {
  191. shadow_user_mask = user_mask;
  192. shadow_accessed_mask = accessed_mask;
  193. shadow_dirty_mask = dirty_mask;
  194. shadow_nx_mask = nx_mask;
  195. shadow_x_mask = x_mask;
  196. }
  197. EXPORT_SYMBOL_GPL(kvm_mmu_set_mask_ptes);
  198. static int is_cpuid_PSE36(void)
  199. {
  200. return 1;
  201. }
  202. static int is_nx(struct kvm_vcpu *vcpu)
  203. {
  204. return vcpu->arch.efer & EFER_NX;
  205. }
  206. static int is_shadow_present_pte(u64 pte)
  207. {
  208. return pte & PT_PRESENT_MASK && !is_mmio_spte(pte);
  209. }
  210. static int is_large_pte(u64 pte)
  211. {
  212. return pte & PT_PAGE_SIZE_MASK;
  213. }
  214. static int is_dirty_gpte(unsigned long pte)
  215. {
  216. return pte & PT_DIRTY_MASK;
  217. }
  218. static int is_rmap_spte(u64 pte)
  219. {
  220. return is_shadow_present_pte(pte);
  221. }
  222. static int is_last_spte(u64 pte, int level)
  223. {
  224. if (level == PT_PAGE_TABLE_LEVEL)
  225. return 1;
  226. if (is_large_pte(pte))
  227. return 1;
  228. return 0;
  229. }
  230. static pfn_t spte_to_pfn(u64 pte)
  231. {
  232. return (pte & PT64_BASE_ADDR_MASK) >> PAGE_SHIFT;
  233. }
  234. static gfn_t pse36_gfn_delta(u32 gpte)
  235. {
  236. int shift = 32 - PT32_DIR_PSE36_SHIFT - PAGE_SHIFT;
  237. return (gpte & PT32_DIR_PSE36_MASK) << shift;
  238. }
  239. #ifdef CONFIG_X86_64
  240. static void __set_spte(u64 *sptep, u64 spte)
  241. {
  242. *sptep = spte;
  243. }
  244. static void __update_clear_spte_fast(u64 *sptep, u64 spte)
  245. {
  246. *sptep = spte;
  247. }
  248. static u64 __update_clear_spte_slow(u64 *sptep, u64 spte)
  249. {
  250. return xchg(sptep, spte);
  251. }
  252. static u64 __get_spte_lockless(u64 *sptep)
  253. {
  254. return ACCESS_ONCE(*sptep);
  255. }
  256. static bool __check_direct_spte_mmio_pf(u64 spte)
  257. {
  258. /* It is valid if the spte is zapped. */
  259. return spte == 0ull;
  260. }
  261. #else
  262. union split_spte {
  263. struct {
  264. u32 spte_low;
  265. u32 spte_high;
  266. };
  267. u64 spte;
  268. };
  269. static void count_spte_clear(u64 *sptep, u64 spte)
  270. {
  271. struct kvm_mmu_page *sp = page_header(__pa(sptep));
  272. if (is_shadow_present_pte(spte))
  273. return;
  274. /* Ensure the spte is completely set before we increase the count */
  275. smp_wmb();
  276. sp->clear_spte_count++;
  277. }
  278. static void __set_spte(u64 *sptep, u64 spte)
  279. {
  280. union split_spte *ssptep, sspte;
  281. ssptep = (union split_spte *)sptep;
  282. sspte = (union split_spte)spte;
  283. ssptep->spte_high = sspte.spte_high;
  284. /*
  285. * If we map the spte from nonpresent to present, We should store
  286. * the high bits firstly, then set present bit, so cpu can not
  287. * fetch this spte while we are setting the spte.
  288. */
  289. smp_wmb();
  290. ssptep->spte_low = sspte.spte_low;
  291. }
  292. static void __update_clear_spte_fast(u64 *sptep, u64 spte)
  293. {
  294. union split_spte *ssptep, sspte;
  295. ssptep = (union split_spte *)sptep;
  296. sspte = (union split_spte)spte;
  297. ssptep->spte_low = sspte.spte_low;
  298. /*
  299. * If we map the spte from present to nonpresent, we should clear
  300. * present bit firstly to avoid vcpu fetch the old high bits.
  301. */
  302. smp_wmb();
  303. ssptep->spte_high = sspte.spte_high;
  304. count_spte_clear(sptep, spte);
  305. }
  306. static u64 __update_clear_spte_slow(u64 *sptep, u64 spte)
  307. {
  308. union split_spte *ssptep, sspte, orig;
  309. ssptep = (union split_spte *)sptep;
  310. sspte = (union split_spte)spte;
  311. /* xchg acts as a barrier before the setting of the high bits */
  312. orig.spte_low = xchg(&ssptep->spte_low, sspte.spte_low);
  313. orig.spte_high = ssptep->spte_high;
  314. ssptep->spte_high = sspte.spte_high;
  315. count_spte_clear(sptep, spte);
  316. return orig.spte;
  317. }
  318. /*
  319. * The idea using the light way get the spte on x86_32 guest is from
  320. * gup_get_pte(arch/x86/mm/gup.c).
  321. * The difference is we can not catch the spte tlb flush if we leave
  322. * guest mode, so we emulate it by increase clear_spte_count when spte
  323. * is cleared.
  324. */
  325. static u64 __get_spte_lockless(u64 *sptep)
  326. {
  327. struct kvm_mmu_page *sp = page_header(__pa(sptep));
  328. union split_spte spte, *orig = (union split_spte *)sptep;
  329. int count;
  330. retry:
  331. count = sp->clear_spte_count;
  332. smp_rmb();
  333. spte.spte_low = orig->spte_low;
  334. smp_rmb();
  335. spte.spte_high = orig->spte_high;
  336. smp_rmb();
  337. if (unlikely(spte.spte_low != orig->spte_low ||
  338. count != sp->clear_spte_count))
  339. goto retry;
  340. return spte.spte;
  341. }
  342. static bool __check_direct_spte_mmio_pf(u64 spte)
  343. {
  344. union split_spte sspte = (union split_spte)spte;
  345. u32 high_mmio_mask = shadow_mmio_mask >> 32;
  346. /* It is valid if the spte is zapped. */
  347. if (spte == 0ull)
  348. return true;
  349. /* It is valid if the spte is being zapped. */
  350. if (sspte.spte_low == 0ull &&
  351. (sspte.spte_high & high_mmio_mask) == high_mmio_mask)
  352. return true;
  353. return false;
  354. }
  355. #endif
  356. static bool spte_is_locklessly_modifiable(u64 spte)
  357. {
  358. return !(~spte & (SPTE_HOST_WRITEABLE | SPTE_MMU_WRITEABLE));
  359. }
  360. static bool spte_has_volatile_bits(u64 spte)
  361. {
  362. /*
  363. * Always atomicly update spte if it can be updated
  364. * out of mmu-lock, it can ensure dirty bit is not lost,
  365. * also, it can help us to get a stable is_writable_pte()
  366. * to ensure tlb flush is not missed.
  367. */
  368. if (spte_is_locklessly_modifiable(spte))
  369. return true;
  370. if (!shadow_accessed_mask)
  371. return false;
  372. if (!is_shadow_present_pte(spte))
  373. return false;
  374. if ((spte & shadow_accessed_mask) &&
  375. (!is_writable_pte(spte) || (spte & shadow_dirty_mask)))
  376. return false;
  377. return true;
  378. }
  379. static bool spte_is_bit_cleared(u64 old_spte, u64 new_spte, u64 bit_mask)
  380. {
  381. return (old_spte & bit_mask) && !(new_spte & bit_mask);
  382. }
  383. /* Rules for using mmu_spte_set:
  384. * Set the sptep from nonpresent to present.
  385. * Note: the sptep being assigned *must* be either not present
  386. * or in a state where the hardware will not attempt to update
  387. * the spte.
  388. */
  389. static void mmu_spte_set(u64 *sptep, u64 new_spte)
  390. {
  391. WARN_ON(is_shadow_present_pte(*sptep));
  392. __set_spte(sptep, new_spte);
  393. }
  394. /* Rules for using mmu_spte_update:
  395. * Update the state bits, it means the mapped pfn is not changged.
  396. *
  397. * Whenever we overwrite a writable spte with a read-only one we
  398. * should flush remote TLBs. Otherwise rmap_write_protect
  399. * will find a read-only spte, even though the writable spte
  400. * might be cached on a CPU's TLB, the return value indicates this
  401. * case.
  402. */
  403. static bool mmu_spte_update(u64 *sptep, u64 new_spte)
  404. {
  405. u64 old_spte = *sptep;
  406. bool ret = false;
  407. WARN_ON(!is_rmap_spte(new_spte));
  408. if (!is_shadow_present_pte(old_spte)) {
  409. mmu_spte_set(sptep, new_spte);
  410. return ret;
  411. }
  412. if (!spte_has_volatile_bits(old_spte))
  413. __update_clear_spte_fast(sptep, new_spte);
  414. else
  415. old_spte = __update_clear_spte_slow(sptep, new_spte);
  416. /*
  417. * For the spte updated out of mmu-lock is safe, since
  418. * we always atomicly update it, see the comments in
  419. * spte_has_volatile_bits().
  420. */
  421. if (is_writable_pte(old_spte) && !is_writable_pte(new_spte))
  422. ret = true;
  423. if (!shadow_accessed_mask)
  424. return ret;
  425. if (spte_is_bit_cleared(old_spte, new_spte, shadow_accessed_mask))
  426. kvm_set_pfn_accessed(spte_to_pfn(old_spte));
  427. if (spte_is_bit_cleared(old_spte, new_spte, shadow_dirty_mask))
  428. kvm_set_pfn_dirty(spte_to_pfn(old_spte));
  429. return ret;
  430. }
  431. /*
  432. * Rules for using mmu_spte_clear_track_bits:
  433. * It sets the sptep from present to nonpresent, and track the
  434. * state bits, it is used to clear the last level sptep.
  435. */
  436. static int mmu_spte_clear_track_bits(u64 *sptep)
  437. {
  438. pfn_t pfn;
  439. u64 old_spte = *sptep;
  440. if (!spte_has_volatile_bits(old_spte))
  441. __update_clear_spte_fast(sptep, 0ull);
  442. else
  443. old_spte = __update_clear_spte_slow(sptep, 0ull);
  444. if (!is_rmap_spte(old_spte))
  445. return 0;
  446. pfn = spte_to_pfn(old_spte);
  447. /*
  448. * KVM does not hold the refcount of the page used by
  449. * kvm mmu, before reclaiming the page, we should
  450. * unmap it from mmu first.
  451. */
  452. WARN_ON(!kvm_is_mmio_pfn(pfn) && !page_count(pfn_to_page(pfn)));
  453. if (!shadow_accessed_mask || old_spte & shadow_accessed_mask)
  454. kvm_set_pfn_accessed(pfn);
  455. if (!shadow_dirty_mask || (old_spte & shadow_dirty_mask))
  456. kvm_set_pfn_dirty(pfn);
  457. return 1;
  458. }
  459. /*
  460. * Rules for using mmu_spte_clear_no_track:
  461. * Directly clear spte without caring the state bits of sptep,
  462. * it is used to set the upper level spte.
  463. */
  464. static void mmu_spte_clear_no_track(u64 *sptep)
  465. {
  466. __update_clear_spte_fast(sptep, 0ull);
  467. }
  468. static u64 mmu_spte_get_lockless(u64 *sptep)
  469. {
  470. return __get_spte_lockless(sptep);
  471. }
  472. static void walk_shadow_page_lockless_begin(struct kvm_vcpu *vcpu)
  473. {
  474. /*
  475. * Prevent page table teardown by making any free-er wait during
  476. * kvm_flush_remote_tlbs() IPI to all active vcpus.
  477. */
  478. local_irq_disable();
  479. vcpu->mode = READING_SHADOW_PAGE_TABLES;
  480. /*
  481. * Make sure a following spte read is not reordered ahead of the write
  482. * to vcpu->mode.
  483. */
  484. smp_mb();
  485. }
  486. static void walk_shadow_page_lockless_end(struct kvm_vcpu *vcpu)
  487. {
  488. /*
  489. * Make sure the write to vcpu->mode is not reordered in front of
  490. * reads to sptes. If it does, kvm_commit_zap_page() can see us
  491. * OUTSIDE_GUEST_MODE and proceed to free the shadow page table.
  492. */
  493. smp_mb();
  494. vcpu->mode = OUTSIDE_GUEST_MODE;
  495. local_irq_enable();
  496. }
  497. static int mmu_topup_memory_cache(struct kvm_mmu_memory_cache *cache,
  498. struct kmem_cache *base_cache, int min)
  499. {
  500. void *obj;
  501. if (cache->nobjs >= min)
  502. return 0;
  503. while (cache->nobjs < ARRAY_SIZE(cache->objects)) {
  504. obj = kmem_cache_zalloc(base_cache, GFP_KERNEL);
  505. if (!obj)
  506. return -ENOMEM;
  507. cache->objects[cache->nobjs++] = obj;
  508. }
  509. return 0;
  510. }
  511. static int mmu_memory_cache_free_objects(struct kvm_mmu_memory_cache *cache)
  512. {
  513. return cache->nobjs;
  514. }
  515. static void mmu_free_memory_cache(struct kvm_mmu_memory_cache *mc,
  516. struct kmem_cache *cache)
  517. {
  518. while (mc->nobjs)
  519. kmem_cache_free(cache, mc->objects[--mc->nobjs]);
  520. }
  521. static int mmu_topup_memory_cache_page(struct kvm_mmu_memory_cache *cache,
  522. int min)
  523. {
  524. void *page;
  525. if (cache->nobjs >= min)
  526. return 0;
  527. while (cache->nobjs < ARRAY_SIZE(cache->objects)) {
  528. page = (void *)__get_free_page(GFP_KERNEL);
  529. if (!page)
  530. return -ENOMEM;
  531. cache->objects[cache->nobjs++] = page;
  532. }
  533. return 0;
  534. }
  535. static void mmu_free_memory_cache_page(struct kvm_mmu_memory_cache *mc)
  536. {
  537. while (mc->nobjs)
  538. free_page((unsigned long)mc->objects[--mc->nobjs]);
  539. }
  540. static int mmu_topup_memory_caches(struct kvm_vcpu *vcpu)
  541. {
  542. int r;
  543. r = mmu_topup_memory_cache(&vcpu->arch.mmu_pte_list_desc_cache,
  544. pte_list_desc_cache, 8 + PTE_PREFETCH_NUM);
  545. if (r)
  546. goto out;
  547. r = mmu_topup_memory_cache_page(&vcpu->arch.mmu_page_cache, 8);
  548. if (r)
  549. goto out;
  550. r = mmu_topup_memory_cache(&vcpu->arch.mmu_page_header_cache,
  551. mmu_page_header_cache, 4);
  552. out:
  553. return r;
  554. }
  555. static void mmu_free_memory_caches(struct kvm_vcpu *vcpu)
  556. {
  557. mmu_free_memory_cache(&vcpu->arch.mmu_pte_list_desc_cache,
  558. pte_list_desc_cache);
  559. mmu_free_memory_cache_page(&vcpu->arch.mmu_page_cache);
  560. mmu_free_memory_cache(&vcpu->arch.mmu_page_header_cache,
  561. mmu_page_header_cache);
  562. }
  563. static void *mmu_memory_cache_alloc(struct kvm_mmu_memory_cache *mc)
  564. {
  565. void *p;
  566. BUG_ON(!mc->nobjs);
  567. p = mc->objects[--mc->nobjs];
  568. return p;
  569. }
  570. static struct pte_list_desc *mmu_alloc_pte_list_desc(struct kvm_vcpu *vcpu)
  571. {
  572. return mmu_memory_cache_alloc(&vcpu->arch.mmu_pte_list_desc_cache);
  573. }
  574. static void mmu_free_pte_list_desc(struct pte_list_desc *pte_list_desc)
  575. {
  576. kmem_cache_free(pte_list_desc_cache, pte_list_desc);
  577. }
  578. static gfn_t kvm_mmu_page_get_gfn(struct kvm_mmu_page *sp, int index)
  579. {
  580. if (!sp->role.direct)
  581. return sp->gfns[index];
  582. return sp->gfn + (index << ((sp->role.level - 1) * PT64_LEVEL_BITS));
  583. }
  584. static void kvm_mmu_page_set_gfn(struct kvm_mmu_page *sp, int index, gfn_t gfn)
  585. {
  586. if (sp->role.direct)
  587. BUG_ON(gfn != kvm_mmu_page_get_gfn(sp, index));
  588. else
  589. sp->gfns[index] = gfn;
  590. }
  591. /*
  592. * Return the pointer to the large page information for a given gfn,
  593. * handling slots that are not large page aligned.
  594. */
  595. static struct kvm_lpage_info *lpage_info_slot(gfn_t gfn,
  596. struct kvm_memory_slot *slot,
  597. int level)
  598. {
  599. unsigned long idx;
  600. idx = gfn_to_index(gfn, slot->base_gfn, level);
  601. return &slot->arch.lpage_info[level - 2][idx];
  602. }
  603. static void account_shadowed(struct kvm *kvm, gfn_t gfn)
  604. {
  605. struct kvm_memory_slot *slot;
  606. struct kvm_lpage_info *linfo;
  607. int i;
  608. slot = gfn_to_memslot(kvm, gfn);
  609. for (i = PT_DIRECTORY_LEVEL;
  610. i < PT_PAGE_TABLE_LEVEL + KVM_NR_PAGE_SIZES; ++i) {
  611. linfo = lpage_info_slot(gfn, slot, i);
  612. linfo->write_count += 1;
  613. }
  614. kvm->arch.indirect_shadow_pages++;
  615. }
  616. static void unaccount_shadowed(struct kvm *kvm, gfn_t gfn)
  617. {
  618. struct kvm_memory_slot *slot;
  619. struct kvm_lpage_info *linfo;
  620. int i;
  621. slot = gfn_to_memslot(kvm, gfn);
  622. for (i = PT_DIRECTORY_LEVEL;
  623. i < PT_PAGE_TABLE_LEVEL + KVM_NR_PAGE_SIZES; ++i) {
  624. linfo = lpage_info_slot(gfn, slot, i);
  625. linfo->write_count -= 1;
  626. WARN_ON(linfo->write_count < 0);
  627. }
  628. kvm->arch.indirect_shadow_pages--;
  629. }
  630. static int has_wrprotected_page(struct kvm *kvm,
  631. gfn_t gfn,
  632. int level)
  633. {
  634. struct kvm_memory_slot *slot;
  635. struct kvm_lpage_info *linfo;
  636. slot = gfn_to_memslot(kvm, gfn);
  637. if (slot) {
  638. linfo = lpage_info_slot(gfn, slot, level);
  639. return linfo->write_count;
  640. }
  641. return 1;
  642. }
  643. static int host_mapping_level(struct kvm *kvm, gfn_t gfn)
  644. {
  645. unsigned long page_size;
  646. int i, ret = 0;
  647. page_size = kvm_host_page_size(kvm, gfn);
  648. for (i = PT_PAGE_TABLE_LEVEL;
  649. i < (PT_PAGE_TABLE_LEVEL + KVM_NR_PAGE_SIZES); ++i) {
  650. if (page_size >= KVM_HPAGE_SIZE(i))
  651. ret = i;
  652. else
  653. break;
  654. }
  655. return ret;
  656. }
  657. static struct kvm_memory_slot *
  658. gfn_to_memslot_dirty_bitmap(struct kvm_vcpu *vcpu, gfn_t gfn,
  659. bool no_dirty_log)
  660. {
  661. struct kvm_memory_slot *slot;
  662. slot = gfn_to_memslot(vcpu->kvm, gfn);
  663. if (!slot || slot->flags & KVM_MEMSLOT_INVALID ||
  664. (no_dirty_log && slot->dirty_bitmap))
  665. slot = NULL;
  666. return slot;
  667. }
  668. static bool mapping_level_dirty_bitmap(struct kvm_vcpu *vcpu, gfn_t large_gfn)
  669. {
  670. return !gfn_to_memslot_dirty_bitmap(vcpu, large_gfn, true);
  671. }
  672. static int mapping_level(struct kvm_vcpu *vcpu, gfn_t large_gfn)
  673. {
  674. int host_level, level, max_level;
  675. host_level = host_mapping_level(vcpu->kvm, large_gfn);
  676. if (host_level == PT_PAGE_TABLE_LEVEL)
  677. return host_level;
  678. max_level = kvm_x86_ops->get_lpage_level() < host_level ?
  679. kvm_x86_ops->get_lpage_level() : host_level;
  680. for (level = PT_DIRECTORY_LEVEL; level <= max_level; ++level)
  681. if (has_wrprotected_page(vcpu->kvm, large_gfn, level))
  682. break;
  683. return level - 1;
  684. }
  685. /*
  686. * Pte mapping structures:
  687. *
  688. * If pte_list bit zero is zero, then pte_list point to the spte.
  689. *
  690. * If pte_list bit zero is one, (then pte_list & ~1) points to a struct
  691. * pte_list_desc containing more mappings.
  692. *
  693. * Returns the number of pte entries before the spte was added or zero if
  694. * the spte was not added.
  695. *
  696. */
  697. static int pte_list_add(struct kvm_vcpu *vcpu, u64 *spte,
  698. unsigned long *pte_list)
  699. {
  700. struct pte_list_desc *desc;
  701. int i, count = 0;
  702. if (!*pte_list) {
  703. rmap_printk("pte_list_add: %p %llx 0->1\n", spte, *spte);
  704. *pte_list = (unsigned long)spte;
  705. } else if (!(*pte_list & 1)) {
  706. rmap_printk("pte_list_add: %p %llx 1->many\n", spte, *spte);
  707. desc = mmu_alloc_pte_list_desc(vcpu);
  708. desc->sptes[0] = (u64 *)*pte_list;
  709. desc->sptes[1] = spte;
  710. *pte_list = (unsigned long)desc | 1;
  711. ++count;
  712. } else {
  713. rmap_printk("pte_list_add: %p %llx many->many\n", spte, *spte);
  714. desc = (struct pte_list_desc *)(*pte_list & ~1ul);
  715. while (desc->sptes[PTE_LIST_EXT-1] && desc->more) {
  716. desc = desc->more;
  717. count += PTE_LIST_EXT;
  718. }
  719. if (desc->sptes[PTE_LIST_EXT-1]) {
  720. desc->more = mmu_alloc_pte_list_desc(vcpu);
  721. desc = desc->more;
  722. }
  723. for (i = 0; desc->sptes[i]; ++i)
  724. ++count;
  725. desc->sptes[i] = spte;
  726. }
  727. return count;
  728. }
  729. static void
  730. pte_list_desc_remove_entry(unsigned long *pte_list, struct pte_list_desc *desc,
  731. int i, struct pte_list_desc *prev_desc)
  732. {
  733. int j;
  734. for (j = PTE_LIST_EXT - 1; !desc->sptes[j] && j > i; --j)
  735. ;
  736. desc->sptes[i] = desc->sptes[j];
  737. desc->sptes[j] = NULL;
  738. if (j != 0)
  739. return;
  740. if (!prev_desc && !desc->more)
  741. *pte_list = (unsigned long)desc->sptes[0];
  742. else
  743. if (prev_desc)
  744. prev_desc->more = desc->more;
  745. else
  746. *pte_list = (unsigned long)desc->more | 1;
  747. mmu_free_pte_list_desc(desc);
  748. }
  749. static void pte_list_remove(u64 *spte, unsigned long *pte_list)
  750. {
  751. struct pte_list_desc *desc;
  752. struct pte_list_desc *prev_desc;
  753. int i;
  754. if (!*pte_list) {
  755. printk(KERN_ERR "pte_list_remove: %p 0->BUG\n", spte);
  756. BUG();
  757. } else if (!(*pte_list & 1)) {
  758. rmap_printk("pte_list_remove: %p 1->0\n", spte);
  759. if ((u64 *)*pte_list != spte) {
  760. printk(KERN_ERR "pte_list_remove: %p 1->BUG\n", spte);
  761. BUG();
  762. }
  763. *pte_list = 0;
  764. } else {
  765. rmap_printk("pte_list_remove: %p many->many\n", spte);
  766. desc = (struct pte_list_desc *)(*pte_list & ~1ul);
  767. prev_desc = NULL;
  768. while (desc) {
  769. for (i = 0; i < PTE_LIST_EXT && desc->sptes[i]; ++i)
  770. if (desc->sptes[i] == spte) {
  771. pte_list_desc_remove_entry(pte_list,
  772. desc, i,
  773. prev_desc);
  774. return;
  775. }
  776. prev_desc = desc;
  777. desc = desc->more;
  778. }
  779. pr_err("pte_list_remove: %p many->many\n", spte);
  780. BUG();
  781. }
  782. }
  783. typedef void (*pte_list_walk_fn) (u64 *spte);
  784. static void pte_list_walk(unsigned long *pte_list, pte_list_walk_fn fn)
  785. {
  786. struct pte_list_desc *desc;
  787. int i;
  788. if (!*pte_list)
  789. return;
  790. if (!(*pte_list & 1))
  791. return fn((u64 *)*pte_list);
  792. desc = (struct pte_list_desc *)(*pte_list & ~1ul);
  793. while (desc) {
  794. for (i = 0; i < PTE_LIST_EXT && desc->sptes[i]; ++i)
  795. fn(desc->sptes[i]);
  796. desc = desc->more;
  797. }
  798. }
  799. static unsigned long *__gfn_to_rmap(gfn_t gfn, int level,
  800. struct kvm_memory_slot *slot)
  801. {
  802. unsigned long idx;
  803. idx = gfn_to_index(gfn, slot->base_gfn, level);
  804. return &slot->arch.rmap[level - PT_PAGE_TABLE_LEVEL][idx];
  805. }
  806. /*
  807. * Take gfn and return the reverse mapping to it.
  808. */
  809. static unsigned long *gfn_to_rmap(struct kvm *kvm, gfn_t gfn, int level)
  810. {
  811. struct kvm_memory_slot *slot;
  812. slot = gfn_to_memslot(kvm, gfn);
  813. return __gfn_to_rmap(gfn, level, slot);
  814. }
  815. static bool rmap_can_add(struct kvm_vcpu *vcpu)
  816. {
  817. struct kvm_mmu_memory_cache *cache;
  818. cache = &vcpu->arch.mmu_pte_list_desc_cache;
  819. return mmu_memory_cache_free_objects(cache);
  820. }
  821. static int rmap_add(struct kvm_vcpu *vcpu, u64 *spte, gfn_t gfn)
  822. {
  823. struct kvm_mmu_page *sp;
  824. unsigned long *rmapp;
  825. sp = page_header(__pa(spte));
  826. kvm_mmu_page_set_gfn(sp, spte - sp->spt, gfn);
  827. rmapp = gfn_to_rmap(vcpu->kvm, gfn, sp->role.level);
  828. return pte_list_add(vcpu, spte, rmapp);
  829. }
  830. static void rmap_remove(struct kvm *kvm, u64 *spte)
  831. {
  832. struct kvm_mmu_page *sp;
  833. gfn_t gfn;
  834. unsigned long *rmapp;
  835. sp = page_header(__pa(spte));
  836. gfn = kvm_mmu_page_get_gfn(sp, spte - sp->spt);
  837. rmapp = gfn_to_rmap(kvm, gfn, sp->role.level);
  838. pte_list_remove(spte, rmapp);
  839. }
  840. /*
  841. * Used by the following functions to iterate through the sptes linked by a
  842. * rmap. All fields are private and not assumed to be used outside.
  843. */
  844. struct rmap_iterator {
  845. /* private fields */
  846. struct pte_list_desc *desc; /* holds the sptep if not NULL */
  847. int pos; /* index of the sptep */
  848. };
  849. /*
  850. * Iteration must be started by this function. This should also be used after
  851. * removing/dropping sptes from the rmap link because in such cases the
  852. * information in the itererator may not be valid.
  853. *
  854. * Returns sptep if found, NULL otherwise.
  855. */
  856. static u64 *rmap_get_first(unsigned long rmap, struct rmap_iterator *iter)
  857. {
  858. if (!rmap)
  859. return NULL;
  860. if (!(rmap & 1)) {
  861. iter->desc = NULL;
  862. return (u64 *)rmap;
  863. }
  864. iter->desc = (struct pte_list_desc *)(rmap & ~1ul);
  865. iter->pos = 0;
  866. return iter->desc->sptes[iter->pos];
  867. }
  868. /*
  869. * Must be used with a valid iterator: e.g. after rmap_get_first().
  870. *
  871. * Returns sptep if found, NULL otherwise.
  872. */
  873. static u64 *rmap_get_next(struct rmap_iterator *iter)
  874. {
  875. if (iter->desc) {
  876. if (iter->pos < PTE_LIST_EXT - 1) {
  877. u64 *sptep;
  878. ++iter->pos;
  879. sptep = iter->desc->sptes[iter->pos];
  880. if (sptep)
  881. return sptep;
  882. }
  883. iter->desc = iter->desc->more;
  884. if (iter->desc) {
  885. iter->pos = 0;
  886. /* desc->sptes[0] cannot be NULL */
  887. return iter->desc->sptes[iter->pos];
  888. }
  889. }
  890. return NULL;
  891. }
  892. static void drop_spte(struct kvm *kvm, u64 *sptep)
  893. {
  894. if (mmu_spte_clear_track_bits(sptep))
  895. rmap_remove(kvm, sptep);
  896. }
  897. static bool __drop_large_spte(struct kvm *kvm, u64 *sptep)
  898. {
  899. if (is_large_pte(*sptep)) {
  900. WARN_ON(page_header(__pa(sptep))->role.level ==
  901. PT_PAGE_TABLE_LEVEL);
  902. drop_spte(kvm, sptep);
  903. --kvm->stat.lpages;
  904. return true;
  905. }
  906. return false;
  907. }
  908. static void drop_large_spte(struct kvm_vcpu *vcpu, u64 *sptep)
  909. {
  910. if (__drop_large_spte(vcpu->kvm, sptep))
  911. kvm_flush_remote_tlbs(vcpu->kvm);
  912. }
  913. /*
  914. * Write-protect on the specified @sptep, @pt_protect indicates whether
  915. * spte writ-protection is caused by protecting shadow page table.
  916. * @flush indicates whether tlb need be flushed.
  917. *
  918. * Note: write protection is difference between drity logging and spte
  919. * protection:
  920. * - for dirty logging, the spte can be set to writable at anytime if
  921. * its dirty bitmap is properly set.
  922. * - for spte protection, the spte can be writable only after unsync-ing
  923. * shadow page.
  924. *
  925. * Return true if the spte is dropped.
  926. */
  927. static bool
  928. spte_write_protect(struct kvm *kvm, u64 *sptep, bool *flush, bool pt_protect)
  929. {
  930. u64 spte = *sptep;
  931. if (!is_writable_pte(spte) &&
  932. !(pt_protect && spte_is_locklessly_modifiable(spte)))
  933. return false;
  934. rmap_printk("rmap_write_protect: spte %p %llx\n", sptep, *sptep);
  935. if (__drop_large_spte(kvm, sptep)) {
  936. *flush |= true;
  937. return true;
  938. }
  939. if (pt_protect)
  940. spte &= ~SPTE_MMU_WRITEABLE;
  941. spte = spte & ~PT_WRITABLE_MASK;
  942. *flush |= mmu_spte_update(sptep, spte);
  943. return false;
  944. }
  945. static bool __rmap_write_protect(struct kvm *kvm, unsigned long *rmapp,
  946. int level, bool pt_protect)
  947. {
  948. u64 *sptep;
  949. struct rmap_iterator iter;
  950. bool flush = false;
  951. for (sptep = rmap_get_first(*rmapp, &iter); sptep;) {
  952. BUG_ON(!(*sptep & PT_PRESENT_MASK));
  953. if (spte_write_protect(kvm, sptep, &flush, pt_protect)) {
  954. sptep = rmap_get_first(*rmapp, &iter);
  955. continue;
  956. }
  957. sptep = rmap_get_next(&iter);
  958. }
  959. return flush;
  960. }
  961. /**
  962. * kvm_mmu_write_protect_pt_masked - write protect selected PT level pages
  963. * @kvm: kvm instance
  964. * @slot: slot to protect
  965. * @gfn_offset: start of the BITS_PER_LONG pages we care about
  966. * @mask: indicates which pages we should protect
  967. *
  968. * Used when we do not need to care about huge page mappings: e.g. during dirty
  969. * logging we do not have any such mappings.
  970. */
  971. void kvm_mmu_write_protect_pt_masked(struct kvm *kvm,
  972. struct kvm_memory_slot *slot,
  973. gfn_t gfn_offset, unsigned long mask)
  974. {
  975. unsigned long *rmapp;
  976. while (mask) {
  977. rmapp = __gfn_to_rmap(slot->base_gfn + gfn_offset + __ffs(mask),
  978. PT_PAGE_TABLE_LEVEL, slot);
  979. __rmap_write_protect(kvm, rmapp, PT_PAGE_TABLE_LEVEL, false);
  980. /* clear the first set bit */
  981. mask &= mask - 1;
  982. }
  983. }
  984. static bool rmap_write_protect(struct kvm *kvm, u64 gfn)
  985. {
  986. struct kvm_memory_slot *slot;
  987. unsigned long *rmapp;
  988. int i;
  989. bool write_protected = false;
  990. slot = gfn_to_memslot(kvm, gfn);
  991. for (i = PT_PAGE_TABLE_LEVEL;
  992. i < PT_PAGE_TABLE_LEVEL + KVM_NR_PAGE_SIZES; ++i) {
  993. rmapp = __gfn_to_rmap(gfn, i, slot);
  994. write_protected |= __rmap_write_protect(kvm, rmapp, i, true);
  995. }
  996. return write_protected;
  997. }
  998. static int kvm_unmap_rmapp(struct kvm *kvm, unsigned long *rmapp,
  999. struct kvm_memory_slot *slot, unsigned long data)
  1000. {
  1001. u64 *sptep;
  1002. struct rmap_iterator iter;
  1003. int need_tlb_flush = 0;
  1004. while ((sptep = rmap_get_first(*rmapp, &iter))) {
  1005. BUG_ON(!(*sptep & PT_PRESENT_MASK));
  1006. rmap_printk("kvm_rmap_unmap_hva: spte %p %llx\n", sptep, *sptep);
  1007. drop_spte(kvm, sptep);
  1008. need_tlb_flush = 1;
  1009. }
  1010. return need_tlb_flush;
  1011. }
  1012. static int kvm_set_pte_rmapp(struct kvm *kvm, unsigned long *rmapp,
  1013. struct kvm_memory_slot *slot, unsigned long data)
  1014. {
  1015. u64 *sptep;
  1016. struct rmap_iterator iter;
  1017. int need_flush = 0;
  1018. u64 new_spte;
  1019. pte_t *ptep = (pte_t *)data;
  1020. pfn_t new_pfn;
  1021. WARN_ON(pte_huge(*ptep));
  1022. new_pfn = pte_pfn(*ptep);
  1023. for (sptep = rmap_get_first(*rmapp, &iter); sptep;) {
  1024. BUG_ON(!is_shadow_present_pte(*sptep));
  1025. rmap_printk("kvm_set_pte_rmapp: spte %p %llx\n", sptep, *sptep);
  1026. need_flush = 1;
  1027. if (pte_write(*ptep)) {
  1028. drop_spte(kvm, sptep);
  1029. sptep = rmap_get_first(*rmapp, &iter);
  1030. } else {
  1031. new_spte = *sptep & ~PT64_BASE_ADDR_MASK;
  1032. new_spte |= (u64)new_pfn << PAGE_SHIFT;
  1033. new_spte &= ~PT_WRITABLE_MASK;
  1034. new_spte &= ~SPTE_HOST_WRITEABLE;
  1035. new_spte &= ~shadow_accessed_mask;
  1036. mmu_spte_clear_track_bits(sptep);
  1037. mmu_spte_set(sptep, new_spte);
  1038. sptep = rmap_get_next(&iter);
  1039. }
  1040. }
  1041. if (need_flush)
  1042. kvm_flush_remote_tlbs(kvm);
  1043. return 0;
  1044. }
  1045. static int kvm_handle_hva_range(struct kvm *kvm,
  1046. unsigned long start,
  1047. unsigned long end,
  1048. unsigned long data,
  1049. int (*handler)(struct kvm *kvm,
  1050. unsigned long *rmapp,
  1051. struct kvm_memory_slot *slot,
  1052. unsigned long data))
  1053. {
  1054. int j;
  1055. int ret = 0;
  1056. struct kvm_memslots *slots;
  1057. struct kvm_memory_slot *memslot;
  1058. slots = kvm_memslots(kvm);
  1059. kvm_for_each_memslot(memslot, slots) {
  1060. unsigned long hva_start, hva_end;
  1061. gfn_t gfn_start, gfn_end;
  1062. hva_start = max(start, memslot->userspace_addr);
  1063. hva_end = min(end, memslot->userspace_addr +
  1064. (memslot->npages << PAGE_SHIFT));
  1065. if (hva_start >= hva_end)
  1066. continue;
  1067. /*
  1068. * {gfn(page) | page intersects with [hva_start, hva_end)} =
  1069. * {gfn_start, gfn_start+1, ..., gfn_end-1}.
  1070. */
  1071. gfn_start = hva_to_gfn_memslot(hva_start, memslot);
  1072. gfn_end = hva_to_gfn_memslot(hva_end + PAGE_SIZE - 1, memslot);
  1073. for (j = PT_PAGE_TABLE_LEVEL;
  1074. j < PT_PAGE_TABLE_LEVEL + KVM_NR_PAGE_SIZES; ++j) {
  1075. unsigned long idx, idx_end;
  1076. unsigned long *rmapp;
  1077. /*
  1078. * {idx(page_j) | page_j intersects with
  1079. * [hva_start, hva_end)} = {idx, idx+1, ..., idx_end}.
  1080. */
  1081. idx = gfn_to_index(gfn_start, memslot->base_gfn, j);
  1082. idx_end = gfn_to_index(gfn_end - 1, memslot->base_gfn, j);
  1083. rmapp = __gfn_to_rmap(gfn_start, j, memslot);
  1084. for (; idx <= idx_end; ++idx)
  1085. ret |= handler(kvm, rmapp++, memslot, data);
  1086. }
  1087. }
  1088. return ret;
  1089. }
  1090. static int kvm_handle_hva(struct kvm *kvm, unsigned long hva,
  1091. unsigned long data,
  1092. int (*handler)(struct kvm *kvm, unsigned long *rmapp,
  1093. struct kvm_memory_slot *slot,
  1094. unsigned long data))
  1095. {
  1096. return kvm_handle_hva_range(kvm, hva, hva + 1, data, handler);
  1097. }
  1098. int kvm_unmap_hva(struct kvm *kvm, unsigned long hva)
  1099. {
  1100. return kvm_handle_hva(kvm, hva, 0, kvm_unmap_rmapp);
  1101. }
  1102. int kvm_unmap_hva_range(struct kvm *kvm, unsigned long start, unsigned long end)
  1103. {
  1104. return kvm_handle_hva_range(kvm, start, end, 0, kvm_unmap_rmapp);
  1105. }
  1106. void kvm_set_spte_hva(struct kvm *kvm, unsigned long hva, pte_t pte)
  1107. {
  1108. kvm_handle_hva(kvm, hva, (unsigned long)&pte, kvm_set_pte_rmapp);
  1109. }
  1110. static int kvm_age_rmapp(struct kvm *kvm, unsigned long *rmapp,
  1111. struct kvm_memory_slot *slot, unsigned long data)
  1112. {
  1113. u64 *sptep;
  1114. struct rmap_iterator uninitialized_var(iter);
  1115. int young = 0;
  1116. /*
  1117. * In case of absence of EPT Access and Dirty Bits supports,
  1118. * emulate the accessed bit for EPT, by checking if this page has
  1119. * an EPT mapping, and clearing it if it does. On the next access,
  1120. * a new EPT mapping will be established.
  1121. * This has some overhead, but not as much as the cost of swapping
  1122. * out actively used pages or breaking up actively used hugepages.
  1123. */
  1124. if (!shadow_accessed_mask) {
  1125. young = kvm_unmap_rmapp(kvm, rmapp, slot, data);
  1126. goto out;
  1127. }
  1128. for (sptep = rmap_get_first(*rmapp, &iter); sptep;
  1129. sptep = rmap_get_next(&iter)) {
  1130. BUG_ON(!is_shadow_present_pte(*sptep));
  1131. if (*sptep & shadow_accessed_mask) {
  1132. young = 1;
  1133. clear_bit((ffs(shadow_accessed_mask) - 1),
  1134. (unsigned long *)sptep);
  1135. }
  1136. }
  1137. out:
  1138. /* @data has hva passed to kvm_age_hva(). */
  1139. trace_kvm_age_page(data, slot, young);
  1140. return young;
  1141. }
  1142. static int kvm_test_age_rmapp(struct kvm *kvm, unsigned long *rmapp,
  1143. struct kvm_memory_slot *slot, unsigned long data)
  1144. {
  1145. u64 *sptep;
  1146. struct rmap_iterator iter;
  1147. int young = 0;
  1148. /*
  1149. * If there's no access bit in the secondary pte set by the
  1150. * hardware it's up to gup-fast/gup to set the access bit in
  1151. * the primary pte or in the page structure.
  1152. */
  1153. if (!shadow_accessed_mask)
  1154. goto out;
  1155. for (sptep = rmap_get_first(*rmapp, &iter); sptep;
  1156. sptep = rmap_get_next(&iter)) {
  1157. BUG_ON(!is_shadow_present_pte(*sptep));
  1158. if (*sptep & shadow_accessed_mask) {
  1159. young = 1;
  1160. break;
  1161. }
  1162. }
  1163. out:
  1164. return young;
  1165. }
  1166. #define RMAP_RECYCLE_THRESHOLD 1000
  1167. static void rmap_recycle(struct kvm_vcpu *vcpu, u64 *spte, gfn_t gfn)
  1168. {
  1169. unsigned long *rmapp;
  1170. struct kvm_mmu_page *sp;
  1171. sp = page_header(__pa(spte));
  1172. rmapp = gfn_to_rmap(vcpu->kvm, gfn, sp->role.level);
  1173. kvm_unmap_rmapp(vcpu->kvm, rmapp, NULL, 0);
  1174. kvm_flush_remote_tlbs(vcpu->kvm);
  1175. }
  1176. int kvm_age_hva(struct kvm *kvm, unsigned long hva)
  1177. {
  1178. return kvm_handle_hva(kvm, hva, hva, kvm_age_rmapp);
  1179. }
  1180. int kvm_test_age_hva(struct kvm *kvm, unsigned long hva)
  1181. {
  1182. return kvm_handle_hva(kvm, hva, 0, kvm_test_age_rmapp);
  1183. }
  1184. #ifdef MMU_DEBUG
  1185. static int is_empty_shadow_page(u64 *spt)
  1186. {
  1187. u64 *pos;
  1188. u64 *end;
  1189. for (pos = spt, end = pos + PAGE_SIZE / sizeof(u64); pos != end; pos++)
  1190. if (is_shadow_present_pte(*pos)) {
  1191. printk(KERN_ERR "%s: %p %llx\n", __func__,
  1192. pos, *pos);
  1193. return 0;
  1194. }
  1195. return 1;
  1196. }
  1197. #endif
  1198. /*
  1199. * This value is the sum of all of the kvm instances's
  1200. * kvm->arch.n_used_mmu_pages values. We need a global,
  1201. * aggregate version in order to make the slab shrinker
  1202. * faster
  1203. */
  1204. static inline void kvm_mod_used_mmu_pages(struct kvm *kvm, int nr)
  1205. {
  1206. kvm->arch.n_used_mmu_pages += nr;
  1207. percpu_counter_add(&kvm_total_used_mmu_pages, nr);
  1208. }
  1209. /*
  1210. * Remove the sp from shadow page cache, after call it,
  1211. * we can not find this sp from the cache, and the shadow
  1212. * page table is still valid.
  1213. * It should be under the protection of mmu lock.
  1214. */
  1215. static void kvm_mmu_isolate_page(struct kvm_mmu_page *sp)
  1216. {
  1217. ASSERT(is_empty_shadow_page(sp->spt));
  1218. hlist_del(&sp->hash_link);
  1219. if (!sp->role.direct)
  1220. free_page((unsigned long)sp->gfns);
  1221. }
  1222. /*
  1223. * Free the shadow page table and the sp, we can do it
  1224. * out of the protection of mmu lock.
  1225. */
  1226. static void kvm_mmu_free_page(struct kvm_mmu_page *sp)
  1227. {
  1228. list_del(&sp->link);
  1229. free_page((unsigned long)sp->spt);
  1230. kmem_cache_free(mmu_page_header_cache, sp);
  1231. }
  1232. static unsigned kvm_page_table_hashfn(gfn_t gfn)
  1233. {
  1234. return gfn & ((1 << KVM_MMU_HASH_SHIFT) - 1);
  1235. }
  1236. static void mmu_page_add_parent_pte(struct kvm_vcpu *vcpu,
  1237. struct kvm_mmu_page *sp, u64 *parent_pte)
  1238. {
  1239. if (!parent_pte)
  1240. return;
  1241. pte_list_add(vcpu, parent_pte, &sp->parent_ptes);
  1242. }
  1243. static void mmu_page_remove_parent_pte(struct kvm_mmu_page *sp,
  1244. u64 *parent_pte)
  1245. {
  1246. pte_list_remove(parent_pte, &sp->parent_ptes);
  1247. }
  1248. static void drop_parent_pte(struct kvm_mmu_page *sp,
  1249. u64 *parent_pte)
  1250. {
  1251. mmu_page_remove_parent_pte(sp, parent_pte);
  1252. mmu_spte_clear_no_track(parent_pte);
  1253. }
  1254. static struct kvm_mmu_page *kvm_mmu_alloc_page(struct kvm_vcpu *vcpu,
  1255. u64 *parent_pte, int direct)
  1256. {
  1257. struct kvm_mmu_page *sp;
  1258. sp = mmu_memory_cache_alloc(&vcpu->arch.mmu_page_header_cache);
  1259. sp->spt = mmu_memory_cache_alloc(&vcpu->arch.mmu_page_cache);
  1260. if (!direct)
  1261. sp->gfns = mmu_memory_cache_alloc(&vcpu->arch.mmu_page_cache);
  1262. set_page_private(virt_to_page(sp->spt), (unsigned long)sp);
  1263. list_add(&sp->link, &vcpu->kvm->arch.active_mmu_pages);
  1264. bitmap_zero(sp->slot_bitmap, KVM_MEM_SLOTS_NUM);
  1265. sp->parent_ptes = 0;
  1266. mmu_page_add_parent_pte(vcpu, sp, parent_pte);
  1267. kvm_mod_used_mmu_pages(vcpu->kvm, +1);
  1268. return sp;
  1269. }
  1270. static void mark_unsync(u64 *spte);
  1271. static void kvm_mmu_mark_parents_unsync(struct kvm_mmu_page *sp)
  1272. {
  1273. pte_list_walk(&sp->parent_ptes, mark_unsync);
  1274. }
  1275. static void mark_unsync(u64 *spte)
  1276. {
  1277. struct kvm_mmu_page *sp;
  1278. unsigned int index;
  1279. sp = page_header(__pa(spte));
  1280. index = spte - sp->spt;
  1281. if (__test_and_set_bit(index, sp->unsync_child_bitmap))
  1282. return;
  1283. if (sp->unsync_children++)
  1284. return;
  1285. kvm_mmu_mark_parents_unsync(sp);
  1286. }
  1287. static int nonpaging_sync_page(struct kvm_vcpu *vcpu,
  1288. struct kvm_mmu_page *sp)
  1289. {
  1290. return 1;
  1291. }
  1292. static void nonpaging_invlpg(struct kvm_vcpu *vcpu, gva_t gva)
  1293. {
  1294. }
  1295. static void nonpaging_update_pte(struct kvm_vcpu *vcpu,
  1296. struct kvm_mmu_page *sp, u64 *spte,
  1297. const void *pte)
  1298. {
  1299. WARN_ON(1);
  1300. }
  1301. #define KVM_PAGE_ARRAY_NR 16
  1302. struct kvm_mmu_pages {
  1303. struct mmu_page_and_offset {
  1304. struct kvm_mmu_page *sp;
  1305. unsigned int idx;
  1306. } page[KVM_PAGE_ARRAY_NR];
  1307. unsigned int nr;
  1308. };
  1309. static int mmu_pages_add(struct kvm_mmu_pages *pvec, struct kvm_mmu_page *sp,
  1310. int idx)
  1311. {
  1312. int i;
  1313. if (sp->unsync)
  1314. for (i=0; i < pvec->nr; i++)
  1315. if (pvec->page[i].sp == sp)
  1316. return 0;
  1317. pvec->page[pvec->nr].sp = sp;
  1318. pvec->page[pvec->nr].idx = idx;
  1319. pvec->nr++;
  1320. return (pvec->nr == KVM_PAGE_ARRAY_NR);
  1321. }
  1322. static int __mmu_unsync_walk(struct kvm_mmu_page *sp,
  1323. struct kvm_mmu_pages *pvec)
  1324. {
  1325. int i, ret, nr_unsync_leaf = 0;
  1326. for_each_set_bit(i, sp->unsync_child_bitmap, 512) {
  1327. struct kvm_mmu_page *child;
  1328. u64 ent = sp->spt[i];
  1329. if (!is_shadow_present_pte(ent) || is_large_pte(ent))
  1330. goto clear_child_bitmap;
  1331. child = page_header(ent & PT64_BASE_ADDR_MASK);
  1332. if (child->unsync_children) {
  1333. if (mmu_pages_add(pvec, child, i))
  1334. return -ENOSPC;
  1335. ret = __mmu_unsync_walk(child, pvec);
  1336. if (!ret)
  1337. goto clear_child_bitmap;
  1338. else if (ret > 0)
  1339. nr_unsync_leaf += ret;
  1340. else
  1341. return ret;
  1342. } else if (child->unsync) {
  1343. nr_unsync_leaf++;
  1344. if (mmu_pages_add(pvec, child, i))
  1345. return -ENOSPC;
  1346. } else
  1347. goto clear_child_bitmap;
  1348. continue;
  1349. clear_child_bitmap:
  1350. __clear_bit(i, sp->unsync_child_bitmap);
  1351. sp->unsync_children--;
  1352. WARN_ON((int)sp->unsync_children < 0);
  1353. }
  1354. return nr_unsync_leaf;
  1355. }
  1356. static int mmu_unsync_walk(struct kvm_mmu_page *sp,
  1357. struct kvm_mmu_pages *pvec)
  1358. {
  1359. if (!sp->unsync_children)
  1360. return 0;
  1361. mmu_pages_add(pvec, sp, 0);
  1362. return __mmu_unsync_walk(sp, pvec);
  1363. }
  1364. static void kvm_unlink_unsync_page(struct kvm *kvm, struct kvm_mmu_page *sp)
  1365. {
  1366. WARN_ON(!sp->unsync);
  1367. trace_kvm_mmu_sync_page(sp);
  1368. sp->unsync = 0;
  1369. --kvm->stat.mmu_unsync;
  1370. }
  1371. static int kvm_mmu_prepare_zap_page(struct kvm *kvm, struct kvm_mmu_page *sp,
  1372. struct list_head *invalid_list);
  1373. static void kvm_mmu_commit_zap_page(struct kvm *kvm,
  1374. struct list_head *invalid_list);
  1375. #define for_each_gfn_sp(kvm, sp, gfn, pos) \
  1376. hlist_for_each_entry(sp, pos, \
  1377. &(kvm)->arch.mmu_page_hash[kvm_page_table_hashfn(gfn)], hash_link) \
  1378. if ((sp)->gfn != (gfn)) {} else
  1379. #define for_each_gfn_indirect_valid_sp(kvm, sp, gfn, pos) \
  1380. hlist_for_each_entry(sp, pos, \
  1381. &(kvm)->arch.mmu_page_hash[kvm_page_table_hashfn(gfn)], hash_link) \
  1382. if ((sp)->gfn != (gfn) || (sp)->role.direct || \
  1383. (sp)->role.invalid) {} else
  1384. /* @sp->gfn should be write-protected at the call site */
  1385. static int __kvm_sync_page(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp,
  1386. struct list_head *invalid_list, bool clear_unsync)
  1387. {
  1388. if (sp->role.cr4_pae != !!is_pae(vcpu)) {
  1389. kvm_mmu_prepare_zap_page(vcpu->kvm, sp, invalid_list);
  1390. return 1;
  1391. }
  1392. if (clear_unsync)
  1393. kvm_unlink_unsync_page(vcpu->kvm, sp);
  1394. if (vcpu->arch.mmu.sync_page(vcpu, sp)) {
  1395. kvm_mmu_prepare_zap_page(vcpu->kvm, sp, invalid_list);
  1396. return 1;
  1397. }
  1398. kvm_mmu_flush_tlb(vcpu);
  1399. return 0;
  1400. }
  1401. static int kvm_sync_page_transient(struct kvm_vcpu *vcpu,
  1402. struct kvm_mmu_page *sp)
  1403. {
  1404. LIST_HEAD(invalid_list);
  1405. int ret;
  1406. ret = __kvm_sync_page(vcpu, sp, &invalid_list, false);
  1407. if (ret)
  1408. kvm_mmu_commit_zap_page(vcpu->kvm, &invalid_list);
  1409. return ret;
  1410. }
  1411. #ifdef CONFIG_KVM_MMU_AUDIT
  1412. #include "mmu_audit.c"
  1413. #else
  1414. static void kvm_mmu_audit(struct kvm_vcpu *vcpu, int point) { }
  1415. static void mmu_audit_disable(void) { }
  1416. #endif
  1417. static int kvm_sync_page(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp,
  1418. struct list_head *invalid_list)
  1419. {
  1420. return __kvm_sync_page(vcpu, sp, invalid_list, true);
  1421. }
  1422. /* @gfn should be write-protected at the call site */
  1423. static void kvm_sync_pages(struct kvm_vcpu *vcpu, gfn_t gfn)
  1424. {
  1425. struct kvm_mmu_page *s;
  1426. struct hlist_node *node;
  1427. LIST_HEAD(invalid_list);
  1428. bool flush = false;
  1429. for_each_gfn_indirect_valid_sp(vcpu->kvm, s, gfn, node) {
  1430. if (!s->unsync)
  1431. continue;
  1432. WARN_ON(s->role.level != PT_PAGE_TABLE_LEVEL);
  1433. kvm_unlink_unsync_page(vcpu->kvm, s);
  1434. if ((s->role.cr4_pae != !!is_pae(vcpu)) ||
  1435. (vcpu->arch.mmu.sync_page(vcpu, s))) {
  1436. kvm_mmu_prepare_zap_page(vcpu->kvm, s, &invalid_list);
  1437. continue;
  1438. }
  1439. flush = true;
  1440. }
  1441. kvm_mmu_commit_zap_page(vcpu->kvm, &invalid_list);
  1442. if (flush)
  1443. kvm_mmu_flush_tlb(vcpu);
  1444. }
  1445. struct mmu_page_path {
  1446. struct kvm_mmu_page *parent[PT64_ROOT_LEVEL-1];
  1447. unsigned int idx[PT64_ROOT_LEVEL-1];
  1448. };
  1449. #define for_each_sp(pvec, sp, parents, i) \
  1450. for (i = mmu_pages_next(&pvec, &parents, -1), \
  1451. sp = pvec.page[i].sp; \
  1452. i < pvec.nr && ({ sp = pvec.page[i].sp; 1;}); \
  1453. i = mmu_pages_next(&pvec, &parents, i))
  1454. static int mmu_pages_next(struct kvm_mmu_pages *pvec,
  1455. struct mmu_page_path *parents,
  1456. int i)
  1457. {
  1458. int n;
  1459. for (n = i+1; n < pvec->nr; n++) {
  1460. struct kvm_mmu_page *sp = pvec->page[n].sp;
  1461. if (sp->role.level == PT_PAGE_TABLE_LEVEL) {
  1462. parents->idx[0] = pvec->page[n].idx;
  1463. return n;
  1464. }
  1465. parents->parent[sp->role.level-2] = sp;
  1466. parents->idx[sp->role.level-1] = pvec->page[n].idx;
  1467. }
  1468. return n;
  1469. }
  1470. static void mmu_pages_clear_parents(struct mmu_page_path *parents)
  1471. {
  1472. struct kvm_mmu_page *sp;
  1473. unsigned int level = 0;
  1474. do {
  1475. unsigned int idx = parents->idx[level];
  1476. sp = parents->parent[level];
  1477. if (!sp)
  1478. return;
  1479. --sp->unsync_children;
  1480. WARN_ON((int)sp->unsync_children < 0);
  1481. __clear_bit(idx, sp->unsync_child_bitmap);
  1482. level++;
  1483. } while (level < PT64_ROOT_LEVEL-1 && !sp->unsync_children);
  1484. }
  1485. static void kvm_mmu_pages_init(struct kvm_mmu_page *parent,
  1486. struct mmu_page_path *parents,
  1487. struct kvm_mmu_pages *pvec)
  1488. {
  1489. parents->parent[parent->role.level-1] = NULL;
  1490. pvec->nr = 0;
  1491. }
  1492. static void mmu_sync_children(struct kvm_vcpu *vcpu,
  1493. struct kvm_mmu_page *parent)
  1494. {
  1495. int i;
  1496. struct kvm_mmu_page *sp;
  1497. struct mmu_page_path parents;
  1498. struct kvm_mmu_pages pages;
  1499. LIST_HEAD(invalid_list);
  1500. kvm_mmu_pages_init(parent, &parents, &pages);
  1501. while (mmu_unsync_walk(parent, &pages)) {
  1502. bool protected = false;
  1503. for_each_sp(pages, sp, parents, i)
  1504. protected |= rmap_write_protect(vcpu->kvm, sp->gfn);
  1505. if (protected)
  1506. kvm_flush_remote_tlbs(vcpu->kvm);
  1507. for_each_sp(pages, sp, parents, i) {
  1508. kvm_sync_page(vcpu, sp, &invalid_list);
  1509. mmu_pages_clear_parents(&parents);
  1510. }
  1511. kvm_mmu_commit_zap_page(vcpu->kvm, &invalid_list);
  1512. cond_resched_lock(&vcpu->kvm->mmu_lock);
  1513. kvm_mmu_pages_init(parent, &parents, &pages);
  1514. }
  1515. }
  1516. static void init_shadow_page_table(struct kvm_mmu_page *sp)
  1517. {
  1518. int i;
  1519. for (i = 0; i < PT64_ENT_PER_PAGE; ++i)
  1520. sp->spt[i] = 0ull;
  1521. }
  1522. static void __clear_sp_write_flooding_count(struct kvm_mmu_page *sp)
  1523. {
  1524. sp->write_flooding_count = 0;
  1525. }
  1526. static void clear_sp_write_flooding_count(u64 *spte)
  1527. {
  1528. struct kvm_mmu_page *sp = page_header(__pa(spte));
  1529. __clear_sp_write_flooding_count(sp);
  1530. }
  1531. static struct kvm_mmu_page *kvm_mmu_get_page(struct kvm_vcpu *vcpu,
  1532. gfn_t gfn,
  1533. gva_t gaddr,
  1534. unsigned level,
  1535. int direct,
  1536. unsigned access,
  1537. u64 *parent_pte)
  1538. {
  1539. union kvm_mmu_page_role role;
  1540. unsigned quadrant;
  1541. struct kvm_mmu_page *sp;
  1542. struct hlist_node *node;
  1543. bool need_sync = false;
  1544. role = vcpu->arch.mmu.base_role;
  1545. role.level = level;
  1546. role.direct = direct;
  1547. if (role.direct)
  1548. role.cr4_pae = 0;
  1549. role.access = access;
  1550. if (!vcpu->arch.mmu.direct_map
  1551. && vcpu->arch.mmu.root_level <= PT32_ROOT_LEVEL) {
  1552. quadrant = gaddr >> (PAGE_SHIFT + (PT64_PT_BITS * level));
  1553. quadrant &= (1 << ((PT32_PT_BITS - PT64_PT_BITS) * level)) - 1;
  1554. role.quadrant = quadrant;
  1555. }
  1556. for_each_gfn_sp(vcpu->kvm, sp, gfn, node) {
  1557. if (!need_sync && sp->unsync)
  1558. need_sync = true;
  1559. if (sp->role.word != role.word)
  1560. continue;
  1561. if (sp->unsync && kvm_sync_page_transient(vcpu, sp))
  1562. break;
  1563. mmu_page_add_parent_pte(vcpu, sp, parent_pte);
  1564. if (sp->unsync_children) {
  1565. kvm_make_request(KVM_REQ_MMU_SYNC, vcpu);
  1566. kvm_mmu_mark_parents_unsync(sp);
  1567. } else if (sp->unsync)
  1568. kvm_mmu_mark_parents_unsync(sp);
  1569. __clear_sp_write_flooding_count(sp);
  1570. trace_kvm_mmu_get_page(sp, false);
  1571. return sp;
  1572. }
  1573. ++vcpu->kvm->stat.mmu_cache_miss;
  1574. sp = kvm_mmu_alloc_page(vcpu, parent_pte, direct);
  1575. if (!sp)
  1576. return sp;
  1577. sp->gfn = gfn;
  1578. sp->role = role;
  1579. hlist_add_head(&sp->hash_link,
  1580. &vcpu->kvm->arch.mmu_page_hash[kvm_page_table_hashfn(gfn)]);
  1581. if (!direct) {
  1582. if (rmap_write_protect(vcpu->kvm, gfn))
  1583. kvm_flush_remote_tlbs(vcpu->kvm);
  1584. if (level > PT_PAGE_TABLE_LEVEL && need_sync)
  1585. kvm_sync_pages(vcpu, gfn);
  1586. account_shadowed(vcpu->kvm, gfn);
  1587. }
  1588. init_shadow_page_table(sp);
  1589. trace_kvm_mmu_get_page(sp, true);
  1590. return sp;
  1591. }
  1592. static void shadow_walk_init(struct kvm_shadow_walk_iterator *iterator,
  1593. struct kvm_vcpu *vcpu, u64 addr)
  1594. {
  1595. iterator->addr = addr;
  1596. iterator->shadow_addr = vcpu->arch.mmu.root_hpa;
  1597. iterator->level = vcpu->arch.mmu.shadow_root_level;
  1598. if (iterator->level == PT64_ROOT_LEVEL &&
  1599. vcpu->arch.mmu.root_level < PT64_ROOT_LEVEL &&
  1600. !vcpu->arch.mmu.direct_map)
  1601. --iterator->level;
  1602. if (iterator->level == PT32E_ROOT_LEVEL) {
  1603. iterator->shadow_addr
  1604. = vcpu->arch.mmu.pae_root[(addr >> 30) & 3];
  1605. iterator->shadow_addr &= PT64_BASE_ADDR_MASK;
  1606. --iterator->level;
  1607. if (!iterator->shadow_addr)
  1608. iterator->level = 0;
  1609. }
  1610. }
  1611. static bool shadow_walk_okay(struct kvm_shadow_walk_iterator *iterator)
  1612. {
  1613. if (iterator->level < PT_PAGE_TABLE_LEVEL)
  1614. return false;
  1615. iterator->index = SHADOW_PT_INDEX(iterator->addr, iterator->level);
  1616. iterator->sptep = ((u64 *)__va(iterator->shadow_addr)) + iterator->index;
  1617. return true;
  1618. }
  1619. static void __shadow_walk_next(struct kvm_shadow_walk_iterator *iterator,
  1620. u64 spte)
  1621. {
  1622. if (is_last_spte(spte, iterator->level)) {
  1623. iterator->level = 0;
  1624. return;
  1625. }
  1626. iterator->shadow_addr = spte & PT64_BASE_ADDR_MASK;
  1627. --iterator->level;
  1628. }
  1629. static void shadow_walk_next(struct kvm_shadow_walk_iterator *iterator)
  1630. {
  1631. return __shadow_walk_next(iterator, *iterator->sptep);
  1632. }
  1633. static void link_shadow_page(u64 *sptep, struct kvm_mmu_page *sp)
  1634. {
  1635. u64 spte;
  1636. spte = __pa(sp->spt)
  1637. | PT_PRESENT_MASK | PT_ACCESSED_MASK
  1638. | PT_WRITABLE_MASK | PT_USER_MASK;
  1639. mmu_spte_set(sptep, spte);
  1640. }
  1641. static void validate_direct_spte(struct kvm_vcpu *vcpu, u64 *sptep,
  1642. unsigned direct_access)
  1643. {
  1644. if (is_shadow_present_pte(*sptep) && !is_large_pte(*sptep)) {
  1645. struct kvm_mmu_page *child;
  1646. /*
  1647. * For the direct sp, if the guest pte's dirty bit
  1648. * changed form clean to dirty, it will corrupt the
  1649. * sp's access: allow writable in the read-only sp,
  1650. * so we should update the spte at this point to get
  1651. * a new sp with the correct access.
  1652. */
  1653. child = page_header(*sptep & PT64_BASE_ADDR_MASK);
  1654. if (child->role.access == direct_access)
  1655. return;
  1656. drop_parent_pte(child, sptep);
  1657. kvm_flush_remote_tlbs(vcpu->kvm);
  1658. }
  1659. }
  1660. static bool mmu_page_zap_pte(struct kvm *kvm, struct kvm_mmu_page *sp,
  1661. u64 *spte)
  1662. {
  1663. u64 pte;
  1664. struct kvm_mmu_page *child;
  1665. pte = *spte;
  1666. if (is_shadow_present_pte(pte)) {
  1667. if (is_last_spte(pte, sp->role.level)) {
  1668. drop_spte(kvm, spte);
  1669. if (is_large_pte(pte))
  1670. --kvm->stat.lpages;
  1671. } else {
  1672. child = page_header(pte & PT64_BASE_ADDR_MASK);
  1673. drop_parent_pte(child, spte);
  1674. }
  1675. return true;
  1676. }
  1677. if (is_mmio_spte(pte))
  1678. mmu_spte_clear_no_track(spte);
  1679. return false;
  1680. }
  1681. static void kvm_mmu_page_unlink_children(struct kvm *kvm,
  1682. struct kvm_mmu_page *sp)
  1683. {
  1684. unsigned i;
  1685. for (i = 0; i < PT64_ENT_PER_PAGE; ++i)
  1686. mmu_page_zap_pte(kvm, sp, sp->spt + i);
  1687. }
  1688. static void kvm_mmu_put_page(struct kvm_mmu_page *sp, u64 *parent_pte)
  1689. {
  1690. mmu_page_remove_parent_pte(sp, parent_pte);
  1691. }
  1692. static void kvm_mmu_unlink_parents(struct kvm *kvm, struct kvm_mmu_page *sp)
  1693. {
  1694. u64 *sptep;
  1695. struct rmap_iterator iter;
  1696. while ((sptep = rmap_get_first(sp->parent_ptes, &iter)))
  1697. drop_parent_pte(sp, sptep);
  1698. }
  1699. static int mmu_zap_unsync_children(struct kvm *kvm,
  1700. struct kvm_mmu_page *parent,
  1701. struct list_head *invalid_list)
  1702. {
  1703. int i, zapped = 0;
  1704. struct mmu_page_path parents;
  1705. struct kvm_mmu_pages pages;
  1706. if (parent->role.level == PT_PAGE_TABLE_LEVEL)
  1707. return 0;
  1708. kvm_mmu_pages_init(parent, &parents, &pages);
  1709. while (mmu_unsync_walk(parent, &pages)) {
  1710. struct kvm_mmu_page *sp;
  1711. for_each_sp(pages, sp, parents, i) {
  1712. kvm_mmu_prepare_zap_page(kvm, sp, invalid_list);
  1713. mmu_pages_clear_parents(&parents);
  1714. zapped++;
  1715. }
  1716. kvm_mmu_pages_init(parent, &parents, &pages);
  1717. }
  1718. return zapped;
  1719. }
  1720. static int kvm_mmu_prepare_zap_page(struct kvm *kvm, struct kvm_mmu_page *sp,
  1721. struct list_head *invalid_list)
  1722. {
  1723. int ret;
  1724. trace_kvm_mmu_prepare_zap_page(sp);
  1725. ++kvm->stat.mmu_shadow_zapped;
  1726. ret = mmu_zap_unsync_children(kvm, sp, invalid_list);
  1727. kvm_mmu_page_unlink_children(kvm, sp);
  1728. kvm_mmu_unlink_parents(kvm, sp);
  1729. if (!sp->role.invalid && !sp->role.direct)
  1730. unaccount_shadowed(kvm, sp->gfn);
  1731. if (sp->unsync)
  1732. kvm_unlink_unsync_page(kvm, sp);
  1733. if (!sp->root_count) {
  1734. /* Count self */
  1735. ret++;
  1736. list_move(&sp->link, invalid_list);
  1737. kvm_mod_used_mmu_pages(kvm, -1);
  1738. } else {
  1739. list_move(&sp->link, &kvm->arch.active_mmu_pages);
  1740. kvm_reload_remote_mmus(kvm);
  1741. }
  1742. sp->role.invalid = 1;
  1743. return ret;
  1744. }
  1745. static void kvm_mmu_commit_zap_page(struct kvm *kvm,
  1746. struct list_head *invalid_list)
  1747. {
  1748. struct kvm_mmu_page *sp;
  1749. if (list_empty(invalid_list))
  1750. return;
  1751. /*
  1752. * wmb: make sure everyone sees our modifications to the page tables
  1753. * rmb: make sure we see changes to vcpu->mode
  1754. */
  1755. smp_mb();
  1756. /*
  1757. * Wait for all vcpus to exit guest mode and/or lockless shadow
  1758. * page table walks.
  1759. */
  1760. kvm_flush_remote_tlbs(kvm);
  1761. do {
  1762. sp = list_first_entry(invalid_list, struct kvm_mmu_page, link);
  1763. WARN_ON(!sp->role.invalid || sp->root_count);
  1764. kvm_mmu_isolate_page(sp);
  1765. kvm_mmu_free_page(sp);
  1766. } while (!list_empty(invalid_list));
  1767. }
  1768. /*
  1769. * Changing the number of mmu pages allocated to the vm
  1770. * Note: if goal_nr_mmu_pages is too small, you will get dead lock
  1771. */
  1772. void kvm_mmu_change_mmu_pages(struct kvm *kvm, unsigned int goal_nr_mmu_pages)
  1773. {
  1774. LIST_HEAD(invalid_list);
  1775. /*
  1776. * If we set the number of mmu pages to be smaller be than the
  1777. * number of actived pages , we must to free some mmu pages before we
  1778. * change the value
  1779. */
  1780. if (kvm->arch.n_used_mmu_pages > goal_nr_mmu_pages) {
  1781. while (kvm->arch.n_used_mmu_pages > goal_nr_mmu_pages &&
  1782. !list_empty(&kvm->arch.active_mmu_pages)) {
  1783. struct kvm_mmu_page *page;
  1784. page = container_of(kvm->arch.active_mmu_pages.prev,
  1785. struct kvm_mmu_page, link);
  1786. kvm_mmu_prepare_zap_page(kvm, page, &invalid_list);
  1787. }
  1788. kvm_mmu_commit_zap_page(kvm, &invalid_list);
  1789. goal_nr_mmu_pages = kvm->arch.n_used_mmu_pages;
  1790. }
  1791. kvm->arch.n_max_mmu_pages = goal_nr_mmu_pages;
  1792. }
  1793. int kvm_mmu_unprotect_page(struct kvm *kvm, gfn_t gfn)
  1794. {
  1795. struct kvm_mmu_page *sp;
  1796. struct hlist_node *node;
  1797. LIST_HEAD(invalid_list);
  1798. int r;
  1799. pgprintk("%s: looking for gfn %llx\n", __func__, gfn);
  1800. r = 0;
  1801. spin_lock(&kvm->mmu_lock);
  1802. for_each_gfn_indirect_valid_sp(kvm, sp, gfn, node) {
  1803. pgprintk("%s: gfn %llx role %x\n", __func__, gfn,
  1804. sp->role.word);
  1805. r = 1;
  1806. kvm_mmu_prepare_zap_page(kvm, sp, &invalid_list);
  1807. }
  1808. kvm_mmu_commit_zap_page(kvm, &invalid_list);
  1809. spin_unlock(&kvm->mmu_lock);
  1810. return r;
  1811. }
  1812. EXPORT_SYMBOL_GPL(kvm_mmu_unprotect_page);
  1813. static void page_header_update_slot(struct kvm *kvm, void *pte, gfn_t gfn)
  1814. {
  1815. int slot = memslot_id(kvm, gfn);
  1816. struct kvm_mmu_page *sp = page_header(__pa(pte));
  1817. __set_bit(slot, sp->slot_bitmap);
  1818. }
  1819. /*
  1820. * The function is based on mtrr_type_lookup() in
  1821. * arch/x86/kernel/cpu/mtrr/generic.c
  1822. */
  1823. static int get_mtrr_type(struct mtrr_state_type *mtrr_state,
  1824. u64 start, u64 end)
  1825. {
  1826. int i;
  1827. u64 base, mask;
  1828. u8 prev_match, curr_match;
  1829. int num_var_ranges = KVM_NR_VAR_MTRR;
  1830. if (!mtrr_state->enabled)
  1831. return 0xFF;
  1832. /* Make end inclusive end, instead of exclusive */
  1833. end--;
  1834. /* Look in fixed ranges. Just return the type as per start */
  1835. if (mtrr_state->have_fixed && (start < 0x100000)) {
  1836. int idx;
  1837. if (start < 0x80000) {
  1838. idx = 0;
  1839. idx += (start >> 16);
  1840. return mtrr_state->fixed_ranges[idx];
  1841. } else if (start < 0xC0000) {
  1842. idx = 1 * 8;
  1843. idx += ((start - 0x80000) >> 14);
  1844. return mtrr_state->fixed_ranges[idx];
  1845. } else if (start < 0x1000000) {
  1846. idx = 3 * 8;
  1847. idx += ((start - 0xC0000) >> 12);
  1848. return mtrr_state->fixed_ranges[idx];
  1849. }
  1850. }
  1851. /*
  1852. * Look in variable ranges
  1853. * Look of multiple ranges matching this address and pick type
  1854. * as per MTRR precedence
  1855. */
  1856. if (!(mtrr_state->enabled & 2))
  1857. return mtrr_state->def_type;
  1858. prev_match = 0xFF;
  1859. for (i = 0; i < num_var_ranges; ++i) {
  1860. unsigned short start_state, end_state;
  1861. if (!(mtrr_state->var_ranges[i].mask_lo & (1 << 11)))
  1862. continue;
  1863. base = (((u64)mtrr_state->var_ranges[i].base_hi) << 32) +
  1864. (mtrr_state->var_ranges[i].base_lo & PAGE_MASK);
  1865. mask = (((u64)mtrr_state->var_ranges[i].mask_hi) << 32) +
  1866. (mtrr_state->var_ranges[i].mask_lo & PAGE_MASK);
  1867. start_state = ((start & mask) == (base & mask));
  1868. end_state = ((end & mask) == (base & mask));
  1869. if (start_state != end_state)
  1870. return 0xFE;
  1871. if ((start & mask) != (base & mask))
  1872. continue;
  1873. curr_match = mtrr_state->var_ranges[i].base_lo & 0xff;
  1874. if (prev_match == 0xFF) {
  1875. prev_match = curr_match;
  1876. continue;
  1877. }
  1878. if (prev_match == MTRR_TYPE_UNCACHABLE ||
  1879. curr_match == MTRR_TYPE_UNCACHABLE)
  1880. return MTRR_TYPE_UNCACHABLE;
  1881. if ((prev_match == MTRR_TYPE_WRBACK &&
  1882. curr_match == MTRR_TYPE_WRTHROUGH) ||
  1883. (prev_match == MTRR_TYPE_WRTHROUGH &&
  1884. curr_match == MTRR_TYPE_WRBACK)) {
  1885. prev_match = MTRR_TYPE_WRTHROUGH;
  1886. curr_match = MTRR_TYPE_WRTHROUGH;
  1887. }
  1888. if (prev_match != curr_match)
  1889. return MTRR_TYPE_UNCACHABLE;
  1890. }
  1891. if (prev_match != 0xFF)
  1892. return prev_match;
  1893. return mtrr_state->def_type;
  1894. }
  1895. u8 kvm_get_guest_memory_type(struct kvm_vcpu *vcpu, gfn_t gfn)
  1896. {
  1897. u8 mtrr;
  1898. mtrr = get_mtrr_type(&vcpu->arch.mtrr_state, gfn << PAGE_SHIFT,
  1899. (gfn << PAGE_SHIFT) + PAGE_SIZE);
  1900. if (mtrr == 0xfe || mtrr == 0xff)
  1901. mtrr = MTRR_TYPE_WRBACK;
  1902. return mtrr;
  1903. }
  1904. EXPORT_SYMBOL_GPL(kvm_get_guest_memory_type);
  1905. static void __kvm_unsync_page(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp)
  1906. {
  1907. trace_kvm_mmu_unsync_page(sp);
  1908. ++vcpu->kvm->stat.mmu_unsync;
  1909. sp->unsync = 1;
  1910. kvm_mmu_mark_parents_unsync(sp);
  1911. }
  1912. static void kvm_unsync_pages(struct kvm_vcpu *vcpu, gfn_t gfn)
  1913. {
  1914. struct kvm_mmu_page *s;
  1915. struct hlist_node *node;
  1916. for_each_gfn_indirect_valid_sp(vcpu->kvm, s, gfn, node) {
  1917. if (s->unsync)
  1918. continue;
  1919. WARN_ON(s->role.level != PT_PAGE_TABLE_LEVEL);
  1920. __kvm_unsync_page(vcpu, s);
  1921. }
  1922. }
  1923. static int mmu_need_write_protect(struct kvm_vcpu *vcpu, gfn_t gfn,
  1924. bool can_unsync)
  1925. {
  1926. struct kvm_mmu_page *s;
  1927. struct hlist_node *node;
  1928. bool need_unsync = false;
  1929. for_each_gfn_indirect_valid_sp(vcpu->kvm, s, gfn, node) {
  1930. if (!can_unsync)
  1931. return 1;
  1932. if (s->role.level != PT_PAGE_TABLE_LEVEL)
  1933. return 1;
  1934. if (!need_unsync && !s->unsync) {
  1935. need_unsync = true;
  1936. }
  1937. }
  1938. if (need_unsync)
  1939. kvm_unsync_pages(vcpu, gfn);
  1940. return 0;
  1941. }
  1942. static int set_spte(struct kvm_vcpu *vcpu, u64 *sptep,
  1943. unsigned pte_access, int user_fault,
  1944. int write_fault, int level,
  1945. gfn_t gfn, pfn_t pfn, bool speculative,
  1946. bool can_unsync, bool host_writable)
  1947. {
  1948. u64 spte;
  1949. int ret = 0;
  1950. if (set_mmio_spte(sptep, gfn, pfn, pte_access))
  1951. return 0;
  1952. spte = PT_PRESENT_MASK;
  1953. if (!speculative)
  1954. spte |= shadow_accessed_mask;
  1955. if (pte_access & ACC_EXEC_MASK)
  1956. spte |= shadow_x_mask;
  1957. else
  1958. spte |= shadow_nx_mask;
  1959. if (pte_access & ACC_USER_MASK)
  1960. spte |= shadow_user_mask;
  1961. if (level > PT_PAGE_TABLE_LEVEL)
  1962. spte |= PT_PAGE_SIZE_MASK;
  1963. if (tdp_enabled)
  1964. spte |= kvm_x86_ops->get_mt_mask(vcpu, gfn,
  1965. kvm_is_mmio_pfn(pfn));
  1966. if (host_writable)
  1967. spte |= SPTE_HOST_WRITEABLE;
  1968. else
  1969. pte_access &= ~ACC_WRITE_MASK;
  1970. spte |= (u64)pfn << PAGE_SHIFT;
  1971. if ((pte_access & ACC_WRITE_MASK)
  1972. || (!vcpu->arch.mmu.direct_map && write_fault
  1973. && !is_write_protection(vcpu) && !user_fault)) {
  1974. if (level > PT_PAGE_TABLE_LEVEL &&
  1975. has_wrprotected_page(vcpu->kvm, gfn, level)) {
  1976. ret = 1;
  1977. drop_spte(vcpu->kvm, sptep);
  1978. goto done;
  1979. }
  1980. spte |= PT_WRITABLE_MASK | SPTE_MMU_WRITEABLE;
  1981. if (!vcpu->arch.mmu.direct_map
  1982. && !(pte_access & ACC_WRITE_MASK)) {
  1983. spte &= ~PT_USER_MASK;
  1984. /*
  1985. * If we converted a user page to a kernel page,
  1986. * so that the kernel can write to it when cr0.wp=0,
  1987. * then we should prevent the kernel from executing it
  1988. * if SMEP is enabled.
  1989. */
  1990. if (kvm_read_cr4_bits(vcpu, X86_CR4_SMEP))
  1991. spte |= PT64_NX_MASK;
  1992. }
  1993. /*
  1994. * Optimization: for pte sync, if spte was writable the hash
  1995. * lookup is unnecessary (and expensive). Write protection
  1996. * is responsibility of mmu_get_page / kvm_sync_page.
  1997. * Same reasoning can be applied to dirty page accounting.
  1998. */
  1999. if (!can_unsync && is_writable_pte(*sptep))
  2000. goto set_pte;
  2001. if (mmu_need_write_protect(vcpu, gfn, can_unsync)) {
  2002. pgprintk("%s: found shadow page for %llx, marking ro\n",
  2003. __func__, gfn);
  2004. ret = 1;
  2005. pte_access &= ~ACC_WRITE_MASK;
  2006. spte &= ~(PT_WRITABLE_MASK | SPTE_MMU_WRITEABLE);
  2007. }
  2008. }
  2009. if (pte_access & ACC_WRITE_MASK)
  2010. mark_page_dirty(vcpu->kvm, gfn);
  2011. set_pte:
  2012. if (mmu_spte_update(sptep, spte))
  2013. kvm_flush_remote_tlbs(vcpu->kvm);
  2014. done:
  2015. return ret;
  2016. }
  2017. static void mmu_set_spte(struct kvm_vcpu *vcpu, u64 *sptep,
  2018. unsigned pt_access, unsigned pte_access,
  2019. int user_fault, int write_fault,
  2020. int *emulate, int level, gfn_t gfn,
  2021. pfn_t pfn, bool speculative,
  2022. bool host_writable)
  2023. {
  2024. int was_rmapped = 0;
  2025. int rmap_count;
  2026. pgprintk("%s: spte %llx access %x write_fault %d"
  2027. " user_fault %d gfn %llx\n",
  2028. __func__, *sptep, pt_access,
  2029. write_fault, user_fault, gfn);
  2030. if (is_rmap_spte(*sptep)) {
  2031. /*
  2032. * If we overwrite a PTE page pointer with a 2MB PMD, unlink
  2033. * the parent of the now unreachable PTE.
  2034. */
  2035. if (level > PT_PAGE_TABLE_LEVEL &&
  2036. !is_large_pte(*sptep)) {
  2037. struct kvm_mmu_page *child;
  2038. u64 pte = *sptep;
  2039. child = page_header(pte & PT64_BASE_ADDR_MASK);
  2040. drop_parent_pte(child, sptep);
  2041. kvm_flush_remote_tlbs(vcpu->kvm);
  2042. } else if (pfn != spte_to_pfn(*sptep)) {
  2043. pgprintk("hfn old %llx new %llx\n",
  2044. spte_to_pfn(*sptep), pfn);
  2045. drop_spte(vcpu->kvm, sptep);
  2046. kvm_flush_remote_tlbs(vcpu->kvm);
  2047. } else
  2048. was_rmapped = 1;
  2049. }
  2050. if (set_spte(vcpu, sptep, pte_access, user_fault, write_fault,
  2051. level, gfn, pfn, speculative, true,
  2052. host_writable)) {
  2053. if (write_fault)
  2054. *emulate = 1;
  2055. kvm_mmu_flush_tlb(vcpu);
  2056. }
  2057. if (unlikely(is_mmio_spte(*sptep) && emulate))
  2058. *emulate = 1;
  2059. pgprintk("%s: setting spte %llx\n", __func__, *sptep);
  2060. pgprintk("instantiating %s PTE (%s) at %llx (%llx) addr %p\n",
  2061. is_large_pte(*sptep)? "2MB" : "4kB",
  2062. *sptep & PT_PRESENT_MASK ?"RW":"R", gfn,
  2063. *sptep, sptep);
  2064. if (!was_rmapped && is_large_pte(*sptep))
  2065. ++vcpu->kvm->stat.lpages;
  2066. if (is_shadow_present_pte(*sptep)) {
  2067. page_header_update_slot(vcpu->kvm, sptep, gfn);
  2068. if (!was_rmapped) {
  2069. rmap_count = rmap_add(vcpu, sptep, gfn);
  2070. if (rmap_count > RMAP_RECYCLE_THRESHOLD)
  2071. rmap_recycle(vcpu, sptep, gfn);
  2072. }
  2073. }
  2074. if (!is_error_pfn(pfn))
  2075. kvm_release_pfn_clean(pfn);
  2076. }
  2077. static void nonpaging_new_cr3(struct kvm_vcpu *vcpu)
  2078. {
  2079. mmu_free_roots(vcpu);
  2080. }
  2081. static bool is_rsvd_bits_set(struct kvm_mmu *mmu, u64 gpte, int level)
  2082. {
  2083. int bit7;
  2084. bit7 = (gpte >> 7) & 1;
  2085. return (gpte & mmu->rsvd_bits_mask[bit7][level-1]) != 0;
  2086. }
  2087. static pfn_t pte_prefetch_gfn_to_pfn(struct kvm_vcpu *vcpu, gfn_t gfn,
  2088. bool no_dirty_log)
  2089. {
  2090. struct kvm_memory_slot *slot;
  2091. slot = gfn_to_memslot_dirty_bitmap(vcpu, gfn, no_dirty_log);
  2092. if (!slot)
  2093. return KVM_PFN_ERR_FAULT;
  2094. return gfn_to_pfn_memslot_atomic(slot, gfn);
  2095. }
  2096. static bool prefetch_invalid_gpte(struct kvm_vcpu *vcpu,
  2097. struct kvm_mmu_page *sp, u64 *spte,
  2098. u64 gpte)
  2099. {
  2100. if (is_rsvd_bits_set(&vcpu->arch.mmu, gpte, PT_PAGE_TABLE_LEVEL))
  2101. goto no_present;
  2102. if (!is_present_gpte(gpte))
  2103. goto no_present;
  2104. if (!(gpte & PT_ACCESSED_MASK))
  2105. goto no_present;
  2106. return false;
  2107. no_present:
  2108. drop_spte(vcpu->kvm, spte);
  2109. return true;
  2110. }
  2111. static int direct_pte_prefetch_many(struct kvm_vcpu *vcpu,
  2112. struct kvm_mmu_page *sp,
  2113. u64 *start, u64 *end)
  2114. {
  2115. struct page *pages[PTE_PREFETCH_NUM];
  2116. unsigned access = sp->role.access;
  2117. int i, ret;
  2118. gfn_t gfn;
  2119. gfn = kvm_mmu_page_get_gfn(sp, start - sp->spt);
  2120. if (!gfn_to_memslot_dirty_bitmap(vcpu, gfn, access & ACC_WRITE_MASK))
  2121. return -1;
  2122. ret = gfn_to_page_many_atomic(vcpu->kvm, gfn, pages, end - start);
  2123. if (ret <= 0)
  2124. return -1;
  2125. for (i = 0; i < ret; i++, gfn++, start++)
  2126. mmu_set_spte(vcpu, start, ACC_ALL,
  2127. access, 0, 0, NULL,
  2128. sp->role.level, gfn,
  2129. page_to_pfn(pages[i]), true, true);
  2130. return 0;
  2131. }
  2132. static void __direct_pte_prefetch(struct kvm_vcpu *vcpu,
  2133. struct kvm_mmu_page *sp, u64 *sptep)
  2134. {
  2135. u64 *spte, *start = NULL;
  2136. int i;
  2137. WARN_ON(!sp->role.direct);
  2138. i = (sptep - sp->spt) & ~(PTE_PREFETCH_NUM - 1);
  2139. spte = sp->spt + i;
  2140. for (i = 0; i < PTE_PREFETCH_NUM; i++, spte++) {
  2141. if (is_shadow_present_pte(*spte) || spte == sptep) {
  2142. if (!start)
  2143. continue;
  2144. if (direct_pte_prefetch_many(vcpu, sp, start, spte) < 0)
  2145. break;
  2146. start = NULL;
  2147. } else if (!start)
  2148. start = spte;
  2149. }
  2150. }
  2151. static void direct_pte_prefetch(struct kvm_vcpu *vcpu, u64 *sptep)
  2152. {
  2153. struct kvm_mmu_page *sp;
  2154. /*
  2155. * Since it's no accessed bit on EPT, it's no way to
  2156. * distinguish between actually accessed translations
  2157. * and prefetched, so disable pte prefetch if EPT is
  2158. * enabled.
  2159. */
  2160. if (!shadow_accessed_mask)
  2161. return;
  2162. sp = page_header(__pa(sptep));
  2163. if (sp->role.level > PT_PAGE_TABLE_LEVEL)
  2164. return;
  2165. __direct_pte_prefetch(vcpu, sp, sptep);
  2166. }
  2167. static int __direct_map(struct kvm_vcpu *vcpu, gpa_t v, int write,
  2168. int map_writable, int level, gfn_t gfn, pfn_t pfn,
  2169. bool prefault)
  2170. {
  2171. struct kvm_shadow_walk_iterator iterator;
  2172. struct kvm_mmu_page *sp;
  2173. int emulate = 0;
  2174. gfn_t pseudo_gfn;
  2175. for_each_shadow_entry(vcpu, (u64)gfn << PAGE_SHIFT, iterator) {
  2176. if (iterator.level == level) {
  2177. unsigned pte_access = ACC_ALL;
  2178. mmu_set_spte(vcpu, iterator.sptep, ACC_ALL, pte_access,
  2179. 0, write, &emulate,
  2180. level, gfn, pfn, prefault, map_writable);
  2181. direct_pte_prefetch(vcpu, iterator.sptep);
  2182. ++vcpu->stat.pf_fixed;
  2183. break;
  2184. }
  2185. if (!is_shadow_present_pte(*iterator.sptep)) {
  2186. u64 base_addr = iterator.addr;
  2187. base_addr &= PT64_LVL_ADDR_MASK(iterator.level);
  2188. pseudo_gfn = base_addr >> PAGE_SHIFT;
  2189. sp = kvm_mmu_get_page(vcpu, pseudo_gfn, iterator.addr,
  2190. iterator.level - 1,
  2191. 1, ACC_ALL, iterator.sptep);
  2192. mmu_spte_set(iterator.sptep,
  2193. __pa(sp->spt)
  2194. | PT_PRESENT_MASK | PT_WRITABLE_MASK
  2195. | shadow_user_mask | shadow_x_mask
  2196. | shadow_accessed_mask);
  2197. }
  2198. }
  2199. return emulate;
  2200. }
  2201. static void kvm_send_hwpoison_signal(unsigned long address, struct task_struct *tsk)
  2202. {
  2203. siginfo_t info;
  2204. info.si_signo = SIGBUS;
  2205. info.si_errno = 0;
  2206. info.si_code = BUS_MCEERR_AR;
  2207. info.si_addr = (void __user *)address;
  2208. info.si_addr_lsb = PAGE_SHIFT;
  2209. send_sig_info(SIGBUS, &info, tsk);
  2210. }
  2211. static int kvm_handle_bad_page(struct kvm_vcpu *vcpu, gfn_t gfn, pfn_t pfn)
  2212. {
  2213. /*
  2214. * Do not cache the mmio info caused by writing the readonly gfn
  2215. * into the spte otherwise read access on readonly gfn also can
  2216. * caused mmio page fault and treat it as mmio access.
  2217. * Return 1 to tell kvm to emulate it.
  2218. */
  2219. if (pfn == KVM_PFN_ERR_RO_FAULT)
  2220. return 1;
  2221. if (pfn == KVM_PFN_ERR_HWPOISON) {
  2222. kvm_send_hwpoison_signal(gfn_to_hva(vcpu->kvm, gfn), current);
  2223. return 0;
  2224. }
  2225. return -EFAULT;
  2226. }
  2227. static void transparent_hugepage_adjust(struct kvm_vcpu *vcpu,
  2228. gfn_t *gfnp, pfn_t *pfnp, int *levelp)
  2229. {
  2230. pfn_t pfn = *pfnp;
  2231. gfn_t gfn = *gfnp;
  2232. int level = *levelp;
  2233. /*
  2234. * Check if it's a transparent hugepage. If this would be an
  2235. * hugetlbfs page, level wouldn't be set to
  2236. * PT_PAGE_TABLE_LEVEL and there would be no adjustment done
  2237. * here.
  2238. */
  2239. if (!is_error_pfn(pfn) && !kvm_is_mmio_pfn(pfn) &&
  2240. level == PT_PAGE_TABLE_LEVEL &&
  2241. PageTransCompound(pfn_to_page(pfn)) &&
  2242. !has_wrprotected_page(vcpu->kvm, gfn, PT_DIRECTORY_LEVEL)) {
  2243. unsigned long mask;
  2244. /*
  2245. * mmu_notifier_retry was successful and we hold the
  2246. * mmu_lock here, so the pmd can't become splitting
  2247. * from under us, and in turn
  2248. * __split_huge_page_refcount() can't run from under
  2249. * us and we can safely transfer the refcount from
  2250. * PG_tail to PG_head as we switch the pfn to tail to
  2251. * head.
  2252. */
  2253. *levelp = level = PT_DIRECTORY_LEVEL;
  2254. mask = KVM_PAGES_PER_HPAGE(level) - 1;
  2255. VM_BUG_ON((gfn & mask) != (pfn & mask));
  2256. if (pfn & mask) {
  2257. gfn &= ~mask;
  2258. *gfnp = gfn;
  2259. kvm_release_pfn_clean(pfn);
  2260. pfn &= ~mask;
  2261. kvm_get_pfn(pfn);
  2262. *pfnp = pfn;
  2263. }
  2264. }
  2265. }
  2266. static bool handle_abnormal_pfn(struct kvm_vcpu *vcpu, gva_t gva, gfn_t gfn,
  2267. pfn_t pfn, unsigned access, int *ret_val)
  2268. {
  2269. bool ret = true;
  2270. /* The pfn is invalid, report the error! */
  2271. if (unlikely(is_invalid_pfn(pfn))) {
  2272. *ret_val = kvm_handle_bad_page(vcpu, gfn, pfn);
  2273. goto exit;
  2274. }
  2275. if (unlikely(is_noslot_pfn(pfn)))
  2276. vcpu_cache_mmio_info(vcpu, gva, gfn, access);
  2277. ret = false;
  2278. exit:
  2279. return ret;
  2280. }
  2281. static bool page_fault_can_be_fast(struct kvm_vcpu *vcpu, u32 error_code)
  2282. {
  2283. /*
  2284. * #PF can be fast only if the shadow page table is present and it
  2285. * is caused by write-protect, that means we just need change the
  2286. * W bit of the spte which can be done out of mmu-lock.
  2287. */
  2288. if (!(error_code & PFERR_PRESENT_MASK) ||
  2289. !(error_code & PFERR_WRITE_MASK))
  2290. return false;
  2291. return true;
  2292. }
  2293. static bool
  2294. fast_pf_fix_direct_spte(struct kvm_vcpu *vcpu, u64 *sptep, u64 spte)
  2295. {
  2296. struct kvm_mmu_page *sp = page_header(__pa(sptep));
  2297. gfn_t gfn;
  2298. WARN_ON(!sp->role.direct);
  2299. /*
  2300. * The gfn of direct spte is stable since it is calculated
  2301. * by sp->gfn.
  2302. */
  2303. gfn = kvm_mmu_page_get_gfn(sp, sptep - sp->spt);
  2304. if (cmpxchg64(sptep, spte, spte | PT_WRITABLE_MASK) == spte)
  2305. mark_page_dirty(vcpu->kvm, gfn);
  2306. return true;
  2307. }
  2308. /*
  2309. * Return value:
  2310. * - true: let the vcpu to access on the same address again.
  2311. * - false: let the real page fault path to fix it.
  2312. */
  2313. static bool fast_page_fault(struct kvm_vcpu *vcpu, gva_t gva, int level,
  2314. u32 error_code)
  2315. {
  2316. struct kvm_shadow_walk_iterator iterator;
  2317. bool ret = false;
  2318. u64 spte = 0ull;
  2319. if (!page_fault_can_be_fast(vcpu, error_code))
  2320. return false;
  2321. walk_shadow_page_lockless_begin(vcpu);
  2322. for_each_shadow_entry_lockless(vcpu, gva, iterator, spte)
  2323. if (!is_shadow_present_pte(spte) || iterator.level < level)
  2324. break;
  2325. /*
  2326. * If the mapping has been changed, let the vcpu fault on the
  2327. * same address again.
  2328. */
  2329. if (!is_rmap_spte(spte)) {
  2330. ret = true;
  2331. goto exit;
  2332. }
  2333. if (!is_last_spte(spte, level))
  2334. goto exit;
  2335. /*
  2336. * Check if it is a spurious fault caused by TLB lazily flushed.
  2337. *
  2338. * Need not check the access of upper level table entries since
  2339. * they are always ACC_ALL.
  2340. */
  2341. if (is_writable_pte(spte)) {
  2342. ret = true;
  2343. goto exit;
  2344. }
  2345. /*
  2346. * Currently, to simplify the code, only the spte write-protected
  2347. * by dirty-log can be fast fixed.
  2348. */
  2349. if (!spte_is_locklessly_modifiable(spte))
  2350. goto exit;
  2351. /*
  2352. * Currently, fast page fault only works for direct mapping since
  2353. * the gfn is not stable for indirect shadow page.
  2354. * See Documentation/virtual/kvm/locking.txt to get more detail.
  2355. */
  2356. ret = fast_pf_fix_direct_spte(vcpu, iterator.sptep, spte);
  2357. exit:
  2358. trace_fast_page_fault(vcpu, gva, error_code, iterator.sptep,
  2359. spte, ret);
  2360. walk_shadow_page_lockless_end(vcpu);
  2361. return ret;
  2362. }
  2363. static bool try_async_pf(struct kvm_vcpu *vcpu, bool prefault, gfn_t gfn,
  2364. gva_t gva, pfn_t *pfn, bool write, bool *writable);
  2365. static int nonpaging_map(struct kvm_vcpu *vcpu, gva_t v, u32 error_code,
  2366. gfn_t gfn, bool prefault)
  2367. {
  2368. int r;
  2369. int level;
  2370. int force_pt_level;
  2371. pfn_t pfn;
  2372. unsigned long mmu_seq;
  2373. bool map_writable, write = error_code & PFERR_WRITE_MASK;
  2374. force_pt_level = mapping_level_dirty_bitmap(vcpu, gfn);
  2375. if (likely(!force_pt_level)) {
  2376. level = mapping_level(vcpu, gfn);
  2377. /*
  2378. * This path builds a PAE pagetable - so we can map
  2379. * 2mb pages at maximum. Therefore check if the level
  2380. * is larger than that.
  2381. */
  2382. if (level > PT_DIRECTORY_LEVEL)
  2383. level = PT_DIRECTORY_LEVEL;
  2384. gfn &= ~(KVM_PAGES_PER_HPAGE(level) - 1);
  2385. } else
  2386. level = PT_PAGE_TABLE_LEVEL;
  2387. if (fast_page_fault(vcpu, v, level, error_code))
  2388. return 0;
  2389. mmu_seq = vcpu->kvm->mmu_notifier_seq;
  2390. smp_rmb();
  2391. if (try_async_pf(vcpu, prefault, gfn, v, &pfn, write, &map_writable))
  2392. return 0;
  2393. if (handle_abnormal_pfn(vcpu, v, gfn, pfn, ACC_ALL, &r))
  2394. return r;
  2395. spin_lock(&vcpu->kvm->mmu_lock);
  2396. if (mmu_notifier_retry(vcpu, mmu_seq))
  2397. goto out_unlock;
  2398. kvm_mmu_free_some_pages(vcpu);
  2399. if (likely(!force_pt_level))
  2400. transparent_hugepage_adjust(vcpu, &gfn, &pfn, &level);
  2401. r = __direct_map(vcpu, v, write, map_writable, level, gfn, pfn,
  2402. prefault);
  2403. spin_unlock(&vcpu->kvm->mmu_lock);
  2404. return r;
  2405. out_unlock:
  2406. spin_unlock(&vcpu->kvm->mmu_lock);
  2407. kvm_release_pfn_clean(pfn);
  2408. return 0;
  2409. }
  2410. static void mmu_free_roots(struct kvm_vcpu *vcpu)
  2411. {
  2412. int i;
  2413. struct kvm_mmu_page *sp;
  2414. LIST_HEAD(invalid_list);
  2415. if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
  2416. return;
  2417. spin_lock(&vcpu->kvm->mmu_lock);
  2418. if (vcpu->arch.mmu.shadow_root_level == PT64_ROOT_LEVEL &&
  2419. (vcpu->arch.mmu.root_level == PT64_ROOT_LEVEL ||
  2420. vcpu->arch.mmu.direct_map)) {
  2421. hpa_t root = vcpu->arch.mmu.root_hpa;
  2422. sp = page_header(root);
  2423. --sp->root_count;
  2424. if (!sp->root_count && sp->role.invalid) {
  2425. kvm_mmu_prepare_zap_page(vcpu->kvm, sp, &invalid_list);
  2426. kvm_mmu_commit_zap_page(vcpu->kvm, &invalid_list);
  2427. }
  2428. vcpu->arch.mmu.root_hpa = INVALID_PAGE;
  2429. spin_unlock(&vcpu->kvm->mmu_lock);
  2430. return;
  2431. }
  2432. for (i = 0; i < 4; ++i) {
  2433. hpa_t root = vcpu->arch.mmu.pae_root[i];
  2434. if (root) {
  2435. root &= PT64_BASE_ADDR_MASK;
  2436. sp = page_header(root);
  2437. --sp->root_count;
  2438. if (!sp->root_count && sp->role.invalid)
  2439. kvm_mmu_prepare_zap_page(vcpu->kvm, sp,
  2440. &invalid_list);
  2441. }
  2442. vcpu->arch.mmu.pae_root[i] = INVALID_PAGE;
  2443. }
  2444. kvm_mmu_commit_zap_page(vcpu->kvm, &invalid_list);
  2445. spin_unlock(&vcpu->kvm->mmu_lock);
  2446. vcpu->arch.mmu.root_hpa = INVALID_PAGE;
  2447. }
  2448. static int mmu_check_root(struct kvm_vcpu *vcpu, gfn_t root_gfn)
  2449. {
  2450. int ret = 0;
  2451. if (!kvm_is_visible_gfn(vcpu->kvm, root_gfn)) {
  2452. kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
  2453. ret = 1;
  2454. }
  2455. return ret;
  2456. }
  2457. static int mmu_alloc_direct_roots(struct kvm_vcpu *vcpu)
  2458. {
  2459. struct kvm_mmu_page *sp;
  2460. unsigned i;
  2461. if (vcpu->arch.mmu.shadow_root_level == PT64_ROOT_LEVEL) {
  2462. spin_lock(&vcpu->kvm->mmu_lock);
  2463. kvm_mmu_free_some_pages(vcpu);
  2464. sp = kvm_mmu_get_page(vcpu, 0, 0, PT64_ROOT_LEVEL,
  2465. 1, ACC_ALL, NULL);
  2466. ++sp->root_count;
  2467. spin_unlock(&vcpu->kvm->mmu_lock);
  2468. vcpu->arch.mmu.root_hpa = __pa(sp->spt);
  2469. } else if (vcpu->arch.mmu.shadow_root_level == PT32E_ROOT_LEVEL) {
  2470. for (i = 0; i < 4; ++i) {
  2471. hpa_t root = vcpu->arch.mmu.pae_root[i];
  2472. ASSERT(!VALID_PAGE(root));
  2473. spin_lock(&vcpu->kvm->mmu_lock);
  2474. kvm_mmu_free_some_pages(vcpu);
  2475. sp = kvm_mmu_get_page(vcpu, i << (30 - PAGE_SHIFT),
  2476. i << 30,
  2477. PT32_ROOT_LEVEL, 1, ACC_ALL,
  2478. NULL);
  2479. root = __pa(sp->spt);
  2480. ++sp->root_count;
  2481. spin_unlock(&vcpu->kvm->mmu_lock);
  2482. vcpu->arch.mmu.pae_root[i] = root | PT_PRESENT_MASK;
  2483. }
  2484. vcpu->arch.mmu.root_hpa = __pa(vcpu->arch.mmu.pae_root);
  2485. } else
  2486. BUG();
  2487. return 0;
  2488. }
  2489. static int mmu_alloc_shadow_roots(struct kvm_vcpu *vcpu)
  2490. {
  2491. struct kvm_mmu_page *sp;
  2492. u64 pdptr, pm_mask;
  2493. gfn_t root_gfn;
  2494. int i;
  2495. root_gfn = vcpu->arch.mmu.get_cr3(vcpu) >> PAGE_SHIFT;
  2496. if (mmu_check_root(vcpu, root_gfn))
  2497. return 1;
  2498. /*
  2499. * Do we shadow a long mode page table? If so we need to
  2500. * write-protect the guests page table root.
  2501. */
  2502. if (vcpu->arch.mmu.root_level == PT64_ROOT_LEVEL) {
  2503. hpa_t root = vcpu->arch.mmu.root_hpa;
  2504. ASSERT(!VALID_PAGE(root));
  2505. spin_lock(&vcpu->kvm->mmu_lock);
  2506. kvm_mmu_free_some_pages(vcpu);
  2507. sp = kvm_mmu_get_page(vcpu, root_gfn, 0, PT64_ROOT_LEVEL,
  2508. 0, ACC_ALL, NULL);
  2509. root = __pa(sp->spt);
  2510. ++sp->root_count;
  2511. spin_unlock(&vcpu->kvm->mmu_lock);
  2512. vcpu->arch.mmu.root_hpa = root;
  2513. return 0;
  2514. }
  2515. /*
  2516. * We shadow a 32 bit page table. This may be a legacy 2-level
  2517. * or a PAE 3-level page table. In either case we need to be aware that
  2518. * the shadow page table may be a PAE or a long mode page table.
  2519. */
  2520. pm_mask = PT_PRESENT_MASK;
  2521. if (vcpu->arch.mmu.shadow_root_level == PT64_ROOT_LEVEL)
  2522. pm_mask |= PT_ACCESSED_MASK | PT_WRITABLE_MASK | PT_USER_MASK;
  2523. for (i = 0; i < 4; ++i) {
  2524. hpa_t root = vcpu->arch.mmu.pae_root[i];
  2525. ASSERT(!VALID_PAGE(root));
  2526. if (vcpu->arch.mmu.root_level == PT32E_ROOT_LEVEL) {
  2527. pdptr = vcpu->arch.mmu.get_pdptr(vcpu, i);
  2528. if (!is_present_gpte(pdptr)) {
  2529. vcpu->arch.mmu.pae_root[i] = 0;
  2530. continue;
  2531. }
  2532. root_gfn = pdptr >> PAGE_SHIFT;
  2533. if (mmu_check_root(vcpu, root_gfn))
  2534. return 1;
  2535. }
  2536. spin_lock(&vcpu->kvm->mmu_lock);
  2537. kvm_mmu_free_some_pages(vcpu);
  2538. sp = kvm_mmu_get_page(vcpu, root_gfn, i << 30,
  2539. PT32_ROOT_LEVEL, 0,
  2540. ACC_ALL, NULL);
  2541. root = __pa(sp->spt);
  2542. ++sp->root_count;
  2543. spin_unlock(&vcpu->kvm->mmu_lock);
  2544. vcpu->arch.mmu.pae_root[i] = root | pm_mask;
  2545. }
  2546. vcpu->arch.mmu.root_hpa = __pa(vcpu->arch.mmu.pae_root);
  2547. /*
  2548. * If we shadow a 32 bit page table with a long mode page
  2549. * table we enter this path.
  2550. */
  2551. if (vcpu->arch.mmu.shadow_root_level == PT64_ROOT_LEVEL) {
  2552. if (vcpu->arch.mmu.lm_root == NULL) {
  2553. /*
  2554. * The additional page necessary for this is only
  2555. * allocated on demand.
  2556. */
  2557. u64 *lm_root;
  2558. lm_root = (void*)get_zeroed_page(GFP_KERNEL);
  2559. if (lm_root == NULL)
  2560. return 1;
  2561. lm_root[0] = __pa(vcpu->arch.mmu.pae_root) | pm_mask;
  2562. vcpu->arch.mmu.lm_root = lm_root;
  2563. }
  2564. vcpu->arch.mmu.root_hpa = __pa(vcpu->arch.mmu.lm_root);
  2565. }
  2566. return 0;
  2567. }
  2568. static int mmu_alloc_roots(struct kvm_vcpu *vcpu)
  2569. {
  2570. if (vcpu->arch.mmu.direct_map)
  2571. return mmu_alloc_direct_roots(vcpu);
  2572. else
  2573. return mmu_alloc_shadow_roots(vcpu);
  2574. }
  2575. static void mmu_sync_roots(struct kvm_vcpu *vcpu)
  2576. {
  2577. int i;
  2578. struct kvm_mmu_page *sp;
  2579. if (vcpu->arch.mmu.direct_map)
  2580. return;
  2581. if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
  2582. return;
  2583. vcpu_clear_mmio_info(vcpu, ~0ul);
  2584. kvm_mmu_audit(vcpu, AUDIT_PRE_SYNC);
  2585. if (vcpu->arch.mmu.root_level == PT64_ROOT_LEVEL) {
  2586. hpa_t root = vcpu->arch.mmu.root_hpa;
  2587. sp = page_header(root);
  2588. mmu_sync_children(vcpu, sp);
  2589. kvm_mmu_audit(vcpu, AUDIT_POST_SYNC);
  2590. return;
  2591. }
  2592. for (i = 0; i < 4; ++i) {
  2593. hpa_t root = vcpu->arch.mmu.pae_root[i];
  2594. if (root && VALID_PAGE(root)) {
  2595. root &= PT64_BASE_ADDR_MASK;
  2596. sp = page_header(root);
  2597. mmu_sync_children(vcpu, sp);
  2598. }
  2599. }
  2600. kvm_mmu_audit(vcpu, AUDIT_POST_SYNC);
  2601. }
  2602. void kvm_mmu_sync_roots(struct kvm_vcpu *vcpu)
  2603. {
  2604. spin_lock(&vcpu->kvm->mmu_lock);
  2605. mmu_sync_roots(vcpu);
  2606. spin_unlock(&vcpu->kvm->mmu_lock);
  2607. }
  2608. static gpa_t nonpaging_gva_to_gpa(struct kvm_vcpu *vcpu, gva_t vaddr,
  2609. u32 access, struct x86_exception *exception)
  2610. {
  2611. if (exception)
  2612. exception->error_code = 0;
  2613. return vaddr;
  2614. }
  2615. static gpa_t nonpaging_gva_to_gpa_nested(struct kvm_vcpu *vcpu, gva_t vaddr,
  2616. u32 access,
  2617. struct x86_exception *exception)
  2618. {
  2619. if (exception)
  2620. exception->error_code = 0;
  2621. return vcpu->arch.nested_mmu.translate_gpa(vcpu, vaddr, access);
  2622. }
  2623. static bool quickly_check_mmio_pf(struct kvm_vcpu *vcpu, u64 addr, bool direct)
  2624. {
  2625. if (direct)
  2626. return vcpu_match_mmio_gpa(vcpu, addr);
  2627. return vcpu_match_mmio_gva(vcpu, addr);
  2628. }
  2629. /*
  2630. * On direct hosts, the last spte is only allows two states
  2631. * for mmio page fault:
  2632. * - It is the mmio spte
  2633. * - It is zapped or it is being zapped.
  2634. *
  2635. * This function completely checks the spte when the last spte
  2636. * is not the mmio spte.
  2637. */
  2638. static bool check_direct_spte_mmio_pf(u64 spte)
  2639. {
  2640. return __check_direct_spte_mmio_pf(spte);
  2641. }
  2642. static u64 walk_shadow_page_get_mmio_spte(struct kvm_vcpu *vcpu, u64 addr)
  2643. {
  2644. struct kvm_shadow_walk_iterator iterator;
  2645. u64 spte = 0ull;
  2646. walk_shadow_page_lockless_begin(vcpu);
  2647. for_each_shadow_entry_lockless(vcpu, addr, iterator, spte)
  2648. if (!is_shadow_present_pte(spte))
  2649. break;
  2650. walk_shadow_page_lockless_end(vcpu);
  2651. return spte;
  2652. }
  2653. /*
  2654. * If it is a real mmio page fault, return 1 and emulat the instruction
  2655. * directly, return 0 to let CPU fault again on the address, -1 is
  2656. * returned if bug is detected.
  2657. */
  2658. int handle_mmio_page_fault_common(struct kvm_vcpu *vcpu, u64 addr, bool direct)
  2659. {
  2660. u64 spte;
  2661. if (quickly_check_mmio_pf(vcpu, addr, direct))
  2662. return 1;
  2663. spte = walk_shadow_page_get_mmio_spte(vcpu, addr);
  2664. if (is_mmio_spte(spte)) {
  2665. gfn_t gfn = get_mmio_spte_gfn(spte);
  2666. unsigned access = get_mmio_spte_access(spte);
  2667. if (direct)
  2668. addr = 0;
  2669. trace_handle_mmio_page_fault(addr, gfn, access);
  2670. vcpu_cache_mmio_info(vcpu, addr, gfn, access);
  2671. return 1;
  2672. }
  2673. /*
  2674. * It's ok if the gva is remapped by other cpus on shadow guest,
  2675. * it's a BUG if the gfn is not a mmio page.
  2676. */
  2677. if (direct && !check_direct_spte_mmio_pf(spte))
  2678. return -1;
  2679. /*
  2680. * If the page table is zapped by other cpus, let CPU fault again on
  2681. * the address.
  2682. */
  2683. return 0;
  2684. }
  2685. EXPORT_SYMBOL_GPL(handle_mmio_page_fault_common);
  2686. static int handle_mmio_page_fault(struct kvm_vcpu *vcpu, u64 addr,
  2687. u32 error_code, bool direct)
  2688. {
  2689. int ret;
  2690. ret = handle_mmio_page_fault_common(vcpu, addr, direct);
  2691. WARN_ON(ret < 0);
  2692. return ret;
  2693. }
  2694. static int nonpaging_page_fault(struct kvm_vcpu *vcpu, gva_t gva,
  2695. u32 error_code, bool prefault)
  2696. {
  2697. gfn_t gfn;
  2698. int r;
  2699. pgprintk("%s: gva %lx error %x\n", __func__, gva, error_code);
  2700. if (unlikely(error_code & PFERR_RSVD_MASK))
  2701. return handle_mmio_page_fault(vcpu, gva, error_code, true);
  2702. r = mmu_topup_memory_caches(vcpu);
  2703. if (r)
  2704. return r;
  2705. ASSERT(vcpu);
  2706. ASSERT(VALID_PAGE(vcpu->arch.mmu.root_hpa));
  2707. gfn = gva >> PAGE_SHIFT;
  2708. return nonpaging_map(vcpu, gva & PAGE_MASK,
  2709. error_code, gfn, prefault);
  2710. }
  2711. static int kvm_arch_setup_async_pf(struct kvm_vcpu *vcpu, gva_t gva, gfn_t gfn)
  2712. {
  2713. struct kvm_arch_async_pf arch;
  2714. arch.token = (vcpu->arch.apf.id++ << 12) | vcpu->vcpu_id;
  2715. arch.gfn = gfn;
  2716. arch.direct_map = vcpu->arch.mmu.direct_map;
  2717. arch.cr3 = vcpu->arch.mmu.get_cr3(vcpu);
  2718. return kvm_setup_async_pf(vcpu, gva, gfn, &arch);
  2719. }
  2720. static bool can_do_async_pf(struct kvm_vcpu *vcpu)
  2721. {
  2722. if (unlikely(!irqchip_in_kernel(vcpu->kvm) ||
  2723. kvm_event_needs_reinjection(vcpu)))
  2724. return false;
  2725. return kvm_x86_ops->interrupt_allowed(vcpu);
  2726. }
  2727. static bool try_async_pf(struct kvm_vcpu *vcpu, bool prefault, gfn_t gfn,
  2728. gva_t gva, pfn_t *pfn, bool write, bool *writable)
  2729. {
  2730. bool async;
  2731. *pfn = gfn_to_pfn_async(vcpu->kvm, gfn, &async, write, writable);
  2732. if (!async)
  2733. return false; /* *pfn has correct page already */
  2734. if (!prefault && can_do_async_pf(vcpu)) {
  2735. trace_kvm_try_async_get_page(gva, gfn);
  2736. if (kvm_find_async_pf_gfn(vcpu, gfn)) {
  2737. trace_kvm_async_pf_doublefault(gva, gfn);
  2738. kvm_make_request(KVM_REQ_APF_HALT, vcpu);
  2739. return true;
  2740. } else if (kvm_arch_setup_async_pf(vcpu, gva, gfn))
  2741. return true;
  2742. }
  2743. *pfn = gfn_to_pfn_prot(vcpu->kvm, gfn, write, writable);
  2744. return false;
  2745. }
  2746. static int tdp_page_fault(struct kvm_vcpu *vcpu, gva_t gpa, u32 error_code,
  2747. bool prefault)
  2748. {
  2749. pfn_t pfn;
  2750. int r;
  2751. int level;
  2752. int force_pt_level;
  2753. gfn_t gfn = gpa >> PAGE_SHIFT;
  2754. unsigned long mmu_seq;
  2755. int write = error_code & PFERR_WRITE_MASK;
  2756. bool map_writable;
  2757. ASSERT(vcpu);
  2758. ASSERT(VALID_PAGE(vcpu->arch.mmu.root_hpa));
  2759. if (unlikely(error_code & PFERR_RSVD_MASK))
  2760. return handle_mmio_page_fault(vcpu, gpa, error_code, true);
  2761. r = mmu_topup_memory_caches(vcpu);
  2762. if (r)
  2763. return r;
  2764. force_pt_level = mapping_level_dirty_bitmap(vcpu, gfn);
  2765. if (likely(!force_pt_level)) {
  2766. level = mapping_level(vcpu, gfn);
  2767. gfn &= ~(KVM_PAGES_PER_HPAGE(level) - 1);
  2768. } else
  2769. level = PT_PAGE_TABLE_LEVEL;
  2770. if (fast_page_fault(vcpu, gpa, level, error_code))
  2771. return 0;
  2772. mmu_seq = vcpu->kvm->mmu_notifier_seq;
  2773. smp_rmb();
  2774. if (try_async_pf(vcpu, prefault, gfn, gpa, &pfn, write, &map_writable))
  2775. return 0;
  2776. if (handle_abnormal_pfn(vcpu, 0, gfn, pfn, ACC_ALL, &r))
  2777. return r;
  2778. spin_lock(&vcpu->kvm->mmu_lock);
  2779. if (mmu_notifier_retry(vcpu, mmu_seq))
  2780. goto out_unlock;
  2781. kvm_mmu_free_some_pages(vcpu);
  2782. if (likely(!force_pt_level))
  2783. transparent_hugepage_adjust(vcpu, &gfn, &pfn, &level);
  2784. r = __direct_map(vcpu, gpa, write, map_writable,
  2785. level, gfn, pfn, prefault);
  2786. spin_unlock(&vcpu->kvm->mmu_lock);
  2787. return r;
  2788. out_unlock:
  2789. spin_unlock(&vcpu->kvm->mmu_lock);
  2790. kvm_release_pfn_clean(pfn);
  2791. return 0;
  2792. }
  2793. static void nonpaging_free(struct kvm_vcpu *vcpu)
  2794. {
  2795. mmu_free_roots(vcpu);
  2796. }
  2797. static int nonpaging_init_context(struct kvm_vcpu *vcpu,
  2798. struct kvm_mmu *context)
  2799. {
  2800. context->new_cr3 = nonpaging_new_cr3;
  2801. context->page_fault = nonpaging_page_fault;
  2802. context->gva_to_gpa = nonpaging_gva_to_gpa;
  2803. context->free = nonpaging_free;
  2804. context->sync_page = nonpaging_sync_page;
  2805. context->invlpg = nonpaging_invlpg;
  2806. context->update_pte = nonpaging_update_pte;
  2807. context->root_level = 0;
  2808. context->shadow_root_level = PT32E_ROOT_LEVEL;
  2809. context->root_hpa = INVALID_PAGE;
  2810. context->direct_map = true;
  2811. context->nx = false;
  2812. return 0;
  2813. }
  2814. void kvm_mmu_flush_tlb(struct kvm_vcpu *vcpu)
  2815. {
  2816. ++vcpu->stat.tlb_flush;
  2817. kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
  2818. }
  2819. static void paging_new_cr3(struct kvm_vcpu *vcpu)
  2820. {
  2821. pgprintk("%s: cr3 %lx\n", __func__, kvm_read_cr3(vcpu));
  2822. mmu_free_roots(vcpu);
  2823. }
  2824. static unsigned long get_cr3(struct kvm_vcpu *vcpu)
  2825. {
  2826. return kvm_read_cr3(vcpu);
  2827. }
  2828. static void inject_page_fault(struct kvm_vcpu *vcpu,
  2829. struct x86_exception *fault)
  2830. {
  2831. vcpu->arch.mmu.inject_page_fault(vcpu, fault);
  2832. }
  2833. static void paging_free(struct kvm_vcpu *vcpu)
  2834. {
  2835. nonpaging_free(vcpu);
  2836. }
  2837. static inline void protect_clean_gpte(unsigned *access, unsigned gpte)
  2838. {
  2839. unsigned mask;
  2840. BUILD_BUG_ON(PT_WRITABLE_MASK != ACC_WRITE_MASK);
  2841. mask = (unsigned)~ACC_WRITE_MASK;
  2842. /* Allow write access to dirty gptes */
  2843. mask |= (gpte >> (PT_DIRTY_SHIFT - PT_WRITABLE_SHIFT)) & PT_WRITABLE_MASK;
  2844. *access &= mask;
  2845. }
  2846. static bool sync_mmio_spte(u64 *sptep, gfn_t gfn, unsigned access,
  2847. int *nr_present)
  2848. {
  2849. if (unlikely(is_mmio_spte(*sptep))) {
  2850. if (gfn != get_mmio_spte_gfn(*sptep)) {
  2851. mmu_spte_clear_no_track(sptep);
  2852. return true;
  2853. }
  2854. (*nr_present)++;
  2855. mark_mmio_spte(sptep, gfn, access);
  2856. return true;
  2857. }
  2858. return false;
  2859. }
  2860. static inline unsigned gpte_access(struct kvm_vcpu *vcpu, u64 gpte)
  2861. {
  2862. unsigned access;
  2863. access = (gpte & (PT_WRITABLE_MASK | PT_USER_MASK)) | ACC_EXEC_MASK;
  2864. access &= ~(gpte >> PT64_NX_SHIFT);
  2865. return access;
  2866. }
  2867. static inline bool is_last_gpte(struct kvm_mmu *mmu, unsigned level, unsigned gpte)
  2868. {
  2869. unsigned index;
  2870. index = level - 1;
  2871. index |= (gpte & PT_PAGE_SIZE_MASK) >> (PT_PAGE_SIZE_SHIFT - 2);
  2872. return mmu->last_pte_bitmap & (1 << index);
  2873. }
  2874. #define PTTYPE 64
  2875. #include "paging_tmpl.h"
  2876. #undef PTTYPE
  2877. #define PTTYPE 32
  2878. #include "paging_tmpl.h"
  2879. #undef PTTYPE
  2880. static void reset_rsvds_bits_mask(struct kvm_vcpu *vcpu,
  2881. struct kvm_mmu *context)
  2882. {
  2883. int maxphyaddr = cpuid_maxphyaddr(vcpu);
  2884. u64 exb_bit_rsvd = 0;
  2885. if (!context->nx)
  2886. exb_bit_rsvd = rsvd_bits(63, 63);
  2887. switch (context->root_level) {
  2888. case PT32_ROOT_LEVEL:
  2889. /* no rsvd bits for 2 level 4K page table entries */
  2890. context->rsvd_bits_mask[0][1] = 0;
  2891. context->rsvd_bits_mask[0][0] = 0;
  2892. context->rsvd_bits_mask[1][0] = context->rsvd_bits_mask[0][0];
  2893. if (!is_pse(vcpu)) {
  2894. context->rsvd_bits_mask[1][1] = 0;
  2895. break;
  2896. }
  2897. if (is_cpuid_PSE36())
  2898. /* 36bits PSE 4MB page */
  2899. context->rsvd_bits_mask[1][1] = rsvd_bits(17, 21);
  2900. else
  2901. /* 32 bits PSE 4MB page */
  2902. context->rsvd_bits_mask[1][1] = rsvd_bits(13, 21);
  2903. break;
  2904. case PT32E_ROOT_LEVEL:
  2905. context->rsvd_bits_mask[0][2] =
  2906. rsvd_bits(maxphyaddr, 63) |
  2907. rsvd_bits(7, 8) | rsvd_bits(1, 2); /* PDPTE */
  2908. context->rsvd_bits_mask[0][1] = exb_bit_rsvd |
  2909. rsvd_bits(maxphyaddr, 62); /* PDE */
  2910. context->rsvd_bits_mask[0][0] = exb_bit_rsvd |
  2911. rsvd_bits(maxphyaddr, 62); /* PTE */
  2912. context->rsvd_bits_mask[1][1] = exb_bit_rsvd |
  2913. rsvd_bits(maxphyaddr, 62) |
  2914. rsvd_bits(13, 20); /* large page */
  2915. context->rsvd_bits_mask[1][0] = context->rsvd_bits_mask[0][0];
  2916. break;
  2917. case PT64_ROOT_LEVEL:
  2918. context->rsvd_bits_mask[0][3] = exb_bit_rsvd |
  2919. rsvd_bits(maxphyaddr, 51) | rsvd_bits(7, 8);
  2920. context->rsvd_bits_mask[0][2] = exb_bit_rsvd |
  2921. rsvd_bits(maxphyaddr, 51) | rsvd_bits(7, 8);
  2922. context->rsvd_bits_mask[0][1] = exb_bit_rsvd |
  2923. rsvd_bits(maxphyaddr, 51);
  2924. context->rsvd_bits_mask[0][0] = exb_bit_rsvd |
  2925. rsvd_bits(maxphyaddr, 51);
  2926. context->rsvd_bits_mask[1][3] = context->rsvd_bits_mask[0][3];
  2927. context->rsvd_bits_mask[1][2] = exb_bit_rsvd |
  2928. rsvd_bits(maxphyaddr, 51) |
  2929. rsvd_bits(13, 29);
  2930. context->rsvd_bits_mask[1][1] = exb_bit_rsvd |
  2931. rsvd_bits(maxphyaddr, 51) |
  2932. rsvd_bits(13, 20); /* large page */
  2933. context->rsvd_bits_mask[1][0] = context->rsvd_bits_mask[0][0];
  2934. break;
  2935. }
  2936. }
  2937. static void update_permission_bitmask(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu)
  2938. {
  2939. unsigned bit, byte, pfec;
  2940. u8 map;
  2941. bool fault, x, w, u, wf, uf, ff, smep;
  2942. smep = kvm_read_cr4_bits(vcpu, X86_CR4_SMEP);
  2943. for (byte = 0; byte < ARRAY_SIZE(mmu->permissions); ++byte) {
  2944. pfec = byte << 1;
  2945. map = 0;
  2946. wf = pfec & PFERR_WRITE_MASK;
  2947. uf = pfec & PFERR_USER_MASK;
  2948. ff = pfec & PFERR_FETCH_MASK;
  2949. for (bit = 0; bit < 8; ++bit) {
  2950. x = bit & ACC_EXEC_MASK;
  2951. w = bit & ACC_WRITE_MASK;
  2952. u = bit & ACC_USER_MASK;
  2953. /* Not really needed: !nx will cause pte.nx to fault */
  2954. x |= !mmu->nx;
  2955. /* Allow supervisor writes if !cr0.wp */
  2956. w |= !is_write_protection(vcpu) && !uf;
  2957. /* Disallow supervisor fetches of user code if cr4.smep */
  2958. x &= !(smep && u && !uf);
  2959. fault = (ff && !x) || (uf && !u) || (wf && !w);
  2960. map |= fault << bit;
  2961. }
  2962. mmu->permissions[byte] = map;
  2963. }
  2964. }
  2965. static void update_last_pte_bitmap(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu)
  2966. {
  2967. u8 map;
  2968. unsigned level, root_level = mmu->root_level;
  2969. const unsigned ps_set_index = 1 << 2; /* bit 2 of index: ps */
  2970. if (root_level == PT32E_ROOT_LEVEL)
  2971. --root_level;
  2972. /* PT_PAGE_TABLE_LEVEL always terminates */
  2973. map = 1 | (1 << ps_set_index);
  2974. for (level = PT_DIRECTORY_LEVEL; level <= root_level; ++level) {
  2975. if (level <= PT_PDPE_LEVEL
  2976. && (mmu->root_level >= PT32E_ROOT_LEVEL || is_pse(vcpu)))
  2977. map |= 1 << (ps_set_index | (level - 1));
  2978. }
  2979. mmu->last_pte_bitmap = map;
  2980. }
  2981. static int paging64_init_context_common(struct kvm_vcpu *vcpu,
  2982. struct kvm_mmu *context,
  2983. int level)
  2984. {
  2985. context->nx = is_nx(vcpu);
  2986. context->root_level = level;
  2987. reset_rsvds_bits_mask(vcpu, context);
  2988. update_permission_bitmask(vcpu, context);
  2989. update_last_pte_bitmap(vcpu, context);
  2990. ASSERT(is_pae(vcpu));
  2991. context->new_cr3 = paging_new_cr3;
  2992. context->page_fault = paging64_page_fault;
  2993. context->gva_to_gpa = paging64_gva_to_gpa;
  2994. context->sync_page = paging64_sync_page;
  2995. context->invlpg = paging64_invlpg;
  2996. context->update_pte = paging64_update_pte;
  2997. context->free = paging_free;
  2998. context->shadow_root_level = level;
  2999. context->root_hpa = INVALID_PAGE;
  3000. context->direct_map = false;
  3001. return 0;
  3002. }
  3003. static int paging64_init_context(struct kvm_vcpu *vcpu,
  3004. struct kvm_mmu *context)
  3005. {
  3006. return paging64_init_context_common(vcpu, context, PT64_ROOT_LEVEL);
  3007. }
  3008. static int paging32_init_context(struct kvm_vcpu *vcpu,
  3009. struct kvm_mmu *context)
  3010. {
  3011. context->nx = false;
  3012. context->root_level = PT32_ROOT_LEVEL;
  3013. reset_rsvds_bits_mask(vcpu, context);
  3014. update_permission_bitmask(vcpu, context);
  3015. update_last_pte_bitmap(vcpu, context);
  3016. context->new_cr3 = paging_new_cr3;
  3017. context->page_fault = paging32_page_fault;
  3018. context->gva_to_gpa = paging32_gva_to_gpa;
  3019. context->free = paging_free;
  3020. context->sync_page = paging32_sync_page;
  3021. context->invlpg = paging32_invlpg;
  3022. context->update_pte = paging32_update_pte;
  3023. context->shadow_root_level = PT32E_ROOT_LEVEL;
  3024. context->root_hpa = INVALID_PAGE;
  3025. context->direct_map = false;
  3026. return 0;
  3027. }
  3028. static int paging32E_init_context(struct kvm_vcpu *vcpu,
  3029. struct kvm_mmu *context)
  3030. {
  3031. return paging64_init_context_common(vcpu, context, PT32E_ROOT_LEVEL);
  3032. }
  3033. static int init_kvm_tdp_mmu(struct kvm_vcpu *vcpu)
  3034. {
  3035. struct kvm_mmu *context = vcpu->arch.walk_mmu;
  3036. context->base_role.word = 0;
  3037. context->new_cr3 = nonpaging_new_cr3;
  3038. context->page_fault = tdp_page_fault;
  3039. context->free = nonpaging_free;
  3040. context->sync_page = nonpaging_sync_page;
  3041. context->invlpg = nonpaging_invlpg;
  3042. context->update_pte = nonpaging_update_pte;
  3043. context->shadow_root_level = kvm_x86_ops->get_tdp_level();
  3044. context->root_hpa = INVALID_PAGE;
  3045. context->direct_map = true;
  3046. context->set_cr3 = kvm_x86_ops->set_tdp_cr3;
  3047. context->get_cr3 = get_cr3;
  3048. context->get_pdptr = kvm_pdptr_read;
  3049. context->inject_page_fault = kvm_inject_page_fault;
  3050. if (!is_paging(vcpu)) {
  3051. context->nx = false;
  3052. context->gva_to_gpa = nonpaging_gva_to_gpa;
  3053. context->root_level = 0;
  3054. } else if (is_long_mode(vcpu)) {
  3055. context->nx = is_nx(vcpu);
  3056. context->root_level = PT64_ROOT_LEVEL;
  3057. reset_rsvds_bits_mask(vcpu, context);
  3058. context->gva_to_gpa = paging64_gva_to_gpa;
  3059. } else if (is_pae(vcpu)) {
  3060. context->nx = is_nx(vcpu);
  3061. context->root_level = PT32E_ROOT_LEVEL;
  3062. reset_rsvds_bits_mask(vcpu, context);
  3063. context->gva_to_gpa = paging64_gva_to_gpa;
  3064. } else {
  3065. context->nx = false;
  3066. context->root_level = PT32_ROOT_LEVEL;
  3067. reset_rsvds_bits_mask(vcpu, context);
  3068. context->gva_to_gpa = paging32_gva_to_gpa;
  3069. }
  3070. update_permission_bitmask(vcpu, context);
  3071. update_last_pte_bitmap(vcpu, context);
  3072. return 0;
  3073. }
  3074. int kvm_init_shadow_mmu(struct kvm_vcpu *vcpu, struct kvm_mmu *context)
  3075. {
  3076. int r;
  3077. bool smep = kvm_read_cr4_bits(vcpu, X86_CR4_SMEP);
  3078. ASSERT(vcpu);
  3079. ASSERT(!VALID_PAGE(vcpu->arch.mmu.root_hpa));
  3080. if (!is_paging(vcpu))
  3081. r = nonpaging_init_context(vcpu, context);
  3082. else if (is_long_mode(vcpu))
  3083. r = paging64_init_context(vcpu, context);
  3084. else if (is_pae(vcpu))
  3085. r = paging32E_init_context(vcpu, context);
  3086. else
  3087. r = paging32_init_context(vcpu, context);
  3088. vcpu->arch.mmu.base_role.cr4_pae = !!is_pae(vcpu);
  3089. vcpu->arch.mmu.base_role.cr0_wp = is_write_protection(vcpu);
  3090. vcpu->arch.mmu.base_role.smep_andnot_wp
  3091. = smep && !is_write_protection(vcpu);
  3092. return r;
  3093. }
  3094. EXPORT_SYMBOL_GPL(kvm_init_shadow_mmu);
  3095. static int init_kvm_softmmu(struct kvm_vcpu *vcpu)
  3096. {
  3097. int r = kvm_init_shadow_mmu(vcpu, vcpu->arch.walk_mmu);
  3098. vcpu->arch.walk_mmu->set_cr3 = kvm_x86_ops->set_cr3;
  3099. vcpu->arch.walk_mmu->get_cr3 = get_cr3;
  3100. vcpu->arch.walk_mmu->get_pdptr = kvm_pdptr_read;
  3101. vcpu->arch.walk_mmu->inject_page_fault = kvm_inject_page_fault;
  3102. return r;
  3103. }
  3104. static int init_kvm_nested_mmu(struct kvm_vcpu *vcpu)
  3105. {
  3106. struct kvm_mmu *g_context = &vcpu->arch.nested_mmu;
  3107. g_context->get_cr3 = get_cr3;
  3108. g_context->get_pdptr = kvm_pdptr_read;
  3109. g_context->inject_page_fault = kvm_inject_page_fault;
  3110. /*
  3111. * Note that arch.mmu.gva_to_gpa translates l2_gva to l1_gpa. The
  3112. * translation of l2_gpa to l1_gpa addresses is done using the
  3113. * arch.nested_mmu.gva_to_gpa function. Basically the gva_to_gpa
  3114. * functions between mmu and nested_mmu are swapped.
  3115. */
  3116. if (!is_paging(vcpu)) {
  3117. g_context->nx = false;
  3118. g_context->root_level = 0;
  3119. g_context->gva_to_gpa = nonpaging_gva_to_gpa_nested;
  3120. } else if (is_long_mode(vcpu)) {
  3121. g_context->nx = is_nx(vcpu);
  3122. g_context->root_level = PT64_ROOT_LEVEL;
  3123. reset_rsvds_bits_mask(vcpu, g_context);
  3124. g_context->gva_to_gpa = paging64_gva_to_gpa_nested;
  3125. } else if (is_pae(vcpu)) {
  3126. g_context->nx = is_nx(vcpu);
  3127. g_context->root_level = PT32E_ROOT_LEVEL;
  3128. reset_rsvds_bits_mask(vcpu, g_context);
  3129. g_context->gva_to_gpa = paging64_gva_to_gpa_nested;
  3130. } else {
  3131. g_context->nx = false;
  3132. g_context->root_level = PT32_ROOT_LEVEL;
  3133. reset_rsvds_bits_mask(vcpu, g_context);
  3134. g_context->gva_to_gpa = paging32_gva_to_gpa_nested;
  3135. }
  3136. update_permission_bitmask(vcpu, g_context);
  3137. update_last_pte_bitmap(vcpu, g_context);
  3138. return 0;
  3139. }
  3140. static int init_kvm_mmu(struct kvm_vcpu *vcpu)
  3141. {
  3142. if (mmu_is_nested(vcpu))
  3143. return init_kvm_nested_mmu(vcpu);
  3144. else if (tdp_enabled)
  3145. return init_kvm_tdp_mmu(vcpu);
  3146. else
  3147. return init_kvm_softmmu(vcpu);
  3148. }
  3149. static void destroy_kvm_mmu(struct kvm_vcpu *vcpu)
  3150. {
  3151. ASSERT(vcpu);
  3152. if (VALID_PAGE(vcpu->arch.mmu.root_hpa))
  3153. /* mmu.free() should set root_hpa = INVALID_PAGE */
  3154. vcpu->arch.mmu.free(vcpu);
  3155. }
  3156. int kvm_mmu_reset_context(struct kvm_vcpu *vcpu)
  3157. {
  3158. destroy_kvm_mmu(vcpu);
  3159. return init_kvm_mmu(vcpu);
  3160. }
  3161. EXPORT_SYMBOL_GPL(kvm_mmu_reset_context);
  3162. int kvm_mmu_load(struct kvm_vcpu *vcpu)
  3163. {
  3164. int r;
  3165. r = mmu_topup_memory_caches(vcpu);
  3166. if (r)
  3167. goto out;
  3168. r = mmu_alloc_roots(vcpu);
  3169. spin_lock(&vcpu->kvm->mmu_lock);
  3170. mmu_sync_roots(vcpu);
  3171. spin_unlock(&vcpu->kvm->mmu_lock);
  3172. if (r)
  3173. goto out;
  3174. /* set_cr3() should ensure TLB has been flushed */
  3175. vcpu->arch.mmu.set_cr3(vcpu, vcpu->arch.mmu.root_hpa);
  3176. out:
  3177. return r;
  3178. }
  3179. EXPORT_SYMBOL_GPL(kvm_mmu_load);
  3180. void kvm_mmu_unload(struct kvm_vcpu *vcpu)
  3181. {
  3182. mmu_free_roots(vcpu);
  3183. }
  3184. EXPORT_SYMBOL_GPL(kvm_mmu_unload);
  3185. static void mmu_pte_write_new_pte(struct kvm_vcpu *vcpu,
  3186. struct kvm_mmu_page *sp, u64 *spte,
  3187. const void *new)
  3188. {
  3189. if (sp->role.level != PT_PAGE_TABLE_LEVEL) {
  3190. ++vcpu->kvm->stat.mmu_pde_zapped;
  3191. return;
  3192. }
  3193. ++vcpu->kvm->stat.mmu_pte_updated;
  3194. vcpu->arch.mmu.update_pte(vcpu, sp, spte, new);
  3195. }
  3196. static bool need_remote_flush(u64 old, u64 new)
  3197. {
  3198. if (!is_shadow_present_pte(old))
  3199. return false;
  3200. if (!is_shadow_present_pte(new))
  3201. return true;
  3202. if ((old ^ new) & PT64_BASE_ADDR_MASK)
  3203. return true;
  3204. old ^= PT64_NX_MASK;
  3205. new ^= PT64_NX_MASK;
  3206. return (old & ~new & PT64_PERM_MASK) != 0;
  3207. }
  3208. static void mmu_pte_write_flush_tlb(struct kvm_vcpu *vcpu, bool zap_page,
  3209. bool remote_flush, bool local_flush)
  3210. {
  3211. if (zap_page)
  3212. return;
  3213. if (remote_flush)
  3214. kvm_flush_remote_tlbs(vcpu->kvm);
  3215. else if (local_flush)
  3216. kvm_mmu_flush_tlb(vcpu);
  3217. }
  3218. static u64 mmu_pte_write_fetch_gpte(struct kvm_vcpu *vcpu, gpa_t *gpa,
  3219. const u8 *new, int *bytes)
  3220. {
  3221. u64 gentry;
  3222. int r;
  3223. /*
  3224. * Assume that the pte write on a page table of the same type
  3225. * as the current vcpu paging mode since we update the sptes only
  3226. * when they have the same mode.
  3227. */
  3228. if (is_pae(vcpu) && *bytes == 4) {
  3229. /* Handle a 32-bit guest writing two halves of a 64-bit gpte */
  3230. *gpa &= ~(gpa_t)7;
  3231. *bytes = 8;
  3232. r = kvm_read_guest(vcpu->kvm, *gpa, &gentry, min(*bytes, 8));
  3233. if (r)
  3234. gentry = 0;
  3235. new = (const u8 *)&gentry;
  3236. }
  3237. switch (*bytes) {
  3238. case 4:
  3239. gentry = *(const u32 *)new;
  3240. break;
  3241. case 8:
  3242. gentry = *(const u64 *)new;
  3243. break;
  3244. default:
  3245. gentry = 0;
  3246. break;
  3247. }
  3248. return gentry;
  3249. }
  3250. /*
  3251. * If we're seeing too many writes to a page, it may no longer be a page table,
  3252. * or we may be forking, in which case it is better to unmap the page.
  3253. */
  3254. static bool detect_write_flooding(struct kvm_mmu_page *sp)
  3255. {
  3256. /*
  3257. * Skip write-flooding detected for the sp whose level is 1, because
  3258. * it can become unsync, then the guest page is not write-protected.
  3259. */
  3260. if (sp->role.level == PT_PAGE_TABLE_LEVEL)
  3261. return false;
  3262. return ++sp->write_flooding_count >= 3;
  3263. }
  3264. /*
  3265. * Misaligned accesses are too much trouble to fix up; also, they usually
  3266. * indicate a page is not used as a page table.
  3267. */
  3268. static bool detect_write_misaligned(struct kvm_mmu_page *sp, gpa_t gpa,
  3269. int bytes)
  3270. {
  3271. unsigned offset, pte_size, misaligned;
  3272. pgprintk("misaligned: gpa %llx bytes %d role %x\n",
  3273. gpa, bytes, sp->role.word);
  3274. offset = offset_in_page(gpa);
  3275. pte_size = sp->role.cr4_pae ? 8 : 4;
  3276. /*
  3277. * Sometimes, the OS only writes the last one bytes to update status
  3278. * bits, for example, in linux, andb instruction is used in clear_bit().
  3279. */
  3280. if (!(offset & (pte_size - 1)) && bytes == 1)
  3281. return false;
  3282. misaligned = (offset ^ (offset + bytes - 1)) & ~(pte_size - 1);
  3283. misaligned |= bytes < 4;
  3284. return misaligned;
  3285. }
  3286. static u64 *get_written_sptes(struct kvm_mmu_page *sp, gpa_t gpa, int *nspte)
  3287. {
  3288. unsigned page_offset, quadrant;
  3289. u64 *spte;
  3290. int level;
  3291. page_offset = offset_in_page(gpa);
  3292. level = sp->role.level;
  3293. *nspte = 1;
  3294. if (!sp->role.cr4_pae) {
  3295. page_offset <<= 1; /* 32->64 */
  3296. /*
  3297. * A 32-bit pde maps 4MB while the shadow pdes map
  3298. * only 2MB. So we need to double the offset again
  3299. * and zap two pdes instead of one.
  3300. */
  3301. if (level == PT32_ROOT_LEVEL) {
  3302. page_offset &= ~7; /* kill rounding error */
  3303. page_offset <<= 1;
  3304. *nspte = 2;
  3305. }
  3306. quadrant = page_offset >> PAGE_SHIFT;
  3307. page_offset &= ~PAGE_MASK;
  3308. if (quadrant != sp->role.quadrant)
  3309. return NULL;
  3310. }
  3311. spte = &sp->spt[page_offset / sizeof(*spte)];
  3312. return spte;
  3313. }
  3314. void kvm_mmu_pte_write(struct kvm_vcpu *vcpu, gpa_t gpa,
  3315. const u8 *new, int bytes)
  3316. {
  3317. gfn_t gfn = gpa >> PAGE_SHIFT;
  3318. union kvm_mmu_page_role mask = { .word = 0 };
  3319. struct kvm_mmu_page *sp;
  3320. struct hlist_node *node;
  3321. LIST_HEAD(invalid_list);
  3322. u64 entry, gentry, *spte;
  3323. int npte;
  3324. bool remote_flush, local_flush, zap_page;
  3325. /*
  3326. * If we don't have indirect shadow pages, it means no page is
  3327. * write-protected, so we can exit simply.
  3328. */
  3329. if (!ACCESS_ONCE(vcpu->kvm->arch.indirect_shadow_pages))
  3330. return;
  3331. zap_page = remote_flush = local_flush = false;
  3332. pgprintk("%s: gpa %llx bytes %d\n", __func__, gpa, bytes);
  3333. gentry = mmu_pte_write_fetch_gpte(vcpu, &gpa, new, &bytes);
  3334. /*
  3335. * No need to care whether allocation memory is successful
  3336. * or not since pte prefetch is skiped if it does not have
  3337. * enough objects in the cache.
  3338. */
  3339. mmu_topup_memory_caches(vcpu);
  3340. spin_lock(&vcpu->kvm->mmu_lock);
  3341. ++vcpu->kvm->stat.mmu_pte_write;
  3342. kvm_mmu_audit(vcpu, AUDIT_PRE_PTE_WRITE);
  3343. mask.cr0_wp = mask.cr4_pae = mask.nxe = 1;
  3344. for_each_gfn_indirect_valid_sp(vcpu->kvm, sp, gfn, node) {
  3345. if (detect_write_misaligned(sp, gpa, bytes) ||
  3346. detect_write_flooding(sp)) {
  3347. zap_page |= !!kvm_mmu_prepare_zap_page(vcpu->kvm, sp,
  3348. &invalid_list);
  3349. ++vcpu->kvm->stat.mmu_flooded;
  3350. continue;
  3351. }
  3352. spte = get_written_sptes(sp, gpa, &npte);
  3353. if (!spte)
  3354. continue;
  3355. local_flush = true;
  3356. while (npte--) {
  3357. entry = *spte;
  3358. mmu_page_zap_pte(vcpu->kvm, sp, spte);
  3359. if (gentry &&
  3360. !((sp->role.word ^ vcpu->arch.mmu.base_role.word)
  3361. & mask.word) && rmap_can_add(vcpu))
  3362. mmu_pte_write_new_pte(vcpu, sp, spte, &gentry);
  3363. if (!remote_flush && need_remote_flush(entry, *spte))
  3364. remote_flush = true;
  3365. ++spte;
  3366. }
  3367. }
  3368. mmu_pte_write_flush_tlb(vcpu, zap_page, remote_flush, local_flush);
  3369. kvm_mmu_commit_zap_page(vcpu->kvm, &invalid_list);
  3370. kvm_mmu_audit(vcpu, AUDIT_POST_PTE_WRITE);
  3371. spin_unlock(&vcpu->kvm->mmu_lock);
  3372. }
  3373. int kvm_mmu_unprotect_page_virt(struct kvm_vcpu *vcpu, gva_t gva)
  3374. {
  3375. gpa_t gpa;
  3376. int r;
  3377. if (vcpu->arch.mmu.direct_map)
  3378. return 0;
  3379. gpa = kvm_mmu_gva_to_gpa_read(vcpu, gva, NULL);
  3380. r = kvm_mmu_unprotect_page(vcpu->kvm, gpa >> PAGE_SHIFT);
  3381. return r;
  3382. }
  3383. EXPORT_SYMBOL_GPL(kvm_mmu_unprotect_page_virt);
  3384. void __kvm_mmu_free_some_pages(struct kvm_vcpu *vcpu)
  3385. {
  3386. LIST_HEAD(invalid_list);
  3387. while (kvm_mmu_available_pages(vcpu->kvm) < KVM_REFILL_PAGES &&
  3388. !list_empty(&vcpu->kvm->arch.active_mmu_pages)) {
  3389. struct kvm_mmu_page *sp;
  3390. sp = container_of(vcpu->kvm->arch.active_mmu_pages.prev,
  3391. struct kvm_mmu_page, link);
  3392. kvm_mmu_prepare_zap_page(vcpu->kvm, sp, &invalid_list);
  3393. ++vcpu->kvm->stat.mmu_recycled;
  3394. }
  3395. kvm_mmu_commit_zap_page(vcpu->kvm, &invalid_list);
  3396. }
  3397. static bool is_mmio_page_fault(struct kvm_vcpu *vcpu, gva_t addr)
  3398. {
  3399. if (vcpu->arch.mmu.direct_map || mmu_is_nested(vcpu))
  3400. return vcpu_match_mmio_gpa(vcpu, addr);
  3401. return vcpu_match_mmio_gva(vcpu, addr);
  3402. }
  3403. int kvm_mmu_page_fault(struct kvm_vcpu *vcpu, gva_t cr2, u32 error_code,
  3404. void *insn, int insn_len)
  3405. {
  3406. int r, emulation_type = EMULTYPE_RETRY;
  3407. enum emulation_result er;
  3408. r = vcpu->arch.mmu.page_fault(vcpu, cr2, error_code, false);
  3409. if (r < 0)
  3410. goto out;
  3411. if (!r) {
  3412. r = 1;
  3413. goto out;
  3414. }
  3415. if (is_mmio_page_fault(vcpu, cr2))
  3416. emulation_type = 0;
  3417. er = x86_emulate_instruction(vcpu, cr2, emulation_type, insn, insn_len);
  3418. switch (er) {
  3419. case EMULATE_DONE:
  3420. return 1;
  3421. case EMULATE_DO_MMIO:
  3422. ++vcpu->stat.mmio_exits;
  3423. /* fall through */
  3424. case EMULATE_FAIL:
  3425. return 0;
  3426. default:
  3427. BUG();
  3428. }
  3429. out:
  3430. return r;
  3431. }
  3432. EXPORT_SYMBOL_GPL(kvm_mmu_page_fault);
  3433. void kvm_mmu_invlpg(struct kvm_vcpu *vcpu, gva_t gva)
  3434. {
  3435. vcpu->arch.mmu.invlpg(vcpu, gva);
  3436. kvm_mmu_flush_tlb(vcpu);
  3437. ++vcpu->stat.invlpg;
  3438. }
  3439. EXPORT_SYMBOL_GPL(kvm_mmu_invlpg);
  3440. void kvm_enable_tdp(void)
  3441. {
  3442. tdp_enabled = true;
  3443. }
  3444. EXPORT_SYMBOL_GPL(kvm_enable_tdp);
  3445. void kvm_disable_tdp(void)
  3446. {
  3447. tdp_enabled = false;
  3448. }
  3449. EXPORT_SYMBOL_GPL(kvm_disable_tdp);
  3450. static void free_mmu_pages(struct kvm_vcpu *vcpu)
  3451. {
  3452. free_page((unsigned long)vcpu->arch.mmu.pae_root);
  3453. if (vcpu->arch.mmu.lm_root != NULL)
  3454. free_page((unsigned long)vcpu->arch.mmu.lm_root);
  3455. }
  3456. static int alloc_mmu_pages(struct kvm_vcpu *vcpu)
  3457. {
  3458. struct page *page;
  3459. int i;
  3460. ASSERT(vcpu);
  3461. /*
  3462. * When emulating 32-bit mode, cr3 is only 32 bits even on x86_64.
  3463. * Therefore we need to allocate shadow page tables in the first
  3464. * 4GB of memory, which happens to fit the DMA32 zone.
  3465. */
  3466. page = alloc_page(GFP_KERNEL | __GFP_DMA32);
  3467. if (!page)
  3468. return -ENOMEM;
  3469. vcpu->arch.mmu.pae_root = page_address(page);
  3470. for (i = 0; i < 4; ++i)
  3471. vcpu->arch.mmu.pae_root[i] = INVALID_PAGE;
  3472. return 0;
  3473. }
  3474. int kvm_mmu_create(struct kvm_vcpu *vcpu)
  3475. {
  3476. ASSERT(vcpu);
  3477. vcpu->arch.walk_mmu = &vcpu->arch.mmu;
  3478. vcpu->arch.mmu.root_hpa = INVALID_PAGE;
  3479. vcpu->arch.mmu.translate_gpa = translate_gpa;
  3480. vcpu->arch.nested_mmu.translate_gpa = translate_nested_gpa;
  3481. return alloc_mmu_pages(vcpu);
  3482. }
  3483. int kvm_mmu_setup(struct kvm_vcpu *vcpu)
  3484. {
  3485. ASSERT(vcpu);
  3486. ASSERT(!VALID_PAGE(vcpu->arch.mmu.root_hpa));
  3487. return init_kvm_mmu(vcpu);
  3488. }
  3489. void kvm_mmu_slot_remove_write_access(struct kvm *kvm, int slot)
  3490. {
  3491. struct kvm_mmu_page *sp;
  3492. bool flush = false;
  3493. list_for_each_entry(sp, &kvm->arch.active_mmu_pages, link) {
  3494. int i;
  3495. u64 *pt;
  3496. if (!test_bit(slot, sp->slot_bitmap))
  3497. continue;
  3498. pt = sp->spt;
  3499. for (i = 0; i < PT64_ENT_PER_PAGE; ++i) {
  3500. if (!is_shadow_present_pte(pt[i]) ||
  3501. !is_last_spte(pt[i], sp->role.level))
  3502. continue;
  3503. spte_write_protect(kvm, &pt[i], &flush, false);
  3504. }
  3505. }
  3506. kvm_flush_remote_tlbs(kvm);
  3507. }
  3508. void kvm_mmu_zap_all(struct kvm *kvm)
  3509. {
  3510. struct kvm_mmu_page *sp, *node;
  3511. LIST_HEAD(invalid_list);
  3512. spin_lock(&kvm->mmu_lock);
  3513. restart:
  3514. list_for_each_entry_safe(sp, node, &kvm->arch.active_mmu_pages, link)
  3515. if (kvm_mmu_prepare_zap_page(kvm, sp, &invalid_list))
  3516. goto restart;
  3517. kvm_mmu_commit_zap_page(kvm, &invalid_list);
  3518. spin_unlock(&kvm->mmu_lock);
  3519. }
  3520. static void kvm_mmu_remove_some_alloc_mmu_pages(struct kvm *kvm,
  3521. struct list_head *invalid_list)
  3522. {
  3523. struct kvm_mmu_page *page;
  3524. if (list_empty(&kvm->arch.active_mmu_pages))
  3525. return;
  3526. page = container_of(kvm->arch.active_mmu_pages.prev,
  3527. struct kvm_mmu_page, link);
  3528. kvm_mmu_prepare_zap_page(kvm, page, invalid_list);
  3529. }
  3530. static int mmu_shrink(struct shrinker *shrink, struct shrink_control *sc)
  3531. {
  3532. struct kvm *kvm;
  3533. int nr_to_scan = sc->nr_to_scan;
  3534. if (nr_to_scan == 0)
  3535. goto out;
  3536. raw_spin_lock(&kvm_lock);
  3537. list_for_each_entry(kvm, &vm_list, vm_list) {
  3538. int idx;
  3539. LIST_HEAD(invalid_list);
  3540. /*
  3541. * Never scan more than sc->nr_to_scan VM instances.
  3542. * Will not hit this condition practically since we do not try
  3543. * to shrink more than one VM and it is very unlikely to see
  3544. * !n_used_mmu_pages so many times.
  3545. */
  3546. if (!nr_to_scan--)
  3547. break;
  3548. /*
  3549. * n_used_mmu_pages is accessed without holding kvm->mmu_lock
  3550. * here. We may skip a VM instance errorneosly, but we do not
  3551. * want to shrink a VM that only started to populate its MMU
  3552. * anyway.
  3553. */
  3554. if (!kvm->arch.n_used_mmu_pages)
  3555. continue;
  3556. idx = srcu_read_lock(&kvm->srcu);
  3557. spin_lock(&kvm->mmu_lock);
  3558. kvm_mmu_remove_some_alloc_mmu_pages(kvm, &invalid_list);
  3559. kvm_mmu_commit_zap_page(kvm, &invalid_list);
  3560. spin_unlock(&kvm->mmu_lock);
  3561. srcu_read_unlock(&kvm->srcu, idx);
  3562. list_move_tail(&kvm->vm_list, &vm_list);
  3563. break;
  3564. }
  3565. raw_spin_unlock(&kvm_lock);
  3566. out:
  3567. return percpu_counter_read_positive(&kvm_total_used_mmu_pages);
  3568. }
  3569. static struct shrinker mmu_shrinker = {
  3570. .shrink = mmu_shrink,
  3571. .seeks = DEFAULT_SEEKS * 10,
  3572. };
  3573. static void mmu_destroy_caches(void)
  3574. {
  3575. if (pte_list_desc_cache)
  3576. kmem_cache_destroy(pte_list_desc_cache);
  3577. if (mmu_page_header_cache)
  3578. kmem_cache_destroy(mmu_page_header_cache);
  3579. }
  3580. int kvm_mmu_module_init(void)
  3581. {
  3582. pte_list_desc_cache = kmem_cache_create("pte_list_desc",
  3583. sizeof(struct pte_list_desc),
  3584. 0, 0, NULL);
  3585. if (!pte_list_desc_cache)
  3586. goto nomem;
  3587. mmu_page_header_cache = kmem_cache_create("kvm_mmu_page_header",
  3588. sizeof(struct kvm_mmu_page),
  3589. 0, 0, NULL);
  3590. if (!mmu_page_header_cache)
  3591. goto nomem;
  3592. if (percpu_counter_init(&kvm_total_used_mmu_pages, 0))
  3593. goto nomem;
  3594. register_shrinker(&mmu_shrinker);
  3595. return 0;
  3596. nomem:
  3597. mmu_destroy_caches();
  3598. return -ENOMEM;
  3599. }
  3600. /*
  3601. * Caculate mmu pages needed for kvm.
  3602. */
  3603. unsigned int kvm_mmu_calculate_mmu_pages(struct kvm *kvm)
  3604. {
  3605. unsigned int nr_mmu_pages;
  3606. unsigned int nr_pages = 0;
  3607. struct kvm_memslots *slots;
  3608. struct kvm_memory_slot *memslot;
  3609. slots = kvm_memslots(kvm);
  3610. kvm_for_each_memslot(memslot, slots)
  3611. nr_pages += memslot->npages;
  3612. nr_mmu_pages = nr_pages * KVM_PERMILLE_MMU_PAGES / 1000;
  3613. nr_mmu_pages = max(nr_mmu_pages,
  3614. (unsigned int) KVM_MIN_ALLOC_MMU_PAGES);
  3615. return nr_mmu_pages;
  3616. }
  3617. int kvm_mmu_get_spte_hierarchy(struct kvm_vcpu *vcpu, u64 addr, u64 sptes[4])
  3618. {
  3619. struct kvm_shadow_walk_iterator iterator;
  3620. u64 spte;
  3621. int nr_sptes = 0;
  3622. walk_shadow_page_lockless_begin(vcpu);
  3623. for_each_shadow_entry_lockless(vcpu, addr, iterator, spte) {
  3624. sptes[iterator.level-1] = spte;
  3625. nr_sptes++;
  3626. if (!is_shadow_present_pte(spte))
  3627. break;
  3628. }
  3629. walk_shadow_page_lockless_end(vcpu);
  3630. return nr_sptes;
  3631. }
  3632. EXPORT_SYMBOL_GPL(kvm_mmu_get_spte_hierarchy);
  3633. void kvm_mmu_destroy(struct kvm_vcpu *vcpu)
  3634. {
  3635. ASSERT(vcpu);
  3636. destroy_kvm_mmu(vcpu);
  3637. free_mmu_pages(vcpu);
  3638. mmu_free_memory_caches(vcpu);
  3639. }
  3640. void kvm_mmu_module_exit(void)
  3641. {
  3642. mmu_destroy_caches();
  3643. percpu_counter_destroy(&kvm_total_used_mmu_pages);
  3644. unregister_shrinker(&mmu_shrinker);
  3645. mmu_audit_disable();
  3646. }