emulate.c 125 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885
  1. /******************************************************************************
  2. * emulate.c
  3. *
  4. * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
  5. *
  6. * Copyright (c) 2005 Keir Fraser
  7. *
  8. * Linux coding style, mod r/m decoder, segment base fixes, real-mode
  9. * privileged instructions:
  10. *
  11. * Copyright (C) 2006 Qumranet
  12. * Copyright 2010 Red Hat, Inc. and/or its affiliates.
  13. *
  14. * Avi Kivity <avi@qumranet.com>
  15. * Yaniv Kamay <yaniv@qumranet.com>
  16. *
  17. * This work is licensed under the terms of the GNU GPL, version 2. See
  18. * the COPYING file in the top-level directory.
  19. *
  20. * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
  21. */
  22. #include <linux/kvm_host.h>
  23. #include "kvm_cache_regs.h"
  24. #include <linux/module.h>
  25. #include <asm/kvm_emulate.h>
  26. #include <linux/stringify.h>
  27. #include "x86.h"
  28. #include "tss.h"
  29. /*
  30. * Operand types
  31. */
  32. #define OpNone 0ull
  33. #define OpImplicit 1ull /* No generic decode */
  34. #define OpReg 2ull /* Register */
  35. #define OpMem 3ull /* Memory */
  36. #define OpAcc 4ull /* Accumulator: AL/AX/EAX/RAX */
  37. #define OpDI 5ull /* ES:DI/EDI/RDI */
  38. #define OpMem64 6ull /* Memory, 64-bit */
  39. #define OpImmUByte 7ull /* Zero-extended 8-bit immediate */
  40. #define OpDX 8ull /* DX register */
  41. #define OpCL 9ull /* CL register (for shifts) */
  42. #define OpImmByte 10ull /* 8-bit sign extended immediate */
  43. #define OpOne 11ull /* Implied 1 */
  44. #define OpImm 12ull /* Sign extended up to 32-bit immediate */
  45. #define OpMem16 13ull /* Memory operand (16-bit). */
  46. #define OpMem32 14ull /* Memory operand (32-bit). */
  47. #define OpImmU 15ull /* Immediate operand, zero extended */
  48. #define OpSI 16ull /* SI/ESI/RSI */
  49. #define OpImmFAddr 17ull /* Immediate far address */
  50. #define OpMemFAddr 18ull /* Far address in memory */
  51. #define OpImmU16 19ull /* Immediate operand, 16 bits, zero extended */
  52. #define OpES 20ull /* ES */
  53. #define OpCS 21ull /* CS */
  54. #define OpSS 22ull /* SS */
  55. #define OpDS 23ull /* DS */
  56. #define OpFS 24ull /* FS */
  57. #define OpGS 25ull /* GS */
  58. #define OpMem8 26ull /* 8-bit zero extended memory operand */
  59. #define OpImm64 27ull /* Sign extended 16/32/64-bit immediate */
  60. #define OpBits 5 /* Width of operand field */
  61. #define OpMask ((1ull << OpBits) - 1)
  62. /*
  63. * Opcode effective-address decode tables.
  64. * Note that we only emulate instructions that have at least one memory
  65. * operand (excluding implicit stack references). We assume that stack
  66. * references and instruction fetches will never occur in special memory
  67. * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
  68. * not be handled.
  69. */
  70. /* Operand sizes: 8-bit operands or specified/overridden size. */
  71. #define ByteOp (1<<0) /* 8-bit operands. */
  72. /* Destination operand type. */
  73. #define DstShift 1
  74. #define ImplicitOps (OpImplicit << DstShift)
  75. #define DstReg (OpReg << DstShift)
  76. #define DstMem (OpMem << DstShift)
  77. #define DstAcc (OpAcc << DstShift)
  78. #define DstDI (OpDI << DstShift)
  79. #define DstMem64 (OpMem64 << DstShift)
  80. #define DstImmUByte (OpImmUByte << DstShift)
  81. #define DstDX (OpDX << DstShift)
  82. #define DstMask (OpMask << DstShift)
  83. /* Source operand type. */
  84. #define SrcShift 6
  85. #define SrcNone (OpNone << SrcShift)
  86. #define SrcReg (OpReg << SrcShift)
  87. #define SrcMem (OpMem << SrcShift)
  88. #define SrcMem16 (OpMem16 << SrcShift)
  89. #define SrcMem32 (OpMem32 << SrcShift)
  90. #define SrcImm (OpImm << SrcShift)
  91. #define SrcImmByte (OpImmByte << SrcShift)
  92. #define SrcOne (OpOne << SrcShift)
  93. #define SrcImmUByte (OpImmUByte << SrcShift)
  94. #define SrcImmU (OpImmU << SrcShift)
  95. #define SrcSI (OpSI << SrcShift)
  96. #define SrcImmFAddr (OpImmFAddr << SrcShift)
  97. #define SrcMemFAddr (OpMemFAddr << SrcShift)
  98. #define SrcAcc (OpAcc << SrcShift)
  99. #define SrcImmU16 (OpImmU16 << SrcShift)
  100. #define SrcImm64 (OpImm64 << SrcShift)
  101. #define SrcDX (OpDX << SrcShift)
  102. #define SrcMem8 (OpMem8 << SrcShift)
  103. #define SrcMask (OpMask << SrcShift)
  104. #define BitOp (1<<11)
  105. #define MemAbs (1<<12) /* Memory operand is absolute displacement */
  106. #define String (1<<13) /* String instruction (rep capable) */
  107. #define Stack (1<<14) /* Stack instruction (push/pop) */
  108. #define GroupMask (7<<15) /* Opcode uses one of the group mechanisms */
  109. #define Group (1<<15) /* Bits 3:5 of modrm byte extend opcode */
  110. #define GroupDual (2<<15) /* Alternate decoding of mod == 3 */
  111. #define Prefix (3<<15) /* Instruction varies with 66/f2/f3 prefix */
  112. #define RMExt (4<<15) /* Opcode extension in ModRM r/m if mod == 3 */
  113. #define Escape (5<<15) /* Escape to coprocessor instruction */
  114. #define Sse (1<<18) /* SSE Vector instruction */
  115. /* Generic ModRM decode. */
  116. #define ModRM (1<<19)
  117. /* Destination is only written; never read. */
  118. #define Mov (1<<20)
  119. /* Misc flags */
  120. #define Prot (1<<21) /* instruction generates #UD if not in prot-mode */
  121. #define VendorSpecific (1<<22) /* Vendor specific instruction */
  122. #define NoAccess (1<<23) /* Don't access memory (lea/invlpg/verr etc) */
  123. #define Op3264 (1<<24) /* Operand is 64b in long mode, 32b otherwise */
  124. #define Undefined (1<<25) /* No Such Instruction */
  125. #define Lock (1<<26) /* lock prefix is allowed for the instruction */
  126. #define Priv (1<<27) /* instruction generates #GP if current CPL != 0 */
  127. #define No64 (1<<28)
  128. #define PageTable (1 << 29) /* instruction used to write page table */
  129. #define NotImpl (1 << 30) /* instruction is not implemented */
  130. /* Source 2 operand type */
  131. #define Src2Shift (31)
  132. #define Src2None (OpNone << Src2Shift)
  133. #define Src2CL (OpCL << Src2Shift)
  134. #define Src2ImmByte (OpImmByte << Src2Shift)
  135. #define Src2One (OpOne << Src2Shift)
  136. #define Src2Imm (OpImm << Src2Shift)
  137. #define Src2ES (OpES << Src2Shift)
  138. #define Src2CS (OpCS << Src2Shift)
  139. #define Src2SS (OpSS << Src2Shift)
  140. #define Src2DS (OpDS << Src2Shift)
  141. #define Src2FS (OpFS << Src2Shift)
  142. #define Src2GS (OpGS << Src2Shift)
  143. #define Src2Mask (OpMask << Src2Shift)
  144. #define Mmx ((u64)1 << 40) /* MMX Vector instruction */
  145. #define Aligned ((u64)1 << 41) /* Explicitly aligned (e.g. MOVDQA) */
  146. #define Unaligned ((u64)1 << 42) /* Explicitly unaligned (e.g. MOVDQU) */
  147. #define Avx ((u64)1 << 43) /* Advanced Vector Extensions */
  148. #define Fastop ((u64)1 << 44) /* Use opcode::u.fastop */
  149. #define NoWrite ((u64)1 << 45) /* No writeback */
  150. #define X2(x...) x, x
  151. #define X3(x...) X2(x), x
  152. #define X4(x...) X2(x), X2(x)
  153. #define X5(x...) X4(x), x
  154. #define X6(x...) X4(x), X2(x)
  155. #define X7(x...) X4(x), X3(x)
  156. #define X8(x...) X4(x), X4(x)
  157. #define X16(x...) X8(x), X8(x)
  158. #define NR_FASTOP (ilog2(sizeof(ulong)) + 1)
  159. #define FASTOP_SIZE 8
  160. /*
  161. * fastop functions have a special calling convention:
  162. *
  163. * dst: [rdx]:rax (in/out)
  164. * src: rbx (in/out)
  165. * src2: rcx (in)
  166. * flags: rflags (in/out)
  167. *
  168. * Moreover, they are all exactly FASTOP_SIZE bytes long, so functions for
  169. * different operand sizes can be reached by calculation, rather than a jump
  170. * table (which would be bigger than the code).
  171. *
  172. * fastop functions are declared as taking a never-defined fastop parameter,
  173. * so they can't be called from C directly.
  174. */
  175. struct fastop;
  176. struct opcode {
  177. u64 flags : 56;
  178. u64 intercept : 8;
  179. union {
  180. int (*execute)(struct x86_emulate_ctxt *ctxt);
  181. const struct opcode *group;
  182. const struct group_dual *gdual;
  183. const struct gprefix *gprefix;
  184. const struct escape *esc;
  185. void (*fastop)(struct fastop *fake);
  186. } u;
  187. int (*check_perm)(struct x86_emulate_ctxt *ctxt);
  188. };
  189. struct group_dual {
  190. struct opcode mod012[8];
  191. struct opcode mod3[8];
  192. };
  193. struct gprefix {
  194. struct opcode pfx_no;
  195. struct opcode pfx_66;
  196. struct opcode pfx_f2;
  197. struct opcode pfx_f3;
  198. };
  199. struct escape {
  200. struct opcode op[8];
  201. struct opcode high[64];
  202. };
  203. /* EFLAGS bit definitions. */
  204. #define EFLG_ID (1<<21)
  205. #define EFLG_VIP (1<<20)
  206. #define EFLG_VIF (1<<19)
  207. #define EFLG_AC (1<<18)
  208. #define EFLG_VM (1<<17)
  209. #define EFLG_RF (1<<16)
  210. #define EFLG_IOPL (3<<12)
  211. #define EFLG_NT (1<<14)
  212. #define EFLG_OF (1<<11)
  213. #define EFLG_DF (1<<10)
  214. #define EFLG_IF (1<<9)
  215. #define EFLG_TF (1<<8)
  216. #define EFLG_SF (1<<7)
  217. #define EFLG_ZF (1<<6)
  218. #define EFLG_AF (1<<4)
  219. #define EFLG_PF (1<<2)
  220. #define EFLG_CF (1<<0)
  221. #define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
  222. #define EFLG_RESERVED_ONE_MASK 2
  223. static ulong reg_read(struct x86_emulate_ctxt *ctxt, unsigned nr)
  224. {
  225. if (!(ctxt->regs_valid & (1 << nr))) {
  226. ctxt->regs_valid |= 1 << nr;
  227. ctxt->_regs[nr] = ctxt->ops->read_gpr(ctxt, nr);
  228. }
  229. return ctxt->_regs[nr];
  230. }
  231. static ulong *reg_write(struct x86_emulate_ctxt *ctxt, unsigned nr)
  232. {
  233. ctxt->regs_valid |= 1 << nr;
  234. ctxt->regs_dirty |= 1 << nr;
  235. return &ctxt->_regs[nr];
  236. }
  237. static ulong *reg_rmw(struct x86_emulate_ctxt *ctxt, unsigned nr)
  238. {
  239. reg_read(ctxt, nr);
  240. return reg_write(ctxt, nr);
  241. }
  242. static void writeback_registers(struct x86_emulate_ctxt *ctxt)
  243. {
  244. unsigned reg;
  245. for_each_set_bit(reg, (ulong *)&ctxt->regs_dirty, 16)
  246. ctxt->ops->write_gpr(ctxt, reg, ctxt->_regs[reg]);
  247. }
  248. static void invalidate_registers(struct x86_emulate_ctxt *ctxt)
  249. {
  250. ctxt->regs_dirty = 0;
  251. ctxt->regs_valid = 0;
  252. }
  253. /*
  254. * Instruction emulation:
  255. * Most instructions are emulated directly via a fragment of inline assembly
  256. * code. This allows us to save/restore EFLAGS and thus very easily pick up
  257. * any modified flags.
  258. */
  259. #if defined(CONFIG_X86_64)
  260. #define _LO32 "k" /* force 32-bit operand */
  261. #define _STK "%%rsp" /* stack pointer */
  262. #elif defined(__i386__)
  263. #define _LO32 "" /* force 32-bit operand */
  264. #define _STK "%%esp" /* stack pointer */
  265. #endif
  266. /*
  267. * These EFLAGS bits are restored from saved value during emulation, and
  268. * any changes are written back to the saved value after emulation.
  269. */
  270. #define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)
  271. /* Before executing instruction: restore necessary bits in EFLAGS. */
  272. #define _PRE_EFLAGS(_sav, _msk, _tmp) \
  273. /* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
  274. "movl %"_sav",%"_LO32 _tmp"; " \
  275. "push %"_tmp"; " \
  276. "push %"_tmp"; " \
  277. "movl %"_msk",%"_LO32 _tmp"; " \
  278. "andl %"_LO32 _tmp",("_STK"); " \
  279. "pushf; " \
  280. "notl %"_LO32 _tmp"; " \
  281. "andl %"_LO32 _tmp",("_STK"); " \
  282. "andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); " \
  283. "pop %"_tmp"; " \
  284. "orl %"_LO32 _tmp",("_STK"); " \
  285. "popf; " \
  286. "pop %"_sav"; "
  287. /* After executing instruction: write-back necessary bits in EFLAGS. */
  288. #define _POST_EFLAGS(_sav, _msk, _tmp) \
  289. /* _sav |= EFLAGS & _msk; */ \
  290. "pushf; " \
  291. "pop %"_tmp"; " \
  292. "andl %"_msk",%"_LO32 _tmp"; " \
  293. "orl %"_LO32 _tmp",%"_sav"; "
  294. #ifdef CONFIG_X86_64
  295. #define ON64(x) x
  296. #else
  297. #define ON64(x)
  298. #endif
  299. #define ____emulate_2op(ctxt, _op, _x, _y, _suffix, _dsttype) \
  300. do { \
  301. __asm__ __volatile__ ( \
  302. _PRE_EFLAGS("0", "4", "2") \
  303. _op _suffix " %"_x"3,%1; " \
  304. _POST_EFLAGS("0", "4", "2") \
  305. : "=m" ((ctxt)->eflags), \
  306. "+q" (*(_dsttype*)&(ctxt)->dst.val), \
  307. "=&r" (_tmp) \
  308. : _y ((ctxt)->src.val), "i" (EFLAGS_MASK)); \
  309. } while (0)
  310. /* Raw emulation: instruction has two explicit operands. */
  311. #define __emulate_2op_nobyte(ctxt,_op,_wx,_wy,_lx,_ly,_qx,_qy) \
  312. do { \
  313. unsigned long _tmp; \
  314. \
  315. switch ((ctxt)->dst.bytes) { \
  316. case 2: \
  317. ____emulate_2op(ctxt,_op,_wx,_wy,"w",u16); \
  318. break; \
  319. case 4: \
  320. ____emulate_2op(ctxt,_op,_lx,_ly,"l",u32); \
  321. break; \
  322. case 8: \
  323. ON64(____emulate_2op(ctxt,_op,_qx,_qy,"q",u64)); \
  324. break; \
  325. } \
  326. } while (0)
  327. #define __emulate_2op(ctxt,_op,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy) \
  328. do { \
  329. unsigned long _tmp; \
  330. switch ((ctxt)->dst.bytes) { \
  331. case 1: \
  332. ____emulate_2op(ctxt,_op,_bx,_by,"b",u8); \
  333. break; \
  334. default: \
  335. __emulate_2op_nobyte(ctxt, _op, \
  336. _wx, _wy, _lx, _ly, _qx, _qy); \
  337. break; \
  338. } \
  339. } while (0)
  340. /* Source operand is byte-sized and may be restricted to just %cl. */
  341. #define emulate_2op_SrcB(ctxt, _op) \
  342. __emulate_2op(ctxt, _op, "b", "c", "b", "c", "b", "c", "b", "c")
  343. /* Source operand is byte, word, long or quad sized. */
  344. #define emulate_2op_SrcV(ctxt, _op) \
  345. __emulate_2op(ctxt, _op, "b", "q", "w", "r", _LO32, "r", "", "r")
  346. /* Source operand is word, long or quad sized. */
  347. #define emulate_2op_SrcV_nobyte(ctxt, _op) \
  348. __emulate_2op_nobyte(ctxt, _op, "w", "r", _LO32, "r", "", "r")
  349. /* Instruction has three operands and one operand is stored in ECX register */
  350. #define __emulate_2op_cl(ctxt, _op, _suffix, _type) \
  351. do { \
  352. unsigned long _tmp; \
  353. _type _clv = (ctxt)->src2.val; \
  354. _type _srcv = (ctxt)->src.val; \
  355. _type _dstv = (ctxt)->dst.val; \
  356. \
  357. __asm__ __volatile__ ( \
  358. _PRE_EFLAGS("0", "5", "2") \
  359. _op _suffix " %4,%1 \n" \
  360. _POST_EFLAGS("0", "5", "2") \
  361. : "=m" ((ctxt)->eflags), "+r" (_dstv), "=&r" (_tmp) \
  362. : "c" (_clv) , "r" (_srcv), "i" (EFLAGS_MASK) \
  363. ); \
  364. \
  365. (ctxt)->src2.val = (unsigned long) _clv; \
  366. (ctxt)->src2.val = (unsigned long) _srcv; \
  367. (ctxt)->dst.val = (unsigned long) _dstv; \
  368. } while (0)
  369. #define emulate_2op_cl(ctxt, _op) \
  370. do { \
  371. switch ((ctxt)->dst.bytes) { \
  372. case 2: \
  373. __emulate_2op_cl(ctxt, _op, "w", u16); \
  374. break; \
  375. case 4: \
  376. __emulate_2op_cl(ctxt, _op, "l", u32); \
  377. break; \
  378. case 8: \
  379. ON64(__emulate_2op_cl(ctxt, _op, "q", ulong)); \
  380. break; \
  381. } \
  382. } while (0)
  383. #define __emulate_1op(ctxt, _op, _suffix) \
  384. do { \
  385. unsigned long _tmp; \
  386. \
  387. __asm__ __volatile__ ( \
  388. _PRE_EFLAGS("0", "3", "2") \
  389. _op _suffix " %1; " \
  390. _POST_EFLAGS("0", "3", "2") \
  391. : "=m" ((ctxt)->eflags), "+m" ((ctxt)->dst.val), \
  392. "=&r" (_tmp) \
  393. : "i" (EFLAGS_MASK)); \
  394. } while (0)
  395. /* Instruction has only one explicit operand (no source operand). */
  396. #define emulate_1op(ctxt, _op) \
  397. do { \
  398. switch ((ctxt)->dst.bytes) { \
  399. case 1: __emulate_1op(ctxt, _op, "b"); break; \
  400. case 2: __emulate_1op(ctxt, _op, "w"); break; \
  401. case 4: __emulate_1op(ctxt, _op, "l"); break; \
  402. case 8: ON64(__emulate_1op(ctxt, _op, "q")); break; \
  403. } \
  404. } while (0)
  405. static int fastop(struct x86_emulate_ctxt *ctxt, void (*fop)(struct fastop *));
  406. #define FOP_ALIGN ".align " __stringify(FASTOP_SIZE) " \n\t"
  407. #define FOP_RET "ret \n\t"
  408. #define FOP_START(op) \
  409. extern void em_##op(struct fastop *fake); \
  410. asm(".pushsection .text, \"ax\" \n\t" \
  411. ".global em_" #op " \n\t" \
  412. FOP_ALIGN \
  413. "em_" #op ": \n\t"
  414. #define FOP_END \
  415. ".popsection")
  416. #define FOPNOP() FOP_ALIGN FOP_RET
  417. #define FOP1E(op, dst) \
  418. FOP_ALIGN #op " %" #dst " \n\t" FOP_RET
  419. #define FASTOP1(op) \
  420. FOP_START(op) \
  421. FOP1E(op##b, al) \
  422. FOP1E(op##w, ax) \
  423. FOP1E(op##l, eax) \
  424. ON64(FOP1E(op##q, rax)) \
  425. FOP_END
  426. #define FOP2E(op, dst, src) \
  427. FOP_ALIGN #op " %" #src ", %" #dst " \n\t" FOP_RET
  428. #define FASTOP2(op) \
  429. FOP_START(op) \
  430. FOP2E(op##b, al, bl) \
  431. FOP2E(op##w, ax, bx) \
  432. FOP2E(op##l, eax, ebx) \
  433. ON64(FOP2E(op##q, rax, rbx)) \
  434. FOP_END
  435. /* 2 operand, word only */
  436. #define FASTOP2W(op) \
  437. FOP_START(op) \
  438. FOPNOP() \
  439. FOP2E(op##w, ax, bx) \
  440. FOP2E(op##l, eax, ebx) \
  441. ON64(FOP2E(op##q, rax, rbx)) \
  442. FOP_END
  443. /* 2 operand, src is CL */
  444. #define FASTOP2CL(op) \
  445. FOP_START(op) \
  446. FOP2E(op##b, al, cl) \
  447. FOP2E(op##w, ax, cl) \
  448. FOP2E(op##l, eax, cl) \
  449. ON64(FOP2E(op##q, rax, cl)) \
  450. FOP_END
  451. #define FOP3E(op, dst, src, src2) \
  452. FOP_ALIGN #op " %" #src2 ", %" #src ", %" #dst " \n\t" FOP_RET
  453. /* 3-operand, word-only, src2=cl */
  454. #define FASTOP3WCL(op) \
  455. FOP_START(op) \
  456. FOPNOP() \
  457. FOP3E(op##w, ax, bx, cl) \
  458. FOP3E(op##l, eax, ebx, cl) \
  459. ON64(FOP3E(op##q, rax, rbx, cl)) \
  460. FOP_END
  461. /* Special case for SETcc - 1 instruction per cc */
  462. #define FOP_SETCC(op) ".align 4; " #op " %al; ret \n\t"
  463. FOP_START(setcc)
  464. FOP_SETCC(seto)
  465. FOP_SETCC(setno)
  466. FOP_SETCC(setc)
  467. FOP_SETCC(setnc)
  468. FOP_SETCC(setz)
  469. FOP_SETCC(setnz)
  470. FOP_SETCC(setbe)
  471. FOP_SETCC(setnbe)
  472. FOP_SETCC(sets)
  473. FOP_SETCC(setns)
  474. FOP_SETCC(setp)
  475. FOP_SETCC(setnp)
  476. FOP_SETCC(setl)
  477. FOP_SETCC(setnl)
  478. FOP_SETCC(setle)
  479. FOP_SETCC(setnle)
  480. FOP_END;
  481. #define __emulate_1op_rax_rdx(ctxt, _op, _suffix, _ex) \
  482. do { \
  483. unsigned long _tmp; \
  484. ulong *rax = reg_rmw((ctxt), VCPU_REGS_RAX); \
  485. ulong *rdx = reg_rmw((ctxt), VCPU_REGS_RDX); \
  486. \
  487. __asm__ __volatile__ ( \
  488. _PRE_EFLAGS("0", "5", "1") \
  489. "1: \n\t" \
  490. _op _suffix " %6; " \
  491. "2: \n\t" \
  492. _POST_EFLAGS("0", "5", "1") \
  493. ".pushsection .fixup,\"ax\" \n\t" \
  494. "3: movb $1, %4 \n\t" \
  495. "jmp 2b \n\t" \
  496. ".popsection \n\t" \
  497. _ASM_EXTABLE(1b, 3b) \
  498. : "=m" ((ctxt)->eflags), "=&r" (_tmp), \
  499. "+a" (*rax), "+d" (*rdx), "+qm"(_ex) \
  500. : "i" (EFLAGS_MASK), "m" ((ctxt)->src.val)); \
  501. } while (0)
  502. /* instruction has only one source operand, destination is implicit (e.g. mul, div, imul, idiv) */
  503. #define emulate_1op_rax_rdx(ctxt, _op, _ex) \
  504. do { \
  505. switch((ctxt)->src.bytes) { \
  506. case 1: \
  507. __emulate_1op_rax_rdx(ctxt, _op, "b", _ex); \
  508. break; \
  509. case 2: \
  510. __emulate_1op_rax_rdx(ctxt, _op, "w", _ex); \
  511. break; \
  512. case 4: \
  513. __emulate_1op_rax_rdx(ctxt, _op, "l", _ex); \
  514. break; \
  515. case 8: ON64( \
  516. __emulate_1op_rax_rdx(ctxt, _op, "q", _ex)); \
  517. break; \
  518. } \
  519. } while (0)
  520. static int emulator_check_intercept(struct x86_emulate_ctxt *ctxt,
  521. enum x86_intercept intercept,
  522. enum x86_intercept_stage stage)
  523. {
  524. struct x86_instruction_info info = {
  525. .intercept = intercept,
  526. .rep_prefix = ctxt->rep_prefix,
  527. .modrm_mod = ctxt->modrm_mod,
  528. .modrm_reg = ctxt->modrm_reg,
  529. .modrm_rm = ctxt->modrm_rm,
  530. .src_val = ctxt->src.val64,
  531. .src_bytes = ctxt->src.bytes,
  532. .dst_bytes = ctxt->dst.bytes,
  533. .ad_bytes = ctxt->ad_bytes,
  534. .next_rip = ctxt->eip,
  535. };
  536. return ctxt->ops->intercept(ctxt, &info, stage);
  537. }
  538. static void assign_masked(ulong *dest, ulong src, ulong mask)
  539. {
  540. *dest = (*dest & ~mask) | (src & mask);
  541. }
  542. static inline unsigned long ad_mask(struct x86_emulate_ctxt *ctxt)
  543. {
  544. return (1UL << (ctxt->ad_bytes << 3)) - 1;
  545. }
  546. static ulong stack_mask(struct x86_emulate_ctxt *ctxt)
  547. {
  548. u16 sel;
  549. struct desc_struct ss;
  550. if (ctxt->mode == X86EMUL_MODE_PROT64)
  551. return ~0UL;
  552. ctxt->ops->get_segment(ctxt, &sel, &ss, NULL, VCPU_SREG_SS);
  553. return ~0U >> ((ss.d ^ 1) * 16); /* d=0: 0xffff; d=1: 0xffffffff */
  554. }
  555. static int stack_size(struct x86_emulate_ctxt *ctxt)
  556. {
  557. return (__fls(stack_mask(ctxt)) + 1) >> 3;
  558. }
  559. /* Access/update address held in a register, based on addressing mode. */
  560. static inline unsigned long
  561. address_mask(struct x86_emulate_ctxt *ctxt, unsigned long reg)
  562. {
  563. if (ctxt->ad_bytes == sizeof(unsigned long))
  564. return reg;
  565. else
  566. return reg & ad_mask(ctxt);
  567. }
  568. static inline unsigned long
  569. register_address(struct x86_emulate_ctxt *ctxt, unsigned long reg)
  570. {
  571. return address_mask(ctxt, reg);
  572. }
  573. static void masked_increment(ulong *reg, ulong mask, int inc)
  574. {
  575. assign_masked(reg, *reg + inc, mask);
  576. }
  577. static inline void
  578. register_address_increment(struct x86_emulate_ctxt *ctxt, unsigned long *reg, int inc)
  579. {
  580. ulong mask;
  581. if (ctxt->ad_bytes == sizeof(unsigned long))
  582. mask = ~0UL;
  583. else
  584. mask = ad_mask(ctxt);
  585. masked_increment(reg, mask, inc);
  586. }
  587. static void rsp_increment(struct x86_emulate_ctxt *ctxt, int inc)
  588. {
  589. masked_increment(reg_rmw(ctxt, VCPU_REGS_RSP), stack_mask(ctxt), inc);
  590. }
  591. static inline void jmp_rel(struct x86_emulate_ctxt *ctxt, int rel)
  592. {
  593. register_address_increment(ctxt, &ctxt->_eip, rel);
  594. }
  595. static u32 desc_limit_scaled(struct desc_struct *desc)
  596. {
  597. u32 limit = get_desc_limit(desc);
  598. return desc->g ? (limit << 12) | 0xfff : limit;
  599. }
  600. static void set_seg_override(struct x86_emulate_ctxt *ctxt, int seg)
  601. {
  602. ctxt->has_seg_override = true;
  603. ctxt->seg_override = seg;
  604. }
  605. static unsigned long seg_base(struct x86_emulate_ctxt *ctxt, int seg)
  606. {
  607. if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
  608. return 0;
  609. return ctxt->ops->get_cached_segment_base(ctxt, seg);
  610. }
  611. static unsigned seg_override(struct x86_emulate_ctxt *ctxt)
  612. {
  613. if (!ctxt->has_seg_override)
  614. return 0;
  615. return ctxt->seg_override;
  616. }
  617. static int emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
  618. u32 error, bool valid)
  619. {
  620. ctxt->exception.vector = vec;
  621. ctxt->exception.error_code = error;
  622. ctxt->exception.error_code_valid = valid;
  623. return X86EMUL_PROPAGATE_FAULT;
  624. }
  625. static int emulate_db(struct x86_emulate_ctxt *ctxt)
  626. {
  627. return emulate_exception(ctxt, DB_VECTOR, 0, false);
  628. }
  629. static int emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
  630. {
  631. return emulate_exception(ctxt, GP_VECTOR, err, true);
  632. }
  633. static int emulate_ss(struct x86_emulate_ctxt *ctxt, int err)
  634. {
  635. return emulate_exception(ctxt, SS_VECTOR, err, true);
  636. }
  637. static int emulate_ud(struct x86_emulate_ctxt *ctxt)
  638. {
  639. return emulate_exception(ctxt, UD_VECTOR, 0, false);
  640. }
  641. static int emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
  642. {
  643. return emulate_exception(ctxt, TS_VECTOR, err, true);
  644. }
  645. static int emulate_de(struct x86_emulate_ctxt *ctxt)
  646. {
  647. return emulate_exception(ctxt, DE_VECTOR, 0, false);
  648. }
  649. static int emulate_nm(struct x86_emulate_ctxt *ctxt)
  650. {
  651. return emulate_exception(ctxt, NM_VECTOR, 0, false);
  652. }
  653. static u16 get_segment_selector(struct x86_emulate_ctxt *ctxt, unsigned seg)
  654. {
  655. u16 selector;
  656. struct desc_struct desc;
  657. ctxt->ops->get_segment(ctxt, &selector, &desc, NULL, seg);
  658. return selector;
  659. }
  660. static void set_segment_selector(struct x86_emulate_ctxt *ctxt, u16 selector,
  661. unsigned seg)
  662. {
  663. u16 dummy;
  664. u32 base3;
  665. struct desc_struct desc;
  666. ctxt->ops->get_segment(ctxt, &dummy, &desc, &base3, seg);
  667. ctxt->ops->set_segment(ctxt, selector, &desc, base3, seg);
  668. }
  669. /*
  670. * x86 defines three classes of vector instructions: explicitly
  671. * aligned, explicitly unaligned, and the rest, which change behaviour
  672. * depending on whether they're AVX encoded or not.
  673. *
  674. * Also included is CMPXCHG16B which is not a vector instruction, yet it is
  675. * subject to the same check.
  676. */
  677. static bool insn_aligned(struct x86_emulate_ctxt *ctxt, unsigned size)
  678. {
  679. if (likely(size < 16))
  680. return false;
  681. if (ctxt->d & Aligned)
  682. return true;
  683. else if (ctxt->d & Unaligned)
  684. return false;
  685. else if (ctxt->d & Avx)
  686. return false;
  687. else
  688. return true;
  689. }
  690. static int __linearize(struct x86_emulate_ctxt *ctxt,
  691. struct segmented_address addr,
  692. unsigned size, bool write, bool fetch,
  693. ulong *linear)
  694. {
  695. struct desc_struct desc;
  696. bool usable;
  697. ulong la;
  698. u32 lim;
  699. u16 sel;
  700. unsigned cpl;
  701. la = seg_base(ctxt, addr.seg) + addr.ea;
  702. switch (ctxt->mode) {
  703. case X86EMUL_MODE_PROT64:
  704. if (((signed long)la << 16) >> 16 != la)
  705. return emulate_gp(ctxt, 0);
  706. break;
  707. default:
  708. usable = ctxt->ops->get_segment(ctxt, &sel, &desc, NULL,
  709. addr.seg);
  710. if (!usable)
  711. goto bad;
  712. /* code segment in protected mode or read-only data segment */
  713. if ((((ctxt->mode != X86EMUL_MODE_REAL) && (desc.type & 8))
  714. || !(desc.type & 2)) && write)
  715. goto bad;
  716. /* unreadable code segment */
  717. if (!fetch && (desc.type & 8) && !(desc.type & 2))
  718. goto bad;
  719. lim = desc_limit_scaled(&desc);
  720. if ((desc.type & 8) || !(desc.type & 4)) {
  721. /* expand-up segment */
  722. if (addr.ea > lim || (u32)(addr.ea + size - 1) > lim)
  723. goto bad;
  724. } else {
  725. /* expand-down segment */
  726. if (addr.ea <= lim || (u32)(addr.ea + size - 1) <= lim)
  727. goto bad;
  728. lim = desc.d ? 0xffffffff : 0xffff;
  729. if (addr.ea > lim || (u32)(addr.ea + size - 1) > lim)
  730. goto bad;
  731. }
  732. cpl = ctxt->ops->cpl(ctxt);
  733. if (!(desc.type & 8)) {
  734. /* data segment */
  735. if (cpl > desc.dpl)
  736. goto bad;
  737. } else if ((desc.type & 8) && !(desc.type & 4)) {
  738. /* nonconforming code segment */
  739. if (cpl != desc.dpl)
  740. goto bad;
  741. } else if ((desc.type & 8) && (desc.type & 4)) {
  742. /* conforming code segment */
  743. if (cpl < desc.dpl)
  744. goto bad;
  745. }
  746. break;
  747. }
  748. if (fetch ? ctxt->mode != X86EMUL_MODE_PROT64 : ctxt->ad_bytes != 8)
  749. la &= (u32)-1;
  750. if (insn_aligned(ctxt, size) && ((la & (size - 1)) != 0))
  751. return emulate_gp(ctxt, 0);
  752. *linear = la;
  753. return X86EMUL_CONTINUE;
  754. bad:
  755. if (addr.seg == VCPU_SREG_SS)
  756. return emulate_ss(ctxt, sel);
  757. else
  758. return emulate_gp(ctxt, sel);
  759. }
  760. static int linearize(struct x86_emulate_ctxt *ctxt,
  761. struct segmented_address addr,
  762. unsigned size, bool write,
  763. ulong *linear)
  764. {
  765. return __linearize(ctxt, addr, size, write, false, linear);
  766. }
  767. static int segmented_read_std(struct x86_emulate_ctxt *ctxt,
  768. struct segmented_address addr,
  769. void *data,
  770. unsigned size)
  771. {
  772. int rc;
  773. ulong linear;
  774. rc = linearize(ctxt, addr, size, false, &linear);
  775. if (rc != X86EMUL_CONTINUE)
  776. return rc;
  777. return ctxt->ops->read_std(ctxt, linear, data, size, &ctxt->exception);
  778. }
  779. /*
  780. * Fetch the next byte of the instruction being emulated which is pointed to
  781. * by ctxt->_eip, then increment ctxt->_eip.
  782. *
  783. * Also prefetch the remaining bytes of the instruction without crossing page
  784. * boundary if they are not in fetch_cache yet.
  785. */
  786. static int do_insn_fetch_byte(struct x86_emulate_ctxt *ctxt, u8 *dest)
  787. {
  788. struct fetch_cache *fc = &ctxt->fetch;
  789. int rc;
  790. int size, cur_size;
  791. if (ctxt->_eip == fc->end) {
  792. unsigned long linear;
  793. struct segmented_address addr = { .seg = VCPU_SREG_CS,
  794. .ea = ctxt->_eip };
  795. cur_size = fc->end - fc->start;
  796. size = min(15UL - cur_size,
  797. PAGE_SIZE - offset_in_page(ctxt->_eip));
  798. rc = __linearize(ctxt, addr, size, false, true, &linear);
  799. if (unlikely(rc != X86EMUL_CONTINUE))
  800. return rc;
  801. rc = ctxt->ops->fetch(ctxt, linear, fc->data + cur_size,
  802. size, &ctxt->exception);
  803. if (unlikely(rc != X86EMUL_CONTINUE))
  804. return rc;
  805. fc->end += size;
  806. }
  807. *dest = fc->data[ctxt->_eip - fc->start];
  808. ctxt->_eip++;
  809. return X86EMUL_CONTINUE;
  810. }
  811. static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
  812. void *dest, unsigned size)
  813. {
  814. int rc;
  815. /* x86 instructions are limited to 15 bytes. */
  816. if (unlikely(ctxt->_eip + size - ctxt->eip > 15))
  817. return X86EMUL_UNHANDLEABLE;
  818. while (size--) {
  819. rc = do_insn_fetch_byte(ctxt, dest++);
  820. if (rc != X86EMUL_CONTINUE)
  821. return rc;
  822. }
  823. return X86EMUL_CONTINUE;
  824. }
  825. /* Fetch next part of the instruction being emulated. */
  826. #define insn_fetch(_type, _ctxt) \
  827. ({ unsigned long _x; \
  828. rc = do_insn_fetch(_ctxt, &_x, sizeof(_type)); \
  829. if (rc != X86EMUL_CONTINUE) \
  830. goto done; \
  831. (_type)_x; \
  832. })
  833. #define insn_fetch_arr(_arr, _size, _ctxt) \
  834. ({ rc = do_insn_fetch(_ctxt, _arr, (_size)); \
  835. if (rc != X86EMUL_CONTINUE) \
  836. goto done; \
  837. })
  838. /*
  839. * Given the 'reg' portion of a ModRM byte, and a register block, return a
  840. * pointer into the block that addresses the relevant register.
  841. * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
  842. */
  843. static void *decode_register(struct x86_emulate_ctxt *ctxt, u8 modrm_reg,
  844. int highbyte_regs)
  845. {
  846. void *p;
  847. if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
  848. p = (unsigned char *)reg_rmw(ctxt, modrm_reg & 3) + 1;
  849. else
  850. p = reg_rmw(ctxt, modrm_reg);
  851. return p;
  852. }
  853. static int read_descriptor(struct x86_emulate_ctxt *ctxt,
  854. struct segmented_address addr,
  855. u16 *size, unsigned long *address, int op_bytes)
  856. {
  857. int rc;
  858. if (op_bytes == 2)
  859. op_bytes = 3;
  860. *address = 0;
  861. rc = segmented_read_std(ctxt, addr, size, 2);
  862. if (rc != X86EMUL_CONTINUE)
  863. return rc;
  864. addr.ea += 2;
  865. rc = segmented_read_std(ctxt, addr, address, op_bytes);
  866. return rc;
  867. }
  868. FASTOP2(add);
  869. FASTOP2(or);
  870. FASTOP2(adc);
  871. FASTOP2(sbb);
  872. FASTOP2(and);
  873. FASTOP2(sub);
  874. FASTOP2(xor);
  875. FASTOP2(cmp);
  876. FASTOP2(test);
  877. FASTOP3WCL(shld);
  878. FASTOP3WCL(shrd);
  879. FASTOP2W(imul);
  880. FASTOP1(not);
  881. FASTOP1(neg);
  882. FASTOP1(inc);
  883. FASTOP1(dec);
  884. FASTOP2CL(rol);
  885. FASTOP2CL(ror);
  886. FASTOP2CL(rcl);
  887. FASTOP2CL(rcr);
  888. FASTOP2CL(shl);
  889. FASTOP2CL(shr);
  890. FASTOP2CL(sar);
  891. FASTOP2W(bsf);
  892. FASTOP2W(bsr);
  893. FASTOP2W(bt);
  894. FASTOP2W(bts);
  895. FASTOP2W(btr);
  896. FASTOP2W(btc);
  897. static u8 test_cc(unsigned int condition, unsigned long flags)
  898. {
  899. u8 rc;
  900. void (*fop)(void) = (void *)em_setcc + 4 * (condition & 0xf);
  901. flags = (flags & EFLAGS_MASK) | X86_EFLAGS_IF;
  902. asm("push %[flags]; popf; call *%[fastop]"
  903. : "=a"(rc) : [fastop]"r"(fop), [flags]"r"(flags));
  904. return rc;
  905. }
  906. static void fetch_register_operand(struct operand *op)
  907. {
  908. switch (op->bytes) {
  909. case 1:
  910. op->val = *(u8 *)op->addr.reg;
  911. break;
  912. case 2:
  913. op->val = *(u16 *)op->addr.reg;
  914. break;
  915. case 4:
  916. op->val = *(u32 *)op->addr.reg;
  917. break;
  918. case 8:
  919. op->val = *(u64 *)op->addr.reg;
  920. break;
  921. }
  922. }
  923. static void read_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data, int reg)
  924. {
  925. ctxt->ops->get_fpu(ctxt);
  926. switch (reg) {
  927. case 0: asm("movdqa %%xmm0, %0" : "=m"(*data)); break;
  928. case 1: asm("movdqa %%xmm1, %0" : "=m"(*data)); break;
  929. case 2: asm("movdqa %%xmm2, %0" : "=m"(*data)); break;
  930. case 3: asm("movdqa %%xmm3, %0" : "=m"(*data)); break;
  931. case 4: asm("movdqa %%xmm4, %0" : "=m"(*data)); break;
  932. case 5: asm("movdqa %%xmm5, %0" : "=m"(*data)); break;
  933. case 6: asm("movdqa %%xmm6, %0" : "=m"(*data)); break;
  934. case 7: asm("movdqa %%xmm7, %0" : "=m"(*data)); break;
  935. #ifdef CONFIG_X86_64
  936. case 8: asm("movdqa %%xmm8, %0" : "=m"(*data)); break;
  937. case 9: asm("movdqa %%xmm9, %0" : "=m"(*data)); break;
  938. case 10: asm("movdqa %%xmm10, %0" : "=m"(*data)); break;
  939. case 11: asm("movdqa %%xmm11, %0" : "=m"(*data)); break;
  940. case 12: asm("movdqa %%xmm12, %0" : "=m"(*data)); break;
  941. case 13: asm("movdqa %%xmm13, %0" : "=m"(*data)); break;
  942. case 14: asm("movdqa %%xmm14, %0" : "=m"(*data)); break;
  943. case 15: asm("movdqa %%xmm15, %0" : "=m"(*data)); break;
  944. #endif
  945. default: BUG();
  946. }
  947. ctxt->ops->put_fpu(ctxt);
  948. }
  949. static void write_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data,
  950. int reg)
  951. {
  952. ctxt->ops->get_fpu(ctxt);
  953. switch (reg) {
  954. case 0: asm("movdqa %0, %%xmm0" : : "m"(*data)); break;
  955. case 1: asm("movdqa %0, %%xmm1" : : "m"(*data)); break;
  956. case 2: asm("movdqa %0, %%xmm2" : : "m"(*data)); break;
  957. case 3: asm("movdqa %0, %%xmm3" : : "m"(*data)); break;
  958. case 4: asm("movdqa %0, %%xmm4" : : "m"(*data)); break;
  959. case 5: asm("movdqa %0, %%xmm5" : : "m"(*data)); break;
  960. case 6: asm("movdqa %0, %%xmm6" : : "m"(*data)); break;
  961. case 7: asm("movdqa %0, %%xmm7" : : "m"(*data)); break;
  962. #ifdef CONFIG_X86_64
  963. case 8: asm("movdqa %0, %%xmm8" : : "m"(*data)); break;
  964. case 9: asm("movdqa %0, %%xmm9" : : "m"(*data)); break;
  965. case 10: asm("movdqa %0, %%xmm10" : : "m"(*data)); break;
  966. case 11: asm("movdqa %0, %%xmm11" : : "m"(*data)); break;
  967. case 12: asm("movdqa %0, %%xmm12" : : "m"(*data)); break;
  968. case 13: asm("movdqa %0, %%xmm13" : : "m"(*data)); break;
  969. case 14: asm("movdqa %0, %%xmm14" : : "m"(*data)); break;
  970. case 15: asm("movdqa %0, %%xmm15" : : "m"(*data)); break;
  971. #endif
  972. default: BUG();
  973. }
  974. ctxt->ops->put_fpu(ctxt);
  975. }
  976. static void read_mmx_reg(struct x86_emulate_ctxt *ctxt, u64 *data, int reg)
  977. {
  978. ctxt->ops->get_fpu(ctxt);
  979. switch (reg) {
  980. case 0: asm("movq %%mm0, %0" : "=m"(*data)); break;
  981. case 1: asm("movq %%mm1, %0" : "=m"(*data)); break;
  982. case 2: asm("movq %%mm2, %0" : "=m"(*data)); break;
  983. case 3: asm("movq %%mm3, %0" : "=m"(*data)); break;
  984. case 4: asm("movq %%mm4, %0" : "=m"(*data)); break;
  985. case 5: asm("movq %%mm5, %0" : "=m"(*data)); break;
  986. case 6: asm("movq %%mm6, %0" : "=m"(*data)); break;
  987. case 7: asm("movq %%mm7, %0" : "=m"(*data)); break;
  988. default: BUG();
  989. }
  990. ctxt->ops->put_fpu(ctxt);
  991. }
  992. static void write_mmx_reg(struct x86_emulate_ctxt *ctxt, u64 *data, int reg)
  993. {
  994. ctxt->ops->get_fpu(ctxt);
  995. switch (reg) {
  996. case 0: asm("movq %0, %%mm0" : : "m"(*data)); break;
  997. case 1: asm("movq %0, %%mm1" : : "m"(*data)); break;
  998. case 2: asm("movq %0, %%mm2" : : "m"(*data)); break;
  999. case 3: asm("movq %0, %%mm3" : : "m"(*data)); break;
  1000. case 4: asm("movq %0, %%mm4" : : "m"(*data)); break;
  1001. case 5: asm("movq %0, %%mm5" : : "m"(*data)); break;
  1002. case 6: asm("movq %0, %%mm6" : : "m"(*data)); break;
  1003. case 7: asm("movq %0, %%mm7" : : "m"(*data)); break;
  1004. default: BUG();
  1005. }
  1006. ctxt->ops->put_fpu(ctxt);
  1007. }
  1008. static int em_fninit(struct x86_emulate_ctxt *ctxt)
  1009. {
  1010. if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
  1011. return emulate_nm(ctxt);
  1012. ctxt->ops->get_fpu(ctxt);
  1013. asm volatile("fninit");
  1014. ctxt->ops->put_fpu(ctxt);
  1015. return X86EMUL_CONTINUE;
  1016. }
  1017. static int em_fnstcw(struct x86_emulate_ctxt *ctxt)
  1018. {
  1019. u16 fcw;
  1020. if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
  1021. return emulate_nm(ctxt);
  1022. ctxt->ops->get_fpu(ctxt);
  1023. asm volatile("fnstcw %0": "+m"(fcw));
  1024. ctxt->ops->put_fpu(ctxt);
  1025. /* force 2 byte destination */
  1026. ctxt->dst.bytes = 2;
  1027. ctxt->dst.val = fcw;
  1028. return X86EMUL_CONTINUE;
  1029. }
  1030. static int em_fnstsw(struct x86_emulate_ctxt *ctxt)
  1031. {
  1032. u16 fsw;
  1033. if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
  1034. return emulate_nm(ctxt);
  1035. ctxt->ops->get_fpu(ctxt);
  1036. asm volatile("fnstsw %0": "+m"(fsw));
  1037. ctxt->ops->put_fpu(ctxt);
  1038. /* force 2 byte destination */
  1039. ctxt->dst.bytes = 2;
  1040. ctxt->dst.val = fsw;
  1041. return X86EMUL_CONTINUE;
  1042. }
  1043. static void decode_register_operand(struct x86_emulate_ctxt *ctxt,
  1044. struct operand *op)
  1045. {
  1046. unsigned reg = ctxt->modrm_reg;
  1047. int highbyte_regs = ctxt->rex_prefix == 0;
  1048. if (!(ctxt->d & ModRM))
  1049. reg = (ctxt->b & 7) | ((ctxt->rex_prefix & 1) << 3);
  1050. if (ctxt->d & Sse) {
  1051. op->type = OP_XMM;
  1052. op->bytes = 16;
  1053. op->addr.xmm = reg;
  1054. read_sse_reg(ctxt, &op->vec_val, reg);
  1055. return;
  1056. }
  1057. if (ctxt->d & Mmx) {
  1058. reg &= 7;
  1059. op->type = OP_MM;
  1060. op->bytes = 8;
  1061. op->addr.mm = reg;
  1062. return;
  1063. }
  1064. op->type = OP_REG;
  1065. if (ctxt->d & ByteOp) {
  1066. op->addr.reg = decode_register(ctxt, reg, highbyte_regs);
  1067. op->bytes = 1;
  1068. } else {
  1069. op->addr.reg = decode_register(ctxt, reg, 0);
  1070. op->bytes = ctxt->op_bytes;
  1071. }
  1072. fetch_register_operand(op);
  1073. op->orig_val = op->val;
  1074. }
  1075. static void adjust_modrm_seg(struct x86_emulate_ctxt *ctxt, int base_reg)
  1076. {
  1077. if (base_reg == VCPU_REGS_RSP || base_reg == VCPU_REGS_RBP)
  1078. ctxt->modrm_seg = VCPU_SREG_SS;
  1079. }
  1080. static int decode_modrm(struct x86_emulate_ctxt *ctxt,
  1081. struct operand *op)
  1082. {
  1083. u8 sib;
  1084. int index_reg = 0, base_reg = 0, scale;
  1085. int rc = X86EMUL_CONTINUE;
  1086. ulong modrm_ea = 0;
  1087. if (ctxt->rex_prefix) {
  1088. ctxt->modrm_reg = (ctxt->rex_prefix & 4) << 1; /* REX.R */
  1089. index_reg = (ctxt->rex_prefix & 2) << 2; /* REX.X */
  1090. ctxt->modrm_rm = base_reg = (ctxt->rex_prefix & 1) << 3; /* REG.B */
  1091. }
  1092. ctxt->modrm_mod |= (ctxt->modrm & 0xc0) >> 6;
  1093. ctxt->modrm_reg |= (ctxt->modrm & 0x38) >> 3;
  1094. ctxt->modrm_rm |= (ctxt->modrm & 0x07);
  1095. ctxt->modrm_seg = VCPU_SREG_DS;
  1096. if (ctxt->modrm_mod == 3) {
  1097. op->type = OP_REG;
  1098. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  1099. op->addr.reg = decode_register(ctxt, ctxt->modrm_rm, ctxt->d & ByteOp);
  1100. if (ctxt->d & Sse) {
  1101. op->type = OP_XMM;
  1102. op->bytes = 16;
  1103. op->addr.xmm = ctxt->modrm_rm;
  1104. read_sse_reg(ctxt, &op->vec_val, ctxt->modrm_rm);
  1105. return rc;
  1106. }
  1107. if (ctxt->d & Mmx) {
  1108. op->type = OP_MM;
  1109. op->bytes = 8;
  1110. op->addr.xmm = ctxt->modrm_rm & 7;
  1111. return rc;
  1112. }
  1113. fetch_register_operand(op);
  1114. return rc;
  1115. }
  1116. op->type = OP_MEM;
  1117. if (ctxt->ad_bytes == 2) {
  1118. unsigned bx = reg_read(ctxt, VCPU_REGS_RBX);
  1119. unsigned bp = reg_read(ctxt, VCPU_REGS_RBP);
  1120. unsigned si = reg_read(ctxt, VCPU_REGS_RSI);
  1121. unsigned di = reg_read(ctxt, VCPU_REGS_RDI);
  1122. /* 16-bit ModR/M decode. */
  1123. switch (ctxt->modrm_mod) {
  1124. case 0:
  1125. if (ctxt->modrm_rm == 6)
  1126. modrm_ea += insn_fetch(u16, ctxt);
  1127. break;
  1128. case 1:
  1129. modrm_ea += insn_fetch(s8, ctxt);
  1130. break;
  1131. case 2:
  1132. modrm_ea += insn_fetch(u16, ctxt);
  1133. break;
  1134. }
  1135. switch (ctxt->modrm_rm) {
  1136. case 0:
  1137. modrm_ea += bx + si;
  1138. break;
  1139. case 1:
  1140. modrm_ea += bx + di;
  1141. break;
  1142. case 2:
  1143. modrm_ea += bp + si;
  1144. break;
  1145. case 3:
  1146. modrm_ea += bp + di;
  1147. break;
  1148. case 4:
  1149. modrm_ea += si;
  1150. break;
  1151. case 5:
  1152. modrm_ea += di;
  1153. break;
  1154. case 6:
  1155. if (ctxt->modrm_mod != 0)
  1156. modrm_ea += bp;
  1157. break;
  1158. case 7:
  1159. modrm_ea += bx;
  1160. break;
  1161. }
  1162. if (ctxt->modrm_rm == 2 || ctxt->modrm_rm == 3 ||
  1163. (ctxt->modrm_rm == 6 && ctxt->modrm_mod != 0))
  1164. ctxt->modrm_seg = VCPU_SREG_SS;
  1165. modrm_ea = (u16)modrm_ea;
  1166. } else {
  1167. /* 32/64-bit ModR/M decode. */
  1168. if ((ctxt->modrm_rm & 7) == 4) {
  1169. sib = insn_fetch(u8, ctxt);
  1170. index_reg |= (sib >> 3) & 7;
  1171. base_reg |= sib & 7;
  1172. scale = sib >> 6;
  1173. if ((base_reg & 7) == 5 && ctxt->modrm_mod == 0)
  1174. modrm_ea += insn_fetch(s32, ctxt);
  1175. else {
  1176. modrm_ea += reg_read(ctxt, base_reg);
  1177. adjust_modrm_seg(ctxt, base_reg);
  1178. }
  1179. if (index_reg != 4)
  1180. modrm_ea += reg_read(ctxt, index_reg) << scale;
  1181. } else if ((ctxt->modrm_rm & 7) == 5 && ctxt->modrm_mod == 0) {
  1182. if (ctxt->mode == X86EMUL_MODE_PROT64)
  1183. ctxt->rip_relative = 1;
  1184. } else {
  1185. base_reg = ctxt->modrm_rm;
  1186. modrm_ea += reg_read(ctxt, base_reg);
  1187. adjust_modrm_seg(ctxt, base_reg);
  1188. }
  1189. switch (ctxt->modrm_mod) {
  1190. case 0:
  1191. if (ctxt->modrm_rm == 5)
  1192. modrm_ea += insn_fetch(s32, ctxt);
  1193. break;
  1194. case 1:
  1195. modrm_ea += insn_fetch(s8, ctxt);
  1196. break;
  1197. case 2:
  1198. modrm_ea += insn_fetch(s32, ctxt);
  1199. break;
  1200. }
  1201. }
  1202. op->addr.mem.ea = modrm_ea;
  1203. done:
  1204. return rc;
  1205. }
  1206. static int decode_abs(struct x86_emulate_ctxt *ctxt,
  1207. struct operand *op)
  1208. {
  1209. int rc = X86EMUL_CONTINUE;
  1210. op->type = OP_MEM;
  1211. switch (ctxt->ad_bytes) {
  1212. case 2:
  1213. op->addr.mem.ea = insn_fetch(u16, ctxt);
  1214. break;
  1215. case 4:
  1216. op->addr.mem.ea = insn_fetch(u32, ctxt);
  1217. break;
  1218. case 8:
  1219. op->addr.mem.ea = insn_fetch(u64, ctxt);
  1220. break;
  1221. }
  1222. done:
  1223. return rc;
  1224. }
  1225. static void fetch_bit_operand(struct x86_emulate_ctxt *ctxt)
  1226. {
  1227. long sv = 0, mask;
  1228. if (ctxt->dst.type == OP_MEM && ctxt->src.type == OP_REG) {
  1229. mask = ~(ctxt->dst.bytes * 8 - 1);
  1230. if (ctxt->src.bytes == 2)
  1231. sv = (s16)ctxt->src.val & (s16)mask;
  1232. else if (ctxt->src.bytes == 4)
  1233. sv = (s32)ctxt->src.val & (s32)mask;
  1234. ctxt->dst.addr.mem.ea += (sv >> 3);
  1235. }
  1236. /* only subword offset */
  1237. ctxt->src.val &= (ctxt->dst.bytes << 3) - 1;
  1238. }
  1239. static int read_emulated(struct x86_emulate_ctxt *ctxt,
  1240. unsigned long addr, void *dest, unsigned size)
  1241. {
  1242. int rc;
  1243. struct read_cache *mc = &ctxt->mem_read;
  1244. if (mc->pos < mc->end)
  1245. goto read_cached;
  1246. WARN_ON((mc->end + size) >= sizeof(mc->data));
  1247. rc = ctxt->ops->read_emulated(ctxt, addr, mc->data + mc->end, size,
  1248. &ctxt->exception);
  1249. if (rc != X86EMUL_CONTINUE)
  1250. return rc;
  1251. mc->end += size;
  1252. read_cached:
  1253. memcpy(dest, mc->data + mc->pos, size);
  1254. mc->pos += size;
  1255. return X86EMUL_CONTINUE;
  1256. }
  1257. static int segmented_read(struct x86_emulate_ctxt *ctxt,
  1258. struct segmented_address addr,
  1259. void *data,
  1260. unsigned size)
  1261. {
  1262. int rc;
  1263. ulong linear;
  1264. rc = linearize(ctxt, addr, size, false, &linear);
  1265. if (rc != X86EMUL_CONTINUE)
  1266. return rc;
  1267. return read_emulated(ctxt, linear, data, size);
  1268. }
  1269. static int segmented_write(struct x86_emulate_ctxt *ctxt,
  1270. struct segmented_address addr,
  1271. const void *data,
  1272. unsigned size)
  1273. {
  1274. int rc;
  1275. ulong linear;
  1276. rc = linearize(ctxt, addr, size, true, &linear);
  1277. if (rc != X86EMUL_CONTINUE)
  1278. return rc;
  1279. return ctxt->ops->write_emulated(ctxt, linear, data, size,
  1280. &ctxt->exception);
  1281. }
  1282. static int segmented_cmpxchg(struct x86_emulate_ctxt *ctxt,
  1283. struct segmented_address addr,
  1284. const void *orig_data, const void *data,
  1285. unsigned size)
  1286. {
  1287. int rc;
  1288. ulong linear;
  1289. rc = linearize(ctxt, addr, size, true, &linear);
  1290. if (rc != X86EMUL_CONTINUE)
  1291. return rc;
  1292. return ctxt->ops->cmpxchg_emulated(ctxt, linear, orig_data, data,
  1293. size, &ctxt->exception);
  1294. }
  1295. static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
  1296. unsigned int size, unsigned short port,
  1297. void *dest)
  1298. {
  1299. struct read_cache *rc = &ctxt->io_read;
  1300. if (rc->pos == rc->end) { /* refill pio read ahead */
  1301. unsigned int in_page, n;
  1302. unsigned int count = ctxt->rep_prefix ?
  1303. address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) : 1;
  1304. in_page = (ctxt->eflags & EFLG_DF) ?
  1305. offset_in_page(reg_read(ctxt, VCPU_REGS_RDI)) :
  1306. PAGE_SIZE - offset_in_page(reg_read(ctxt, VCPU_REGS_RDI));
  1307. n = min(min(in_page, (unsigned int)sizeof(rc->data)) / size,
  1308. count);
  1309. if (n == 0)
  1310. n = 1;
  1311. rc->pos = rc->end = 0;
  1312. if (!ctxt->ops->pio_in_emulated(ctxt, size, port, rc->data, n))
  1313. return 0;
  1314. rc->end = n * size;
  1315. }
  1316. if (ctxt->rep_prefix && !(ctxt->eflags & EFLG_DF)) {
  1317. ctxt->dst.data = rc->data + rc->pos;
  1318. ctxt->dst.type = OP_MEM_STR;
  1319. ctxt->dst.count = (rc->end - rc->pos) / size;
  1320. rc->pos = rc->end;
  1321. } else {
  1322. memcpy(dest, rc->data + rc->pos, size);
  1323. rc->pos += size;
  1324. }
  1325. return 1;
  1326. }
  1327. static int read_interrupt_descriptor(struct x86_emulate_ctxt *ctxt,
  1328. u16 index, struct desc_struct *desc)
  1329. {
  1330. struct desc_ptr dt;
  1331. ulong addr;
  1332. ctxt->ops->get_idt(ctxt, &dt);
  1333. if (dt.size < index * 8 + 7)
  1334. return emulate_gp(ctxt, index << 3 | 0x2);
  1335. addr = dt.address + index * 8;
  1336. return ctxt->ops->read_std(ctxt, addr, desc, sizeof *desc,
  1337. &ctxt->exception);
  1338. }
  1339. static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
  1340. u16 selector, struct desc_ptr *dt)
  1341. {
  1342. const struct x86_emulate_ops *ops = ctxt->ops;
  1343. if (selector & 1 << 2) {
  1344. struct desc_struct desc;
  1345. u16 sel;
  1346. memset (dt, 0, sizeof *dt);
  1347. if (!ops->get_segment(ctxt, &sel, &desc, NULL, VCPU_SREG_LDTR))
  1348. return;
  1349. dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
  1350. dt->address = get_desc_base(&desc);
  1351. } else
  1352. ops->get_gdt(ctxt, dt);
  1353. }
  1354. /* allowed just for 8 bytes segments */
  1355. static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1356. u16 selector, struct desc_struct *desc,
  1357. ulong *desc_addr_p)
  1358. {
  1359. struct desc_ptr dt;
  1360. u16 index = selector >> 3;
  1361. ulong addr;
  1362. get_descriptor_table_ptr(ctxt, selector, &dt);
  1363. if (dt.size < index * 8 + 7)
  1364. return emulate_gp(ctxt, selector & 0xfffc);
  1365. *desc_addr_p = addr = dt.address + index * 8;
  1366. return ctxt->ops->read_std(ctxt, addr, desc, sizeof *desc,
  1367. &ctxt->exception);
  1368. }
  1369. /* allowed just for 8 bytes segments */
  1370. static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1371. u16 selector, struct desc_struct *desc)
  1372. {
  1373. struct desc_ptr dt;
  1374. u16 index = selector >> 3;
  1375. ulong addr;
  1376. get_descriptor_table_ptr(ctxt, selector, &dt);
  1377. if (dt.size < index * 8 + 7)
  1378. return emulate_gp(ctxt, selector & 0xfffc);
  1379. addr = dt.address + index * 8;
  1380. return ctxt->ops->write_std(ctxt, addr, desc, sizeof *desc,
  1381. &ctxt->exception);
  1382. }
  1383. /* Does not support long mode */
  1384. static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1385. u16 selector, int seg)
  1386. {
  1387. struct desc_struct seg_desc, old_desc;
  1388. u8 dpl, rpl, cpl;
  1389. unsigned err_vec = GP_VECTOR;
  1390. u32 err_code = 0;
  1391. bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
  1392. ulong desc_addr;
  1393. int ret;
  1394. u16 dummy;
  1395. memset(&seg_desc, 0, sizeof seg_desc);
  1396. if (ctxt->mode == X86EMUL_MODE_REAL) {
  1397. /* set real mode segment descriptor (keep limit etc. for
  1398. * unreal mode) */
  1399. ctxt->ops->get_segment(ctxt, &dummy, &seg_desc, NULL, seg);
  1400. set_desc_base(&seg_desc, selector << 4);
  1401. goto load;
  1402. } else if (seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86) {
  1403. /* VM86 needs a clean new segment descriptor */
  1404. set_desc_base(&seg_desc, selector << 4);
  1405. set_desc_limit(&seg_desc, 0xffff);
  1406. seg_desc.type = 3;
  1407. seg_desc.p = 1;
  1408. seg_desc.s = 1;
  1409. seg_desc.dpl = 3;
  1410. goto load;
  1411. }
  1412. rpl = selector & 3;
  1413. cpl = ctxt->ops->cpl(ctxt);
  1414. /* NULL selector is not valid for TR, CS and SS (except for long mode) */
  1415. if ((seg == VCPU_SREG_CS
  1416. || (seg == VCPU_SREG_SS
  1417. && (ctxt->mode != X86EMUL_MODE_PROT64 || rpl != cpl))
  1418. || seg == VCPU_SREG_TR)
  1419. && null_selector)
  1420. goto exception;
  1421. /* TR should be in GDT only */
  1422. if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
  1423. goto exception;
  1424. if (null_selector) /* for NULL selector skip all following checks */
  1425. goto load;
  1426. ret = read_segment_descriptor(ctxt, selector, &seg_desc, &desc_addr);
  1427. if (ret != X86EMUL_CONTINUE)
  1428. return ret;
  1429. err_code = selector & 0xfffc;
  1430. err_vec = GP_VECTOR;
  1431. /* can't load system descriptor into segment selector */
  1432. if (seg <= VCPU_SREG_GS && !seg_desc.s)
  1433. goto exception;
  1434. if (!seg_desc.p) {
  1435. err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
  1436. goto exception;
  1437. }
  1438. dpl = seg_desc.dpl;
  1439. switch (seg) {
  1440. case VCPU_SREG_SS:
  1441. /*
  1442. * segment is not a writable data segment or segment
  1443. * selector's RPL != CPL or segment selector's RPL != CPL
  1444. */
  1445. if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
  1446. goto exception;
  1447. break;
  1448. case VCPU_SREG_CS:
  1449. if (!(seg_desc.type & 8))
  1450. goto exception;
  1451. if (seg_desc.type & 4) {
  1452. /* conforming */
  1453. if (dpl > cpl)
  1454. goto exception;
  1455. } else {
  1456. /* nonconforming */
  1457. if (rpl > cpl || dpl != cpl)
  1458. goto exception;
  1459. }
  1460. /* CS(RPL) <- CPL */
  1461. selector = (selector & 0xfffc) | cpl;
  1462. break;
  1463. case VCPU_SREG_TR:
  1464. if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
  1465. goto exception;
  1466. old_desc = seg_desc;
  1467. seg_desc.type |= 2; /* busy */
  1468. ret = ctxt->ops->cmpxchg_emulated(ctxt, desc_addr, &old_desc, &seg_desc,
  1469. sizeof(seg_desc), &ctxt->exception);
  1470. if (ret != X86EMUL_CONTINUE)
  1471. return ret;
  1472. break;
  1473. case VCPU_SREG_LDTR:
  1474. if (seg_desc.s || seg_desc.type != 2)
  1475. goto exception;
  1476. break;
  1477. default: /* DS, ES, FS, or GS */
  1478. /*
  1479. * segment is not a data or readable code segment or
  1480. * ((segment is a data or nonconforming code segment)
  1481. * and (both RPL and CPL > DPL))
  1482. */
  1483. if ((seg_desc.type & 0xa) == 0x8 ||
  1484. (((seg_desc.type & 0xc) != 0xc) &&
  1485. (rpl > dpl && cpl > dpl)))
  1486. goto exception;
  1487. break;
  1488. }
  1489. if (seg_desc.s) {
  1490. /* mark segment as accessed */
  1491. seg_desc.type |= 1;
  1492. ret = write_segment_descriptor(ctxt, selector, &seg_desc);
  1493. if (ret != X86EMUL_CONTINUE)
  1494. return ret;
  1495. }
  1496. load:
  1497. ctxt->ops->set_segment(ctxt, selector, &seg_desc, 0, seg);
  1498. return X86EMUL_CONTINUE;
  1499. exception:
  1500. emulate_exception(ctxt, err_vec, err_code, true);
  1501. return X86EMUL_PROPAGATE_FAULT;
  1502. }
  1503. static void write_register_operand(struct operand *op)
  1504. {
  1505. /* The 4-byte case *is* correct: in 64-bit mode we zero-extend. */
  1506. switch (op->bytes) {
  1507. case 1:
  1508. *(u8 *)op->addr.reg = (u8)op->val;
  1509. break;
  1510. case 2:
  1511. *(u16 *)op->addr.reg = (u16)op->val;
  1512. break;
  1513. case 4:
  1514. *op->addr.reg = (u32)op->val;
  1515. break; /* 64b: zero-extend */
  1516. case 8:
  1517. *op->addr.reg = op->val;
  1518. break;
  1519. }
  1520. }
  1521. static int writeback(struct x86_emulate_ctxt *ctxt)
  1522. {
  1523. int rc;
  1524. if (ctxt->d & NoWrite)
  1525. return X86EMUL_CONTINUE;
  1526. switch (ctxt->dst.type) {
  1527. case OP_REG:
  1528. write_register_operand(&ctxt->dst);
  1529. break;
  1530. case OP_MEM:
  1531. if (ctxt->lock_prefix)
  1532. rc = segmented_cmpxchg(ctxt,
  1533. ctxt->dst.addr.mem,
  1534. &ctxt->dst.orig_val,
  1535. &ctxt->dst.val,
  1536. ctxt->dst.bytes);
  1537. else
  1538. rc = segmented_write(ctxt,
  1539. ctxt->dst.addr.mem,
  1540. &ctxt->dst.val,
  1541. ctxt->dst.bytes);
  1542. if (rc != X86EMUL_CONTINUE)
  1543. return rc;
  1544. break;
  1545. case OP_MEM_STR:
  1546. rc = segmented_write(ctxt,
  1547. ctxt->dst.addr.mem,
  1548. ctxt->dst.data,
  1549. ctxt->dst.bytes * ctxt->dst.count);
  1550. if (rc != X86EMUL_CONTINUE)
  1551. return rc;
  1552. break;
  1553. case OP_XMM:
  1554. write_sse_reg(ctxt, &ctxt->dst.vec_val, ctxt->dst.addr.xmm);
  1555. break;
  1556. case OP_MM:
  1557. write_mmx_reg(ctxt, &ctxt->dst.mm_val, ctxt->dst.addr.mm);
  1558. break;
  1559. case OP_NONE:
  1560. /* no writeback */
  1561. break;
  1562. default:
  1563. break;
  1564. }
  1565. return X86EMUL_CONTINUE;
  1566. }
  1567. static int push(struct x86_emulate_ctxt *ctxt, void *data, int bytes)
  1568. {
  1569. struct segmented_address addr;
  1570. rsp_increment(ctxt, -bytes);
  1571. addr.ea = reg_read(ctxt, VCPU_REGS_RSP) & stack_mask(ctxt);
  1572. addr.seg = VCPU_SREG_SS;
  1573. return segmented_write(ctxt, addr, data, bytes);
  1574. }
  1575. static int em_push(struct x86_emulate_ctxt *ctxt)
  1576. {
  1577. /* Disable writeback. */
  1578. ctxt->dst.type = OP_NONE;
  1579. return push(ctxt, &ctxt->src.val, ctxt->op_bytes);
  1580. }
  1581. static int emulate_pop(struct x86_emulate_ctxt *ctxt,
  1582. void *dest, int len)
  1583. {
  1584. int rc;
  1585. struct segmented_address addr;
  1586. addr.ea = reg_read(ctxt, VCPU_REGS_RSP) & stack_mask(ctxt);
  1587. addr.seg = VCPU_SREG_SS;
  1588. rc = segmented_read(ctxt, addr, dest, len);
  1589. if (rc != X86EMUL_CONTINUE)
  1590. return rc;
  1591. rsp_increment(ctxt, len);
  1592. return rc;
  1593. }
  1594. static int em_pop(struct x86_emulate_ctxt *ctxt)
  1595. {
  1596. return emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
  1597. }
  1598. static int emulate_popf(struct x86_emulate_ctxt *ctxt,
  1599. void *dest, int len)
  1600. {
  1601. int rc;
  1602. unsigned long val, change_mask;
  1603. int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1604. int cpl = ctxt->ops->cpl(ctxt);
  1605. rc = emulate_pop(ctxt, &val, len);
  1606. if (rc != X86EMUL_CONTINUE)
  1607. return rc;
  1608. change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
  1609. | EFLG_TF | EFLG_DF | EFLG_NT | EFLG_RF | EFLG_AC | EFLG_ID;
  1610. switch(ctxt->mode) {
  1611. case X86EMUL_MODE_PROT64:
  1612. case X86EMUL_MODE_PROT32:
  1613. case X86EMUL_MODE_PROT16:
  1614. if (cpl == 0)
  1615. change_mask |= EFLG_IOPL;
  1616. if (cpl <= iopl)
  1617. change_mask |= EFLG_IF;
  1618. break;
  1619. case X86EMUL_MODE_VM86:
  1620. if (iopl < 3)
  1621. return emulate_gp(ctxt, 0);
  1622. change_mask |= EFLG_IF;
  1623. break;
  1624. default: /* real mode */
  1625. change_mask |= (EFLG_IOPL | EFLG_IF);
  1626. break;
  1627. }
  1628. *(unsigned long *)dest =
  1629. (ctxt->eflags & ~change_mask) | (val & change_mask);
  1630. return rc;
  1631. }
  1632. static int em_popf(struct x86_emulate_ctxt *ctxt)
  1633. {
  1634. ctxt->dst.type = OP_REG;
  1635. ctxt->dst.addr.reg = &ctxt->eflags;
  1636. ctxt->dst.bytes = ctxt->op_bytes;
  1637. return emulate_popf(ctxt, &ctxt->dst.val, ctxt->op_bytes);
  1638. }
  1639. static int em_enter(struct x86_emulate_ctxt *ctxt)
  1640. {
  1641. int rc;
  1642. unsigned frame_size = ctxt->src.val;
  1643. unsigned nesting_level = ctxt->src2.val & 31;
  1644. ulong rbp;
  1645. if (nesting_level)
  1646. return X86EMUL_UNHANDLEABLE;
  1647. rbp = reg_read(ctxt, VCPU_REGS_RBP);
  1648. rc = push(ctxt, &rbp, stack_size(ctxt));
  1649. if (rc != X86EMUL_CONTINUE)
  1650. return rc;
  1651. assign_masked(reg_rmw(ctxt, VCPU_REGS_RBP), reg_read(ctxt, VCPU_REGS_RSP),
  1652. stack_mask(ctxt));
  1653. assign_masked(reg_rmw(ctxt, VCPU_REGS_RSP),
  1654. reg_read(ctxt, VCPU_REGS_RSP) - frame_size,
  1655. stack_mask(ctxt));
  1656. return X86EMUL_CONTINUE;
  1657. }
  1658. static int em_leave(struct x86_emulate_ctxt *ctxt)
  1659. {
  1660. assign_masked(reg_rmw(ctxt, VCPU_REGS_RSP), reg_read(ctxt, VCPU_REGS_RBP),
  1661. stack_mask(ctxt));
  1662. return emulate_pop(ctxt, reg_rmw(ctxt, VCPU_REGS_RBP), ctxt->op_bytes);
  1663. }
  1664. static int em_push_sreg(struct x86_emulate_ctxt *ctxt)
  1665. {
  1666. int seg = ctxt->src2.val;
  1667. ctxt->src.val = get_segment_selector(ctxt, seg);
  1668. return em_push(ctxt);
  1669. }
  1670. static int em_pop_sreg(struct x86_emulate_ctxt *ctxt)
  1671. {
  1672. int seg = ctxt->src2.val;
  1673. unsigned long selector;
  1674. int rc;
  1675. rc = emulate_pop(ctxt, &selector, ctxt->op_bytes);
  1676. if (rc != X86EMUL_CONTINUE)
  1677. return rc;
  1678. rc = load_segment_descriptor(ctxt, (u16)selector, seg);
  1679. return rc;
  1680. }
  1681. static int em_pusha(struct x86_emulate_ctxt *ctxt)
  1682. {
  1683. unsigned long old_esp = reg_read(ctxt, VCPU_REGS_RSP);
  1684. int rc = X86EMUL_CONTINUE;
  1685. int reg = VCPU_REGS_RAX;
  1686. while (reg <= VCPU_REGS_RDI) {
  1687. (reg == VCPU_REGS_RSP) ?
  1688. (ctxt->src.val = old_esp) : (ctxt->src.val = reg_read(ctxt, reg));
  1689. rc = em_push(ctxt);
  1690. if (rc != X86EMUL_CONTINUE)
  1691. return rc;
  1692. ++reg;
  1693. }
  1694. return rc;
  1695. }
  1696. static int em_pushf(struct x86_emulate_ctxt *ctxt)
  1697. {
  1698. ctxt->src.val = (unsigned long)ctxt->eflags;
  1699. return em_push(ctxt);
  1700. }
  1701. static int em_popa(struct x86_emulate_ctxt *ctxt)
  1702. {
  1703. int rc = X86EMUL_CONTINUE;
  1704. int reg = VCPU_REGS_RDI;
  1705. while (reg >= VCPU_REGS_RAX) {
  1706. if (reg == VCPU_REGS_RSP) {
  1707. rsp_increment(ctxt, ctxt->op_bytes);
  1708. --reg;
  1709. }
  1710. rc = emulate_pop(ctxt, reg_rmw(ctxt, reg), ctxt->op_bytes);
  1711. if (rc != X86EMUL_CONTINUE)
  1712. break;
  1713. --reg;
  1714. }
  1715. return rc;
  1716. }
  1717. static int __emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
  1718. {
  1719. const struct x86_emulate_ops *ops = ctxt->ops;
  1720. int rc;
  1721. struct desc_ptr dt;
  1722. gva_t cs_addr;
  1723. gva_t eip_addr;
  1724. u16 cs, eip;
  1725. /* TODO: Add limit checks */
  1726. ctxt->src.val = ctxt->eflags;
  1727. rc = em_push(ctxt);
  1728. if (rc != X86EMUL_CONTINUE)
  1729. return rc;
  1730. ctxt->eflags &= ~(EFLG_IF | EFLG_TF | EFLG_AC);
  1731. ctxt->src.val = get_segment_selector(ctxt, VCPU_SREG_CS);
  1732. rc = em_push(ctxt);
  1733. if (rc != X86EMUL_CONTINUE)
  1734. return rc;
  1735. ctxt->src.val = ctxt->_eip;
  1736. rc = em_push(ctxt);
  1737. if (rc != X86EMUL_CONTINUE)
  1738. return rc;
  1739. ops->get_idt(ctxt, &dt);
  1740. eip_addr = dt.address + (irq << 2);
  1741. cs_addr = dt.address + (irq << 2) + 2;
  1742. rc = ops->read_std(ctxt, cs_addr, &cs, 2, &ctxt->exception);
  1743. if (rc != X86EMUL_CONTINUE)
  1744. return rc;
  1745. rc = ops->read_std(ctxt, eip_addr, &eip, 2, &ctxt->exception);
  1746. if (rc != X86EMUL_CONTINUE)
  1747. return rc;
  1748. rc = load_segment_descriptor(ctxt, cs, VCPU_SREG_CS);
  1749. if (rc != X86EMUL_CONTINUE)
  1750. return rc;
  1751. ctxt->_eip = eip;
  1752. return rc;
  1753. }
  1754. int emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
  1755. {
  1756. int rc;
  1757. invalidate_registers(ctxt);
  1758. rc = __emulate_int_real(ctxt, irq);
  1759. if (rc == X86EMUL_CONTINUE)
  1760. writeback_registers(ctxt);
  1761. return rc;
  1762. }
  1763. static int emulate_int(struct x86_emulate_ctxt *ctxt, int irq)
  1764. {
  1765. switch(ctxt->mode) {
  1766. case X86EMUL_MODE_REAL:
  1767. return __emulate_int_real(ctxt, irq);
  1768. case X86EMUL_MODE_VM86:
  1769. case X86EMUL_MODE_PROT16:
  1770. case X86EMUL_MODE_PROT32:
  1771. case X86EMUL_MODE_PROT64:
  1772. default:
  1773. /* Protected mode interrupts unimplemented yet */
  1774. return X86EMUL_UNHANDLEABLE;
  1775. }
  1776. }
  1777. static int emulate_iret_real(struct x86_emulate_ctxt *ctxt)
  1778. {
  1779. int rc = X86EMUL_CONTINUE;
  1780. unsigned long temp_eip = 0;
  1781. unsigned long temp_eflags = 0;
  1782. unsigned long cs = 0;
  1783. unsigned long mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_TF |
  1784. EFLG_IF | EFLG_DF | EFLG_OF | EFLG_IOPL | EFLG_NT | EFLG_RF |
  1785. EFLG_AC | EFLG_ID | (1 << 1); /* Last one is the reserved bit */
  1786. unsigned long vm86_mask = EFLG_VM | EFLG_VIF | EFLG_VIP;
  1787. /* TODO: Add stack limit check */
  1788. rc = emulate_pop(ctxt, &temp_eip, ctxt->op_bytes);
  1789. if (rc != X86EMUL_CONTINUE)
  1790. return rc;
  1791. if (temp_eip & ~0xffff)
  1792. return emulate_gp(ctxt, 0);
  1793. rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
  1794. if (rc != X86EMUL_CONTINUE)
  1795. return rc;
  1796. rc = emulate_pop(ctxt, &temp_eflags, ctxt->op_bytes);
  1797. if (rc != X86EMUL_CONTINUE)
  1798. return rc;
  1799. rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
  1800. if (rc != X86EMUL_CONTINUE)
  1801. return rc;
  1802. ctxt->_eip = temp_eip;
  1803. if (ctxt->op_bytes == 4)
  1804. ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
  1805. else if (ctxt->op_bytes == 2) {
  1806. ctxt->eflags &= ~0xffff;
  1807. ctxt->eflags |= temp_eflags;
  1808. }
  1809. ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
  1810. ctxt->eflags |= EFLG_RESERVED_ONE_MASK;
  1811. return rc;
  1812. }
  1813. static int em_iret(struct x86_emulate_ctxt *ctxt)
  1814. {
  1815. switch(ctxt->mode) {
  1816. case X86EMUL_MODE_REAL:
  1817. return emulate_iret_real(ctxt);
  1818. case X86EMUL_MODE_VM86:
  1819. case X86EMUL_MODE_PROT16:
  1820. case X86EMUL_MODE_PROT32:
  1821. case X86EMUL_MODE_PROT64:
  1822. default:
  1823. /* iret from protected mode unimplemented yet */
  1824. return X86EMUL_UNHANDLEABLE;
  1825. }
  1826. }
  1827. static int em_jmp_far(struct x86_emulate_ctxt *ctxt)
  1828. {
  1829. int rc;
  1830. unsigned short sel;
  1831. memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
  1832. rc = load_segment_descriptor(ctxt, sel, VCPU_SREG_CS);
  1833. if (rc != X86EMUL_CONTINUE)
  1834. return rc;
  1835. ctxt->_eip = 0;
  1836. memcpy(&ctxt->_eip, ctxt->src.valptr, ctxt->op_bytes);
  1837. return X86EMUL_CONTINUE;
  1838. }
  1839. static int em_mul_ex(struct x86_emulate_ctxt *ctxt)
  1840. {
  1841. u8 ex = 0;
  1842. emulate_1op_rax_rdx(ctxt, "mul", ex);
  1843. return X86EMUL_CONTINUE;
  1844. }
  1845. static int em_imul_ex(struct x86_emulate_ctxt *ctxt)
  1846. {
  1847. u8 ex = 0;
  1848. emulate_1op_rax_rdx(ctxt, "imul", ex);
  1849. return X86EMUL_CONTINUE;
  1850. }
  1851. static int em_div_ex(struct x86_emulate_ctxt *ctxt)
  1852. {
  1853. u8 de = 0;
  1854. emulate_1op_rax_rdx(ctxt, "div", de);
  1855. if (de)
  1856. return emulate_de(ctxt);
  1857. return X86EMUL_CONTINUE;
  1858. }
  1859. static int em_idiv_ex(struct x86_emulate_ctxt *ctxt)
  1860. {
  1861. u8 de = 0;
  1862. emulate_1op_rax_rdx(ctxt, "idiv", de);
  1863. if (de)
  1864. return emulate_de(ctxt);
  1865. return X86EMUL_CONTINUE;
  1866. }
  1867. static int em_grp45(struct x86_emulate_ctxt *ctxt)
  1868. {
  1869. int rc = X86EMUL_CONTINUE;
  1870. switch (ctxt->modrm_reg) {
  1871. case 2: /* call near abs */ {
  1872. long int old_eip;
  1873. old_eip = ctxt->_eip;
  1874. ctxt->_eip = ctxt->src.val;
  1875. ctxt->src.val = old_eip;
  1876. rc = em_push(ctxt);
  1877. break;
  1878. }
  1879. case 4: /* jmp abs */
  1880. ctxt->_eip = ctxt->src.val;
  1881. break;
  1882. case 5: /* jmp far */
  1883. rc = em_jmp_far(ctxt);
  1884. break;
  1885. case 6: /* push */
  1886. rc = em_push(ctxt);
  1887. break;
  1888. }
  1889. return rc;
  1890. }
  1891. static int em_cmpxchg8b(struct x86_emulate_ctxt *ctxt)
  1892. {
  1893. u64 old = ctxt->dst.orig_val64;
  1894. if (((u32) (old >> 0) != (u32) reg_read(ctxt, VCPU_REGS_RAX)) ||
  1895. ((u32) (old >> 32) != (u32) reg_read(ctxt, VCPU_REGS_RDX))) {
  1896. *reg_write(ctxt, VCPU_REGS_RAX) = (u32) (old >> 0);
  1897. *reg_write(ctxt, VCPU_REGS_RDX) = (u32) (old >> 32);
  1898. ctxt->eflags &= ~EFLG_ZF;
  1899. } else {
  1900. ctxt->dst.val64 = ((u64)reg_read(ctxt, VCPU_REGS_RCX) << 32) |
  1901. (u32) reg_read(ctxt, VCPU_REGS_RBX);
  1902. ctxt->eflags |= EFLG_ZF;
  1903. }
  1904. return X86EMUL_CONTINUE;
  1905. }
  1906. static int em_ret(struct x86_emulate_ctxt *ctxt)
  1907. {
  1908. ctxt->dst.type = OP_REG;
  1909. ctxt->dst.addr.reg = &ctxt->_eip;
  1910. ctxt->dst.bytes = ctxt->op_bytes;
  1911. return em_pop(ctxt);
  1912. }
  1913. static int em_ret_far(struct x86_emulate_ctxt *ctxt)
  1914. {
  1915. int rc;
  1916. unsigned long cs;
  1917. rc = emulate_pop(ctxt, &ctxt->_eip, ctxt->op_bytes);
  1918. if (rc != X86EMUL_CONTINUE)
  1919. return rc;
  1920. if (ctxt->op_bytes == 4)
  1921. ctxt->_eip = (u32)ctxt->_eip;
  1922. rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
  1923. if (rc != X86EMUL_CONTINUE)
  1924. return rc;
  1925. rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
  1926. return rc;
  1927. }
  1928. static int em_cmpxchg(struct x86_emulate_ctxt *ctxt)
  1929. {
  1930. /* Save real source value, then compare EAX against destination. */
  1931. ctxt->src.orig_val = ctxt->src.val;
  1932. ctxt->src.val = reg_read(ctxt, VCPU_REGS_RAX);
  1933. fastop(ctxt, em_cmp);
  1934. if (ctxt->eflags & EFLG_ZF) {
  1935. /* Success: write back to memory. */
  1936. ctxt->dst.val = ctxt->src.orig_val;
  1937. } else {
  1938. /* Failure: write the value we saw to EAX. */
  1939. ctxt->dst.type = OP_REG;
  1940. ctxt->dst.addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
  1941. }
  1942. return X86EMUL_CONTINUE;
  1943. }
  1944. static int em_lseg(struct x86_emulate_ctxt *ctxt)
  1945. {
  1946. int seg = ctxt->src2.val;
  1947. unsigned short sel;
  1948. int rc;
  1949. memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
  1950. rc = load_segment_descriptor(ctxt, sel, seg);
  1951. if (rc != X86EMUL_CONTINUE)
  1952. return rc;
  1953. ctxt->dst.val = ctxt->src.val;
  1954. return rc;
  1955. }
  1956. static void
  1957. setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
  1958. struct desc_struct *cs, struct desc_struct *ss)
  1959. {
  1960. cs->l = 0; /* will be adjusted later */
  1961. set_desc_base(cs, 0); /* flat segment */
  1962. cs->g = 1; /* 4kb granularity */
  1963. set_desc_limit(cs, 0xfffff); /* 4GB limit */
  1964. cs->type = 0x0b; /* Read, Execute, Accessed */
  1965. cs->s = 1;
  1966. cs->dpl = 0; /* will be adjusted later */
  1967. cs->p = 1;
  1968. cs->d = 1;
  1969. cs->avl = 0;
  1970. set_desc_base(ss, 0); /* flat segment */
  1971. set_desc_limit(ss, 0xfffff); /* 4GB limit */
  1972. ss->g = 1; /* 4kb granularity */
  1973. ss->s = 1;
  1974. ss->type = 0x03; /* Read/Write, Accessed */
  1975. ss->d = 1; /* 32bit stack segment */
  1976. ss->dpl = 0;
  1977. ss->p = 1;
  1978. ss->l = 0;
  1979. ss->avl = 0;
  1980. }
  1981. static bool vendor_intel(struct x86_emulate_ctxt *ctxt)
  1982. {
  1983. u32 eax, ebx, ecx, edx;
  1984. eax = ecx = 0;
  1985. ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
  1986. return ebx == X86EMUL_CPUID_VENDOR_GenuineIntel_ebx
  1987. && ecx == X86EMUL_CPUID_VENDOR_GenuineIntel_ecx
  1988. && edx == X86EMUL_CPUID_VENDOR_GenuineIntel_edx;
  1989. }
  1990. static bool em_syscall_is_enabled(struct x86_emulate_ctxt *ctxt)
  1991. {
  1992. const struct x86_emulate_ops *ops = ctxt->ops;
  1993. u32 eax, ebx, ecx, edx;
  1994. /*
  1995. * syscall should always be enabled in longmode - so only become
  1996. * vendor specific (cpuid) if other modes are active...
  1997. */
  1998. if (ctxt->mode == X86EMUL_MODE_PROT64)
  1999. return true;
  2000. eax = 0x00000000;
  2001. ecx = 0x00000000;
  2002. ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
  2003. /*
  2004. * Intel ("GenuineIntel")
  2005. * remark: Intel CPUs only support "syscall" in 64bit
  2006. * longmode. Also an 64bit guest with a
  2007. * 32bit compat-app running will #UD !! While this
  2008. * behaviour can be fixed (by emulating) into AMD
  2009. * response - CPUs of AMD can't behave like Intel.
  2010. */
  2011. if (ebx == X86EMUL_CPUID_VENDOR_GenuineIntel_ebx &&
  2012. ecx == X86EMUL_CPUID_VENDOR_GenuineIntel_ecx &&
  2013. edx == X86EMUL_CPUID_VENDOR_GenuineIntel_edx)
  2014. return false;
  2015. /* AMD ("AuthenticAMD") */
  2016. if (ebx == X86EMUL_CPUID_VENDOR_AuthenticAMD_ebx &&
  2017. ecx == X86EMUL_CPUID_VENDOR_AuthenticAMD_ecx &&
  2018. edx == X86EMUL_CPUID_VENDOR_AuthenticAMD_edx)
  2019. return true;
  2020. /* AMD ("AMDisbetter!") */
  2021. if (ebx == X86EMUL_CPUID_VENDOR_AMDisbetterI_ebx &&
  2022. ecx == X86EMUL_CPUID_VENDOR_AMDisbetterI_ecx &&
  2023. edx == X86EMUL_CPUID_VENDOR_AMDisbetterI_edx)
  2024. return true;
  2025. /* default: (not Intel, not AMD), apply Intel's stricter rules... */
  2026. return false;
  2027. }
  2028. static int em_syscall(struct x86_emulate_ctxt *ctxt)
  2029. {
  2030. const struct x86_emulate_ops *ops = ctxt->ops;
  2031. struct desc_struct cs, ss;
  2032. u64 msr_data;
  2033. u16 cs_sel, ss_sel;
  2034. u64 efer = 0;
  2035. /* syscall is not available in real mode */
  2036. if (ctxt->mode == X86EMUL_MODE_REAL ||
  2037. ctxt->mode == X86EMUL_MODE_VM86)
  2038. return emulate_ud(ctxt);
  2039. if (!(em_syscall_is_enabled(ctxt)))
  2040. return emulate_ud(ctxt);
  2041. ops->get_msr(ctxt, MSR_EFER, &efer);
  2042. setup_syscalls_segments(ctxt, &cs, &ss);
  2043. if (!(efer & EFER_SCE))
  2044. return emulate_ud(ctxt);
  2045. ops->get_msr(ctxt, MSR_STAR, &msr_data);
  2046. msr_data >>= 32;
  2047. cs_sel = (u16)(msr_data & 0xfffc);
  2048. ss_sel = (u16)(msr_data + 8);
  2049. if (efer & EFER_LMA) {
  2050. cs.d = 0;
  2051. cs.l = 1;
  2052. }
  2053. ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
  2054. ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
  2055. *reg_write(ctxt, VCPU_REGS_RCX) = ctxt->_eip;
  2056. if (efer & EFER_LMA) {
  2057. #ifdef CONFIG_X86_64
  2058. *reg_write(ctxt, VCPU_REGS_R11) = ctxt->eflags & ~EFLG_RF;
  2059. ops->get_msr(ctxt,
  2060. ctxt->mode == X86EMUL_MODE_PROT64 ?
  2061. MSR_LSTAR : MSR_CSTAR, &msr_data);
  2062. ctxt->_eip = msr_data;
  2063. ops->get_msr(ctxt, MSR_SYSCALL_MASK, &msr_data);
  2064. ctxt->eflags &= ~(msr_data | EFLG_RF);
  2065. #endif
  2066. } else {
  2067. /* legacy mode */
  2068. ops->get_msr(ctxt, MSR_STAR, &msr_data);
  2069. ctxt->_eip = (u32)msr_data;
  2070. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  2071. }
  2072. return X86EMUL_CONTINUE;
  2073. }
  2074. static int em_sysenter(struct x86_emulate_ctxt *ctxt)
  2075. {
  2076. const struct x86_emulate_ops *ops = ctxt->ops;
  2077. struct desc_struct cs, ss;
  2078. u64 msr_data;
  2079. u16 cs_sel, ss_sel;
  2080. u64 efer = 0;
  2081. ops->get_msr(ctxt, MSR_EFER, &efer);
  2082. /* inject #GP if in real mode */
  2083. if (ctxt->mode == X86EMUL_MODE_REAL)
  2084. return emulate_gp(ctxt, 0);
  2085. /*
  2086. * Not recognized on AMD in compat mode (but is recognized in legacy
  2087. * mode).
  2088. */
  2089. if ((ctxt->mode == X86EMUL_MODE_PROT32) && (efer & EFER_LMA)
  2090. && !vendor_intel(ctxt))
  2091. return emulate_ud(ctxt);
  2092. /* XXX sysenter/sysexit have not been tested in 64bit mode.
  2093. * Therefore, we inject an #UD.
  2094. */
  2095. if (ctxt->mode == X86EMUL_MODE_PROT64)
  2096. return emulate_ud(ctxt);
  2097. setup_syscalls_segments(ctxt, &cs, &ss);
  2098. ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
  2099. switch (ctxt->mode) {
  2100. case X86EMUL_MODE_PROT32:
  2101. if ((msr_data & 0xfffc) == 0x0)
  2102. return emulate_gp(ctxt, 0);
  2103. break;
  2104. case X86EMUL_MODE_PROT64:
  2105. if (msr_data == 0x0)
  2106. return emulate_gp(ctxt, 0);
  2107. break;
  2108. default:
  2109. break;
  2110. }
  2111. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  2112. cs_sel = (u16)msr_data;
  2113. cs_sel &= ~SELECTOR_RPL_MASK;
  2114. ss_sel = cs_sel + 8;
  2115. ss_sel &= ~SELECTOR_RPL_MASK;
  2116. if (ctxt->mode == X86EMUL_MODE_PROT64 || (efer & EFER_LMA)) {
  2117. cs.d = 0;
  2118. cs.l = 1;
  2119. }
  2120. ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
  2121. ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
  2122. ops->get_msr(ctxt, MSR_IA32_SYSENTER_EIP, &msr_data);
  2123. ctxt->_eip = msr_data;
  2124. ops->get_msr(ctxt, MSR_IA32_SYSENTER_ESP, &msr_data);
  2125. *reg_write(ctxt, VCPU_REGS_RSP) = msr_data;
  2126. return X86EMUL_CONTINUE;
  2127. }
  2128. static int em_sysexit(struct x86_emulate_ctxt *ctxt)
  2129. {
  2130. const struct x86_emulate_ops *ops = ctxt->ops;
  2131. struct desc_struct cs, ss;
  2132. u64 msr_data;
  2133. int usermode;
  2134. u16 cs_sel = 0, ss_sel = 0;
  2135. /* inject #GP if in real mode or Virtual 8086 mode */
  2136. if (ctxt->mode == X86EMUL_MODE_REAL ||
  2137. ctxt->mode == X86EMUL_MODE_VM86)
  2138. return emulate_gp(ctxt, 0);
  2139. setup_syscalls_segments(ctxt, &cs, &ss);
  2140. if ((ctxt->rex_prefix & 0x8) != 0x0)
  2141. usermode = X86EMUL_MODE_PROT64;
  2142. else
  2143. usermode = X86EMUL_MODE_PROT32;
  2144. cs.dpl = 3;
  2145. ss.dpl = 3;
  2146. ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
  2147. switch (usermode) {
  2148. case X86EMUL_MODE_PROT32:
  2149. cs_sel = (u16)(msr_data + 16);
  2150. if ((msr_data & 0xfffc) == 0x0)
  2151. return emulate_gp(ctxt, 0);
  2152. ss_sel = (u16)(msr_data + 24);
  2153. break;
  2154. case X86EMUL_MODE_PROT64:
  2155. cs_sel = (u16)(msr_data + 32);
  2156. if (msr_data == 0x0)
  2157. return emulate_gp(ctxt, 0);
  2158. ss_sel = cs_sel + 8;
  2159. cs.d = 0;
  2160. cs.l = 1;
  2161. break;
  2162. }
  2163. cs_sel |= SELECTOR_RPL_MASK;
  2164. ss_sel |= SELECTOR_RPL_MASK;
  2165. ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
  2166. ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
  2167. ctxt->_eip = reg_read(ctxt, VCPU_REGS_RDX);
  2168. *reg_write(ctxt, VCPU_REGS_RSP) = reg_read(ctxt, VCPU_REGS_RCX);
  2169. return X86EMUL_CONTINUE;
  2170. }
  2171. static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt)
  2172. {
  2173. int iopl;
  2174. if (ctxt->mode == X86EMUL_MODE_REAL)
  2175. return false;
  2176. if (ctxt->mode == X86EMUL_MODE_VM86)
  2177. return true;
  2178. iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  2179. return ctxt->ops->cpl(ctxt) > iopl;
  2180. }
  2181. static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
  2182. u16 port, u16 len)
  2183. {
  2184. const struct x86_emulate_ops *ops = ctxt->ops;
  2185. struct desc_struct tr_seg;
  2186. u32 base3;
  2187. int r;
  2188. u16 tr, io_bitmap_ptr, perm, bit_idx = port & 0x7;
  2189. unsigned mask = (1 << len) - 1;
  2190. unsigned long base;
  2191. ops->get_segment(ctxt, &tr, &tr_seg, &base3, VCPU_SREG_TR);
  2192. if (!tr_seg.p)
  2193. return false;
  2194. if (desc_limit_scaled(&tr_seg) < 103)
  2195. return false;
  2196. base = get_desc_base(&tr_seg);
  2197. #ifdef CONFIG_X86_64
  2198. base |= ((u64)base3) << 32;
  2199. #endif
  2200. r = ops->read_std(ctxt, base + 102, &io_bitmap_ptr, 2, NULL);
  2201. if (r != X86EMUL_CONTINUE)
  2202. return false;
  2203. if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
  2204. return false;
  2205. r = ops->read_std(ctxt, base + io_bitmap_ptr + port/8, &perm, 2, NULL);
  2206. if (r != X86EMUL_CONTINUE)
  2207. return false;
  2208. if ((perm >> bit_idx) & mask)
  2209. return false;
  2210. return true;
  2211. }
  2212. static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
  2213. u16 port, u16 len)
  2214. {
  2215. if (ctxt->perm_ok)
  2216. return true;
  2217. if (emulator_bad_iopl(ctxt))
  2218. if (!emulator_io_port_access_allowed(ctxt, port, len))
  2219. return false;
  2220. ctxt->perm_ok = true;
  2221. return true;
  2222. }
  2223. static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
  2224. struct tss_segment_16 *tss)
  2225. {
  2226. tss->ip = ctxt->_eip;
  2227. tss->flag = ctxt->eflags;
  2228. tss->ax = reg_read(ctxt, VCPU_REGS_RAX);
  2229. tss->cx = reg_read(ctxt, VCPU_REGS_RCX);
  2230. tss->dx = reg_read(ctxt, VCPU_REGS_RDX);
  2231. tss->bx = reg_read(ctxt, VCPU_REGS_RBX);
  2232. tss->sp = reg_read(ctxt, VCPU_REGS_RSP);
  2233. tss->bp = reg_read(ctxt, VCPU_REGS_RBP);
  2234. tss->si = reg_read(ctxt, VCPU_REGS_RSI);
  2235. tss->di = reg_read(ctxt, VCPU_REGS_RDI);
  2236. tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
  2237. tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
  2238. tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
  2239. tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
  2240. tss->ldt = get_segment_selector(ctxt, VCPU_SREG_LDTR);
  2241. }
  2242. static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
  2243. struct tss_segment_16 *tss)
  2244. {
  2245. int ret;
  2246. ctxt->_eip = tss->ip;
  2247. ctxt->eflags = tss->flag | 2;
  2248. *reg_write(ctxt, VCPU_REGS_RAX) = tss->ax;
  2249. *reg_write(ctxt, VCPU_REGS_RCX) = tss->cx;
  2250. *reg_write(ctxt, VCPU_REGS_RDX) = tss->dx;
  2251. *reg_write(ctxt, VCPU_REGS_RBX) = tss->bx;
  2252. *reg_write(ctxt, VCPU_REGS_RSP) = tss->sp;
  2253. *reg_write(ctxt, VCPU_REGS_RBP) = tss->bp;
  2254. *reg_write(ctxt, VCPU_REGS_RSI) = tss->si;
  2255. *reg_write(ctxt, VCPU_REGS_RDI) = tss->di;
  2256. /*
  2257. * SDM says that segment selectors are loaded before segment
  2258. * descriptors
  2259. */
  2260. set_segment_selector(ctxt, tss->ldt, VCPU_SREG_LDTR);
  2261. set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
  2262. set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
  2263. set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
  2264. set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
  2265. /*
  2266. * Now load segment descriptors. If fault happens at this stage
  2267. * it is handled in a context of new task
  2268. */
  2269. ret = load_segment_descriptor(ctxt, tss->ldt, VCPU_SREG_LDTR);
  2270. if (ret != X86EMUL_CONTINUE)
  2271. return ret;
  2272. ret = load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES);
  2273. if (ret != X86EMUL_CONTINUE)
  2274. return ret;
  2275. ret = load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS);
  2276. if (ret != X86EMUL_CONTINUE)
  2277. return ret;
  2278. ret = load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS);
  2279. if (ret != X86EMUL_CONTINUE)
  2280. return ret;
  2281. ret = load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS);
  2282. if (ret != X86EMUL_CONTINUE)
  2283. return ret;
  2284. return X86EMUL_CONTINUE;
  2285. }
  2286. static int task_switch_16(struct x86_emulate_ctxt *ctxt,
  2287. u16 tss_selector, u16 old_tss_sel,
  2288. ulong old_tss_base, struct desc_struct *new_desc)
  2289. {
  2290. const struct x86_emulate_ops *ops = ctxt->ops;
  2291. struct tss_segment_16 tss_seg;
  2292. int ret;
  2293. u32 new_tss_base = get_desc_base(new_desc);
  2294. ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  2295. &ctxt->exception);
  2296. if (ret != X86EMUL_CONTINUE)
  2297. /* FIXME: need to provide precise fault address */
  2298. return ret;
  2299. save_state_to_tss16(ctxt, &tss_seg);
  2300. ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  2301. &ctxt->exception);
  2302. if (ret != X86EMUL_CONTINUE)
  2303. /* FIXME: need to provide precise fault address */
  2304. return ret;
  2305. ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
  2306. &ctxt->exception);
  2307. if (ret != X86EMUL_CONTINUE)
  2308. /* FIXME: need to provide precise fault address */
  2309. return ret;
  2310. if (old_tss_sel != 0xffff) {
  2311. tss_seg.prev_task_link = old_tss_sel;
  2312. ret = ops->write_std(ctxt, new_tss_base,
  2313. &tss_seg.prev_task_link,
  2314. sizeof tss_seg.prev_task_link,
  2315. &ctxt->exception);
  2316. if (ret != X86EMUL_CONTINUE)
  2317. /* FIXME: need to provide precise fault address */
  2318. return ret;
  2319. }
  2320. return load_state_from_tss16(ctxt, &tss_seg);
  2321. }
  2322. static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
  2323. struct tss_segment_32 *tss)
  2324. {
  2325. tss->cr3 = ctxt->ops->get_cr(ctxt, 3);
  2326. tss->eip = ctxt->_eip;
  2327. tss->eflags = ctxt->eflags;
  2328. tss->eax = reg_read(ctxt, VCPU_REGS_RAX);
  2329. tss->ecx = reg_read(ctxt, VCPU_REGS_RCX);
  2330. tss->edx = reg_read(ctxt, VCPU_REGS_RDX);
  2331. tss->ebx = reg_read(ctxt, VCPU_REGS_RBX);
  2332. tss->esp = reg_read(ctxt, VCPU_REGS_RSP);
  2333. tss->ebp = reg_read(ctxt, VCPU_REGS_RBP);
  2334. tss->esi = reg_read(ctxt, VCPU_REGS_RSI);
  2335. tss->edi = reg_read(ctxt, VCPU_REGS_RDI);
  2336. tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
  2337. tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
  2338. tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
  2339. tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
  2340. tss->fs = get_segment_selector(ctxt, VCPU_SREG_FS);
  2341. tss->gs = get_segment_selector(ctxt, VCPU_SREG_GS);
  2342. tss->ldt_selector = get_segment_selector(ctxt, VCPU_SREG_LDTR);
  2343. }
  2344. static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
  2345. struct tss_segment_32 *tss)
  2346. {
  2347. int ret;
  2348. if (ctxt->ops->set_cr(ctxt, 3, tss->cr3))
  2349. return emulate_gp(ctxt, 0);
  2350. ctxt->_eip = tss->eip;
  2351. ctxt->eflags = tss->eflags | 2;
  2352. /* General purpose registers */
  2353. *reg_write(ctxt, VCPU_REGS_RAX) = tss->eax;
  2354. *reg_write(ctxt, VCPU_REGS_RCX) = tss->ecx;
  2355. *reg_write(ctxt, VCPU_REGS_RDX) = tss->edx;
  2356. *reg_write(ctxt, VCPU_REGS_RBX) = tss->ebx;
  2357. *reg_write(ctxt, VCPU_REGS_RSP) = tss->esp;
  2358. *reg_write(ctxt, VCPU_REGS_RBP) = tss->ebp;
  2359. *reg_write(ctxt, VCPU_REGS_RSI) = tss->esi;
  2360. *reg_write(ctxt, VCPU_REGS_RDI) = tss->edi;
  2361. /*
  2362. * SDM says that segment selectors are loaded before segment
  2363. * descriptors
  2364. */
  2365. set_segment_selector(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
  2366. set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
  2367. set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
  2368. set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
  2369. set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
  2370. set_segment_selector(ctxt, tss->fs, VCPU_SREG_FS);
  2371. set_segment_selector(ctxt, tss->gs, VCPU_SREG_GS);
  2372. /*
  2373. * If we're switching between Protected Mode and VM86, we need to make
  2374. * sure to update the mode before loading the segment descriptors so
  2375. * that the selectors are interpreted correctly.
  2376. *
  2377. * Need to get rflags to the vcpu struct immediately because it
  2378. * influences the CPL which is checked at least when loading the segment
  2379. * descriptors and when pushing an error code to the new kernel stack.
  2380. *
  2381. * TODO Introduce a separate ctxt->ops->set_cpl callback
  2382. */
  2383. if (ctxt->eflags & X86_EFLAGS_VM)
  2384. ctxt->mode = X86EMUL_MODE_VM86;
  2385. else
  2386. ctxt->mode = X86EMUL_MODE_PROT32;
  2387. ctxt->ops->set_rflags(ctxt, ctxt->eflags);
  2388. /*
  2389. * Now load segment descriptors. If fault happenes at this stage
  2390. * it is handled in a context of new task
  2391. */
  2392. ret = load_segment_descriptor(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
  2393. if (ret != X86EMUL_CONTINUE)
  2394. return ret;
  2395. ret = load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES);
  2396. if (ret != X86EMUL_CONTINUE)
  2397. return ret;
  2398. ret = load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS);
  2399. if (ret != X86EMUL_CONTINUE)
  2400. return ret;
  2401. ret = load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS);
  2402. if (ret != X86EMUL_CONTINUE)
  2403. return ret;
  2404. ret = load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS);
  2405. if (ret != X86EMUL_CONTINUE)
  2406. return ret;
  2407. ret = load_segment_descriptor(ctxt, tss->fs, VCPU_SREG_FS);
  2408. if (ret != X86EMUL_CONTINUE)
  2409. return ret;
  2410. ret = load_segment_descriptor(ctxt, tss->gs, VCPU_SREG_GS);
  2411. if (ret != X86EMUL_CONTINUE)
  2412. return ret;
  2413. return X86EMUL_CONTINUE;
  2414. }
  2415. static int task_switch_32(struct x86_emulate_ctxt *ctxt,
  2416. u16 tss_selector, u16 old_tss_sel,
  2417. ulong old_tss_base, struct desc_struct *new_desc)
  2418. {
  2419. const struct x86_emulate_ops *ops = ctxt->ops;
  2420. struct tss_segment_32 tss_seg;
  2421. int ret;
  2422. u32 new_tss_base = get_desc_base(new_desc);
  2423. ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  2424. &ctxt->exception);
  2425. if (ret != X86EMUL_CONTINUE)
  2426. /* FIXME: need to provide precise fault address */
  2427. return ret;
  2428. save_state_to_tss32(ctxt, &tss_seg);
  2429. ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  2430. &ctxt->exception);
  2431. if (ret != X86EMUL_CONTINUE)
  2432. /* FIXME: need to provide precise fault address */
  2433. return ret;
  2434. ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
  2435. &ctxt->exception);
  2436. if (ret != X86EMUL_CONTINUE)
  2437. /* FIXME: need to provide precise fault address */
  2438. return ret;
  2439. if (old_tss_sel != 0xffff) {
  2440. tss_seg.prev_task_link = old_tss_sel;
  2441. ret = ops->write_std(ctxt, new_tss_base,
  2442. &tss_seg.prev_task_link,
  2443. sizeof tss_seg.prev_task_link,
  2444. &ctxt->exception);
  2445. if (ret != X86EMUL_CONTINUE)
  2446. /* FIXME: need to provide precise fault address */
  2447. return ret;
  2448. }
  2449. return load_state_from_tss32(ctxt, &tss_seg);
  2450. }
  2451. static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
  2452. u16 tss_selector, int idt_index, int reason,
  2453. bool has_error_code, u32 error_code)
  2454. {
  2455. const struct x86_emulate_ops *ops = ctxt->ops;
  2456. struct desc_struct curr_tss_desc, next_tss_desc;
  2457. int ret;
  2458. u16 old_tss_sel = get_segment_selector(ctxt, VCPU_SREG_TR);
  2459. ulong old_tss_base =
  2460. ops->get_cached_segment_base(ctxt, VCPU_SREG_TR);
  2461. u32 desc_limit;
  2462. ulong desc_addr;
  2463. /* FIXME: old_tss_base == ~0 ? */
  2464. ret = read_segment_descriptor(ctxt, tss_selector, &next_tss_desc, &desc_addr);
  2465. if (ret != X86EMUL_CONTINUE)
  2466. return ret;
  2467. ret = read_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc, &desc_addr);
  2468. if (ret != X86EMUL_CONTINUE)
  2469. return ret;
  2470. /* FIXME: check that next_tss_desc is tss */
  2471. /*
  2472. * Check privileges. The three cases are task switch caused by...
  2473. *
  2474. * 1. jmp/call/int to task gate: Check against DPL of the task gate
  2475. * 2. Exception/IRQ/iret: No check is performed
  2476. * 3. jmp/call to TSS: Check against DPL of the TSS
  2477. */
  2478. if (reason == TASK_SWITCH_GATE) {
  2479. if (idt_index != -1) {
  2480. /* Software interrupts */
  2481. struct desc_struct task_gate_desc;
  2482. int dpl;
  2483. ret = read_interrupt_descriptor(ctxt, idt_index,
  2484. &task_gate_desc);
  2485. if (ret != X86EMUL_CONTINUE)
  2486. return ret;
  2487. dpl = task_gate_desc.dpl;
  2488. if ((tss_selector & 3) > dpl || ops->cpl(ctxt) > dpl)
  2489. return emulate_gp(ctxt, (idt_index << 3) | 0x2);
  2490. }
  2491. } else if (reason != TASK_SWITCH_IRET) {
  2492. int dpl = next_tss_desc.dpl;
  2493. if ((tss_selector & 3) > dpl || ops->cpl(ctxt) > dpl)
  2494. return emulate_gp(ctxt, tss_selector);
  2495. }
  2496. desc_limit = desc_limit_scaled(&next_tss_desc);
  2497. if (!next_tss_desc.p ||
  2498. ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
  2499. desc_limit < 0x2b)) {
  2500. emulate_ts(ctxt, tss_selector & 0xfffc);
  2501. return X86EMUL_PROPAGATE_FAULT;
  2502. }
  2503. if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
  2504. curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
  2505. write_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc);
  2506. }
  2507. if (reason == TASK_SWITCH_IRET)
  2508. ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;
  2509. /* set back link to prev task only if NT bit is set in eflags
  2510. note that old_tss_sel is not used after this point */
  2511. if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
  2512. old_tss_sel = 0xffff;
  2513. if (next_tss_desc.type & 8)
  2514. ret = task_switch_32(ctxt, tss_selector, old_tss_sel,
  2515. old_tss_base, &next_tss_desc);
  2516. else
  2517. ret = task_switch_16(ctxt, tss_selector, old_tss_sel,
  2518. old_tss_base, &next_tss_desc);
  2519. if (ret != X86EMUL_CONTINUE)
  2520. return ret;
  2521. if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
  2522. ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;
  2523. if (reason != TASK_SWITCH_IRET) {
  2524. next_tss_desc.type |= (1 << 1); /* set busy flag */
  2525. write_segment_descriptor(ctxt, tss_selector, &next_tss_desc);
  2526. }
  2527. ops->set_cr(ctxt, 0, ops->get_cr(ctxt, 0) | X86_CR0_TS);
  2528. ops->set_segment(ctxt, tss_selector, &next_tss_desc, 0, VCPU_SREG_TR);
  2529. if (has_error_code) {
  2530. ctxt->op_bytes = ctxt->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
  2531. ctxt->lock_prefix = 0;
  2532. ctxt->src.val = (unsigned long) error_code;
  2533. ret = em_push(ctxt);
  2534. }
  2535. return ret;
  2536. }
  2537. int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
  2538. u16 tss_selector, int idt_index, int reason,
  2539. bool has_error_code, u32 error_code)
  2540. {
  2541. int rc;
  2542. invalidate_registers(ctxt);
  2543. ctxt->_eip = ctxt->eip;
  2544. ctxt->dst.type = OP_NONE;
  2545. rc = emulator_do_task_switch(ctxt, tss_selector, idt_index, reason,
  2546. has_error_code, error_code);
  2547. if (rc == X86EMUL_CONTINUE) {
  2548. ctxt->eip = ctxt->_eip;
  2549. writeback_registers(ctxt);
  2550. }
  2551. return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
  2552. }
  2553. static void string_addr_inc(struct x86_emulate_ctxt *ctxt, int reg,
  2554. struct operand *op)
  2555. {
  2556. int df = (ctxt->eflags & EFLG_DF) ? -op->count : op->count;
  2557. register_address_increment(ctxt, reg_rmw(ctxt, reg), df * op->bytes);
  2558. op->addr.mem.ea = register_address(ctxt, reg_read(ctxt, reg));
  2559. }
  2560. static int em_das(struct x86_emulate_ctxt *ctxt)
  2561. {
  2562. u8 al, old_al;
  2563. bool af, cf, old_cf;
  2564. cf = ctxt->eflags & X86_EFLAGS_CF;
  2565. al = ctxt->dst.val;
  2566. old_al = al;
  2567. old_cf = cf;
  2568. cf = false;
  2569. af = ctxt->eflags & X86_EFLAGS_AF;
  2570. if ((al & 0x0f) > 9 || af) {
  2571. al -= 6;
  2572. cf = old_cf | (al >= 250);
  2573. af = true;
  2574. } else {
  2575. af = false;
  2576. }
  2577. if (old_al > 0x99 || old_cf) {
  2578. al -= 0x60;
  2579. cf = true;
  2580. }
  2581. ctxt->dst.val = al;
  2582. /* Set PF, ZF, SF */
  2583. ctxt->src.type = OP_IMM;
  2584. ctxt->src.val = 0;
  2585. ctxt->src.bytes = 1;
  2586. fastop(ctxt, em_or);
  2587. ctxt->eflags &= ~(X86_EFLAGS_AF | X86_EFLAGS_CF);
  2588. if (cf)
  2589. ctxt->eflags |= X86_EFLAGS_CF;
  2590. if (af)
  2591. ctxt->eflags |= X86_EFLAGS_AF;
  2592. return X86EMUL_CONTINUE;
  2593. }
  2594. static int em_aam(struct x86_emulate_ctxt *ctxt)
  2595. {
  2596. u8 al, ah;
  2597. if (ctxt->src.val == 0)
  2598. return emulate_de(ctxt);
  2599. al = ctxt->dst.val & 0xff;
  2600. ah = al / ctxt->src.val;
  2601. al %= ctxt->src.val;
  2602. ctxt->dst.val = (ctxt->dst.val & 0xffff0000) | al | (ah << 8);
  2603. /* Set PF, ZF, SF */
  2604. ctxt->src.type = OP_IMM;
  2605. ctxt->src.val = 0;
  2606. ctxt->src.bytes = 1;
  2607. fastop(ctxt, em_or);
  2608. return X86EMUL_CONTINUE;
  2609. }
  2610. static int em_aad(struct x86_emulate_ctxt *ctxt)
  2611. {
  2612. u8 al = ctxt->dst.val & 0xff;
  2613. u8 ah = (ctxt->dst.val >> 8) & 0xff;
  2614. al = (al + (ah * ctxt->src.val)) & 0xff;
  2615. ctxt->dst.val = (ctxt->dst.val & 0xffff0000) | al;
  2616. /* Set PF, ZF, SF */
  2617. ctxt->src.type = OP_IMM;
  2618. ctxt->src.val = 0;
  2619. ctxt->src.bytes = 1;
  2620. fastop(ctxt, em_or);
  2621. return X86EMUL_CONTINUE;
  2622. }
  2623. static int em_call(struct x86_emulate_ctxt *ctxt)
  2624. {
  2625. long rel = ctxt->src.val;
  2626. ctxt->src.val = (unsigned long)ctxt->_eip;
  2627. jmp_rel(ctxt, rel);
  2628. return em_push(ctxt);
  2629. }
  2630. static int em_call_far(struct x86_emulate_ctxt *ctxt)
  2631. {
  2632. u16 sel, old_cs;
  2633. ulong old_eip;
  2634. int rc;
  2635. old_cs = get_segment_selector(ctxt, VCPU_SREG_CS);
  2636. old_eip = ctxt->_eip;
  2637. memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
  2638. if (load_segment_descriptor(ctxt, sel, VCPU_SREG_CS))
  2639. return X86EMUL_CONTINUE;
  2640. ctxt->_eip = 0;
  2641. memcpy(&ctxt->_eip, ctxt->src.valptr, ctxt->op_bytes);
  2642. ctxt->src.val = old_cs;
  2643. rc = em_push(ctxt);
  2644. if (rc != X86EMUL_CONTINUE)
  2645. return rc;
  2646. ctxt->src.val = old_eip;
  2647. return em_push(ctxt);
  2648. }
  2649. static int em_ret_near_imm(struct x86_emulate_ctxt *ctxt)
  2650. {
  2651. int rc;
  2652. ctxt->dst.type = OP_REG;
  2653. ctxt->dst.addr.reg = &ctxt->_eip;
  2654. ctxt->dst.bytes = ctxt->op_bytes;
  2655. rc = emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
  2656. if (rc != X86EMUL_CONTINUE)
  2657. return rc;
  2658. rsp_increment(ctxt, ctxt->src.val);
  2659. return X86EMUL_CONTINUE;
  2660. }
  2661. static int em_xchg(struct x86_emulate_ctxt *ctxt)
  2662. {
  2663. /* Write back the register source. */
  2664. ctxt->src.val = ctxt->dst.val;
  2665. write_register_operand(&ctxt->src);
  2666. /* Write back the memory destination with implicit LOCK prefix. */
  2667. ctxt->dst.val = ctxt->src.orig_val;
  2668. ctxt->lock_prefix = 1;
  2669. return X86EMUL_CONTINUE;
  2670. }
  2671. static int em_imul_3op(struct x86_emulate_ctxt *ctxt)
  2672. {
  2673. ctxt->dst.val = ctxt->src2.val;
  2674. return fastop(ctxt, em_imul);
  2675. }
  2676. static int em_cwd(struct x86_emulate_ctxt *ctxt)
  2677. {
  2678. ctxt->dst.type = OP_REG;
  2679. ctxt->dst.bytes = ctxt->src.bytes;
  2680. ctxt->dst.addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
  2681. ctxt->dst.val = ~((ctxt->src.val >> (ctxt->src.bytes * 8 - 1)) - 1);
  2682. return X86EMUL_CONTINUE;
  2683. }
  2684. static int em_rdtsc(struct x86_emulate_ctxt *ctxt)
  2685. {
  2686. u64 tsc = 0;
  2687. ctxt->ops->get_msr(ctxt, MSR_IA32_TSC, &tsc);
  2688. *reg_write(ctxt, VCPU_REGS_RAX) = (u32)tsc;
  2689. *reg_write(ctxt, VCPU_REGS_RDX) = tsc >> 32;
  2690. return X86EMUL_CONTINUE;
  2691. }
  2692. static int em_rdpmc(struct x86_emulate_ctxt *ctxt)
  2693. {
  2694. u64 pmc;
  2695. if (ctxt->ops->read_pmc(ctxt, reg_read(ctxt, VCPU_REGS_RCX), &pmc))
  2696. return emulate_gp(ctxt, 0);
  2697. *reg_write(ctxt, VCPU_REGS_RAX) = (u32)pmc;
  2698. *reg_write(ctxt, VCPU_REGS_RDX) = pmc >> 32;
  2699. return X86EMUL_CONTINUE;
  2700. }
  2701. static int em_mov(struct x86_emulate_ctxt *ctxt)
  2702. {
  2703. memcpy(ctxt->dst.valptr, ctxt->src.valptr, ctxt->op_bytes);
  2704. return X86EMUL_CONTINUE;
  2705. }
  2706. static int em_cr_write(struct x86_emulate_ctxt *ctxt)
  2707. {
  2708. if (ctxt->ops->set_cr(ctxt, ctxt->modrm_reg, ctxt->src.val))
  2709. return emulate_gp(ctxt, 0);
  2710. /* Disable writeback. */
  2711. ctxt->dst.type = OP_NONE;
  2712. return X86EMUL_CONTINUE;
  2713. }
  2714. static int em_dr_write(struct x86_emulate_ctxt *ctxt)
  2715. {
  2716. unsigned long val;
  2717. if (ctxt->mode == X86EMUL_MODE_PROT64)
  2718. val = ctxt->src.val & ~0ULL;
  2719. else
  2720. val = ctxt->src.val & ~0U;
  2721. /* #UD condition is already handled. */
  2722. if (ctxt->ops->set_dr(ctxt, ctxt->modrm_reg, val) < 0)
  2723. return emulate_gp(ctxt, 0);
  2724. /* Disable writeback. */
  2725. ctxt->dst.type = OP_NONE;
  2726. return X86EMUL_CONTINUE;
  2727. }
  2728. static int em_wrmsr(struct x86_emulate_ctxt *ctxt)
  2729. {
  2730. u64 msr_data;
  2731. msr_data = (u32)reg_read(ctxt, VCPU_REGS_RAX)
  2732. | ((u64)reg_read(ctxt, VCPU_REGS_RDX) << 32);
  2733. if (ctxt->ops->set_msr(ctxt, reg_read(ctxt, VCPU_REGS_RCX), msr_data))
  2734. return emulate_gp(ctxt, 0);
  2735. return X86EMUL_CONTINUE;
  2736. }
  2737. static int em_rdmsr(struct x86_emulate_ctxt *ctxt)
  2738. {
  2739. u64 msr_data;
  2740. if (ctxt->ops->get_msr(ctxt, reg_read(ctxt, VCPU_REGS_RCX), &msr_data))
  2741. return emulate_gp(ctxt, 0);
  2742. *reg_write(ctxt, VCPU_REGS_RAX) = (u32)msr_data;
  2743. *reg_write(ctxt, VCPU_REGS_RDX) = msr_data >> 32;
  2744. return X86EMUL_CONTINUE;
  2745. }
  2746. static int em_mov_rm_sreg(struct x86_emulate_ctxt *ctxt)
  2747. {
  2748. if (ctxt->modrm_reg > VCPU_SREG_GS)
  2749. return emulate_ud(ctxt);
  2750. ctxt->dst.val = get_segment_selector(ctxt, ctxt->modrm_reg);
  2751. return X86EMUL_CONTINUE;
  2752. }
  2753. static int em_mov_sreg_rm(struct x86_emulate_ctxt *ctxt)
  2754. {
  2755. u16 sel = ctxt->src.val;
  2756. if (ctxt->modrm_reg == VCPU_SREG_CS || ctxt->modrm_reg > VCPU_SREG_GS)
  2757. return emulate_ud(ctxt);
  2758. if (ctxt->modrm_reg == VCPU_SREG_SS)
  2759. ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
  2760. /* Disable writeback. */
  2761. ctxt->dst.type = OP_NONE;
  2762. return load_segment_descriptor(ctxt, sel, ctxt->modrm_reg);
  2763. }
  2764. static int em_lldt(struct x86_emulate_ctxt *ctxt)
  2765. {
  2766. u16 sel = ctxt->src.val;
  2767. /* Disable writeback. */
  2768. ctxt->dst.type = OP_NONE;
  2769. return load_segment_descriptor(ctxt, sel, VCPU_SREG_LDTR);
  2770. }
  2771. static int em_ltr(struct x86_emulate_ctxt *ctxt)
  2772. {
  2773. u16 sel = ctxt->src.val;
  2774. /* Disable writeback. */
  2775. ctxt->dst.type = OP_NONE;
  2776. return load_segment_descriptor(ctxt, sel, VCPU_SREG_TR);
  2777. }
  2778. static int em_invlpg(struct x86_emulate_ctxt *ctxt)
  2779. {
  2780. int rc;
  2781. ulong linear;
  2782. rc = linearize(ctxt, ctxt->src.addr.mem, 1, false, &linear);
  2783. if (rc == X86EMUL_CONTINUE)
  2784. ctxt->ops->invlpg(ctxt, linear);
  2785. /* Disable writeback. */
  2786. ctxt->dst.type = OP_NONE;
  2787. return X86EMUL_CONTINUE;
  2788. }
  2789. static int em_clts(struct x86_emulate_ctxt *ctxt)
  2790. {
  2791. ulong cr0;
  2792. cr0 = ctxt->ops->get_cr(ctxt, 0);
  2793. cr0 &= ~X86_CR0_TS;
  2794. ctxt->ops->set_cr(ctxt, 0, cr0);
  2795. return X86EMUL_CONTINUE;
  2796. }
  2797. static int em_vmcall(struct x86_emulate_ctxt *ctxt)
  2798. {
  2799. int rc;
  2800. if (ctxt->modrm_mod != 3 || ctxt->modrm_rm != 1)
  2801. return X86EMUL_UNHANDLEABLE;
  2802. rc = ctxt->ops->fix_hypercall(ctxt);
  2803. if (rc != X86EMUL_CONTINUE)
  2804. return rc;
  2805. /* Let the processor re-execute the fixed hypercall */
  2806. ctxt->_eip = ctxt->eip;
  2807. /* Disable writeback. */
  2808. ctxt->dst.type = OP_NONE;
  2809. return X86EMUL_CONTINUE;
  2810. }
  2811. static int emulate_store_desc_ptr(struct x86_emulate_ctxt *ctxt,
  2812. void (*get)(struct x86_emulate_ctxt *ctxt,
  2813. struct desc_ptr *ptr))
  2814. {
  2815. struct desc_ptr desc_ptr;
  2816. if (ctxt->mode == X86EMUL_MODE_PROT64)
  2817. ctxt->op_bytes = 8;
  2818. get(ctxt, &desc_ptr);
  2819. if (ctxt->op_bytes == 2) {
  2820. ctxt->op_bytes = 4;
  2821. desc_ptr.address &= 0x00ffffff;
  2822. }
  2823. /* Disable writeback. */
  2824. ctxt->dst.type = OP_NONE;
  2825. return segmented_write(ctxt, ctxt->dst.addr.mem,
  2826. &desc_ptr, 2 + ctxt->op_bytes);
  2827. }
  2828. static int em_sgdt(struct x86_emulate_ctxt *ctxt)
  2829. {
  2830. return emulate_store_desc_ptr(ctxt, ctxt->ops->get_gdt);
  2831. }
  2832. static int em_sidt(struct x86_emulate_ctxt *ctxt)
  2833. {
  2834. return emulate_store_desc_ptr(ctxt, ctxt->ops->get_idt);
  2835. }
  2836. static int em_lgdt(struct x86_emulate_ctxt *ctxt)
  2837. {
  2838. struct desc_ptr desc_ptr;
  2839. int rc;
  2840. if (ctxt->mode == X86EMUL_MODE_PROT64)
  2841. ctxt->op_bytes = 8;
  2842. rc = read_descriptor(ctxt, ctxt->src.addr.mem,
  2843. &desc_ptr.size, &desc_ptr.address,
  2844. ctxt->op_bytes);
  2845. if (rc != X86EMUL_CONTINUE)
  2846. return rc;
  2847. ctxt->ops->set_gdt(ctxt, &desc_ptr);
  2848. /* Disable writeback. */
  2849. ctxt->dst.type = OP_NONE;
  2850. return X86EMUL_CONTINUE;
  2851. }
  2852. static int em_vmmcall(struct x86_emulate_ctxt *ctxt)
  2853. {
  2854. int rc;
  2855. rc = ctxt->ops->fix_hypercall(ctxt);
  2856. /* Disable writeback. */
  2857. ctxt->dst.type = OP_NONE;
  2858. return rc;
  2859. }
  2860. static int em_lidt(struct x86_emulate_ctxt *ctxt)
  2861. {
  2862. struct desc_ptr desc_ptr;
  2863. int rc;
  2864. if (ctxt->mode == X86EMUL_MODE_PROT64)
  2865. ctxt->op_bytes = 8;
  2866. rc = read_descriptor(ctxt, ctxt->src.addr.mem,
  2867. &desc_ptr.size, &desc_ptr.address,
  2868. ctxt->op_bytes);
  2869. if (rc != X86EMUL_CONTINUE)
  2870. return rc;
  2871. ctxt->ops->set_idt(ctxt, &desc_ptr);
  2872. /* Disable writeback. */
  2873. ctxt->dst.type = OP_NONE;
  2874. return X86EMUL_CONTINUE;
  2875. }
  2876. static int em_smsw(struct x86_emulate_ctxt *ctxt)
  2877. {
  2878. ctxt->dst.bytes = 2;
  2879. ctxt->dst.val = ctxt->ops->get_cr(ctxt, 0);
  2880. return X86EMUL_CONTINUE;
  2881. }
  2882. static int em_lmsw(struct x86_emulate_ctxt *ctxt)
  2883. {
  2884. ctxt->ops->set_cr(ctxt, 0, (ctxt->ops->get_cr(ctxt, 0) & ~0x0eul)
  2885. | (ctxt->src.val & 0x0f));
  2886. ctxt->dst.type = OP_NONE;
  2887. return X86EMUL_CONTINUE;
  2888. }
  2889. static int em_loop(struct x86_emulate_ctxt *ctxt)
  2890. {
  2891. register_address_increment(ctxt, reg_rmw(ctxt, VCPU_REGS_RCX), -1);
  2892. if ((address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) != 0) &&
  2893. (ctxt->b == 0xe2 || test_cc(ctxt->b ^ 0x5, ctxt->eflags)))
  2894. jmp_rel(ctxt, ctxt->src.val);
  2895. return X86EMUL_CONTINUE;
  2896. }
  2897. static int em_jcxz(struct x86_emulate_ctxt *ctxt)
  2898. {
  2899. if (address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) == 0)
  2900. jmp_rel(ctxt, ctxt->src.val);
  2901. return X86EMUL_CONTINUE;
  2902. }
  2903. static int em_in(struct x86_emulate_ctxt *ctxt)
  2904. {
  2905. if (!pio_in_emulated(ctxt, ctxt->dst.bytes, ctxt->src.val,
  2906. &ctxt->dst.val))
  2907. return X86EMUL_IO_NEEDED;
  2908. return X86EMUL_CONTINUE;
  2909. }
  2910. static int em_out(struct x86_emulate_ctxt *ctxt)
  2911. {
  2912. ctxt->ops->pio_out_emulated(ctxt, ctxt->src.bytes, ctxt->dst.val,
  2913. &ctxt->src.val, 1);
  2914. /* Disable writeback. */
  2915. ctxt->dst.type = OP_NONE;
  2916. return X86EMUL_CONTINUE;
  2917. }
  2918. static int em_cli(struct x86_emulate_ctxt *ctxt)
  2919. {
  2920. if (emulator_bad_iopl(ctxt))
  2921. return emulate_gp(ctxt, 0);
  2922. ctxt->eflags &= ~X86_EFLAGS_IF;
  2923. return X86EMUL_CONTINUE;
  2924. }
  2925. static int em_sti(struct x86_emulate_ctxt *ctxt)
  2926. {
  2927. if (emulator_bad_iopl(ctxt))
  2928. return emulate_gp(ctxt, 0);
  2929. ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
  2930. ctxt->eflags |= X86_EFLAGS_IF;
  2931. return X86EMUL_CONTINUE;
  2932. }
  2933. static int em_cpuid(struct x86_emulate_ctxt *ctxt)
  2934. {
  2935. u32 eax, ebx, ecx, edx;
  2936. eax = reg_read(ctxt, VCPU_REGS_RAX);
  2937. ecx = reg_read(ctxt, VCPU_REGS_RCX);
  2938. ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
  2939. *reg_write(ctxt, VCPU_REGS_RAX) = eax;
  2940. *reg_write(ctxt, VCPU_REGS_RBX) = ebx;
  2941. *reg_write(ctxt, VCPU_REGS_RCX) = ecx;
  2942. *reg_write(ctxt, VCPU_REGS_RDX) = edx;
  2943. return X86EMUL_CONTINUE;
  2944. }
  2945. static int em_lahf(struct x86_emulate_ctxt *ctxt)
  2946. {
  2947. *reg_rmw(ctxt, VCPU_REGS_RAX) &= ~0xff00UL;
  2948. *reg_rmw(ctxt, VCPU_REGS_RAX) |= (ctxt->eflags & 0xff) << 8;
  2949. return X86EMUL_CONTINUE;
  2950. }
  2951. static int em_bswap(struct x86_emulate_ctxt *ctxt)
  2952. {
  2953. switch (ctxt->op_bytes) {
  2954. #ifdef CONFIG_X86_64
  2955. case 8:
  2956. asm("bswap %0" : "+r"(ctxt->dst.val));
  2957. break;
  2958. #endif
  2959. default:
  2960. asm("bswap %0" : "+r"(*(u32 *)&ctxt->dst.val));
  2961. break;
  2962. }
  2963. return X86EMUL_CONTINUE;
  2964. }
  2965. static bool valid_cr(int nr)
  2966. {
  2967. switch (nr) {
  2968. case 0:
  2969. case 2 ... 4:
  2970. case 8:
  2971. return true;
  2972. default:
  2973. return false;
  2974. }
  2975. }
  2976. static int check_cr_read(struct x86_emulate_ctxt *ctxt)
  2977. {
  2978. if (!valid_cr(ctxt->modrm_reg))
  2979. return emulate_ud(ctxt);
  2980. return X86EMUL_CONTINUE;
  2981. }
  2982. static int check_cr_write(struct x86_emulate_ctxt *ctxt)
  2983. {
  2984. u64 new_val = ctxt->src.val64;
  2985. int cr = ctxt->modrm_reg;
  2986. u64 efer = 0;
  2987. static u64 cr_reserved_bits[] = {
  2988. 0xffffffff00000000ULL,
  2989. 0, 0, 0, /* CR3 checked later */
  2990. CR4_RESERVED_BITS,
  2991. 0, 0, 0,
  2992. CR8_RESERVED_BITS,
  2993. };
  2994. if (!valid_cr(cr))
  2995. return emulate_ud(ctxt);
  2996. if (new_val & cr_reserved_bits[cr])
  2997. return emulate_gp(ctxt, 0);
  2998. switch (cr) {
  2999. case 0: {
  3000. u64 cr4;
  3001. if (((new_val & X86_CR0_PG) && !(new_val & X86_CR0_PE)) ||
  3002. ((new_val & X86_CR0_NW) && !(new_val & X86_CR0_CD)))
  3003. return emulate_gp(ctxt, 0);
  3004. cr4 = ctxt->ops->get_cr(ctxt, 4);
  3005. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  3006. if ((new_val & X86_CR0_PG) && (efer & EFER_LME) &&
  3007. !(cr4 & X86_CR4_PAE))
  3008. return emulate_gp(ctxt, 0);
  3009. break;
  3010. }
  3011. case 3: {
  3012. u64 rsvd = 0;
  3013. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  3014. if (efer & EFER_LMA)
  3015. rsvd = CR3_L_MODE_RESERVED_BITS;
  3016. else if (ctxt->ops->get_cr(ctxt, 4) & X86_CR4_PAE)
  3017. rsvd = CR3_PAE_RESERVED_BITS;
  3018. else if (ctxt->ops->get_cr(ctxt, 0) & X86_CR0_PG)
  3019. rsvd = CR3_NONPAE_RESERVED_BITS;
  3020. if (new_val & rsvd)
  3021. return emulate_gp(ctxt, 0);
  3022. break;
  3023. }
  3024. case 4: {
  3025. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  3026. if ((efer & EFER_LMA) && !(new_val & X86_CR4_PAE))
  3027. return emulate_gp(ctxt, 0);
  3028. break;
  3029. }
  3030. }
  3031. return X86EMUL_CONTINUE;
  3032. }
  3033. static int check_dr7_gd(struct x86_emulate_ctxt *ctxt)
  3034. {
  3035. unsigned long dr7;
  3036. ctxt->ops->get_dr(ctxt, 7, &dr7);
  3037. /* Check if DR7.Global_Enable is set */
  3038. return dr7 & (1 << 13);
  3039. }
  3040. static int check_dr_read(struct x86_emulate_ctxt *ctxt)
  3041. {
  3042. int dr = ctxt->modrm_reg;
  3043. u64 cr4;
  3044. if (dr > 7)
  3045. return emulate_ud(ctxt);
  3046. cr4 = ctxt->ops->get_cr(ctxt, 4);
  3047. if ((cr4 & X86_CR4_DE) && (dr == 4 || dr == 5))
  3048. return emulate_ud(ctxt);
  3049. if (check_dr7_gd(ctxt))
  3050. return emulate_db(ctxt);
  3051. return X86EMUL_CONTINUE;
  3052. }
  3053. static int check_dr_write(struct x86_emulate_ctxt *ctxt)
  3054. {
  3055. u64 new_val = ctxt->src.val64;
  3056. int dr = ctxt->modrm_reg;
  3057. if ((dr == 6 || dr == 7) && (new_val & 0xffffffff00000000ULL))
  3058. return emulate_gp(ctxt, 0);
  3059. return check_dr_read(ctxt);
  3060. }
  3061. static int check_svme(struct x86_emulate_ctxt *ctxt)
  3062. {
  3063. u64 efer;
  3064. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  3065. if (!(efer & EFER_SVME))
  3066. return emulate_ud(ctxt);
  3067. return X86EMUL_CONTINUE;
  3068. }
  3069. static int check_svme_pa(struct x86_emulate_ctxt *ctxt)
  3070. {
  3071. u64 rax = reg_read(ctxt, VCPU_REGS_RAX);
  3072. /* Valid physical address? */
  3073. if (rax & 0xffff000000000000ULL)
  3074. return emulate_gp(ctxt, 0);
  3075. return check_svme(ctxt);
  3076. }
  3077. static int check_rdtsc(struct x86_emulate_ctxt *ctxt)
  3078. {
  3079. u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
  3080. if (cr4 & X86_CR4_TSD && ctxt->ops->cpl(ctxt))
  3081. return emulate_ud(ctxt);
  3082. return X86EMUL_CONTINUE;
  3083. }
  3084. static int check_rdpmc(struct x86_emulate_ctxt *ctxt)
  3085. {
  3086. u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
  3087. u64 rcx = reg_read(ctxt, VCPU_REGS_RCX);
  3088. if ((!(cr4 & X86_CR4_PCE) && ctxt->ops->cpl(ctxt)) ||
  3089. (rcx > 3))
  3090. return emulate_gp(ctxt, 0);
  3091. return X86EMUL_CONTINUE;
  3092. }
  3093. static int check_perm_in(struct x86_emulate_ctxt *ctxt)
  3094. {
  3095. ctxt->dst.bytes = min(ctxt->dst.bytes, 4u);
  3096. if (!emulator_io_permited(ctxt, ctxt->src.val, ctxt->dst.bytes))
  3097. return emulate_gp(ctxt, 0);
  3098. return X86EMUL_CONTINUE;
  3099. }
  3100. static int check_perm_out(struct x86_emulate_ctxt *ctxt)
  3101. {
  3102. ctxt->src.bytes = min(ctxt->src.bytes, 4u);
  3103. if (!emulator_io_permited(ctxt, ctxt->dst.val, ctxt->src.bytes))
  3104. return emulate_gp(ctxt, 0);
  3105. return X86EMUL_CONTINUE;
  3106. }
  3107. #define D(_y) { .flags = (_y) }
  3108. #define DI(_y, _i) { .flags = (_y), .intercept = x86_intercept_##_i }
  3109. #define DIP(_y, _i, _p) { .flags = (_y), .intercept = x86_intercept_##_i, \
  3110. .check_perm = (_p) }
  3111. #define N D(NotImpl)
  3112. #define EXT(_f, _e) { .flags = ((_f) | RMExt), .u.group = (_e) }
  3113. #define G(_f, _g) { .flags = ((_f) | Group | ModRM), .u.group = (_g) }
  3114. #define GD(_f, _g) { .flags = ((_f) | GroupDual | ModRM), .u.gdual = (_g) }
  3115. #define E(_f, _e) { .flags = ((_f) | Escape | ModRM), .u.esc = (_e) }
  3116. #define I(_f, _e) { .flags = (_f), .u.execute = (_e) }
  3117. #define F(_f, _e) { .flags = (_f) | Fastop, .u.fastop = (_e) }
  3118. #define II(_f, _e, _i) \
  3119. { .flags = (_f), .u.execute = (_e), .intercept = x86_intercept_##_i }
  3120. #define IIP(_f, _e, _i, _p) \
  3121. { .flags = (_f), .u.execute = (_e), .intercept = x86_intercept_##_i, \
  3122. .check_perm = (_p) }
  3123. #define GP(_f, _g) { .flags = ((_f) | Prefix), .u.gprefix = (_g) }
  3124. #define D2bv(_f) D((_f) | ByteOp), D(_f)
  3125. #define D2bvIP(_f, _i, _p) DIP((_f) | ByteOp, _i, _p), DIP(_f, _i, _p)
  3126. #define I2bv(_f, _e) I((_f) | ByteOp, _e), I(_f, _e)
  3127. #define F2bv(_f, _e) F((_f) | ByteOp, _e), F(_f, _e)
  3128. #define I2bvIP(_f, _e, _i, _p) \
  3129. IIP((_f) | ByteOp, _e, _i, _p), IIP(_f, _e, _i, _p)
  3130. #define F6ALU(_f, _e) F2bv((_f) | DstMem | SrcReg | ModRM, _e), \
  3131. F2bv(((_f) | DstReg | SrcMem | ModRM) & ~Lock, _e), \
  3132. F2bv(((_f) & ~Lock) | DstAcc | SrcImm, _e)
  3133. static const struct opcode group7_rm1[] = {
  3134. DI(SrcNone | Priv, monitor),
  3135. DI(SrcNone | Priv, mwait),
  3136. N, N, N, N, N, N,
  3137. };
  3138. static const struct opcode group7_rm3[] = {
  3139. DIP(SrcNone | Prot | Priv, vmrun, check_svme_pa),
  3140. II(SrcNone | Prot | VendorSpecific, em_vmmcall, vmmcall),
  3141. DIP(SrcNone | Prot | Priv, vmload, check_svme_pa),
  3142. DIP(SrcNone | Prot | Priv, vmsave, check_svme_pa),
  3143. DIP(SrcNone | Prot | Priv, stgi, check_svme),
  3144. DIP(SrcNone | Prot | Priv, clgi, check_svme),
  3145. DIP(SrcNone | Prot | Priv, skinit, check_svme),
  3146. DIP(SrcNone | Prot | Priv, invlpga, check_svme),
  3147. };
  3148. static const struct opcode group7_rm7[] = {
  3149. N,
  3150. DIP(SrcNone, rdtscp, check_rdtsc),
  3151. N, N, N, N, N, N,
  3152. };
  3153. static const struct opcode group1[] = {
  3154. F(Lock, em_add),
  3155. F(Lock | PageTable, em_or),
  3156. F(Lock, em_adc),
  3157. F(Lock, em_sbb),
  3158. F(Lock | PageTable, em_and),
  3159. F(Lock, em_sub),
  3160. F(Lock, em_xor),
  3161. F(NoWrite, em_cmp),
  3162. };
  3163. static const struct opcode group1A[] = {
  3164. I(DstMem | SrcNone | Mov | Stack, em_pop), N, N, N, N, N, N, N,
  3165. };
  3166. static const struct opcode group2[] = {
  3167. F(DstMem | ModRM, em_rol),
  3168. F(DstMem | ModRM, em_ror),
  3169. F(DstMem | ModRM, em_rcl),
  3170. F(DstMem | ModRM, em_rcr),
  3171. F(DstMem | ModRM, em_shl),
  3172. F(DstMem | ModRM, em_shr),
  3173. F(DstMem | ModRM, em_shl),
  3174. F(DstMem | ModRM, em_sar),
  3175. };
  3176. static const struct opcode group3[] = {
  3177. F(DstMem | SrcImm | NoWrite, em_test),
  3178. F(DstMem | SrcImm | NoWrite, em_test),
  3179. F(DstMem | SrcNone | Lock, em_not),
  3180. F(DstMem | SrcNone | Lock, em_neg),
  3181. I(SrcMem, em_mul_ex),
  3182. I(SrcMem, em_imul_ex),
  3183. I(SrcMem, em_div_ex),
  3184. I(SrcMem, em_idiv_ex),
  3185. };
  3186. static const struct opcode group4[] = {
  3187. F(ByteOp | DstMem | SrcNone | Lock, em_inc),
  3188. F(ByteOp | DstMem | SrcNone | Lock, em_dec),
  3189. N, N, N, N, N, N,
  3190. };
  3191. static const struct opcode group5[] = {
  3192. F(DstMem | SrcNone | Lock, em_inc),
  3193. F(DstMem | SrcNone | Lock, em_dec),
  3194. I(SrcMem | Stack, em_grp45),
  3195. I(SrcMemFAddr | ImplicitOps | Stack, em_call_far),
  3196. I(SrcMem | Stack, em_grp45),
  3197. I(SrcMemFAddr | ImplicitOps, em_grp45),
  3198. I(SrcMem | Stack, em_grp45), D(Undefined),
  3199. };
  3200. static const struct opcode group6[] = {
  3201. DI(Prot, sldt),
  3202. DI(Prot, str),
  3203. II(Prot | Priv | SrcMem16, em_lldt, lldt),
  3204. II(Prot | Priv | SrcMem16, em_ltr, ltr),
  3205. N, N, N, N,
  3206. };
  3207. static const struct group_dual group7 = { {
  3208. II(Mov | DstMem | Priv, em_sgdt, sgdt),
  3209. II(Mov | DstMem | Priv, em_sidt, sidt),
  3210. II(SrcMem | Priv, em_lgdt, lgdt),
  3211. II(SrcMem | Priv, em_lidt, lidt),
  3212. II(SrcNone | DstMem | Mov, em_smsw, smsw), N,
  3213. II(SrcMem16 | Mov | Priv, em_lmsw, lmsw),
  3214. II(SrcMem | ByteOp | Priv | NoAccess, em_invlpg, invlpg),
  3215. }, {
  3216. I(SrcNone | Priv | VendorSpecific, em_vmcall),
  3217. EXT(0, group7_rm1),
  3218. N, EXT(0, group7_rm3),
  3219. II(SrcNone | DstMem | Mov, em_smsw, smsw), N,
  3220. II(SrcMem16 | Mov | Priv, em_lmsw, lmsw),
  3221. EXT(0, group7_rm7),
  3222. } };
  3223. static const struct opcode group8[] = {
  3224. N, N, N, N,
  3225. F(DstMem | SrcImmByte | NoWrite, em_bt),
  3226. F(DstMem | SrcImmByte | Lock | PageTable, em_bts),
  3227. F(DstMem | SrcImmByte | Lock, em_btr),
  3228. F(DstMem | SrcImmByte | Lock | PageTable, em_btc),
  3229. };
  3230. static const struct group_dual group9 = { {
  3231. N, I(DstMem64 | Lock | PageTable, em_cmpxchg8b), N, N, N, N, N, N,
  3232. }, {
  3233. N, N, N, N, N, N, N, N,
  3234. } };
  3235. static const struct opcode group11[] = {
  3236. I(DstMem | SrcImm | Mov | PageTable, em_mov),
  3237. X7(D(Undefined)),
  3238. };
  3239. static const struct gprefix pfx_0f_6f_0f_7f = {
  3240. I(Mmx, em_mov), I(Sse | Aligned, em_mov), N, I(Sse | Unaligned, em_mov),
  3241. };
  3242. static const struct gprefix pfx_vmovntpx = {
  3243. I(0, em_mov), N, N, N,
  3244. };
  3245. static const struct escape escape_d9 = { {
  3246. N, N, N, N, N, N, N, I(DstMem, em_fnstcw),
  3247. }, {
  3248. /* 0xC0 - 0xC7 */
  3249. N, N, N, N, N, N, N, N,
  3250. /* 0xC8 - 0xCF */
  3251. N, N, N, N, N, N, N, N,
  3252. /* 0xD0 - 0xC7 */
  3253. N, N, N, N, N, N, N, N,
  3254. /* 0xD8 - 0xDF */
  3255. N, N, N, N, N, N, N, N,
  3256. /* 0xE0 - 0xE7 */
  3257. N, N, N, N, N, N, N, N,
  3258. /* 0xE8 - 0xEF */
  3259. N, N, N, N, N, N, N, N,
  3260. /* 0xF0 - 0xF7 */
  3261. N, N, N, N, N, N, N, N,
  3262. /* 0xF8 - 0xFF */
  3263. N, N, N, N, N, N, N, N,
  3264. } };
  3265. static const struct escape escape_db = { {
  3266. N, N, N, N, N, N, N, N,
  3267. }, {
  3268. /* 0xC0 - 0xC7 */
  3269. N, N, N, N, N, N, N, N,
  3270. /* 0xC8 - 0xCF */
  3271. N, N, N, N, N, N, N, N,
  3272. /* 0xD0 - 0xC7 */
  3273. N, N, N, N, N, N, N, N,
  3274. /* 0xD8 - 0xDF */
  3275. N, N, N, N, N, N, N, N,
  3276. /* 0xE0 - 0xE7 */
  3277. N, N, N, I(ImplicitOps, em_fninit), N, N, N, N,
  3278. /* 0xE8 - 0xEF */
  3279. N, N, N, N, N, N, N, N,
  3280. /* 0xF0 - 0xF7 */
  3281. N, N, N, N, N, N, N, N,
  3282. /* 0xF8 - 0xFF */
  3283. N, N, N, N, N, N, N, N,
  3284. } };
  3285. static const struct escape escape_dd = { {
  3286. N, N, N, N, N, N, N, I(DstMem, em_fnstsw),
  3287. }, {
  3288. /* 0xC0 - 0xC7 */
  3289. N, N, N, N, N, N, N, N,
  3290. /* 0xC8 - 0xCF */
  3291. N, N, N, N, N, N, N, N,
  3292. /* 0xD0 - 0xC7 */
  3293. N, N, N, N, N, N, N, N,
  3294. /* 0xD8 - 0xDF */
  3295. N, N, N, N, N, N, N, N,
  3296. /* 0xE0 - 0xE7 */
  3297. N, N, N, N, N, N, N, N,
  3298. /* 0xE8 - 0xEF */
  3299. N, N, N, N, N, N, N, N,
  3300. /* 0xF0 - 0xF7 */
  3301. N, N, N, N, N, N, N, N,
  3302. /* 0xF8 - 0xFF */
  3303. N, N, N, N, N, N, N, N,
  3304. } };
  3305. static const struct opcode opcode_table[256] = {
  3306. /* 0x00 - 0x07 */
  3307. F6ALU(Lock, em_add),
  3308. I(ImplicitOps | Stack | No64 | Src2ES, em_push_sreg),
  3309. I(ImplicitOps | Stack | No64 | Src2ES, em_pop_sreg),
  3310. /* 0x08 - 0x0F */
  3311. F6ALU(Lock | PageTable, em_or),
  3312. I(ImplicitOps | Stack | No64 | Src2CS, em_push_sreg),
  3313. N,
  3314. /* 0x10 - 0x17 */
  3315. F6ALU(Lock, em_adc),
  3316. I(ImplicitOps | Stack | No64 | Src2SS, em_push_sreg),
  3317. I(ImplicitOps | Stack | No64 | Src2SS, em_pop_sreg),
  3318. /* 0x18 - 0x1F */
  3319. F6ALU(Lock, em_sbb),
  3320. I(ImplicitOps | Stack | No64 | Src2DS, em_push_sreg),
  3321. I(ImplicitOps | Stack | No64 | Src2DS, em_pop_sreg),
  3322. /* 0x20 - 0x27 */
  3323. F6ALU(Lock | PageTable, em_and), N, N,
  3324. /* 0x28 - 0x2F */
  3325. F6ALU(Lock, em_sub), N, I(ByteOp | DstAcc | No64, em_das),
  3326. /* 0x30 - 0x37 */
  3327. F6ALU(Lock, em_xor), N, N,
  3328. /* 0x38 - 0x3F */
  3329. F6ALU(NoWrite, em_cmp), N, N,
  3330. /* 0x40 - 0x4F */
  3331. X8(F(DstReg, em_inc)), X8(F(DstReg, em_dec)),
  3332. /* 0x50 - 0x57 */
  3333. X8(I(SrcReg | Stack, em_push)),
  3334. /* 0x58 - 0x5F */
  3335. X8(I(DstReg | Stack, em_pop)),
  3336. /* 0x60 - 0x67 */
  3337. I(ImplicitOps | Stack | No64, em_pusha),
  3338. I(ImplicitOps | Stack | No64, em_popa),
  3339. N, D(DstReg | SrcMem32 | ModRM | Mov) /* movsxd (x86/64) */ ,
  3340. N, N, N, N,
  3341. /* 0x68 - 0x6F */
  3342. I(SrcImm | Mov | Stack, em_push),
  3343. I(DstReg | SrcMem | ModRM | Src2Imm, em_imul_3op),
  3344. I(SrcImmByte | Mov | Stack, em_push),
  3345. I(DstReg | SrcMem | ModRM | Src2ImmByte, em_imul_3op),
  3346. I2bvIP(DstDI | SrcDX | Mov | String | Unaligned, em_in, ins, check_perm_in), /* insb, insw/insd */
  3347. I2bvIP(SrcSI | DstDX | String, em_out, outs, check_perm_out), /* outsb, outsw/outsd */
  3348. /* 0x70 - 0x7F */
  3349. X16(D(SrcImmByte)),
  3350. /* 0x80 - 0x87 */
  3351. G(ByteOp | DstMem | SrcImm, group1),
  3352. G(DstMem | SrcImm, group1),
  3353. G(ByteOp | DstMem | SrcImm | No64, group1),
  3354. G(DstMem | SrcImmByte, group1),
  3355. F2bv(DstMem | SrcReg | ModRM | NoWrite, em_test),
  3356. I2bv(DstMem | SrcReg | ModRM | Lock | PageTable, em_xchg),
  3357. /* 0x88 - 0x8F */
  3358. I2bv(DstMem | SrcReg | ModRM | Mov | PageTable, em_mov),
  3359. I2bv(DstReg | SrcMem | ModRM | Mov, em_mov),
  3360. I(DstMem | SrcNone | ModRM | Mov | PageTable, em_mov_rm_sreg),
  3361. D(ModRM | SrcMem | NoAccess | DstReg),
  3362. I(ImplicitOps | SrcMem16 | ModRM, em_mov_sreg_rm),
  3363. G(0, group1A),
  3364. /* 0x90 - 0x97 */
  3365. DI(SrcAcc | DstReg, pause), X7(D(SrcAcc | DstReg)),
  3366. /* 0x98 - 0x9F */
  3367. D(DstAcc | SrcNone), I(ImplicitOps | SrcAcc, em_cwd),
  3368. I(SrcImmFAddr | No64, em_call_far), N,
  3369. II(ImplicitOps | Stack, em_pushf, pushf),
  3370. II(ImplicitOps | Stack, em_popf, popf), N, I(ImplicitOps, em_lahf),
  3371. /* 0xA0 - 0xA7 */
  3372. I2bv(DstAcc | SrcMem | Mov | MemAbs, em_mov),
  3373. I2bv(DstMem | SrcAcc | Mov | MemAbs | PageTable, em_mov),
  3374. I2bv(SrcSI | DstDI | Mov | String, em_mov),
  3375. F2bv(SrcSI | DstDI | String | NoWrite, em_cmp),
  3376. /* 0xA8 - 0xAF */
  3377. F2bv(DstAcc | SrcImm | NoWrite, em_test),
  3378. I2bv(SrcAcc | DstDI | Mov | String, em_mov),
  3379. I2bv(SrcSI | DstAcc | Mov | String, em_mov),
  3380. F2bv(SrcAcc | DstDI | String | NoWrite, em_cmp),
  3381. /* 0xB0 - 0xB7 */
  3382. X8(I(ByteOp | DstReg | SrcImm | Mov, em_mov)),
  3383. /* 0xB8 - 0xBF */
  3384. X8(I(DstReg | SrcImm64 | Mov, em_mov)),
  3385. /* 0xC0 - 0xC7 */
  3386. G(ByteOp | Src2ImmByte, group2), G(Src2ImmByte, group2),
  3387. I(ImplicitOps | Stack | SrcImmU16, em_ret_near_imm),
  3388. I(ImplicitOps | Stack, em_ret),
  3389. I(DstReg | SrcMemFAddr | ModRM | No64 | Src2ES, em_lseg),
  3390. I(DstReg | SrcMemFAddr | ModRM | No64 | Src2DS, em_lseg),
  3391. G(ByteOp, group11), G(0, group11),
  3392. /* 0xC8 - 0xCF */
  3393. I(Stack | SrcImmU16 | Src2ImmByte, em_enter), I(Stack, em_leave),
  3394. N, I(ImplicitOps | Stack, em_ret_far),
  3395. D(ImplicitOps), DI(SrcImmByte, intn),
  3396. D(ImplicitOps | No64), II(ImplicitOps, em_iret, iret),
  3397. /* 0xD0 - 0xD7 */
  3398. G(Src2One | ByteOp, group2), G(Src2One, group2),
  3399. G(Src2CL | ByteOp, group2), G(Src2CL, group2),
  3400. I(DstAcc | SrcImmUByte | No64, em_aam),
  3401. I(DstAcc | SrcImmUByte | No64, em_aad), N, N,
  3402. /* 0xD8 - 0xDF */
  3403. N, E(0, &escape_d9), N, E(0, &escape_db), N, E(0, &escape_dd), N, N,
  3404. /* 0xE0 - 0xE7 */
  3405. X3(I(SrcImmByte, em_loop)),
  3406. I(SrcImmByte, em_jcxz),
  3407. I2bvIP(SrcImmUByte | DstAcc, em_in, in, check_perm_in),
  3408. I2bvIP(SrcAcc | DstImmUByte, em_out, out, check_perm_out),
  3409. /* 0xE8 - 0xEF */
  3410. I(SrcImm | Stack, em_call), D(SrcImm | ImplicitOps),
  3411. I(SrcImmFAddr | No64, em_jmp_far), D(SrcImmByte | ImplicitOps),
  3412. I2bvIP(SrcDX | DstAcc, em_in, in, check_perm_in),
  3413. I2bvIP(SrcAcc | DstDX, em_out, out, check_perm_out),
  3414. /* 0xF0 - 0xF7 */
  3415. N, DI(ImplicitOps, icebp), N, N,
  3416. DI(ImplicitOps | Priv, hlt), D(ImplicitOps),
  3417. G(ByteOp, group3), G(0, group3),
  3418. /* 0xF8 - 0xFF */
  3419. D(ImplicitOps), D(ImplicitOps),
  3420. I(ImplicitOps, em_cli), I(ImplicitOps, em_sti),
  3421. D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
  3422. };
  3423. static const struct opcode twobyte_table[256] = {
  3424. /* 0x00 - 0x0F */
  3425. G(0, group6), GD(0, &group7), N, N,
  3426. N, I(ImplicitOps | VendorSpecific, em_syscall),
  3427. II(ImplicitOps | Priv, em_clts, clts), N,
  3428. DI(ImplicitOps | Priv, invd), DI(ImplicitOps | Priv, wbinvd), N, N,
  3429. N, D(ImplicitOps | ModRM), N, N,
  3430. /* 0x10 - 0x1F */
  3431. N, N, N, N, N, N, N, N, D(ImplicitOps | ModRM), N, N, N, N, N, N, N,
  3432. /* 0x20 - 0x2F */
  3433. DIP(ModRM | DstMem | Priv | Op3264, cr_read, check_cr_read),
  3434. DIP(ModRM | DstMem | Priv | Op3264, dr_read, check_dr_read),
  3435. IIP(ModRM | SrcMem | Priv | Op3264, em_cr_write, cr_write, check_cr_write),
  3436. IIP(ModRM | SrcMem | Priv | Op3264, em_dr_write, dr_write, check_dr_write),
  3437. N, N, N, N,
  3438. N, N, N, GP(ModRM | DstMem | SrcReg | Sse | Mov | Aligned, &pfx_vmovntpx),
  3439. N, N, N, N,
  3440. /* 0x30 - 0x3F */
  3441. II(ImplicitOps | Priv, em_wrmsr, wrmsr),
  3442. IIP(ImplicitOps, em_rdtsc, rdtsc, check_rdtsc),
  3443. II(ImplicitOps | Priv, em_rdmsr, rdmsr),
  3444. IIP(ImplicitOps, em_rdpmc, rdpmc, check_rdpmc),
  3445. I(ImplicitOps | VendorSpecific, em_sysenter),
  3446. I(ImplicitOps | Priv | VendorSpecific, em_sysexit),
  3447. N, N,
  3448. N, N, N, N, N, N, N, N,
  3449. /* 0x40 - 0x4F */
  3450. X16(D(DstReg | SrcMem | ModRM | Mov)),
  3451. /* 0x50 - 0x5F */
  3452. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  3453. /* 0x60 - 0x6F */
  3454. N, N, N, N,
  3455. N, N, N, N,
  3456. N, N, N, N,
  3457. N, N, N, GP(SrcMem | DstReg | ModRM | Mov, &pfx_0f_6f_0f_7f),
  3458. /* 0x70 - 0x7F */
  3459. N, N, N, N,
  3460. N, N, N, N,
  3461. N, N, N, N,
  3462. N, N, N, GP(SrcReg | DstMem | ModRM | Mov, &pfx_0f_6f_0f_7f),
  3463. /* 0x80 - 0x8F */
  3464. X16(D(SrcImm)),
  3465. /* 0x90 - 0x9F */
  3466. X16(D(ByteOp | DstMem | SrcNone | ModRM| Mov)),
  3467. /* 0xA0 - 0xA7 */
  3468. I(Stack | Src2FS, em_push_sreg), I(Stack | Src2FS, em_pop_sreg),
  3469. II(ImplicitOps, em_cpuid, cpuid),
  3470. F(DstMem | SrcReg | ModRM | BitOp | NoWrite, em_bt),
  3471. F(DstMem | SrcReg | Src2ImmByte | ModRM, em_shld),
  3472. F(DstMem | SrcReg | Src2CL | ModRM, em_shld), N, N,
  3473. /* 0xA8 - 0xAF */
  3474. I(Stack | Src2GS, em_push_sreg), I(Stack | Src2GS, em_pop_sreg),
  3475. DI(ImplicitOps, rsm),
  3476. F(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_bts),
  3477. F(DstMem | SrcReg | Src2ImmByte | ModRM, em_shrd),
  3478. F(DstMem | SrcReg | Src2CL | ModRM, em_shrd),
  3479. D(ModRM), F(DstReg | SrcMem | ModRM, em_imul),
  3480. /* 0xB0 - 0xB7 */
  3481. I2bv(DstMem | SrcReg | ModRM | Lock | PageTable, em_cmpxchg),
  3482. I(DstReg | SrcMemFAddr | ModRM | Src2SS, em_lseg),
  3483. F(DstMem | SrcReg | ModRM | BitOp | Lock, em_btr),
  3484. I(DstReg | SrcMemFAddr | ModRM | Src2FS, em_lseg),
  3485. I(DstReg | SrcMemFAddr | ModRM | Src2GS, em_lseg),
  3486. D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  3487. /* 0xB8 - 0xBF */
  3488. N, N,
  3489. G(BitOp, group8),
  3490. F(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_btc),
  3491. F(DstReg | SrcMem | ModRM, em_bsf), F(DstReg | SrcMem | ModRM, em_bsr),
  3492. D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  3493. /* 0xC0 - 0xC7 */
  3494. D2bv(DstMem | SrcReg | ModRM | Lock),
  3495. N, D(DstMem | SrcReg | ModRM | Mov),
  3496. N, N, N, GD(0, &group9),
  3497. /* 0xC8 - 0xCF */
  3498. X8(I(DstReg, em_bswap)),
  3499. /* 0xD0 - 0xDF */
  3500. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  3501. /* 0xE0 - 0xEF */
  3502. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  3503. /* 0xF0 - 0xFF */
  3504. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
  3505. };
  3506. #undef D
  3507. #undef N
  3508. #undef G
  3509. #undef GD
  3510. #undef I
  3511. #undef GP
  3512. #undef EXT
  3513. #undef D2bv
  3514. #undef D2bvIP
  3515. #undef I2bv
  3516. #undef I2bvIP
  3517. #undef I6ALU
  3518. static unsigned imm_size(struct x86_emulate_ctxt *ctxt)
  3519. {
  3520. unsigned size;
  3521. size = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3522. if (size == 8)
  3523. size = 4;
  3524. return size;
  3525. }
  3526. static int decode_imm(struct x86_emulate_ctxt *ctxt, struct operand *op,
  3527. unsigned size, bool sign_extension)
  3528. {
  3529. int rc = X86EMUL_CONTINUE;
  3530. op->type = OP_IMM;
  3531. op->bytes = size;
  3532. op->addr.mem.ea = ctxt->_eip;
  3533. /* NB. Immediates are sign-extended as necessary. */
  3534. switch (op->bytes) {
  3535. case 1:
  3536. op->val = insn_fetch(s8, ctxt);
  3537. break;
  3538. case 2:
  3539. op->val = insn_fetch(s16, ctxt);
  3540. break;
  3541. case 4:
  3542. op->val = insn_fetch(s32, ctxt);
  3543. break;
  3544. case 8:
  3545. op->val = insn_fetch(s64, ctxt);
  3546. break;
  3547. }
  3548. if (!sign_extension) {
  3549. switch (op->bytes) {
  3550. case 1:
  3551. op->val &= 0xff;
  3552. break;
  3553. case 2:
  3554. op->val &= 0xffff;
  3555. break;
  3556. case 4:
  3557. op->val &= 0xffffffff;
  3558. break;
  3559. }
  3560. }
  3561. done:
  3562. return rc;
  3563. }
  3564. static int decode_operand(struct x86_emulate_ctxt *ctxt, struct operand *op,
  3565. unsigned d)
  3566. {
  3567. int rc = X86EMUL_CONTINUE;
  3568. switch (d) {
  3569. case OpReg:
  3570. decode_register_operand(ctxt, op);
  3571. break;
  3572. case OpImmUByte:
  3573. rc = decode_imm(ctxt, op, 1, false);
  3574. break;
  3575. case OpMem:
  3576. ctxt->memop.bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3577. mem_common:
  3578. *op = ctxt->memop;
  3579. ctxt->memopp = op;
  3580. if ((ctxt->d & BitOp) && op == &ctxt->dst)
  3581. fetch_bit_operand(ctxt);
  3582. op->orig_val = op->val;
  3583. break;
  3584. case OpMem64:
  3585. ctxt->memop.bytes = 8;
  3586. goto mem_common;
  3587. case OpAcc:
  3588. op->type = OP_REG;
  3589. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3590. op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
  3591. fetch_register_operand(op);
  3592. op->orig_val = op->val;
  3593. break;
  3594. case OpDI:
  3595. op->type = OP_MEM;
  3596. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3597. op->addr.mem.ea =
  3598. register_address(ctxt, reg_read(ctxt, VCPU_REGS_RDI));
  3599. op->addr.mem.seg = VCPU_SREG_ES;
  3600. op->val = 0;
  3601. op->count = 1;
  3602. break;
  3603. case OpDX:
  3604. op->type = OP_REG;
  3605. op->bytes = 2;
  3606. op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
  3607. fetch_register_operand(op);
  3608. break;
  3609. case OpCL:
  3610. op->bytes = 1;
  3611. op->val = reg_read(ctxt, VCPU_REGS_RCX) & 0xff;
  3612. break;
  3613. case OpImmByte:
  3614. rc = decode_imm(ctxt, op, 1, true);
  3615. break;
  3616. case OpOne:
  3617. op->bytes = 1;
  3618. op->val = 1;
  3619. break;
  3620. case OpImm:
  3621. rc = decode_imm(ctxt, op, imm_size(ctxt), true);
  3622. break;
  3623. case OpImm64:
  3624. rc = decode_imm(ctxt, op, ctxt->op_bytes, true);
  3625. break;
  3626. case OpMem8:
  3627. ctxt->memop.bytes = 1;
  3628. if (ctxt->memop.type == OP_REG) {
  3629. ctxt->memop.addr.reg = decode_register(ctxt, ctxt->modrm_rm, 1);
  3630. fetch_register_operand(&ctxt->memop);
  3631. }
  3632. goto mem_common;
  3633. case OpMem16:
  3634. ctxt->memop.bytes = 2;
  3635. goto mem_common;
  3636. case OpMem32:
  3637. ctxt->memop.bytes = 4;
  3638. goto mem_common;
  3639. case OpImmU16:
  3640. rc = decode_imm(ctxt, op, 2, false);
  3641. break;
  3642. case OpImmU:
  3643. rc = decode_imm(ctxt, op, imm_size(ctxt), false);
  3644. break;
  3645. case OpSI:
  3646. op->type = OP_MEM;
  3647. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3648. op->addr.mem.ea =
  3649. register_address(ctxt, reg_read(ctxt, VCPU_REGS_RSI));
  3650. op->addr.mem.seg = seg_override(ctxt);
  3651. op->val = 0;
  3652. op->count = 1;
  3653. break;
  3654. case OpImmFAddr:
  3655. op->type = OP_IMM;
  3656. op->addr.mem.ea = ctxt->_eip;
  3657. op->bytes = ctxt->op_bytes + 2;
  3658. insn_fetch_arr(op->valptr, op->bytes, ctxt);
  3659. break;
  3660. case OpMemFAddr:
  3661. ctxt->memop.bytes = ctxt->op_bytes + 2;
  3662. goto mem_common;
  3663. case OpES:
  3664. op->val = VCPU_SREG_ES;
  3665. break;
  3666. case OpCS:
  3667. op->val = VCPU_SREG_CS;
  3668. break;
  3669. case OpSS:
  3670. op->val = VCPU_SREG_SS;
  3671. break;
  3672. case OpDS:
  3673. op->val = VCPU_SREG_DS;
  3674. break;
  3675. case OpFS:
  3676. op->val = VCPU_SREG_FS;
  3677. break;
  3678. case OpGS:
  3679. op->val = VCPU_SREG_GS;
  3680. break;
  3681. case OpImplicit:
  3682. /* Special instructions do their own operand decoding. */
  3683. default:
  3684. op->type = OP_NONE; /* Disable writeback. */
  3685. break;
  3686. }
  3687. done:
  3688. return rc;
  3689. }
  3690. int x86_decode_insn(struct x86_emulate_ctxt *ctxt, void *insn, int insn_len)
  3691. {
  3692. int rc = X86EMUL_CONTINUE;
  3693. int mode = ctxt->mode;
  3694. int def_op_bytes, def_ad_bytes, goffset, simd_prefix;
  3695. bool op_prefix = false;
  3696. struct opcode opcode;
  3697. ctxt->memop.type = OP_NONE;
  3698. ctxt->memopp = NULL;
  3699. ctxt->_eip = ctxt->eip;
  3700. ctxt->fetch.start = ctxt->_eip;
  3701. ctxt->fetch.end = ctxt->fetch.start + insn_len;
  3702. if (insn_len > 0)
  3703. memcpy(ctxt->fetch.data, insn, insn_len);
  3704. switch (mode) {
  3705. case X86EMUL_MODE_REAL:
  3706. case X86EMUL_MODE_VM86:
  3707. case X86EMUL_MODE_PROT16:
  3708. def_op_bytes = def_ad_bytes = 2;
  3709. break;
  3710. case X86EMUL_MODE_PROT32:
  3711. def_op_bytes = def_ad_bytes = 4;
  3712. break;
  3713. #ifdef CONFIG_X86_64
  3714. case X86EMUL_MODE_PROT64:
  3715. def_op_bytes = 4;
  3716. def_ad_bytes = 8;
  3717. break;
  3718. #endif
  3719. default:
  3720. return EMULATION_FAILED;
  3721. }
  3722. ctxt->op_bytes = def_op_bytes;
  3723. ctxt->ad_bytes = def_ad_bytes;
  3724. /* Legacy prefixes. */
  3725. for (;;) {
  3726. switch (ctxt->b = insn_fetch(u8, ctxt)) {
  3727. case 0x66: /* operand-size override */
  3728. op_prefix = true;
  3729. /* switch between 2/4 bytes */
  3730. ctxt->op_bytes = def_op_bytes ^ 6;
  3731. break;
  3732. case 0x67: /* address-size override */
  3733. if (mode == X86EMUL_MODE_PROT64)
  3734. /* switch between 4/8 bytes */
  3735. ctxt->ad_bytes = def_ad_bytes ^ 12;
  3736. else
  3737. /* switch between 2/4 bytes */
  3738. ctxt->ad_bytes = def_ad_bytes ^ 6;
  3739. break;
  3740. case 0x26: /* ES override */
  3741. case 0x2e: /* CS override */
  3742. case 0x36: /* SS override */
  3743. case 0x3e: /* DS override */
  3744. set_seg_override(ctxt, (ctxt->b >> 3) & 3);
  3745. break;
  3746. case 0x64: /* FS override */
  3747. case 0x65: /* GS override */
  3748. set_seg_override(ctxt, ctxt->b & 7);
  3749. break;
  3750. case 0x40 ... 0x4f: /* REX */
  3751. if (mode != X86EMUL_MODE_PROT64)
  3752. goto done_prefixes;
  3753. ctxt->rex_prefix = ctxt->b;
  3754. continue;
  3755. case 0xf0: /* LOCK */
  3756. ctxt->lock_prefix = 1;
  3757. break;
  3758. case 0xf2: /* REPNE/REPNZ */
  3759. case 0xf3: /* REP/REPE/REPZ */
  3760. ctxt->rep_prefix = ctxt->b;
  3761. break;
  3762. default:
  3763. goto done_prefixes;
  3764. }
  3765. /* Any legacy prefix after a REX prefix nullifies its effect. */
  3766. ctxt->rex_prefix = 0;
  3767. }
  3768. done_prefixes:
  3769. /* REX prefix. */
  3770. if (ctxt->rex_prefix & 8)
  3771. ctxt->op_bytes = 8; /* REX.W */
  3772. /* Opcode byte(s). */
  3773. opcode = opcode_table[ctxt->b];
  3774. /* Two-byte opcode? */
  3775. if (ctxt->b == 0x0f) {
  3776. ctxt->twobyte = 1;
  3777. ctxt->b = insn_fetch(u8, ctxt);
  3778. opcode = twobyte_table[ctxt->b];
  3779. }
  3780. ctxt->d = opcode.flags;
  3781. if (ctxt->d & ModRM)
  3782. ctxt->modrm = insn_fetch(u8, ctxt);
  3783. while (ctxt->d & GroupMask) {
  3784. switch (ctxt->d & GroupMask) {
  3785. case Group:
  3786. goffset = (ctxt->modrm >> 3) & 7;
  3787. opcode = opcode.u.group[goffset];
  3788. break;
  3789. case GroupDual:
  3790. goffset = (ctxt->modrm >> 3) & 7;
  3791. if ((ctxt->modrm >> 6) == 3)
  3792. opcode = opcode.u.gdual->mod3[goffset];
  3793. else
  3794. opcode = opcode.u.gdual->mod012[goffset];
  3795. break;
  3796. case RMExt:
  3797. goffset = ctxt->modrm & 7;
  3798. opcode = opcode.u.group[goffset];
  3799. break;
  3800. case Prefix:
  3801. if (ctxt->rep_prefix && op_prefix)
  3802. return EMULATION_FAILED;
  3803. simd_prefix = op_prefix ? 0x66 : ctxt->rep_prefix;
  3804. switch (simd_prefix) {
  3805. case 0x00: opcode = opcode.u.gprefix->pfx_no; break;
  3806. case 0x66: opcode = opcode.u.gprefix->pfx_66; break;
  3807. case 0xf2: opcode = opcode.u.gprefix->pfx_f2; break;
  3808. case 0xf3: opcode = opcode.u.gprefix->pfx_f3; break;
  3809. }
  3810. break;
  3811. case Escape:
  3812. if (ctxt->modrm > 0xbf)
  3813. opcode = opcode.u.esc->high[ctxt->modrm - 0xc0];
  3814. else
  3815. opcode = opcode.u.esc->op[(ctxt->modrm >> 3) & 7];
  3816. break;
  3817. default:
  3818. return EMULATION_FAILED;
  3819. }
  3820. ctxt->d &= ~(u64)GroupMask;
  3821. ctxt->d |= opcode.flags;
  3822. }
  3823. ctxt->execute = opcode.u.execute;
  3824. ctxt->check_perm = opcode.check_perm;
  3825. ctxt->intercept = opcode.intercept;
  3826. /* Unrecognised? */
  3827. if (ctxt->d == 0 || (ctxt->d & NotImpl))
  3828. return EMULATION_FAILED;
  3829. if (!(ctxt->d & VendorSpecific) && ctxt->only_vendor_specific_insn)
  3830. return EMULATION_FAILED;
  3831. if (mode == X86EMUL_MODE_PROT64 && (ctxt->d & Stack))
  3832. ctxt->op_bytes = 8;
  3833. if (ctxt->d & Op3264) {
  3834. if (mode == X86EMUL_MODE_PROT64)
  3835. ctxt->op_bytes = 8;
  3836. else
  3837. ctxt->op_bytes = 4;
  3838. }
  3839. if (ctxt->d & Sse)
  3840. ctxt->op_bytes = 16;
  3841. else if (ctxt->d & Mmx)
  3842. ctxt->op_bytes = 8;
  3843. /* ModRM and SIB bytes. */
  3844. if (ctxt->d & ModRM) {
  3845. rc = decode_modrm(ctxt, &ctxt->memop);
  3846. if (!ctxt->has_seg_override)
  3847. set_seg_override(ctxt, ctxt->modrm_seg);
  3848. } else if (ctxt->d & MemAbs)
  3849. rc = decode_abs(ctxt, &ctxt->memop);
  3850. if (rc != X86EMUL_CONTINUE)
  3851. goto done;
  3852. if (!ctxt->has_seg_override)
  3853. set_seg_override(ctxt, VCPU_SREG_DS);
  3854. ctxt->memop.addr.mem.seg = seg_override(ctxt);
  3855. if (ctxt->memop.type == OP_MEM && ctxt->ad_bytes != 8)
  3856. ctxt->memop.addr.mem.ea = (u32)ctxt->memop.addr.mem.ea;
  3857. /*
  3858. * Decode and fetch the source operand: register, memory
  3859. * or immediate.
  3860. */
  3861. rc = decode_operand(ctxt, &ctxt->src, (ctxt->d >> SrcShift) & OpMask);
  3862. if (rc != X86EMUL_CONTINUE)
  3863. goto done;
  3864. /*
  3865. * Decode and fetch the second source operand: register, memory
  3866. * or immediate.
  3867. */
  3868. rc = decode_operand(ctxt, &ctxt->src2, (ctxt->d >> Src2Shift) & OpMask);
  3869. if (rc != X86EMUL_CONTINUE)
  3870. goto done;
  3871. /* Decode and fetch the destination operand: register or memory. */
  3872. rc = decode_operand(ctxt, &ctxt->dst, (ctxt->d >> DstShift) & OpMask);
  3873. done:
  3874. if (ctxt->memopp && ctxt->memopp->type == OP_MEM && ctxt->rip_relative)
  3875. ctxt->memopp->addr.mem.ea += ctxt->_eip;
  3876. return (rc != X86EMUL_CONTINUE) ? EMULATION_FAILED : EMULATION_OK;
  3877. }
  3878. bool x86_page_table_writing_insn(struct x86_emulate_ctxt *ctxt)
  3879. {
  3880. return ctxt->d & PageTable;
  3881. }
  3882. static bool string_insn_completed(struct x86_emulate_ctxt *ctxt)
  3883. {
  3884. /* The second termination condition only applies for REPE
  3885. * and REPNE. Test if the repeat string operation prefix is
  3886. * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
  3887. * corresponding termination condition according to:
  3888. * - if REPE/REPZ and ZF = 0 then done
  3889. * - if REPNE/REPNZ and ZF = 1 then done
  3890. */
  3891. if (((ctxt->b == 0xa6) || (ctxt->b == 0xa7) ||
  3892. (ctxt->b == 0xae) || (ctxt->b == 0xaf))
  3893. && (((ctxt->rep_prefix == REPE_PREFIX) &&
  3894. ((ctxt->eflags & EFLG_ZF) == 0))
  3895. || ((ctxt->rep_prefix == REPNE_PREFIX) &&
  3896. ((ctxt->eflags & EFLG_ZF) == EFLG_ZF))))
  3897. return true;
  3898. return false;
  3899. }
  3900. static int flush_pending_x87_faults(struct x86_emulate_ctxt *ctxt)
  3901. {
  3902. bool fault = false;
  3903. ctxt->ops->get_fpu(ctxt);
  3904. asm volatile("1: fwait \n\t"
  3905. "2: \n\t"
  3906. ".pushsection .fixup,\"ax\" \n\t"
  3907. "3: \n\t"
  3908. "movb $1, %[fault] \n\t"
  3909. "jmp 2b \n\t"
  3910. ".popsection \n\t"
  3911. _ASM_EXTABLE(1b, 3b)
  3912. : [fault]"+qm"(fault));
  3913. ctxt->ops->put_fpu(ctxt);
  3914. if (unlikely(fault))
  3915. return emulate_exception(ctxt, MF_VECTOR, 0, false);
  3916. return X86EMUL_CONTINUE;
  3917. }
  3918. static void fetch_possible_mmx_operand(struct x86_emulate_ctxt *ctxt,
  3919. struct operand *op)
  3920. {
  3921. if (op->type == OP_MM)
  3922. read_mmx_reg(ctxt, &op->mm_val, op->addr.mm);
  3923. }
  3924. static int fastop(struct x86_emulate_ctxt *ctxt, void (*fop)(struct fastop *))
  3925. {
  3926. ulong flags = (ctxt->eflags & EFLAGS_MASK) | X86_EFLAGS_IF;
  3927. fop += __ffs(ctxt->dst.bytes) * FASTOP_SIZE;
  3928. asm("push %[flags]; popf; call *%[fastop]; pushf; pop %[flags]\n"
  3929. : "+a"(ctxt->dst.val), "+b"(ctxt->src.val), [flags]"+D"(flags)
  3930. : "c"(ctxt->src2.val), [fastop]"S"(fop));
  3931. ctxt->eflags = (ctxt->eflags & ~EFLAGS_MASK) | (flags & EFLAGS_MASK);
  3932. return X86EMUL_CONTINUE;
  3933. }
  3934. int x86_emulate_insn(struct x86_emulate_ctxt *ctxt)
  3935. {
  3936. const struct x86_emulate_ops *ops = ctxt->ops;
  3937. int rc = X86EMUL_CONTINUE;
  3938. int saved_dst_type = ctxt->dst.type;
  3939. ctxt->mem_read.pos = 0;
  3940. if ((ctxt->mode == X86EMUL_MODE_PROT64 && (ctxt->d & No64)) ||
  3941. (ctxt->d & Undefined)) {
  3942. rc = emulate_ud(ctxt);
  3943. goto done;
  3944. }
  3945. /* LOCK prefix is allowed only with some instructions */
  3946. if (ctxt->lock_prefix && (!(ctxt->d & Lock) || ctxt->dst.type != OP_MEM)) {
  3947. rc = emulate_ud(ctxt);
  3948. goto done;
  3949. }
  3950. if ((ctxt->d & SrcMask) == SrcMemFAddr && ctxt->src.type != OP_MEM) {
  3951. rc = emulate_ud(ctxt);
  3952. goto done;
  3953. }
  3954. if (((ctxt->d & (Sse|Mmx)) && ((ops->get_cr(ctxt, 0) & X86_CR0_EM)))
  3955. || ((ctxt->d & Sse) && !(ops->get_cr(ctxt, 4) & X86_CR4_OSFXSR))) {
  3956. rc = emulate_ud(ctxt);
  3957. goto done;
  3958. }
  3959. if ((ctxt->d & (Sse|Mmx)) && (ops->get_cr(ctxt, 0) & X86_CR0_TS)) {
  3960. rc = emulate_nm(ctxt);
  3961. goto done;
  3962. }
  3963. if (ctxt->d & Mmx) {
  3964. rc = flush_pending_x87_faults(ctxt);
  3965. if (rc != X86EMUL_CONTINUE)
  3966. goto done;
  3967. /*
  3968. * Now that we know the fpu is exception safe, we can fetch
  3969. * operands from it.
  3970. */
  3971. fetch_possible_mmx_operand(ctxt, &ctxt->src);
  3972. fetch_possible_mmx_operand(ctxt, &ctxt->src2);
  3973. if (!(ctxt->d & Mov))
  3974. fetch_possible_mmx_operand(ctxt, &ctxt->dst);
  3975. }
  3976. if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
  3977. rc = emulator_check_intercept(ctxt, ctxt->intercept,
  3978. X86_ICPT_PRE_EXCEPT);
  3979. if (rc != X86EMUL_CONTINUE)
  3980. goto done;
  3981. }
  3982. /* Privileged instruction can be executed only in CPL=0 */
  3983. if ((ctxt->d & Priv) && ops->cpl(ctxt)) {
  3984. rc = emulate_gp(ctxt, 0);
  3985. goto done;
  3986. }
  3987. /* Instruction can only be executed in protected mode */
  3988. if ((ctxt->d & Prot) && ctxt->mode < X86EMUL_MODE_PROT16) {
  3989. rc = emulate_ud(ctxt);
  3990. goto done;
  3991. }
  3992. /* Do instruction specific permission checks */
  3993. if (ctxt->check_perm) {
  3994. rc = ctxt->check_perm(ctxt);
  3995. if (rc != X86EMUL_CONTINUE)
  3996. goto done;
  3997. }
  3998. if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
  3999. rc = emulator_check_intercept(ctxt, ctxt->intercept,
  4000. X86_ICPT_POST_EXCEPT);
  4001. if (rc != X86EMUL_CONTINUE)
  4002. goto done;
  4003. }
  4004. if (ctxt->rep_prefix && (ctxt->d & String)) {
  4005. /* All REP prefixes have the same first termination condition */
  4006. if (address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) == 0) {
  4007. ctxt->eip = ctxt->_eip;
  4008. goto done;
  4009. }
  4010. }
  4011. if ((ctxt->src.type == OP_MEM) && !(ctxt->d & NoAccess)) {
  4012. rc = segmented_read(ctxt, ctxt->src.addr.mem,
  4013. ctxt->src.valptr, ctxt->src.bytes);
  4014. if (rc != X86EMUL_CONTINUE)
  4015. goto done;
  4016. ctxt->src.orig_val64 = ctxt->src.val64;
  4017. }
  4018. if (ctxt->src2.type == OP_MEM) {
  4019. rc = segmented_read(ctxt, ctxt->src2.addr.mem,
  4020. &ctxt->src2.val, ctxt->src2.bytes);
  4021. if (rc != X86EMUL_CONTINUE)
  4022. goto done;
  4023. }
  4024. if ((ctxt->d & DstMask) == ImplicitOps)
  4025. goto special_insn;
  4026. if ((ctxt->dst.type == OP_MEM) && !(ctxt->d & Mov)) {
  4027. /* optimisation - avoid slow emulated read if Mov */
  4028. rc = segmented_read(ctxt, ctxt->dst.addr.mem,
  4029. &ctxt->dst.val, ctxt->dst.bytes);
  4030. if (rc != X86EMUL_CONTINUE)
  4031. goto done;
  4032. }
  4033. ctxt->dst.orig_val = ctxt->dst.val;
  4034. special_insn:
  4035. if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
  4036. rc = emulator_check_intercept(ctxt, ctxt->intercept,
  4037. X86_ICPT_POST_MEMACCESS);
  4038. if (rc != X86EMUL_CONTINUE)
  4039. goto done;
  4040. }
  4041. if (ctxt->execute) {
  4042. if (ctxt->d & Fastop) {
  4043. void (*fop)(struct fastop *) = (void *)ctxt->execute;
  4044. rc = fastop(ctxt, fop);
  4045. if (rc != X86EMUL_CONTINUE)
  4046. goto done;
  4047. goto writeback;
  4048. }
  4049. rc = ctxt->execute(ctxt);
  4050. if (rc != X86EMUL_CONTINUE)
  4051. goto done;
  4052. goto writeback;
  4053. }
  4054. if (ctxt->twobyte)
  4055. goto twobyte_insn;
  4056. switch (ctxt->b) {
  4057. case 0x63: /* movsxd */
  4058. if (ctxt->mode != X86EMUL_MODE_PROT64)
  4059. goto cannot_emulate;
  4060. ctxt->dst.val = (s32) ctxt->src.val;
  4061. break;
  4062. case 0x70 ... 0x7f: /* jcc (short) */
  4063. if (test_cc(ctxt->b, ctxt->eflags))
  4064. jmp_rel(ctxt, ctxt->src.val);
  4065. break;
  4066. case 0x8d: /* lea r16/r32, m */
  4067. ctxt->dst.val = ctxt->src.addr.mem.ea;
  4068. break;
  4069. case 0x90 ... 0x97: /* nop / xchg reg, rax */
  4070. if (ctxt->dst.addr.reg == reg_rmw(ctxt, VCPU_REGS_RAX))
  4071. break;
  4072. rc = em_xchg(ctxt);
  4073. break;
  4074. case 0x98: /* cbw/cwde/cdqe */
  4075. switch (ctxt->op_bytes) {
  4076. case 2: ctxt->dst.val = (s8)ctxt->dst.val; break;
  4077. case 4: ctxt->dst.val = (s16)ctxt->dst.val; break;
  4078. case 8: ctxt->dst.val = (s32)ctxt->dst.val; break;
  4079. }
  4080. break;
  4081. case 0xcc: /* int3 */
  4082. rc = emulate_int(ctxt, 3);
  4083. break;
  4084. case 0xcd: /* int n */
  4085. rc = emulate_int(ctxt, ctxt->src.val);
  4086. break;
  4087. case 0xce: /* into */
  4088. if (ctxt->eflags & EFLG_OF)
  4089. rc = emulate_int(ctxt, 4);
  4090. break;
  4091. case 0xe9: /* jmp rel */
  4092. case 0xeb: /* jmp rel short */
  4093. jmp_rel(ctxt, ctxt->src.val);
  4094. ctxt->dst.type = OP_NONE; /* Disable writeback. */
  4095. break;
  4096. case 0xf4: /* hlt */
  4097. ctxt->ops->halt(ctxt);
  4098. break;
  4099. case 0xf5: /* cmc */
  4100. /* complement carry flag from eflags reg */
  4101. ctxt->eflags ^= EFLG_CF;
  4102. break;
  4103. case 0xf8: /* clc */
  4104. ctxt->eflags &= ~EFLG_CF;
  4105. break;
  4106. case 0xf9: /* stc */
  4107. ctxt->eflags |= EFLG_CF;
  4108. break;
  4109. case 0xfc: /* cld */
  4110. ctxt->eflags &= ~EFLG_DF;
  4111. break;
  4112. case 0xfd: /* std */
  4113. ctxt->eflags |= EFLG_DF;
  4114. break;
  4115. default:
  4116. goto cannot_emulate;
  4117. }
  4118. if (rc != X86EMUL_CONTINUE)
  4119. goto done;
  4120. writeback:
  4121. rc = writeback(ctxt);
  4122. if (rc != X86EMUL_CONTINUE)
  4123. goto done;
  4124. /*
  4125. * restore dst type in case the decoding will be reused
  4126. * (happens for string instruction )
  4127. */
  4128. ctxt->dst.type = saved_dst_type;
  4129. if ((ctxt->d & SrcMask) == SrcSI)
  4130. string_addr_inc(ctxt, VCPU_REGS_RSI, &ctxt->src);
  4131. if ((ctxt->d & DstMask) == DstDI)
  4132. string_addr_inc(ctxt, VCPU_REGS_RDI, &ctxt->dst);
  4133. if (ctxt->rep_prefix && (ctxt->d & String)) {
  4134. unsigned int count;
  4135. struct read_cache *r = &ctxt->io_read;
  4136. if ((ctxt->d & SrcMask) == SrcSI)
  4137. count = ctxt->src.count;
  4138. else
  4139. count = ctxt->dst.count;
  4140. register_address_increment(ctxt, reg_rmw(ctxt, VCPU_REGS_RCX),
  4141. -count);
  4142. if (!string_insn_completed(ctxt)) {
  4143. /*
  4144. * Re-enter guest when pio read ahead buffer is empty
  4145. * or, if it is not used, after each 1024 iteration.
  4146. */
  4147. if ((r->end != 0 || reg_read(ctxt, VCPU_REGS_RCX) & 0x3ff) &&
  4148. (r->end == 0 || r->end != r->pos)) {
  4149. /*
  4150. * Reset read cache. Usually happens before
  4151. * decode, but since instruction is restarted
  4152. * we have to do it here.
  4153. */
  4154. ctxt->mem_read.end = 0;
  4155. writeback_registers(ctxt);
  4156. return EMULATION_RESTART;
  4157. }
  4158. goto done; /* skip rip writeback */
  4159. }
  4160. }
  4161. ctxt->eip = ctxt->_eip;
  4162. done:
  4163. if (rc == X86EMUL_PROPAGATE_FAULT)
  4164. ctxt->have_exception = true;
  4165. if (rc == X86EMUL_INTERCEPTED)
  4166. return EMULATION_INTERCEPTED;
  4167. if (rc == X86EMUL_CONTINUE)
  4168. writeback_registers(ctxt);
  4169. return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
  4170. twobyte_insn:
  4171. switch (ctxt->b) {
  4172. case 0x09: /* wbinvd */
  4173. (ctxt->ops->wbinvd)(ctxt);
  4174. break;
  4175. case 0x08: /* invd */
  4176. case 0x0d: /* GrpP (prefetch) */
  4177. case 0x18: /* Grp16 (prefetch/nop) */
  4178. break;
  4179. case 0x20: /* mov cr, reg */
  4180. ctxt->dst.val = ops->get_cr(ctxt, ctxt->modrm_reg);
  4181. break;
  4182. case 0x21: /* mov from dr to reg */
  4183. ops->get_dr(ctxt, ctxt->modrm_reg, &ctxt->dst.val);
  4184. break;
  4185. case 0x40 ... 0x4f: /* cmov */
  4186. ctxt->dst.val = ctxt->dst.orig_val = ctxt->src.val;
  4187. if (!test_cc(ctxt->b, ctxt->eflags))
  4188. ctxt->dst.type = OP_NONE; /* no writeback */
  4189. break;
  4190. case 0x80 ... 0x8f: /* jnz rel, etc*/
  4191. if (test_cc(ctxt->b, ctxt->eflags))
  4192. jmp_rel(ctxt, ctxt->src.val);
  4193. break;
  4194. case 0x90 ... 0x9f: /* setcc r/m8 */
  4195. ctxt->dst.val = test_cc(ctxt->b, ctxt->eflags);
  4196. break;
  4197. case 0xae: /* clflush */
  4198. break;
  4199. case 0xb6 ... 0xb7: /* movzx */
  4200. ctxt->dst.bytes = ctxt->op_bytes;
  4201. ctxt->dst.val = (ctxt->src.bytes == 1) ? (u8) ctxt->src.val
  4202. : (u16) ctxt->src.val;
  4203. break;
  4204. case 0xbe ... 0xbf: /* movsx */
  4205. ctxt->dst.bytes = ctxt->op_bytes;
  4206. ctxt->dst.val = (ctxt->src.bytes == 1) ? (s8) ctxt->src.val :
  4207. (s16) ctxt->src.val;
  4208. break;
  4209. case 0xc0 ... 0xc1: /* xadd */
  4210. fastop(ctxt, em_add);
  4211. /* Write back the register source. */
  4212. ctxt->src.val = ctxt->dst.orig_val;
  4213. write_register_operand(&ctxt->src);
  4214. break;
  4215. case 0xc3: /* movnti */
  4216. ctxt->dst.bytes = ctxt->op_bytes;
  4217. ctxt->dst.val = (ctxt->op_bytes == 4) ? (u32) ctxt->src.val :
  4218. (u64) ctxt->src.val;
  4219. break;
  4220. default:
  4221. goto cannot_emulate;
  4222. }
  4223. if (rc != X86EMUL_CONTINUE)
  4224. goto done;
  4225. goto writeback;
  4226. cannot_emulate:
  4227. return EMULATION_FAILED;
  4228. }
  4229. void emulator_invalidate_register_cache(struct x86_emulate_ctxt *ctxt)
  4230. {
  4231. invalidate_registers(ctxt);
  4232. }
  4233. void emulator_writeback_register_cache(struct x86_emulate_ctxt *ctxt)
  4234. {
  4235. writeback_registers(ctxt);
  4236. }