intel_i2c.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438
  1. /*
  2. * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
  3. * Copyright © 2006-2008,2010 Intel Corporation
  4. * Jesse Barnes <jesse.barnes@intel.com>
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice (including the next
  14. * paragraph) shall be included in all copies or substantial portions of the
  15. * Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  18. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  19. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  20. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  21. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  22. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  23. * DEALINGS IN THE SOFTWARE.
  24. *
  25. * Authors:
  26. * Eric Anholt <eric@anholt.net>
  27. * Chris Wilson <chris@chris-wilson.co.uk>
  28. */
  29. #include <linux/i2c.h>
  30. #include <linux/i2c-algo-bit.h>
  31. #include <linux/export.h>
  32. #include "drmP.h"
  33. #include "drm.h"
  34. #include "intel_drv.h"
  35. #include "i915_drm.h"
  36. #include "i915_drv.h"
  37. /* Intel GPIO access functions */
  38. #define I2C_RISEFALL_TIME 10
  39. static inline struct intel_gmbus *
  40. to_intel_gmbus(struct i2c_adapter *i2c)
  41. {
  42. return container_of(i2c, struct intel_gmbus, adapter);
  43. }
  44. void
  45. intel_i2c_reset(struct drm_device *dev)
  46. {
  47. struct drm_i915_private *dev_priv = dev->dev_private;
  48. I915_WRITE(dev_priv->gpio_mmio_base + GMBUS0, 0);
  49. }
  50. static void intel_i2c_quirk_set(struct drm_i915_private *dev_priv, bool enable)
  51. {
  52. u32 val;
  53. /* When using bit bashing for I2C, this bit needs to be set to 1 */
  54. if (!IS_PINEVIEW(dev_priv->dev))
  55. return;
  56. val = I915_READ(DSPCLK_GATE_D);
  57. if (enable)
  58. val |= DPCUNIT_CLOCK_GATE_DISABLE;
  59. else
  60. val &= ~DPCUNIT_CLOCK_GATE_DISABLE;
  61. I915_WRITE(DSPCLK_GATE_D, val);
  62. }
  63. static u32 get_reserved(struct intel_gmbus *bus)
  64. {
  65. struct drm_i915_private *dev_priv = bus->dev_priv;
  66. struct drm_device *dev = dev_priv->dev;
  67. u32 reserved = 0;
  68. /* On most chips, these bits must be preserved in software. */
  69. if (!IS_I830(dev) && !IS_845G(dev))
  70. reserved = I915_READ_NOTRACE(bus->gpio_reg) &
  71. (GPIO_DATA_PULLUP_DISABLE |
  72. GPIO_CLOCK_PULLUP_DISABLE);
  73. return reserved;
  74. }
  75. static int get_clock(void *data)
  76. {
  77. struct intel_gmbus *bus = data;
  78. struct drm_i915_private *dev_priv = bus->dev_priv;
  79. u32 reserved = get_reserved(bus);
  80. I915_WRITE_NOTRACE(bus->gpio_reg, reserved | GPIO_CLOCK_DIR_MASK);
  81. I915_WRITE_NOTRACE(bus->gpio_reg, reserved);
  82. return (I915_READ_NOTRACE(bus->gpio_reg) & GPIO_CLOCK_VAL_IN) != 0;
  83. }
  84. static int get_data(void *data)
  85. {
  86. struct intel_gmbus *bus = data;
  87. struct drm_i915_private *dev_priv = bus->dev_priv;
  88. u32 reserved = get_reserved(bus);
  89. I915_WRITE_NOTRACE(bus->gpio_reg, reserved | GPIO_DATA_DIR_MASK);
  90. I915_WRITE_NOTRACE(bus->gpio_reg, reserved);
  91. return (I915_READ_NOTRACE(bus->gpio_reg) & GPIO_DATA_VAL_IN) != 0;
  92. }
  93. static void set_clock(void *data, int state_high)
  94. {
  95. struct intel_gmbus *bus = data;
  96. struct drm_i915_private *dev_priv = bus->dev_priv;
  97. u32 reserved = get_reserved(bus);
  98. u32 clock_bits;
  99. if (state_high)
  100. clock_bits = GPIO_CLOCK_DIR_IN | GPIO_CLOCK_DIR_MASK;
  101. else
  102. clock_bits = GPIO_CLOCK_DIR_OUT | GPIO_CLOCK_DIR_MASK |
  103. GPIO_CLOCK_VAL_MASK;
  104. I915_WRITE_NOTRACE(bus->gpio_reg, reserved | clock_bits);
  105. POSTING_READ(bus->gpio_reg);
  106. }
  107. static void set_data(void *data, int state_high)
  108. {
  109. struct intel_gmbus *bus = data;
  110. struct drm_i915_private *dev_priv = bus->dev_priv;
  111. u32 reserved = get_reserved(bus);
  112. u32 data_bits;
  113. if (state_high)
  114. data_bits = GPIO_DATA_DIR_IN | GPIO_DATA_DIR_MASK;
  115. else
  116. data_bits = GPIO_DATA_DIR_OUT | GPIO_DATA_DIR_MASK |
  117. GPIO_DATA_VAL_MASK;
  118. I915_WRITE_NOTRACE(bus->gpio_reg, reserved | data_bits);
  119. POSTING_READ(bus->gpio_reg);
  120. }
  121. static bool
  122. intel_gpio_setup(struct intel_gmbus *bus, u32 pin)
  123. {
  124. struct drm_i915_private *dev_priv = bus->dev_priv;
  125. static const int map_pin_to_reg[] = {
  126. 0,
  127. GPIOB,
  128. GPIOA,
  129. GPIOC,
  130. GPIOD,
  131. GPIOE,
  132. 0,
  133. GPIOF,
  134. };
  135. struct i2c_algo_bit_data *algo;
  136. if (pin >= ARRAY_SIZE(map_pin_to_reg) || !map_pin_to_reg[pin])
  137. return false;
  138. algo = &bus->bit_algo;
  139. bus->gpio_reg = map_pin_to_reg[pin];
  140. bus->gpio_reg += dev_priv->gpio_mmio_base;
  141. bus->adapter.algo_data = algo;
  142. algo->setsda = set_data;
  143. algo->setscl = set_clock;
  144. algo->getsda = get_data;
  145. algo->getscl = get_clock;
  146. algo->udelay = I2C_RISEFALL_TIME;
  147. algo->timeout = usecs_to_jiffies(2200);
  148. algo->data = bus;
  149. return true;
  150. }
  151. static int
  152. intel_i2c_quirk_xfer(struct intel_gmbus *bus,
  153. struct i2c_msg *msgs,
  154. int num)
  155. {
  156. struct drm_i915_private *dev_priv = bus->dev_priv;
  157. int ret;
  158. intel_i2c_reset(dev_priv->dev);
  159. intel_i2c_quirk_set(dev_priv, true);
  160. set_data(bus, 1);
  161. set_clock(bus, 1);
  162. udelay(I2C_RISEFALL_TIME);
  163. ret = i2c_bit_algo.master_xfer(&bus->adapter, msgs, num);
  164. set_data(bus, 1);
  165. set_clock(bus, 1);
  166. intel_i2c_quirk_set(dev_priv, false);
  167. return ret;
  168. }
  169. static int
  170. gmbus_xfer(struct i2c_adapter *adapter,
  171. struct i2c_msg *msgs,
  172. int num)
  173. {
  174. struct intel_gmbus *bus = container_of(adapter,
  175. struct intel_gmbus,
  176. adapter);
  177. struct drm_i915_private *dev_priv = bus->dev_priv;
  178. int i, reg_offset, ret;
  179. mutex_lock(&dev_priv->gmbus_mutex);
  180. if (bus->force_bit) {
  181. ret = intel_i2c_quirk_xfer(bus, msgs, num);
  182. goto out;
  183. }
  184. reg_offset = dev_priv->gpio_mmio_base;
  185. I915_WRITE(GMBUS0 + reg_offset, bus->reg0);
  186. for (i = 0; i < num; i++) {
  187. u16 len = msgs[i].len;
  188. u8 *buf = msgs[i].buf;
  189. if (msgs[i].flags & I2C_M_RD) {
  190. I915_WRITE(GMBUS1 + reg_offset,
  191. GMBUS_CYCLE_WAIT |
  192. (i + 1 == num ? GMBUS_CYCLE_STOP : 0) |
  193. (len << GMBUS_BYTE_COUNT_SHIFT) |
  194. (msgs[i].addr << GMBUS_SLAVE_ADDR_SHIFT) |
  195. GMBUS_SLAVE_READ | GMBUS_SW_RDY);
  196. POSTING_READ(GMBUS2+reg_offset);
  197. do {
  198. u32 val, loop = 0;
  199. if (wait_for(I915_READ(GMBUS2 + reg_offset) & (GMBUS_SATOER | GMBUS_HW_RDY), 50))
  200. goto timeout;
  201. if (I915_READ(GMBUS2 + reg_offset) & GMBUS_SATOER)
  202. goto clear_err;
  203. val = I915_READ(GMBUS3 + reg_offset);
  204. do {
  205. *buf++ = val & 0xff;
  206. val >>= 8;
  207. } while (--len && ++loop < 4);
  208. } while (len);
  209. } else {
  210. u32 val, loop;
  211. val = loop = 0;
  212. do {
  213. val |= *buf++ << (8 * loop);
  214. } while (--len && ++loop < 4);
  215. I915_WRITE(GMBUS3 + reg_offset, val);
  216. I915_WRITE(GMBUS1 + reg_offset,
  217. GMBUS_CYCLE_WAIT |
  218. (i + 1 == num ? GMBUS_CYCLE_STOP : 0) |
  219. (msgs[i].len << GMBUS_BYTE_COUNT_SHIFT) |
  220. (msgs[i].addr << GMBUS_SLAVE_ADDR_SHIFT) |
  221. GMBUS_SLAVE_WRITE | GMBUS_SW_RDY);
  222. POSTING_READ(GMBUS2+reg_offset);
  223. while (len) {
  224. if (wait_for(I915_READ(GMBUS2 + reg_offset) & (GMBUS_SATOER | GMBUS_HW_RDY), 50))
  225. goto timeout;
  226. if (I915_READ(GMBUS2 + reg_offset) & GMBUS_SATOER)
  227. goto clear_err;
  228. val = loop = 0;
  229. do {
  230. val |= *buf++ << (8 * loop);
  231. } while (--len && ++loop < 4);
  232. I915_WRITE(GMBUS3 + reg_offset, val);
  233. POSTING_READ(GMBUS2+reg_offset);
  234. }
  235. }
  236. if (i + 1 < num && wait_for(I915_READ(GMBUS2 + reg_offset) & (GMBUS_SATOER | GMBUS_HW_WAIT_PHASE), 50))
  237. goto timeout;
  238. if (I915_READ(GMBUS2 + reg_offset) & GMBUS_SATOER)
  239. goto clear_err;
  240. }
  241. goto done;
  242. clear_err:
  243. /* Toggle the Software Clear Interrupt bit. This has the effect
  244. * of resetting the GMBUS controller and so clearing the
  245. * BUS_ERROR raised by the slave's NAK.
  246. */
  247. I915_WRITE(GMBUS1 + reg_offset, GMBUS_SW_CLR_INT);
  248. I915_WRITE(GMBUS1 + reg_offset, 0);
  249. done:
  250. /* Mark the GMBUS interface as disabled after waiting for idle.
  251. * We will re-enable it at the start of the next xfer,
  252. * till then let it sleep.
  253. */
  254. if (wait_for((I915_READ(GMBUS2 + reg_offset) & GMBUS_ACTIVE) == 0, 10))
  255. DRM_INFO("GMBUS timed out waiting for idle\n");
  256. I915_WRITE(GMBUS0 + reg_offset, 0);
  257. ret = i;
  258. goto out;
  259. timeout:
  260. DRM_INFO("GMBUS timed out, falling back to bit banging on pin %d [%s]\n",
  261. bus->reg0 & 0xff, bus->adapter.name);
  262. I915_WRITE(GMBUS0 + reg_offset, 0);
  263. /* Hardware may not support GMBUS over these pins? Try GPIO bitbanging instead. */
  264. if (!bus->has_gpio) {
  265. ret = -EIO;
  266. } else {
  267. bus->force_bit = true;
  268. ret = intel_i2c_quirk_xfer(bus, msgs, num);
  269. }
  270. out:
  271. mutex_unlock(&dev_priv->gmbus_mutex);
  272. return ret;
  273. }
  274. static u32 gmbus_func(struct i2c_adapter *adapter)
  275. {
  276. return i2c_bit_algo.functionality(adapter) &
  277. (I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL |
  278. /* I2C_FUNC_10BIT_ADDR | */
  279. I2C_FUNC_SMBUS_READ_BLOCK_DATA |
  280. I2C_FUNC_SMBUS_BLOCK_PROC_CALL);
  281. }
  282. static const struct i2c_algorithm gmbus_algorithm = {
  283. .master_xfer = gmbus_xfer,
  284. .functionality = gmbus_func
  285. };
  286. /**
  287. * intel_gmbus_setup - instantiate all Intel i2c GMBuses
  288. * @dev: DRM device
  289. */
  290. int intel_setup_gmbus(struct drm_device *dev)
  291. {
  292. static const char *names[GMBUS_NUM_PORTS] = {
  293. "disabled",
  294. "ssc",
  295. "vga",
  296. "panel",
  297. "dpc",
  298. "dpb",
  299. "reserved",
  300. "dpd",
  301. };
  302. struct drm_i915_private *dev_priv = dev->dev_private;
  303. int ret, i;
  304. if (HAS_PCH_SPLIT(dev))
  305. dev_priv->gpio_mmio_base = PCH_GPIOA - GPIOA;
  306. else
  307. dev_priv->gpio_mmio_base = 0;
  308. dev_priv->gmbus = kcalloc(GMBUS_NUM_PORTS, sizeof(struct intel_gmbus),
  309. GFP_KERNEL);
  310. if (dev_priv->gmbus == NULL)
  311. return -ENOMEM;
  312. mutex_init(&dev_priv->gmbus_mutex);
  313. for (i = 0; i < GMBUS_NUM_PORTS; i++) {
  314. struct intel_gmbus *bus = &dev_priv->gmbus[i];
  315. bus->adapter.owner = THIS_MODULE;
  316. bus->adapter.class = I2C_CLASS_DDC;
  317. snprintf(bus->adapter.name,
  318. sizeof(bus->adapter.name),
  319. "i915 gmbus %s",
  320. names[i]);
  321. bus->adapter.dev.parent = &dev->pdev->dev;
  322. bus->dev_priv = dev_priv;
  323. bus->adapter.algo = &gmbus_algorithm;
  324. ret = i2c_add_adapter(&bus->adapter);
  325. if (ret)
  326. goto err;
  327. /* By default use a conservative clock rate */
  328. bus->reg0 = i | GMBUS_RATE_100KHZ;
  329. bus->has_gpio = intel_gpio_setup(bus, i);
  330. }
  331. intel_i2c_reset(dev_priv->dev);
  332. return 0;
  333. err:
  334. while (--i) {
  335. struct intel_gmbus *bus = &dev_priv->gmbus[i];
  336. i2c_del_adapter(&bus->adapter);
  337. }
  338. kfree(dev_priv->gmbus);
  339. dev_priv->gmbus = NULL;
  340. return ret;
  341. }
  342. void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed)
  343. {
  344. struct intel_gmbus *bus = to_intel_gmbus(adapter);
  345. bus->reg0 = (bus->reg0 & ~(0x3 << 8)) | speed;
  346. }
  347. void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit)
  348. {
  349. struct intel_gmbus *bus = to_intel_gmbus(adapter);
  350. if (bus->has_gpio)
  351. bus->force_bit = force_bit;
  352. }
  353. void intel_teardown_gmbus(struct drm_device *dev)
  354. {
  355. struct drm_i915_private *dev_priv = dev->dev_private;
  356. int i;
  357. if (dev_priv->gmbus == NULL)
  358. return;
  359. for (i = 0; i < GMBUS_NUM_PORTS; i++) {
  360. struct intel_gmbus *bus = &dev_priv->gmbus[i];
  361. i2c_del_adapter(&bus->adapter);
  362. }
  363. kfree(dev_priv->gmbus);
  364. dev_priv->gmbus = NULL;
  365. }