intel-agp.c 59 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112
  1. /*
  2. * Intel AGPGART routines.
  3. */
  4. #include <linux/module.h>
  5. #include <linux/pci.h>
  6. #include <linux/init.h>
  7. #include <linux/pagemap.h>
  8. #include <linux/agp_backend.h>
  9. #include "agp.h"
  10. #define PCI_DEVICE_ID_INTEL_82946GZ_HB 0x2970
  11. #define PCI_DEVICE_ID_INTEL_82946GZ_IG 0x2972
  12. #define PCI_DEVICE_ID_INTEL_82965G_1_HB 0x2980
  13. #define PCI_DEVICE_ID_INTEL_82965G_1_IG 0x2982
  14. #define PCI_DEVICE_ID_INTEL_82965Q_HB 0x2990
  15. #define PCI_DEVICE_ID_INTEL_82965Q_IG 0x2992
  16. #define PCI_DEVICE_ID_INTEL_82965G_HB 0x29A0
  17. #define PCI_DEVICE_ID_INTEL_82965G_IG 0x29A2
  18. #define IS_I965 (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82946GZ_HB || \
  19. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965G_1_HB || \
  20. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965Q_HB || \
  21. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965G_HB)
  22. extern int agp_memory_reserved;
  23. /* Intel 815 register */
  24. #define INTEL_815_APCONT 0x51
  25. #define INTEL_815_ATTBASE_MASK ~0x1FFFFFFF
  26. /* Intel i820 registers */
  27. #define INTEL_I820_RDCR 0x51
  28. #define INTEL_I820_ERRSTS 0xc8
  29. /* Intel i840 registers */
  30. #define INTEL_I840_MCHCFG 0x50
  31. #define INTEL_I840_ERRSTS 0xc8
  32. /* Intel i850 registers */
  33. #define INTEL_I850_MCHCFG 0x50
  34. #define INTEL_I850_ERRSTS 0xc8
  35. /* intel 915G registers */
  36. #define I915_GMADDR 0x18
  37. #define I915_MMADDR 0x10
  38. #define I915_PTEADDR 0x1C
  39. #define I915_GMCH_GMS_STOLEN_48M (0x6 << 4)
  40. #define I915_GMCH_GMS_STOLEN_64M (0x7 << 4)
  41. /* Intel 965G registers */
  42. #define I965_MSAC 0x62
  43. /* Intel 7505 registers */
  44. #define INTEL_I7505_APSIZE 0x74
  45. #define INTEL_I7505_NCAPID 0x60
  46. #define INTEL_I7505_NISTAT 0x6c
  47. #define INTEL_I7505_ATTBASE 0x78
  48. #define INTEL_I7505_ERRSTS 0x42
  49. #define INTEL_I7505_AGPCTRL 0x70
  50. #define INTEL_I7505_MCHCFG 0x50
  51. static struct aper_size_info_fixed intel_i810_sizes[] =
  52. {
  53. {64, 16384, 4},
  54. /* The 32M mode still requires a 64k gatt */
  55. {32, 8192, 4}
  56. };
  57. #define AGP_DCACHE_MEMORY 1
  58. #define AGP_PHYS_MEMORY 2
  59. #define INTEL_AGP_CACHED_MEMORY 3
  60. static struct gatt_mask intel_i810_masks[] =
  61. {
  62. {.mask = I810_PTE_VALID, .type = 0},
  63. {.mask = (I810_PTE_VALID | I810_PTE_LOCAL), .type = AGP_DCACHE_MEMORY},
  64. {.mask = I810_PTE_VALID, .type = 0},
  65. {.mask = I810_PTE_VALID | I830_PTE_SYSTEM_CACHED,
  66. .type = INTEL_AGP_CACHED_MEMORY}
  67. };
  68. static struct _intel_i810_private {
  69. struct pci_dev *i810_dev; /* device one */
  70. volatile u8 __iomem *registers;
  71. int num_dcache_entries;
  72. } intel_i810_private;
  73. static int intel_i810_fetch_size(void)
  74. {
  75. u32 smram_miscc;
  76. struct aper_size_info_fixed *values;
  77. pci_read_config_dword(agp_bridge->dev, I810_SMRAM_MISCC, &smram_miscc);
  78. values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);
  79. if ((smram_miscc & I810_GMS) == I810_GMS_DISABLE) {
  80. printk(KERN_WARNING PFX "i810 is disabled\n");
  81. return 0;
  82. }
  83. if ((smram_miscc & I810_GFX_MEM_WIN_SIZE) == I810_GFX_MEM_WIN_32M) {
  84. agp_bridge->previous_size =
  85. agp_bridge->current_size = (void *) (values + 1);
  86. agp_bridge->aperture_size_idx = 1;
  87. return values[1].size;
  88. } else {
  89. agp_bridge->previous_size =
  90. agp_bridge->current_size = (void *) (values);
  91. agp_bridge->aperture_size_idx = 0;
  92. return values[0].size;
  93. }
  94. return 0;
  95. }
  96. static int intel_i810_configure(void)
  97. {
  98. struct aper_size_info_fixed *current_size;
  99. u32 temp;
  100. int i;
  101. current_size = A_SIZE_FIX(agp_bridge->current_size);
  102. pci_read_config_dword(intel_i810_private.i810_dev, I810_MMADDR, &temp);
  103. temp &= 0xfff80000;
  104. intel_i810_private.registers = ioremap(temp, 128 * 4096);
  105. if (!intel_i810_private.registers) {
  106. printk(KERN_ERR PFX "Unable to remap memory.\n");
  107. return -ENOMEM;
  108. }
  109. if ((readl(intel_i810_private.registers+I810_DRAM_CTL)
  110. & I810_DRAM_ROW_0) == I810_DRAM_ROW_0_SDRAM) {
  111. /* This will need to be dynamically assigned */
  112. printk(KERN_INFO PFX "detected 4MB dedicated video ram.\n");
  113. intel_i810_private.num_dcache_entries = 1024;
  114. }
  115. pci_read_config_dword(intel_i810_private.i810_dev, I810_GMADDR, &temp);
  116. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  117. writel(agp_bridge->gatt_bus_addr | I810_PGETBL_ENABLED, intel_i810_private.registers+I810_PGETBL_CTL);
  118. readl(intel_i810_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  119. if (agp_bridge->driver->needs_scratch_page) {
  120. for (i = 0; i < current_size->num_entries; i++) {
  121. writel(agp_bridge->scratch_page, intel_i810_private.registers+I810_PTE_BASE+(i*4));
  122. readl(intel_i810_private.registers+I810_PTE_BASE+(i*4)); /* PCI posting. */
  123. }
  124. }
  125. global_cache_flush();
  126. return 0;
  127. }
  128. static void intel_i810_cleanup(void)
  129. {
  130. writel(0, intel_i810_private.registers+I810_PGETBL_CTL);
  131. readl(intel_i810_private.registers); /* PCI Posting. */
  132. iounmap(intel_i810_private.registers);
  133. }
  134. static void intel_i810_tlbflush(struct agp_memory *mem)
  135. {
  136. return;
  137. }
  138. static void intel_i810_agp_enable(struct agp_bridge_data *bridge, u32 mode)
  139. {
  140. return;
  141. }
  142. /* Exists to support ARGB cursors */
  143. static void *i8xx_alloc_pages(void)
  144. {
  145. struct page * page;
  146. page = alloc_pages(GFP_KERNEL | GFP_DMA32, 2);
  147. if (page == NULL)
  148. return NULL;
  149. if (change_page_attr(page, 4, PAGE_KERNEL_NOCACHE) < 0) {
  150. global_flush_tlb();
  151. __free_page(page);
  152. return NULL;
  153. }
  154. global_flush_tlb();
  155. get_page(page);
  156. SetPageLocked(page);
  157. atomic_inc(&agp_bridge->current_memory_agp);
  158. return page_address(page);
  159. }
  160. static void i8xx_destroy_pages(void *addr)
  161. {
  162. struct page *page;
  163. if (addr == NULL)
  164. return;
  165. page = virt_to_page(addr);
  166. change_page_attr(page, 4, PAGE_KERNEL);
  167. global_flush_tlb();
  168. put_page(page);
  169. unlock_page(page);
  170. free_pages((unsigned long)addr, 2);
  171. atomic_dec(&agp_bridge->current_memory_agp);
  172. }
  173. static int intel_i830_type_to_mask_type(struct agp_bridge_data *bridge,
  174. int type)
  175. {
  176. if (type < AGP_USER_TYPES)
  177. return type;
  178. else if (type == AGP_USER_CACHED_MEMORY)
  179. return INTEL_AGP_CACHED_MEMORY;
  180. else
  181. return 0;
  182. }
  183. static int intel_i810_insert_entries(struct agp_memory *mem, off_t pg_start,
  184. int type)
  185. {
  186. int i, j, num_entries;
  187. void *temp;
  188. int ret = -EINVAL;
  189. int mask_type;
  190. if (mem->page_count == 0)
  191. goto out;
  192. temp = agp_bridge->current_size;
  193. num_entries = A_SIZE_FIX(temp)->num_entries;
  194. if ((pg_start + mem->page_count) > num_entries)
  195. goto out_err;
  196. for (j = pg_start; j < (pg_start + mem->page_count); j++) {
  197. if (!PGE_EMPTY(agp_bridge, readl(agp_bridge->gatt_table+j))) {
  198. ret = -EBUSY;
  199. goto out_err;
  200. }
  201. }
  202. if (type != mem->type)
  203. goto out_err;
  204. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  205. switch (mask_type) {
  206. case AGP_DCACHE_MEMORY:
  207. if (!mem->is_flushed)
  208. global_cache_flush();
  209. for (i = pg_start; i < (pg_start + mem->page_count); i++) {
  210. writel((i*4096)|I810_PTE_LOCAL|I810_PTE_VALID,
  211. intel_i810_private.registers+I810_PTE_BASE+(i*4));
  212. }
  213. readl(intel_i810_private.registers+I810_PTE_BASE+((i-1)*4));
  214. break;
  215. case AGP_PHYS_MEMORY:
  216. case AGP_NORMAL_MEMORY:
  217. if (!mem->is_flushed)
  218. global_cache_flush();
  219. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  220. writel(agp_bridge->driver->mask_memory(agp_bridge,
  221. mem->memory[i],
  222. mask_type),
  223. intel_i810_private.registers+I810_PTE_BASE+(j*4));
  224. }
  225. readl(intel_i810_private.registers+I810_PTE_BASE+((j-1)*4));
  226. break;
  227. default:
  228. goto out_err;
  229. }
  230. agp_bridge->driver->tlb_flush(mem);
  231. out:
  232. ret = 0;
  233. out_err:
  234. mem->is_flushed = 1;
  235. return ret;
  236. }
  237. static int intel_i810_remove_entries(struct agp_memory *mem, off_t pg_start,
  238. int type)
  239. {
  240. int i;
  241. if (mem->page_count == 0)
  242. return 0;
  243. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  244. writel(agp_bridge->scratch_page, intel_i810_private.registers+I810_PTE_BASE+(i*4));
  245. }
  246. readl(intel_i810_private.registers+I810_PTE_BASE+((i-1)*4));
  247. agp_bridge->driver->tlb_flush(mem);
  248. return 0;
  249. }
  250. /*
  251. * The i810/i830 requires a physical address to program its mouse
  252. * pointer into hardware.
  253. * However the Xserver still writes to it through the agp aperture.
  254. */
  255. static struct agp_memory *alloc_agpphysmem_i8xx(size_t pg_count, int type)
  256. {
  257. struct agp_memory *new;
  258. void *addr;
  259. if (pg_count != 1 && pg_count != 4)
  260. return NULL;
  261. switch (pg_count) {
  262. case 1: addr = agp_bridge->driver->agp_alloc_page(agp_bridge);
  263. global_flush_tlb();
  264. break;
  265. case 4:
  266. /* kludge to get 4 physical pages for ARGB cursor */
  267. addr = i8xx_alloc_pages();
  268. break;
  269. default:
  270. return NULL;
  271. }
  272. if (addr == NULL)
  273. return NULL;
  274. new = agp_create_memory(pg_count);
  275. if (new == NULL)
  276. return NULL;
  277. new->memory[0] = virt_to_gart(addr);
  278. if (pg_count == 4) {
  279. /* kludge to get 4 physical pages for ARGB cursor */
  280. new->memory[1] = new->memory[0] + PAGE_SIZE;
  281. new->memory[2] = new->memory[1] + PAGE_SIZE;
  282. new->memory[3] = new->memory[2] + PAGE_SIZE;
  283. }
  284. new->page_count = pg_count;
  285. new->num_scratch_pages = pg_count;
  286. new->type = AGP_PHYS_MEMORY;
  287. new->physical = new->memory[0];
  288. return new;
  289. }
  290. static struct agp_memory *intel_i810_alloc_by_type(size_t pg_count, int type)
  291. {
  292. struct agp_memory *new;
  293. if (type == AGP_DCACHE_MEMORY) {
  294. if (pg_count != intel_i810_private.num_dcache_entries)
  295. return NULL;
  296. new = agp_create_memory(1);
  297. if (new == NULL)
  298. return NULL;
  299. new->type = AGP_DCACHE_MEMORY;
  300. new->page_count = pg_count;
  301. new->num_scratch_pages = 0;
  302. agp_free_page_array(new);
  303. return new;
  304. }
  305. if (type == AGP_PHYS_MEMORY)
  306. return alloc_agpphysmem_i8xx(pg_count, type);
  307. return NULL;
  308. }
  309. static void intel_i810_free_by_type(struct agp_memory *curr)
  310. {
  311. agp_free_key(curr->key);
  312. if (curr->type == AGP_PHYS_MEMORY) {
  313. if (curr->page_count == 4)
  314. i8xx_destroy_pages(gart_to_virt(curr->memory[0]));
  315. else {
  316. agp_bridge->driver->agp_destroy_page(
  317. gart_to_virt(curr->memory[0]));
  318. global_flush_tlb();
  319. }
  320. agp_free_page_array(curr);
  321. }
  322. kfree(curr);
  323. }
  324. static unsigned long intel_i810_mask_memory(struct agp_bridge_data *bridge,
  325. unsigned long addr, int type)
  326. {
  327. /* Type checking must be done elsewhere */
  328. return addr | bridge->driver->masks[type].mask;
  329. }
  330. static struct aper_size_info_fixed intel_i830_sizes[] =
  331. {
  332. {128, 32768, 5},
  333. /* The 64M mode still requires a 128k gatt */
  334. {64, 16384, 5},
  335. {256, 65536, 6},
  336. {512, 131072, 7},
  337. };
  338. static struct _intel_i830_private {
  339. struct pci_dev *i830_dev; /* device one */
  340. volatile u8 __iomem *registers;
  341. volatile u32 __iomem *gtt; /* I915G */
  342. /* gtt_entries is the number of gtt entries that are already mapped
  343. * to stolen memory. Stolen memory is larger than the memory mapped
  344. * through gtt_entries, as it includes some reserved space for the BIOS
  345. * popup and for the GTT.
  346. */
  347. int gtt_entries;
  348. } intel_i830_private;
  349. static void intel_i830_init_gtt_entries(void)
  350. {
  351. u16 gmch_ctrl;
  352. int gtt_entries;
  353. u8 rdct;
  354. int local = 0;
  355. static const int ddt[4] = { 0, 16, 32, 64 };
  356. int size; /* reserved space (in kb) at the top of stolen memory */
  357. pci_read_config_word(agp_bridge->dev,I830_GMCH_CTRL,&gmch_ctrl);
  358. if (IS_I965) {
  359. u32 pgetbl_ctl;
  360. pci_read_config_dword(agp_bridge->dev, I810_PGETBL_CTL,
  361. &pgetbl_ctl);
  362. /* The 965 has a field telling us the size of the GTT,
  363. * which may be larger than what is necessary to map the
  364. * aperture.
  365. */
  366. switch (pgetbl_ctl & I965_PGETBL_SIZE_MASK) {
  367. case I965_PGETBL_SIZE_128KB:
  368. size = 128;
  369. break;
  370. case I965_PGETBL_SIZE_256KB:
  371. size = 256;
  372. break;
  373. case I965_PGETBL_SIZE_512KB:
  374. size = 512;
  375. break;
  376. default:
  377. printk(KERN_INFO PFX "Unknown page table size, "
  378. "assuming 512KB\n");
  379. size = 512;
  380. }
  381. size += 4; /* add in BIOS popup space */
  382. } else {
  383. /* On previous hardware, the GTT size was just what was
  384. * required to map the aperture.
  385. */
  386. size = agp_bridge->driver->fetch_size() + 4;
  387. }
  388. if (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82830_HB ||
  389. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82845G_HB) {
  390. switch (gmch_ctrl & I830_GMCH_GMS_MASK) {
  391. case I830_GMCH_GMS_STOLEN_512:
  392. gtt_entries = KB(512) - KB(size);
  393. break;
  394. case I830_GMCH_GMS_STOLEN_1024:
  395. gtt_entries = MB(1) - KB(size);
  396. break;
  397. case I830_GMCH_GMS_STOLEN_8192:
  398. gtt_entries = MB(8) - KB(size);
  399. break;
  400. case I830_GMCH_GMS_LOCAL:
  401. rdct = readb(intel_i830_private.registers+I830_RDRAM_CHANNEL_TYPE);
  402. gtt_entries = (I830_RDRAM_ND(rdct) + 1) *
  403. MB(ddt[I830_RDRAM_DDT(rdct)]);
  404. local = 1;
  405. break;
  406. default:
  407. gtt_entries = 0;
  408. break;
  409. }
  410. } else {
  411. switch (gmch_ctrl & I830_GMCH_GMS_MASK) {
  412. case I855_GMCH_GMS_STOLEN_1M:
  413. gtt_entries = MB(1) - KB(size);
  414. break;
  415. case I855_GMCH_GMS_STOLEN_4M:
  416. gtt_entries = MB(4) - KB(size);
  417. break;
  418. case I855_GMCH_GMS_STOLEN_8M:
  419. gtt_entries = MB(8) - KB(size);
  420. break;
  421. case I855_GMCH_GMS_STOLEN_16M:
  422. gtt_entries = MB(16) - KB(size);
  423. break;
  424. case I855_GMCH_GMS_STOLEN_32M:
  425. gtt_entries = MB(32) - KB(size);
  426. break;
  427. case I915_GMCH_GMS_STOLEN_48M:
  428. /* Check it's really I915G */
  429. if (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915G_HB ||
  430. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB ||
  431. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945G_HB ||
  432. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945GM_HB || IS_I965 )
  433. gtt_entries = MB(48) - KB(size);
  434. else
  435. gtt_entries = 0;
  436. break;
  437. case I915_GMCH_GMS_STOLEN_64M:
  438. /* Check it's really I915G */
  439. if (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915G_HB ||
  440. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB ||
  441. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945G_HB ||
  442. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945GM_HB || IS_I965)
  443. gtt_entries = MB(64) - KB(size);
  444. else
  445. gtt_entries = 0;
  446. default:
  447. gtt_entries = 0;
  448. break;
  449. }
  450. }
  451. if (gtt_entries > 0)
  452. printk(KERN_INFO PFX "Detected %dK %s memory.\n",
  453. gtt_entries / KB(1), local ? "local" : "stolen");
  454. else
  455. printk(KERN_INFO PFX
  456. "No pre-allocated video memory detected.\n");
  457. gtt_entries /= KB(4);
  458. intel_i830_private.gtt_entries = gtt_entries;
  459. }
  460. /* The intel i830 automatically initializes the agp aperture during POST.
  461. * Use the memory already set aside for in the GTT.
  462. */
  463. static int intel_i830_create_gatt_table(struct agp_bridge_data *bridge)
  464. {
  465. int page_order;
  466. struct aper_size_info_fixed *size;
  467. int num_entries;
  468. u32 temp;
  469. size = agp_bridge->current_size;
  470. page_order = size->page_order;
  471. num_entries = size->num_entries;
  472. agp_bridge->gatt_table_real = NULL;
  473. pci_read_config_dword(intel_i830_private.i830_dev,I810_MMADDR,&temp);
  474. temp &= 0xfff80000;
  475. intel_i830_private.registers = ioremap(temp,128 * 4096);
  476. if (!intel_i830_private.registers)
  477. return -ENOMEM;
  478. temp = readl(intel_i830_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  479. global_cache_flush(); /* FIXME: ?? */
  480. /* we have to call this as early as possible after the MMIO base address is known */
  481. intel_i830_init_gtt_entries();
  482. agp_bridge->gatt_table = NULL;
  483. agp_bridge->gatt_bus_addr = temp;
  484. return 0;
  485. }
  486. /* Return the gatt table to a sane state. Use the top of stolen
  487. * memory for the GTT.
  488. */
  489. static int intel_i830_free_gatt_table(struct agp_bridge_data *bridge)
  490. {
  491. return 0;
  492. }
  493. static int intel_i830_fetch_size(void)
  494. {
  495. u16 gmch_ctrl;
  496. struct aper_size_info_fixed *values;
  497. values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);
  498. if (agp_bridge->dev->device != PCI_DEVICE_ID_INTEL_82830_HB &&
  499. agp_bridge->dev->device != PCI_DEVICE_ID_INTEL_82845G_HB) {
  500. /* 855GM/852GM/865G has 128MB aperture size */
  501. agp_bridge->previous_size = agp_bridge->current_size = (void *) values;
  502. agp_bridge->aperture_size_idx = 0;
  503. return values[0].size;
  504. }
  505. pci_read_config_word(agp_bridge->dev,I830_GMCH_CTRL,&gmch_ctrl);
  506. if ((gmch_ctrl & I830_GMCH_MEM_MASK) == I830_GMCH_MEM_128M) {
  507. agp_bridge->previous_size = agp_bridge->current_size = (void *) values;
  508. agp_bridge->aperture_size_idx = 0;
  509. return values[0].size;
  510. } else {
  511. agp_bridge->previous_size = agp_bridge->current_size = (void *) (values + 1);
  512. agp_bridge->aperture_size_idx = 1;
  513. return values[1].size;
  514. }
  515. return 0;
  516. }
  517. static int intel_i830_configure(void)
  518. {
  519. struct aper_size_info_fixed *current_size;
  520. u32 temp;
  521. u16 gmch_ctrl;
  522. int i;
  523. current_size = A_SIZE_FIX(agp_bridge->current_size);
  524. pci_read_config_dword(intel_i830_private.i830_dev,I810_GMADDR,&temp);
  525. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  526. pci_read_config_word(agp_bridge->dev,I830_GMCH_CTRL,&gmch_ctrl);
  527. gmch_ctrl |= I830_GMCH_ENABLED;
  528. pci_write_config_word(agp_bridge->dev,I830_GMCH_CTRL,gmch_ctrl);
  529. writel(agp_bridge->gatt_bus_addr|I810_PGETBL_ENABLED, intel_i830_private.registers+I810_PGETBL_CTL);
  530. readl(intel_i830_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  531. if (agp_bridge->driver->needs_scratch_page) {
  532. for (i = intel_i830_private.gtt_entries; i < current_size->num_entries; i++) {
  533. writel(agp_bridge->scratch_page, intel_i830_private.registers+I810_PTE_BASE+(i*4));
  534. readl(intel_i830_private.registers+I810_PTE_BASE+(i*4)); /* PCI Posting. */
  535. }
  536. }
  537. global_cache_flush();
  538. return 0;
  539. }
  540. static void intel_i830_cleanup(void)
  541. {
  542. iounmap(intel_i830_private.registers);
  543. }
  544. static int intel_i830_insert_entries(struct agp_memory *mem,off_t pg_start, int type)
  545. {
  546. int i,j,num_entries;
  547. void *temp;
  548. int ret = -EINVAL;
  549. int mask_type;
  550. if (mem->page_count == 0)
  551. goto out;
  552. temp = agp_bridge->current_size;
  553. num_entries = A_SIZE_FIX(temp)->num_entries;
  554. if (pg_start < intel_i830_private.gtt_entries) {
  555. printk (KERN_DEBUG PFX "pg_start == 0x%.8lx,intel_i830_private.gtt_entries == 0x%.8x\n",
  556. pg_start,intel_i830_private.gtt_entries);
  557. printk (KERN_INFO PFX "Trying to insert into local/stolen memory\n");
  558. goto out_err;
  559. }
  560. if ((pg_start + mem->page_count) > num_entries)
  561. goto out_err;
  562. /* The i830 can't check the GTT for entries since its read only,
  563. * depend on the caller to make the correct offset decisions.
  564. */
  565. if (type != mem->type)
  566. goto out_err;
  567. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  568. if (mask_type != 0 && mask_type != AGP_PHYS_MEMORY &&
  569. mask_type != INTEL_AGP_CACHED_MEMORY)
  570. goto out_err;
  571. if (!mem->is_flushed)
  572. global_cache_flush();
  573. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  574. writel(agp_bridge->driver->mask_memory(agp_bridge,
  575. mem->memory[i], mask_type),
  576. intel_i830_private.registers+I810_PTE_BASE+(j*4));
  577. }
  578. readl(intel_i830_private.registers+I810_PTE_BASE+((j-1)*4));
  579. agp_bridge->driver->tlb_flush(mem);
  580. out:
  581. ret = 0;
  582. out_err:
  583. mem->is_flushed = 1;
  584. return ret;
  585. }
  586. static int intel_i830_remove_entries(struct agp_memory *mem,off_t pg_start,
  587. int type)
  588. {
  589. int i;
  590. if (mem->page_count == 0)
  591. return 0;
  592. if (pg_start < intel_i830_private.gtt_entries) {
  593. printk (KERN_INFO PFX "Trying to disable local/stolen memory\n");
  594. return -EINVAL;
  595. }
  596. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  597. writel(agp_bridge->scratch_page, intel_i830_private.registers+I810_PTE_BASE+(i*4));
  598. }
  599. readl(intel_i830_private.registers+I810_PTE_BASE+((i-1)*4));
  600. agp_bridge->driver->tlb_flush(mem);
  601. return 0;
  602. }
  603. static struct agp_memory *intel_i830_alloc_by_type(size_t pg_count,int type)
  604. {
  605. if (type == AGP_PHYS_MEMORY)
  606. return alloc_agpphysmem_i8xx(pg_count, type);
  607. /* always return NULL for other allocation types for now */
  608. return NULL;
  609. }
  610. static int intel_i915_configure(void)
  611. {
  612. struct aper_size_info_fixed *current_size;
  613. u32 temp;
  614. u16 gmch_ctrl;
  615. int i;
  616. current_size = A_SIZE_FIX(agp_bridge->current_size);
  617. pci_read_config_dword(intel_i830_private.i830_dev, I915_GMADDR, &temp);
  618. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  619. pci_read_config_word(agp_bridge->dev,I830_GMCH_CTRL,&gmch_ctrl);
  620. gmch_ctrl |= I830_GMCH_ENABLED;
  621. pci_write_config_word(agp_bridge->dev,I830_GMCH_CTRL,gmch_ctrl);
  622. writel(agp_bridge->gatt_bus_addr|I810_PGETBL_ENABLED, intel_i830_private.registers+I810_PGETBL_CTL);
  623. readl(intel_i830_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  624. if (agp_bridge->driver->needs_scratch_page) {
  625. for (i = intel_i830_private.gtt_entries; i < current_size->num_entries; i++) {
  626. writel(agp_bridge->scratch_page, intel_i830_private.gtt+i);
  627. readl(intel_i830_private.gtt+i); /* PCI Posting. */
  628. }
  629. }
  630. global_cache_flush();
  631. return 0;
  632. }
  633. static void intel_i915_cleanup(void)
  634. {
  635. iounmap(intel_i830_private.gtt);
  636. iounmap(intel_i830_private.registers);
  637. }
  638. static int intel_i915_insert_entries(struct agp_memory *mem,off_t pg_start,
  639. int type)
  640. {
  641. int i,j,num_entries;
  642. void *temp;
  643. int ret = -EINVAL;
  644. int mask_type;
  645. if (mem->page_count == 0)
  646. goto out;
  647. temp = agp_bridge->current_size;
  648. num_entries = A_SIZE_FIX(temp)->num_entries;
  649. if (pg_start < intel_i830_private.gtt_entries) {
  650. printk (KERN_DEBUG PFX "pg_start == 0x%.8lx,intel_i830_private.gtt_entries == 0x%.8x\n",
  651. pg_start,intel_i830_private.gtt_entries);
  652. printk (KERN_INFO PFX "Trying to insert into local/stolen memory\n");
  653. goto out_err;
  654. }
  655. if ((pg_start + mem->page_count) > num_entries)
  656. goto out_err;
  657. /* The i915 can't check the GTT for entries since its read only,
  658. * depend on the caller to make the correct offset decisions.
  659. */
  660. if (type != mem->type)
  661. goto out_err;
  662. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  663. if (mask_type != 0 && mask_type != AGP_PHYS_MEMORY &&
  664. mask_type != INTEL_AGP_CACHED_MEMORY)
  665. goto out_err;
  666. if (!mem->is_flushed)
  667. global_cache_flush();
  668. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  669. writel(agp_bridge->driver->mask_memory(agp_bridge,
  670. mem->memory[i], mask_type), intel_i830_private.gtt+j);
  671. }
  672. readl(intel_i830_private.gtt+j-1);
  673. agp_bridge->driver->tlb_flush(mem);
  674. out:
  675. ret = 0;
  676. out_err:
  677. mem->is_flushed = 1;
  678. return ret;
  679. }
  680. static int intel_i915_remove_entries(struct agp_memory *mem,off_t pg_start,
  681. int type)
  682. {
  683. int i;
  684. if (mem->page_count == 0)
  685. return 0;
  686. if (pg_start < intel_i830_private.gtt_entries) {
  687. printk (KERN_INFO PFX "Trying to disable local/stolen memory\n");
  688. return -EINVAL;
  689. }
  690. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  691. writel(agp_bridge->scratch_page, intel_i830_private.gtt+i);
  692. }
  693. readl(intel_i830_private.gtt+i-1);
  694. agp_bridge->driver->tlb_flush(mem);
  695. return 0;
  696. }
  697. /* Return the aperture size by just checking the resource length. The effect
  698. * described in the spec of the MSAC registers is just changing of the
  699. * resource size.
  700. */
  701. static int intel_i9xx_fetch_size(void)
  702. {
  703. int num_sizes = sizeof(intel_i830_sizes) / sizeof(*intel_i830_sizes);
  704. int aper_size; /* size in megabytes */
  705. int i;
  706. aper_size = pci_resource_len(intel_i830_private.i830_dev, 2) / MB(1);
  707. for (i = 0; i < num_sizes; i++) {
  708. if (aper_size == intel_i830_sizes[i].size) {
  709. agp_bridge->current_size = intel_i830_sizes + i;
  710. agp_bridge->previous_size = agp_bridge->current_size;
  711. return aper_size;
  712. }
  713. }
  714. return 0;
  715. }
  716. /* The intel i915 automatically initializes the agp aperture during POST.
  717. * Use the memory already set aside for in the GTT.
  718. */
  719. static int intel_i915_create_gatt_table(struct agp_bridge_data *bridge)
  720. {
  721. int page_order;
  722. struct aper_size_info_fixed *size;
  723. int num_entries;
  724. u32 temp, temp2;
  725. size = agp_bridge->current_size;
  726. page_order = size->page_order;
  727. num_entries = size->num_entries;
  728. agp_bridge->gatt_table_real = NULL;
  729. pci_read_config_dword(intel_i830_private.i830_dev, I915_MMADDR, &temp);
  730. pci_read_config_dword(intel_i830_private.i830_dev, I915_PTEADDR,&temp2);
  731. intel_i830_private.gtt = ioremap(temp2, 256 * 1024);
  732. if (!intel_i830_private.gtt)
  733. return -ENOMEM;
  734. temp &= 0xfff80000;
  735. intel_i830_private.registers = ioremap(temp,128 * 4096);
  736. if (!intel_i830_private.registers)
  737. return -ENOMEM;
  738. temp = readl(intel_i830_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  739. global_cache_flush(); /* FIXME: ? */
  740. /* we have to call this as early as possible after the MMIO base address is known */
  741. intel_i830_init_gtt_entries();
  742. agp_bridge->gatt_table = NULL;
  743. agp_bridge->gatt_bus_addr = temp;
  744. return 0;
  745. }
  746. /*
  747. * The i965 supports 36-bit physical addresses, but to keep
  748. * the format of the GTT the same, the bits that don't fit
  749. * in a 32-bit word are shifted down to bits 4..7.
  750. *
  751. * Gcc is smart enough to notice that "(addr >> 28) & 0xf0"
  752. * is always zero on 32-bit architectures, so no need to make
  753. * this conditional.
  754. */
  755. static unsigned long intel_i965_mask_memory(struct agp_bridge_data *bridge,
  756. unsigned long addr, int type)
  757. {
  758. /* Shift high bits down */
  759. addr |= (addr >> 28) & 0xf0;
  760. /* Type checking must be done elsewhere */
  761. return addr | bridge->driver->masks[type].mask;
  762. }
  763. /* The intel i965 automatically initializes the agp aperture during POST.
  764. * Use the memory already set aside for in the GTT.
  765. */
  766. static int intel_i965_create_gatt_table(struct agp_bridge_data *bridge)
  767. {
  768. int page_order;
  769. struct aper_size_info_fixed *size;
  770. int num_entries;
  771. u32 temp;
  772. size = agp_bridge->current_size;
  773. page_order = size->page_order;
  774. num_entries = size->num_entries;
  775. agp_bridge->gatt_table_real = NULL;
  776. pci_read_config_dword(intel_i830_private.i830_dev, I915_MMADDR, &temp);
  777. temp &= 0xfff00000;
  778. intel_i830_private.gtt = ioremap((temp + (512 * 1024)) , 512 * 1024);
  779. if (!intel_i830_private.gtt)
  780. return -ENOMEM;
  781. intel_i830_private.registers = ioremap(temp,128 * 4096);
  782. if (!intel_i830_private.registers)
  783. return -ENOMEM;
  784. temp = readl(intel_i830_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  785. global_cache_flush(); /* FIXME: ? */
  786. /* we have to call this as early as possible after the MMIO base address is known */
  787. intel_i830_init_gtt_entries();
  788. agp_bridge->gatt_table = NULL;
  789. agp_bridge->gatt_bus_addr = temp;
  790. return 0;
  791. }
  792. static int intel_fetch_size(void)
  793. {
  794. int i;
  795. u16 temp;
  796. struct aper_size_info_16 *values;
  797. pci_read_config_word(agp_bridge->dev, INTEL_APSIZE, &temp);
  798. values = A_SIZE_16(agp_bridge->driver->aperture_sizes);
  799. for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++) {
  800. if (temp == values[i].size_value) {
  801. agp_bridge->previous_size = agp_bridge->current_size = (void *) (values + i);
  802. agp_bridge->aperture_size_idx = i;
  803. return values[i].size;
  804. }
  805. }
  806. return 0;
  807. }
  808. static int __intel_8xx_fetch_size(u8 temp)
  809. {
  810. int i;
  811. struct aper_size_info_8 *values;
  812. values = A_SIZE_8(agp_bridge->driver->aperture_sizes);
  813. for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++) {
  814. if (temp == values[i].size_value) {
  815. agp_bridge->previous_size =
  816. agp_bridge->current_size = (void *) (values + i);
  817. agp_bridge->aperture_size_idx = i;
  818. return values[i].size;
  819. }
  820. }
  821. return 0;
  822. }
  823. static int intel_8xx_fetch_size(void)
  824. {
  825. u8 temp;
  826. pci_read_config_byte(agp_bridge->dev, INTEL_APSIZE, &temp);
  827. return __intel_8xx_fetch_size(temp);
  828. }
  829. static int intel_815_fetch_size(void)
  830. {
  831. u8 temp;
  832. /* Intel 815 chipsets have a _weird_ APSIZE register with only
  833. * one non-reserved bit, so mask the others out ... */
  834. pci_read_config_byte(agp_bridge->dev, INTEL_APSIZE, &temp);
  835. temp &= (1 << 3);
  836. return __intel_8xx_fetch_size(temp);
  837. }
  838. static void intel_tlbflush(struct agp_memory *mem)
  839. {
  840. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2200);
  841. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2280);
  842. }
  843. static void intel_8xx_tlbflush(struct agp_memory *mem)
  844. {
  845. u32 temp;
  846. pci_read_config_dword(agp_bridge->dev, INTEL_AGPCTRL, &temp);
  847. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, temp & ~(1 << 7));
  848. pci_read_config_dword(agp_bridge->dev, INTEL_AGPCTRL, &temp);
  849. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, temp | (1 << 7));
  850. }
  851. static void intel_cleanup(void)
  852. {
  853. u16 temp;
  854. struct aper_size_info_16 *previous_size;
  855. previous_size = A_SIZE_16(agp_bridge->previous_size);
  856. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp);
  857. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp & ~(1 << 9));
  858. pci_write_config_word(agp_bridge->dev, INTEL_APSIZE, previous_size->size_value);
  859. }
  860. static void intel_8xx_cleanup(void)
  861. {
  862. u16 temp;
  863. struct aper_size_info_8 *previous_size;
  864. previous_size = A_SIZE_8(agp_bridge->previous_size);
  865. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp);
  866. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp & ~(1 << 9));
  867. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, previous_size->size_value);
  868. }
  869. static int intel_configure(void)
  870. {
  871. u32 temp;
  872. u16 temp2;
  873. struct aper_size_info_16 *current_size;
  874. current_size = A_SIZE_16(agp_bridge->current_size);
  875. /* aperture size */
  876. pci_write_config_word(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  877. /* address to map to */
  878. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  879. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  880. /* attbase - aperture base */
  881. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  882. /* agpctrl */
  883. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2280);
  884. /* paccfg/nbxcfg */
  885. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp2);
  886. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG,
  887. (temp2 & ~(1 << 10)) | (1 << 9));
  888. /* clear any possible error conditions */
  889. pci_write_config_byte(agp_bridge->dev, INTEL_ERRSTS + 1, 7);
  890. return 0;
  891. }
  892. static int intel_815_configure(void)
  893. {
  894. u32 temp, addr;
  895. u8 temp2;
  896. struct aper_size_info_8 *current_size;
  897. /* attbase - aperture base */
  898. /* the Intel 815 chipset spec. says that bits 29-31 in the
  899. * ATTBASE register are reserved -> try not to write them */
  900. if (agp_bridge->gatt_bus_addr & INTEL_815_ATTBASE_MASK) {
  901. printk (KERN_EMERG PFX "gatt bus addr too high");
  902. return -EINVAL;
  903. }
  904. current_size = A_SIZE_8(agp_bridge->current_size);
  905. /* aperture size */
  906. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE,
  907. current_size->size_value);
  908. /* address to map to */
  909. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  910. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  911. pci_read_config_dword(agp_bridge->dev, INTEL_ATTBASE, &addr);
  912. addr &= INTEL_815_ATTBASE_MASK;
  913. addr |= agp_bridge->gatt_bus_addr;
  914. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, addr);
  915. /* agpctrl */
  916. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  917. /* apcont */
  918. pci_read_config_byte(agp_bridge->dev, INTEL_815_APCONT, &temp2);
  919. pci_write_config_byte(agp_bridge->dev, INTEL_815_APCONT, temp2 | (1 << 1));
  920. /* clear any possible error conditions */
  921. /* Oddness : this chipset seems to have no ERRSTS register ! */
  922. return 0;
  923. }
  924. static void intel_820_tlbflush(struct agp_memory *mem)
  925. {
  926. return;
  927. }
  928. static void intel_820_cleanup(void)
  929. {
  930. u8 temp;
  931. struct aper_size_info_8 *previous_size;
  932. previous_size = A_SIZE_8(agp_bridge->previous_size);
  933. pci_read_config_byte(agp_bridge->dev, INTEL_I820_RDCR, &temp);
  934. pci_write_config_byte(agp_bridge->dev, INTEL_I820_RDCR,
  935. temp & ~(1 << 1));
  936. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE,
  937. previous_size->size_value);
  938. }
  939. static int intel_820_configure(void)
  940. {
  941. u32 temp;
  942. u8 temp2;
  943. struct aper_size_info_8 *current_size;
  944. current_size = A_SIZE_8(agp_bridge->current_size);
  945. /* aperture size */
  946. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  947. /* address to map to */
  948. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  949. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  950. /* attbase - aperture base */
  951. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  952. /* agpctrl */
  953. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  954. /* global enable aperture access */
  955. /* This flag is not accessed through MCHCFG register as in */
  956. /* i850 chipset. */
  957. pci_read_config_byte(agp_bridge->dev, INTEL_I820_RDCR, &temp2);
  958. pci_write_config_byte(agp_bridge->dev, INTEL_I820_RDCR, temp2 | (1 << 1));
  959. /* clear any possible AGP-related error conditions */
  960. pci_write_config_word(agp_bridge->dev, INTEL_I820_ERRSTS, 0x001c);
  961. return 0;
  962. }
  963. static int intel_840_configure(void)
  964. {
  965. u32 temp;
  966. u16 temp2;
  967. struct aper_size_info_8 *current_size;
  968. current_size = A_SIZE_8(agp_bridge->current_size);
  969. /* aperture size */
  970. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  971. /* address to map to */
  972. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  973. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  974. /* attbase - aperture base */
  975. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  976. /* agpctrl */
  977. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  978. /* mcgcfg */
  979. pci_read_config_word(agp_bridge->dev, INTEL_I840_MCHCFG, &temp2);
  980. pci_write_config_word(agp_bridge->dev, INTEL_I840_MCHCFG, temp2 | (1 << 9));
  981. /* clear any possible error conditions */
  982. pci_write_config_word(agp_bridge->dev, INTEL_I840_ERRSTS, 0xc000);
  983. return 0;
  984. }
  985. static int intel_845_configure(void)
  986. {
  987. u32 temp;
  988. u8 temp2;
  989. struct aper_size_info_8 *current_size;
  990. current_size = A_SIZE_8(agp_bridge->current_size);
  991. /* aperture size */
  992. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  993. if (agp_bridge->apbase_config != 0) {
  994. pci_write_config_dword(agp_bridge->dev, AGP_APBASE,
  995. agp_bridge->apbase_config);
  996. } else {
  997. /* address to map to */
  998. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  999. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1000. agp_bridge->apbase_config = temp;
  1001. }
  1002. /* attbase - aperture base */
  1003. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1004. /* agpctrl */
  1005. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1006. /* agpm */
  1007. pci_read_config_byte(agp_bridge->dev, INTEL_I845_AGPM, &temp2);
  1008. pci_write_config_byte(agp_bridge->dev, INTEL_I845_AGPM, temp2 | (1 << 1));
  1009. /* clear any possible error conditions */
  1010. pci_write_config_word(agp_bridge->dev, INTEL_I845_ERRSTS, 0x001c);
  1011. return 0;
  1012. }
  1013. static int intel_850_configure(void)
  1014. {
  1015. u32 temp;
  1016. u16 temp2;
  1017. struct aper_size_info_8 *current_size;
  1018. current_size = A_SIZE_8(agp_bridge->current_size);
  1019. /* aperture size */
  1020. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1021. /* address to map to */
  1022. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1023. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1024. /* attbase - aperture base */
  1025. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1026. /* agpctrl */
  1027. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1028. /* mcgcfg */
  1029. pci_read_config_word(agp_bridge->dev, INTEL_I850_MCHCFG, &temp2);
  1030. pci_write_config_word(agp_bridge->dev, INTEL_I850_MCHCFG, temp2 | (1 << 9));
  1031. /* clear any possible AGP-related error conditions */
  1032. pci_write_config_word(agp_bridge->dev, INTEL_I850_ERRSTS, 0x001c);
  1033. return 0;
  1034. }
  1035. static int intel_860_configure(void)
  1036. {
  1037. u32 temp;
  1038. u16 temp2;
  1039. struct aper_size_info_8 *current_size;
  1040. current_size = A_SIZE_8(agp_bridge->current_size);
  1041. /* aperture size */
  1042. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1043. /* address to map to */
  1044. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1045. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1046. /* attbase - aperture base */
  1047. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1048. /* agpctrl */
  1049. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1050. /* mcgcfg */
  1051. pci_read_config_word(agp_bridge->dev, INTEL_I860_MCHCFG, &temp2);
  1052. pci_write_config_word(agp_bridge->dev, INTEL_I860_MCHCFG, temp2 | (1 << 9));
  1053. /* clear any possible AGP-related error conditions */
  1054. pci_write_config_word(agp_bridge->dev, INTEL_I860_ERRSTS, 0xf700);
  1055. return 0;
  1056. }
  1057. static int intel_830mp_configure(void)
  1058. {
  1059. u32 temp;
  1060. u16 temp2;
  1061. struct aper_size_info_8 *current_size;
  1062. current_size = A_SIZE_8(agp_bridge->current_size);
  1063. /* aperture size */
  1064. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1065. /* address to map to */
  1066. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1067. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1068. /* attbase - aperture base */
  1069. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1070. /* agpctrl */
  1071. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1072. /* gmch */
  1073. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp2);
  1074. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp2 | (1 << 9));
  1075. /* clear any possible AGP-related error conditions */
  1076. pci_write_config_word(agp_bridge->dev, INTEL_I830_ERRSTS, 0x1c);
  1077. return 0;
  1078. }
  1079. static int intel_7505_configure(void)
  1080. {
  1081. u32 temp;
  1082. u16 temp2;
  1083. struct aper_size_info_8 *current_size;
  1084. current_size = A_SIZE_8(agp_bridge->current_size);
  1085. /* aperture size */
  1086. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1087. /* address to map to */
  1088. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1089. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1090. /* attbase - aperture base */
  1091. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1092. /* agpctrl */
  1093. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1094. /* mchcfg */
  1095. pci_read_config_word(agp_bridge->dev, INTEL_I7505_MCHCFG, &temp2);
  1096. pci_write_config_word(agp_bridge->dev, INTEL_I7505_MCHCFG, temp2 | (1 << 9));
  1097. return 0;
  1098. }
  1099. /* Setup function */
  1100. static struct gatt_mask intel_generic_masks[] =
  1101. {
  1102. {.mask = 0x00000017, .type = 0}
  1103. };
  1104. static struct aper_size_info_8 intel_815_sizes[2] =
  1105. {
  1106. {64, 16384, 4, 0},
  1107. {32, 8192, 3, 8},
  1108. };
  1109. static struct aper_size_info_8 intel_8xx_sizes[7] =
  1110. {
  1111. {256, 65536, 6, 0},
  1112. {128, 32768, 5, 32},
  1113. {64, 16384, 4, 48},
  1114. {32, 8192, 3, 56},
  1115. {16, 4096, 2, 60},
  1116. {8, 2048, 1, 62},
  1117. {4, 1024, 0, 63}
  1118. };
  1119. static struct aper_size_info_16 intel_generic_sizes[7] =
  1120. {
  1121. {256, 65536, 6, 0},
  1122. {128, 32768, 5, 32},
  1123. {64, 16384, 4, 48},
  1124. {32, 8192, 3, 56},
  1125. {16, 4096, 2, 60},
  1126. {8, 2048, 1, 62},
  1127. {4, 1024, 0, 63}
  1128. };
  1129. static struct aper_size_info_8 intel_830mp_sizes[4] =
  1130. {
  1131. {256, 65536, 6, 0},
  1132. {128, 32768, 5, 32},
  1133. {64, 16384, 4, 48},
  1134. {32, 8192, 3, 56}
  1135. };
  1136. static struct agp_bridge_driver intel_generic_driver = {
  1137. .owner = THIS_MODULE,
  1138. .aperture_sizes = intel_generic_sizes,
  1139. .size_type = U16_APER_SIZE,
  1140. .num_aperture_sizes = 7,
  1141. .configure = intel_configure,
  1142. .fetch_size = intel_fetch_size,
  1143. .cleanup = intel_cleanup,
  1144. .tlb_flush = intel_tlbflush,
  1145. .mask_memory = agp_generic_mask_memory,
  1146. .masks = intel_generic_masks,
  1147. .agp_enable = agp_generic_enable,
  1148. .cache_flush = global_cache_flush,
  1149. .create_gatt_table = agp_generic_create_gatt_table,
  1150. .free_gatt_table = agp_generic_free_gatt_table,
  1151. .insert_memory = agp_generic_insert_memory,
  1152. .remove_memory = agp_generic_remove_memory,
  1153. .alloc_by_type = agp_generic_alloc_by_type,
  1154. .free_by_type = agp_generic_free_by_type,
  1155. .agp_alloc_page = agp_generic_alloc_page,
  1156. .agp_destroy_page = agp_generic_destroy_page,
  1157. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1158. };
  1159. static struct agp_bridge_driver intel_810_driver = {
  1160. .owner = THIS_MODULE,
  1161. .aperture_sizes = intel_i810_sizes,
  1162. .size_type = FIXED_APER_SIZE,
  1163. .num_aperture_sizes = 2,
  1164. .needs_scratch_page = TRUE,
  1165. .configure = intel_i810_configure,
  1166. .fetch_size = intel_i810_fetch_size,
  1167. .cleanup = intel_i810_cleanup,
  1168. .tlb_flush = intel_i810_tlbflush,
  1169. .mask_memory = intel_i810_mask_memory,
  1170. .masks = intel_i810_masks,
  1171. .agp_enable = intel_i810_agp_enable,
  1172. .cache_flush = global_cache_flush,
  1173. .create_gatt_table = agp_generic_create_gatt_table,
  1174. .free_gatt_table = agp_generic_free_gatt_table,
  1175. .insert_memory = intel_i810_insert_entries,
  1176. .remove_memory = intel_i810_remove_entries,
  1177. .alloc_by_type = intel_i810_alloc_by_type,
  1178. .free_by_type = intel_i810_free_by_type,
  1179. .agp_alloc_page = agp_generic_alloc_page,
  1180. .agp_destroy_page = agp_generic_destroy_page,
  1181. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1182. };
  1183. static struct agp_bridge_driver intel_815_driver = {
  1184. .owner = THIS_MODULE,
  1185. .aperture_sizes = intel_815_sizes,
  1186. .size_type = U8_APER_SIZE,
  1187. .num_aperture_sizes = 2,
  1188. .configure = intel_815_configure,
  1189. .fetch_size = intel_815_fetch_size,
  1190. .cleanup = intel_8xx_cleanup,
  1191. .tlb_flush = intel_8xx_tlbflush,
  1192. .mask_memory = agp_generic_mask_memory,
  1193. .masks = intel_generic_masks,
  1194. .agp_enable = agp_generic_enable,
  1195. .cache_flush = global_cache_flush,
  1196. .create_gatt_table = agp_generic_create_gatt_table,
  1197. .free_gatt_table = agp_generic_free_gatt_table,
  1198. .insert_memory = agp_generic_insert_memory,
  1199. .remove_memory = agp_generic_remove_memory,
  1200. .alloc_by_type = agp_generic_alloc_by_type,
  1201. .free_by_type = agp_generic_free_by_type,
  1202. .agp_alloc_page = agp_generic_alloc_page,
  1203. .agp_destroy_page = agp_generic_destroy_page,
  1204. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1205. };
  1206. static struct agp_bridge_driver intel_830_driver = {
  1207. .owner = THIS_MODULE,
  1208. .aperture_sizes = intel_i830_sizes,
  1209. .size_type = FIXED_APER_SIZE,
  1210. .num_aperture_sizes = 4,
  1211. .needs_scratch_page = TRUE,
  1212. .configure = intel_i830_configure,
  1213. .fetch_size = intel_i830_fetch_size,
  1214. .cleanup = intel_i830_cleanup,
  1215. .tlb_flush = intel_i810_tlbflush,
  1216. .mask_memory = intel_i810_mask_memory,
  1217. .masks = intel_i810_masks,
  1218. .agp_enable = intel_i810_agp_enable,
  1219. .cache_flush = global_cache_flush,
  1220. .create_gatt_table = intel_i830_create_gatt_table,
  1221. .free_gatt_table = intel_i830_free_gatt_table,
  1222. .insert_memory = intel_i830_insert_entries,
  1223. .remove_memory = intel_i830_remove_entries,
  1224. .alloc_by_type = intel_i830_alloc_by_type,
  1225. .free_by_type = intel_i810_free_by_type,
  1226. .agp_alloc_page = agp_generic_alloc_page,
  1227. .agp_destroy_page = agp_generic_destroy_page,
  1228. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1229. };
  1230. static struct agp_bridge_driver intel_820_driver = {
  1231. .owner = THIS_MODULE,
  1232. .aperture_sizes = intel_8xx_sizes,
  1233. .size_type = U8_APER_SIZE,
  1234. .num_aperture_sizes = 7,
  1235. .configure = intel_820_configure,
  1236. .fetch_size = intel_8xx_fetch_size,
  1237. .cleanup = intel_820_cleanup,
  1238. .tlb_flush = intel_820_tlbflush,
  1239. .mask_memory = agp_generic_mask_memory,
  1240. .masks = intel_generic_masks,
  1241. .agp_enable = agp_generic_enable,
  1242. .cache_flush = global_cache_flush,
  1243. .create_gatt_table = agp_generic_create_gatt_table,
  1244. .free_gatt_table = agp_generic_free_gatt_table,
  1245. .insert_memory = agp_generic_insert_memory,
  1246. .remove_memory = agp_generic_remove_memory,
  1247. .alloc_by_type = agp_generic_alloc_by_type,
  1248. .free_by_type = agp_generic_free_by_type,
  1249. .agp_alloc_page = agp_generic_alloc_page,
  1250. .agp_destroy_page = agp_generic_destroy_page,
  1251. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1252. };
  1253. static struct agp_bridge_driver intel_830mp_driver = {
  1254. .owner = THIS_MODULE,
  1255. .aperture_sizes = intel_830mp_sizes,
  1256. .size_type = U8_APER_SIZE,
  1257. .num_aperture_sizes = 4,
  1258. .configure = intel_830mp_configure,
  1259. .fetch_size = intel_8xx_fetch_size,
  1260. .cleanup = intel_8xx_cleanup,
  1261. .tlb_flush = intel_8xx_tlbflush,
  1262. .mask_memory = agp_generic_mask_memory,
  1263. .masks = intel_generic_masks,
  1264. .agp_enable = agp_generic_enable,
  1265. .cache_flush = global_cache_flush,
  1266. .create_gatt_table = agp_generic_create_gatt_table,
  1267. .free_gatt_table = agp_generic_free_gatt_table,
  1268. .insert_memory = agp_generic_insert_memory,
  1269. .remove_memory = agp_generic_remove_memory,
  1270. .alloc_by_type = agp_generic_alloc_by_type,
  1271. .free_by_type = agp_generic_free_by_type,
  1272. .agp_alloc_page = agp_generic_alloc_page,
  1273. .agp_destroy_page = agp_generic_destroy_page,
  1274. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1275. };
  1276. static struct agp_bridge_driver intel_840_driver = {
  1277. .owner = THIS_MODULE,
  1278. .aperture_sizes = intel_8xx_sizes,
  1279. .size_type = U8_APER_SIZE,
  1280. .num_aperture_sizes = 7,
  1281. .configure = intel_840_configure,
  1282. .fetch_size = intel_8xx_fetch_size,
  1283. .cleanup = intel_8xx_cleanup,
  1284. .tlb_flush = intel_8xx_tlbflush,
  1285. .mask_memory = agp_generic_mask_memory,
  1286. .masks = intel_generic_masks,
  1287. .agp_enable = agp_generic_enable,
  1288. .cache_flush = global_cache_flush,
  1289. .create_gatt_table = agp_generic_create_gatt_table,
  1290. .free_gatt_table = agp_generic_free_gatt_table,
  1291. .insert_memory = agp_generic_insert_memory,
  1292. .remove_memory = agp_generic_remove_memory,
  1293. .alloc_by_type = agp_generic_alloc_by_type,
  1294. .free_by_type = agp_generic_free_by_type,
  1295. .agp_alloc_page = agp_generic_alloc_page,
  1296. .agp_destroy_page = agp_generic_destroy_page,
  1297. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1298. };
  1299. static struct agp_bridge_driver intel_845_driver = {
  1300. .owner = THIS_MODULE,
  1301. .aperture_sizes = intel_8xx_sizes,
  1302. .size_type = U8_APER_SIZE,
  1303. .num_aperture_sizes = 7,
  1304. .configure = intel_845_configure,
  1305. .fetch_size = intel_8xx_fetch_size,
  1306. .cleanup = intel_8xx_cleanup,
  1307. .tlb_flush = intel_8xx_tlbflush,
  1308. .mask_memory = agp_generic_mask_memory,
  1309. .masks = intel_generic_masks,
  1310. .agp_enable = agp_generic_enable,
  1311. .cache_flush = global_cache_flush,
  1312. .create_gatt_table = agp_generic_create_gatt_table,
  1313. .free_gatt_table = agp_generic_free_gatt_table,
  1314. .insert_memory = agp_generic_insert_memory,
  1315. .remove_memory = agp_generic_remove_memory,
  1316. .alloc_by_type = agp_generic_alloc_by_type,
  1317. .free_by_type = agp_generic_free_by_type,
  1318. .agp_alloc_page = agp_generic_alloc_page,
  1319. .agp_destroy_page = agp_generic_destroy_page,
  1320. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1321. };
  1322. static struct agp_bridge_driver intel_850_driver = {
  1323. .owner = THIS_MODULE,
  1324. .aperture_sizes = intel_8xx_sizes,
  1325. .size_type = U8_APER_SIZE,
  1326. .num_aperture_sizes = 7,
  1327. .configure = intel_850_configure,
  1328. .fetch_size = intel_8xx_fetch_size,
  1329. .cleanup = intel_8xx_cleanup,
  1330. .tlb_flush = intel_8xx_tlbflush,
  1331. .mask_memory = agp_generic_mask_memory,
  1332. .masks = intel_generic_masks,
  1333. .agp_enable = agp_generic_enable,
  1334. .cache_flush = global_cache_flush,
  1335. .create_gatt_table = agp_generic_create_gatt_table,
  1336. .free_gatt_table = agp_generic_free_gatt_table,
  1337. .insert_memory = agp_generic_insert_memory,
  1338. .remove_memory = agp_generic_remove_memory,
  1339. .alloc_by_type = agp_generic_alloc_by_type,
  1340. .free_by_type = agp_generic_free_by_type,
  1341. .agp_alloc_page = agp_generic_alloc_page,
  1342. .agp_destroy_page = agp_generic_destroy_page,
  1343. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1344. };
  1345. static struct agp_bridge_driver intel_860_driver = {
  1346. .owner = THIS_MODULE,
  1347. .aperture_sizes = intel_8xx_sizes,
  1348. .size_type = U8_APER_SIZE,
  1349. .num_aperture_sizes = 7,
  1350. .configure = intel_860_configure,
  1351. .fetch_size = intel_8xx_fetch_size,
  1352. .cleanup = intel_8xx_cleanup,
  1353. .tlb_flush = intel_8xx_tlbflush,
  1354. .mask_memory = agp_generic_mask_memory,
  1355. .masks = intel_generic_masks,
  1356. .agp_enable = agp_generic_enable,
  1357. .cache_flush = global_cache_flush,
  1358. .create_gatt_table = agp_generic_create_gatt_table,
  1359. .free_gatt_table = agp_generic_free_gatt_table,
  1360. .insert_memory = agp_generic_insert_memory,
  1361. .remove_memory = agp_generic_remove_memory,
  1362. .alloc_by_type = agp_generic_alloc_by_type,
  1363. .free_by_type = agp_generic_free_by_type,
  1364. .agp_alloc_page = agp_generic_alloc_page,
  1365. .agp_destroy_page = agp_generic_destroy_page,
  1366. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1367. };
  1368. static struct agp_bridge_driver intel_915_driver = {
  1369. .owner = THIS_MODULE,
  1370. .aperture_sizes = intel_i830_sizes,
  1371. .size_type = FIXED_APER_SIZE,
  1372. .num_aperture_sizes = 4,
  1373. .needs_scratch_page = TRUE,
  1374. .configure = intel_i915_configure,
  1375. .fetch_size = intel_i9xx_fetch_size,
  1376. .cleanup = intel_i915_cleanup,
  1377. .tlb_flush = intel_i810_tlbflush,
  1378. .mask_memory = intel_i810_mask_memory,
  1379. .masks = intel_i810_masks,
  1380. .agp_enable = intel_i810_agp_enable,
  1381. .cache_flush = global_cache_flush,
  1382. .create_gatt_table = intel_i915_create_gatt_table,
  1383. .free_gatt_table = intel_i830_free_gatt_table,
  1384. .insert_memory = intel_i915_insert_entries,
  1385. .remove_memory = intel_i915_remove_entries,
  1386. .alloc_by_type = intel_i830_alloc_by_type,
  1387. .free_by_type = intel_i810_free_by_type,
  1388. .agp_alloc_page = agp_generic_alloc_page,
  1389. .agp_destroy_page = agp_generic_destroy_page,
  1390. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1391. };
  1392. static struct agp_bridge_driver intel_i965_driver = {
  1393. .owner = THIS_MODULE,
  1394. .aperture_sizes = intel_i830_sizes,
  1395. .size_type = FIXED_APER_SIZE,
  1396. .num_aperture_sizes = 4,
  1397. .needs_scratch_page = TRUE,
  1398. .configure = intel_i915_configure,
  1399. .fetch_size = intel_i9xx_fetch_size,
  1400. .cleanup = intel_i915_cleanup,
  1401. .tlb_flush = intel_i810_tlbflush,
  1402. .mask_memory = intel_i965_mask_memory,
  1403. .masks = intel_i810_masks,
  1404. .agp_enable = intel_i810_agp_enable,
  1405. .cache_flush = global_cache_flush,
  1406. .create_gatt_table = intel_i965_create_gatt_table,
  1407. .free_gatt_table = intel_i830_free_gatt_table,
  1408. .insert_memory = intel_i915_insert_entries,
  1409. .remove_memory = intel_i915_remove_entries,
  1410. .alloc_by_type = intel_i830_alloc_by_type,
  1411. .free_by_type = intel_i810_free_by_type,
  1412. .agp_alloc_page = agp_generic_alloc_page,
  1413. .agp_destroy_page = agp_generic_destroy_page,
  1414. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1415. };
  1416. static struct agp_bridge_driver intel_7505_driver = {
  1417. .owner = THIS_MODULE,
  1418. .aperture_sizes = intel_8xx_sizes,
  1419. .size_type = U8_APER_SIZE,
  1420. .num_aperture_sizes = 7,
  1421. .configure = intel_7505_configure,
  1422. .fetch_size = intel_8xx_fetch_size,
  1423. .cleanup = intel_8xx_cleanup,
  1424. .tlb_flush = intel_8xx_tlbflush,
  1425. .mask_memory = agp_generic_mask_memory,
  1426. .masks = intel_generic_masks,
  1427. .agp_enable = agp_generic_enable,
  1428. .cache_flush = global_cache_flush,
  1429. .create_gatt_table = agp_generic_create_gatt_table,
  1430. .free_gatt_table = agp_generic_free_gatt_table,
  1431. .insert_memory = agp_generic_insert_memory,
  1432. .remove_memory = agp_generic_remove_memory,
  1433. .alloc_by_type = agp_generic_alloc_by_type,
  1434. .free_by_type = agp_generic_free_by_type,
  1435. .agp_alloc_page = agp_generic_alloc_page,
  1436. .agp_destroy_page = agp_generic_destroy_page,
  1437. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1438. };
  1439. static int find_i810(u16 device)
  1440. {
  1441. struct pci_dev *i810_dev;
  1442. i810_dev = pci_get_device(PCI_VENDOR_ID_INTEL, device, NULL);
  1443. if (!i810_dev)
  1444. return 0;
  1445. intel_i810_private.i810_dev = i810_dev;
  1446. return 1;
  1447. }
  1448. static int find_i830(u16 device)
  1449. {
  1450. struct pci_dev *i830_dev;
  1451. i830_dev = pci_get_device(PCI_VENDOR_ID_INTEL, device, NULL);
  1452. if (i830_dev && PCI_FUNC(i830_dev->devfn) != 0) {
  1453. i830_dev = pci_get_device(PCI_VENDOR_ID_INTEL,
  1454. device, i830_dev);
  1455. }
  1456. if (!i830_dev)
  1457. return 0;
  1458. intel_i830_private.i830_dev = i830_dev;
  1459. return 1;
  1460. }
  1461. static int __devinit agp_intel_probe(struct pci_dev *pdev,
  1462. const struct pci_device_id *ent)
  1463. {
  1464. struct agp_bridge_data *bridge;
  1465. char *name = "(unknown)";
  1466. u8 cap_ptr = 0;
  1467. struct resource *r;
  1468. cap_ptr = pci_find_capability(pdev, PCI_CAP_ID_AGP);
  1469. bridge = agp_alloc_bridge();
  1470. if (!bridge)
  1471. return -ENOMEM;
  1472. switch (pdev->device) {
  1473. case PCI_DEVICE_ID_INTEL_82443LX_0:
  1474. bridge->driver = &intel_generic_driver;
  1475. name = "440LX";
  1476. break;
  1477. case PCI_DEVICE_ID_INTEL_82443BX_0:
  1478. bridge->driver = &intel_generic_driver;
  1479. name = "440BX";
  1480. break;
  1481. case PCI_DEVICE_ID_INTEL_82443GX_0:
  1482. bridge->driver = &intel_generic_driver;
  1483. name = "440GX";
  1484. break;
  1485. case PCI_DEVICE_ID_INTEL_82810_MC1:
  1486. name = "i810";
  1487. if (!find_i810(PCI_DEVICE_ID_INTEL_82810_IG1))
  1488. goto fail;
  1489. bridge->driver = &intel_810_driver;
  1490. break;
  1491. case PCI_DEVICE_ID_INTEL_82810_MC3:
  1492. name = "i810 DC100";
  1493. if (!find_i810(PCI_DEVICE_ID_INTEL_82810_IG3))
  1494. goto fail;
  1495. bridge->driver = &intel_810_driver;
  1496. break;
  1497. case PCI_DEVICE_ID_INTEL_82810E_MC:
  1498. name = "i810 E";
  1499. if (!find_i810(PCI_DEVICE_ID_INTEL_82810E_IG))
  1500. goto fail;
  1501. bridge->driver = &intel_810_driver;
  1502. break;
  1503. case PCI_DEVICE_ID_INTEL_82815_MC:
  1504. /*
  1505. * The i815 can operate either as an i810 style
  1506. * integrated device, or as an AGP4X motherboard.
  1507. */
  1508. if (find_i810(PCI_DEVICE_ID_INTEL_82815_CGC))
  1509. bridge->driver = &intel_810_driver;
  1510. else
  1511. bridge->driver = &intel_815_driver;
  1512. name = "i815";
  1513. break;
  1514. case PCI_DEVICE_ID_INTEL_82820_HB:
  1515. case PCI_DEVICE_ID_INTEL_82820_UP_HB:
  1516. bridge->driver = &intel_820_driver;
  1517. name = "i820";
  1518. break;
  1519. case PCI_DEVICE_ID_INTEL_82830_HB:
  1520. if (find_i830(PCI_DEVICE_ID_INTEL_82830_CGC))
  1521. bridge->driver = &intel_830_driver;
  1522. else
  1523. bridge->driver = &intel_830mp_driver;
  1524. name = "830M";
  1525. break;
  1526. case PCI_DEVICE_ID_INTEL_82840_HB:
  1527. bridge->driver = &intel_840_driver;
  1528. name = "i840";
  1529. break;
  1530. case PCI_DEVICE_ID_INTEL_82845_HB:
  1531. bridge->driver = &intel_845_driver;
  1532. name = "i845";
  1533. break;
  1534. case PCI_DEVICE_ID_INTEL_82845G_HB:
  1535. if (find_i830(PCI_DEVICE_ID_INTEL_82845G_IG))
  1536. bridge->driver = &intel_830_driver;
  1537. else
  1538. bridge->driver = &intel_845_driver;
  1539. name = "845G";
  1540. break;
  1541. case PCI_DEVICE_ID_INTEL_82850_HB:
  1542. bridge->driver = &intel_850_driver;
  1543. name = "i850";
  1544. break;
  1545. case PCI_DEVICE_ID_INTEL_82855PM_HB:
  1546. bridge->driver = &intel_845_driver;
  1547. name = "855PM";
  1548. break;
  1549. case PCI_DEVICE_ID_INTEL_82855GM_HB:
  1550. if (find_i830(PCI_DEVICE_ID_INTEL_82855GM_IG)) {
  1551. bridge->driver = &intel_830_driver;
  1552. name = "855";
  1553. } else {
  1554. bridge->driver = &intel_845_driver;
  1555. name = "855GM";
  1556. }
  1557. break;
  1558. case PCI_DEVICE_ID_INTEL_82860_HB:
  1559. bridge->driver = &intel_860_driver;
  1560. name = "i860";
  1561. break;
  1562. case PCI_DEVICE_ID_INTEL_82865_HB:
  1563. if (find_i830(PCI_DEVICE_ID_INTEL_82865_IG))
  1564. bridge->driver = &intel_830_driver;
  1565. else
  1566. bridge->driver = &intel_845_driver;
  1567. name = "865";
  1568. break;
  1569. case PCI_DEVICE_ID_INTEL_82875_HB:
  1570. bridge->driver = &intel_845_driver;
  1571. name = "i875";
  1572. break;
  1573. case PCI_DEVICE_ID_INTEL_82915G_HB:
  1574. if (find_i830(PCI_DEVICE_ID_INTEL_82915G_IG))
  1575. bridge->driver = &intel_915_driver;
  1576. else
  1577. bridge->driver = &intel_845_driver;
  1578. name = "915G";
  1579. break;
  1580. case PCI_DEVICE_ID_INTEL_82915GM_HB:
  1581. if (find_i830(PCI_DEVICE_ID_INTEL_82915GM_IG))
  1582. bridge->driver = &intel_915_driver;
  1583. else
  1584. bridge->driver = &intel_845_driver;
  1585. name = "915GM";
  1586. break;
  1587. case PCI_DEVICE_ID_INTEL_82945G_HB:
  1588. if (find_i830(PCI_DEVICE_ID_INTEL_82945G_IG))
  1589. bridge->driver = &intel_915_driver;
  1590. else
  1591. bridge->driver = &intel_845_driver;
  1592. name = "945G";
  1593. break;
  1594. case PCI_DEVICE_ID_INTEL_82945GM_HB:
  1595. if (find_i830(PCI_DEVICE_ID_INTEL_82945GM_IG))
  1596. bridge->driver = &intel_915_driver;
  1597. else
  1598. bridge->driver = &intel_845_driver;
  1599. name = "945GM";
  1600. break;
  1601. case PCI_DEVICE_ID_INTEL_82946GZ_HB:
  1602. if (find_i830(PCI_DEVICE_ID_INTEL_82946GZ_IG))
  1603. bridge->driver = &intel_i965_driver;
  1604. else
  1605. bridge->driver = &intel_845_driver;
  1606. name = "946GZ";
  1607. break;
  1608. case PCI_DEVICE_ID_INTEL_82965G_1_HB:
  1609. if (find_i830(PCI_DEVICE_ID_INTEL_82965G_1_IG))
  1610. bridge->driver = &intel_i965_driver;
  1611. else
  1612. bridge->driver = &intel_845_driver;
  1613. name = "965G";
  1614. break;
  1615. case PCI_DEVICE_ID_INTEL_82965Q_HB:
  1616. if (find_i830(PCI_DEVICE_ID_INTEL_82965Q_IG))
  1617. bridge->driver = &intel_i965_driver;
  1618. else
  1619. bridge->driver = &intel_845_driver;
  1620. name = "965Q";
  1621. break;
  1622. case PCI_DEVICE_ID_INTEL_82965G_HB:
  1623. if (find_i830(PCI_DEVICE_ID_INTEL_82965G_IG))
  1624. bridge->driver = &intel_i965_driver;
  1625. else
  1626. bridge->driver = &intel_845_driver;
  1627. name = "965G";
  1628. break;
  1629. case PCI_DEVICE_ID_INTEL_7505_0:
  1630. bridge->driver = &intel_7505_driver;
  1631. name = "E7505";
  1632. break;
  1633. case PCI_DEVICE_ID_INTEL_7205_0:
  1634. bridge->driver = &intel_7505_driver;
  1635. name = "E7205";
  1636. break;
  1637. default:
  1638. if (cap_ptr)
  1639. printk(KERN_WARNING PFX "Unsupported Intel chipset (device id: %04x)\n",
  1640. pdev->device);
  1641. agp_put_bridge(bridge);
  1642. return -ENODEV;
  1643. };
  1644. bridge->dev = pdev;
  1645. bridge->capndx = cap_ptr;
  1646. if (bridge->driver == &intel_810_driver)
  1647. bridge->dev_private_data = &intel_i810_private;
  1648. else if (bridge->driver == &intel_830_driver)
  1649. bridge->dev_private_data = &intel_i830_private;
  1650. printk(KERN_INFO PFX "Detected an Intel %s Chipset.\n", name);
  1651. /*
  1652. * The following fixes the case where the BIOS has "forgotten" to
  1653. * provide an address range for the GART.
  1654. * 20030610 - hamish@zot.org
  1655. */
  1656. r = &pdev->resource[0];
  1657. if (!r->start && r->end) {
  1658. if (pci_assign_resource(pdev, 0)) {
  1659. printk(KERN_ERR PFX "could not assign resource 0\n");
  1660. agp_put_bridge(bridge);
  1661. return -ENODEV;
  1662. }
  1663. }
  1664. /*
  1665. * If the device has not been properly setup, the following will catch
  1666. * the problem and should stop the system from crashing.
  1667. * 20030610 - hamish@zot.org
  1668. */
  1669. if (pci_enable_device(pdev)) {
  1670. printk(KERN_ERR PFX "Unable to Enable PCI device\n");
  1671. agp_put_bridge(bridge);
  1672. return -ENODEV;
  1673. }
  1674. /* Fill in the mode register */
  1675. if (cap_ptr) {
  1676. pci_read_config_dword(pdev,
  1677. bridge->capndx+PCI_AGP_STATUS,
  1678. &bridge->mode);
  1679. }
  1680. pci_set_drvdata(pdev, bridge);
  1681. return agp_add_bridge(bridge);
  1682. fail:
  1683. printk(KERN_ERR PFX "Detected an Intel %s chipset, "
  1684. "but could not find the secondary device.\n", name);
  1685. agp_put_bridge(bridge);
  1686. return -ENODEV;
  1687. }
  1688. static void __devexit agp_intel_remove(struct pci_dev *pdev)
  1689. {
  1690. struct agp_bridge_data *bridge = pci_get_drvdata(pdev);
  1691. agp_remove_bridge(bridge);
  1692. if (intel_i810_private.i810_dev)
  1693. pci_dev_put(intel_i810_private.i810_dev);
  1694. if (intel_i830_private.i830_dev)
  1695. pci_dev_put(intel_i830_private.i830_dev);
  1696. agp_put_bridge(bridge);
  1697. }
  1698. #ifdef CONFIG_PM
  1699. static int agp_intel_resume(struct pci_dev *pdev)
  1700. {
  1701. struct agp_bridge_data *bridge = pci_get_drvdata(pdev);
  1702. pci_restore_state(pdev);
  1703. /* We should restore our graphics device's config space,
  1704. * as host bridge (00:00) resumes before graphics device (02:00),
  1705. * then our access to its pci space can work right.
  1706. */
  1707. if (intel_i810_private.i810_dev)
  1708. pci_restore_state(intel_i810_private.i810_dev);
  1709. if (intel_i830_private.i830_dev)
  1710. pci_restore_state(intel_i830_private.i830_dev);
  1711. if (bridge->driver == &intel_generic_driver)
  1712. intel_configure();
  1713. else if (bridge->driver == &intel_850_driver)
  1714. intel_850_configure();
  1715. else if (bridge->driver == &intel_845_driver)
  1716. intel_845_configure();
  1717. else if (bridge->driver == &intel_830mp_driver)
  1718. intel_830mp_configure();
  1719. else if (bridge->driver == &intel_915_driver)
  1720. intel_i915_configure();
  1721. else if (bridge->driver == &intel_830_driver)
  1722. intel_i830_configure();
  1723. else if (bridge->driver == &intel_810_driver)
  1724. intel_i810_configure();
  1725. else if (bridge->driver == &intel_i965_driver)
  1726. intel_i915_configure();
  1727. return 0;
  1728. }
  1729. #endif
  1730. static struct pci_device_id agp_intel_pci_table[] = {
  1731. #define ID(x) \
  1732. { \
  1733. .class = (PCI_CLASS_BRIDGE_HOST << 8), \
  1734. .class_mask = ~0, \
  1735. .vendor = PCI_VENDOR_ID_INTEL, \
  1736. .device = x, \
  1737. .subvendor = PCI_ANY_ID, \
  1738. .subdevice = PCI_ANY_ID, \
  1739. }
  1740. ID(PCI_DEVICE_ID_INTEL_82443LX_0),
  1741. ID(PCI_DEVICE_ID_INTEL_82443BX_0),
  1742. ID(PCI_DEVICE_ID_INTEL_82443GX_0),
  1743. ID(PCI_DEVICE_ID_INTEL_82810_MC1),
  1744. ID(PCI_DEVICE_ID_INTEL_82810_MC3),
  1745. ID(PCI_DEVICE_ID_INTEL_82810E_MC),
  1746. ID(PCI_DEVICE_ID_INTEL_82815_MC),
  1747. ID(PCI_DEVICE_ID_INTEL_82820_HB),
  1748. ID(PCI_DEVICE_ID_INTEL_82820_UP_HB),
  1749. ID(PCI_DEVICE_ID_INTEL_82830_HB),
  1750. ID(PCI_DEVICE_ID_INTEL_82840_HB),
  1751. ID(PCI_DEVICE_ID_INTEL_82845_HB),
  1752. ID(PCI_DEVICE_ID_INTEL_82845G_HB),
  1753. ID(PCI_DEVICE_ID_INTEL_82850_HB),
  1754. ID(PCI_DEVICE_ID_INTEL_82855PM_HB),
  1755. ID(PCI_DEVICE_ID_INTEL_82855GM_HB),
  1756. ID(PCI_DEVICE_ID_INTEL_82860_HB),
  1757. ID(PCI_DEVICE_ID_INTEL_82865_HB),
  1758. ID(PCI_DEVICE_ID_INTEL_82875_HB),
  1759. ID(PCI_DEVICE_ID_INTEL_7505_0),
  1760. ID(PCI_DEVICE_ID_INTEL_7205_0),
  1761. ID(PCI_DEVICE_ID_INTEL_82915G_HB),
  1762. ID(PCI_DEVICE_ID_INTEL_82915GM_HB),
  1763. ID(PCI_DEVICE_ID_INTEL_82945G_HB),
  1764. ID(PCI_DEVICE_ID_INTEL_82945GM_HB),
  1765. ID(PCI_DEVICE_ID_INTEL_82946GZ_HB),
  1766. ID(PCI_DEVICE_ID_INTEL_82965G_1_HB),
  1767. ID(PCI_DEVICE_ID_INTEL_82965Q_HB),
  1768. ID(PCI_DEVICE_ID_INTEL_82965G_HB),
  1769. { }
  1770. };
  1771. MODULE_DEVICE_TABLE(pci, agp_intel_pci_table);
  1772. static struct pci_driver agp_intel_pci_driver = {
  1773. .name = "agpgart-intel",
  1774. .id_table = agp_intel_pci_table,
  1775. .probe = agp_intel_probe,
  1776. .remove = __devexit_p(agp_intel_remove),
  1777. #ifdef CONFIG_PM
  1778. .resume = agp_intel_resume,
  1779. #endif
  1780. };
  1781. static int __init agp_intel_init(void)
  1782. {
  1783. if (agp_off)
  1784. return -EINVAL;
  1785. return pci_register_driver(&agp_intel_pci_driver);
  1786. }
  1787. static void __exit agp_intel_cleanup(void)
  1788. {
  1789. pci_unregister_driver(&agp_intel_pci_driver);
  1790. }
  1791. module_init(agp_intel_init);
  1792. module_exit(agp_intel_cleanup);
  1793. MODULE_AUTHOR("Dave Jones <davej@codemonkey.org.uk>");
  1794. MODULE_LICENSE("GPL and additional rights");