nouveau_state.c 34 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131
  1. /*
  2. * Copyright 2005 Stephane Marchesin
  3. * Copyright 2008 Stuart Bennett
  4. * All Rights Reserved.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice (including the next
  14. * paragraph) shall be included in all copies or substantial portions of the
  15. * Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  18. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  19. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  20. * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  21. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  22. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  23. * DEALINGS IN THE SOFTWARE.
  24. */
  25. #include <linux/swab.h>
  26. #include <linux/slab.h>
  27. #include "drmP.h"
  28. #include "drm.h"
  29. #include "drm_sarea.h"
  30. #include "drm_crtc_helper.h"
  31. #include <linux/vgaarb.h>
  32. #include <linux/vga_switcheroo.h>
  33. #include "nouveau_drv.h"
  34. #include "nouveau_drm.h"
  35. #include "nouveau_fbcon.h"
  36. #include "nouveau_ramht.h"
  37. #include "nouveau_pm.h"
  38. #include "nv50_display.h"
  39. static void nouveau_stub_takedown(struct drm_device *dev) {}
  40. static int nouveau_stub_init(struct drm_device *dev) { return 0; }
  41. static int nouveau_init_engine_ptrs(struct drm_device *dev)
  42. {
  43. struct drm_nouveau_private *dev_priv = dev->dev_private;
  44. struct nouveau_engine *engine = &dev_priv->engine;
  45. switch (dev_priv->chipset & 0xf0) {
  46. case 0x00:
  47. engine->instmem.init = nv04_instmem_init;
  48. engine->instmem.takedown = nv04_instmem_takedown;
  49. engine->instmem.suspend = nv04_instmem_suspend;
  50. engine->instmem.resume = nv04_instmem_resume;
  51. engine->instmem.get = nv04_instmem_get;
  52. engine->instmem.put = nv04_instmem_put;
  53. engine->instmem.map = nv04_instmem_map;
  54. engine->instmem.unmap = nv04_instmem_unmap;
  55. engine->instmem.flush = nv04_instmem_flush;
  56. engine->mc.init = nv04_mc_init;
  57. engine->mc.takedown = nv04_mc_takedown;
  58. engine->timer.init = nv04_timer_init;
  59. engine->timer.read = nv04_timer_read;
  60. engine->timer.takedown = nv04_timer_takedown;
  61. engine->fb.init = nv04_fb_init;
  62. engine->fb.takedown = nv04_fb_takedown;
  63. engine->fifo.channels = 16;
  64. engine->fifo.init = nv04_fifo_init;
  65. engine->fifo.takedown = nv04_fifo_fini;
  66. engine->fifo.disable = nv04_fifo_disable;
  67. engine->fifo.enable = nv04_fifo_enable;
  68. engine->fifo.reassign = nv04_fifo_reassign;
  69. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  70. engine->fifo.channel_id = nv04_fifo_channel_id;
  71. engine->fifo.create_context = nv04_fifo_create_context;
  72. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  73. engine->fifo.load_context = nv04_fifo_load_context;
  74. engine->fifo.unload_context = nv04_fifo_unload_context;
  75. engine->display.early_init = nv04_display_early_init;
  76. engine->display.late_takedown = nv04_display_late_takedown;
  77. engine->display.create = nv04_display_create;
  78. engine->display.init = nv04_display_init;
  79. engine->display.destroy = nv04_display_destroy;
  80. engine->gpio.init = nouveau_stub_init;
  81. engine->gpio.takedown = nouveau_stub_takedown;
  82. engine->gpio.get = NULL;
  83. engine->gpio.set = NULL;
  84. engine->gpio.irq_enable = NULL;
  85. engine->pm.clock_get = nv04_pm_clock_get;
  86. engine->pm.clock_pre = nv04_pm_clock_pre;
  87. engine->pm.clock_set = nv04_pm_clock_set;
  88. engine->vram.init = nouveau_mem_detect;
  89. engine->vram.flags_valid = nouveau_mem_flags_valid;
  90. break;
  91. case 0x10:
  92. engine->instmem.init = nv04_instmem_init;
  93. engine->instmem.takedown = nv04_instmem_takedown;
  94. engine->instmem.suspend = nv04_instmem_suspend;
  95. engine->instmem.resume = nv04_instmem_resume;
  96. engine->instmem.get = nv04_instmem_get;
  97. engine->instmem.put = nv04_instmem_put;
  98. engine->instmem.map = nv04_instmem_map;
  99. engine->instmem.unmap = nv04_instmem_unmap;
  100. engine->instmem.flush = nv04_instmem_flush;
  101. engine->mc.init = nv04_mc_init;
  102. engine->mc.takedown = nv04_mc_takedown;
  103. engine->timer.init = nv04_timer_init;
  104. engine->timer.read = nv04_timer_read;
  105. engine->timer.takedown = nv04_timer_takedown;
  106. engine->fb.init = nv10_fb_init;
  107. engine->fb.takedown = nv10_fb_takedown;
  108. engine->fb.init_tile_region = nv10_fb_init_tile_region;
  109. engine->fb.set_tile_region = nv10_fb_set_tile_region;
  110. engine->fb.free_tile_region = nv10_fb_free_tile_region;
  111. engine->fifo.channels = 32;
  112. engine->fifo.init = nv10_fifo_init;
  113. engine->fifo.takedown = nv04_fifo_fini;
  114. engine->fifo.disable = nv04_fifo_disable;
  115. engine->fifo.enable = nv04_fifo_enable;
  116. engine->fifo.reassign = nv04_fifo_reassign;
  117. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  118. engine->fifo.channel_id = nv10_fifo_channel_id;
  119. engine->fifo.create_context = nv10_fifo_create_context;
  120. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  121. engine->fifo.load_context = nv10_fifo_load_context;
  122. engine->fifo.unload_context = nv10_fifo_unload_context;
  123. engine->display.early_init = nv04_display_early_init;
  124. engine->display.late_takedown = nv04_display_late_takedown;
  125. engine->display.create = nv04_display_create;
  126. engine->display.init = nv04_display_init;
  127. engine->display.destroy = nv04_display_destroy;
  128. engine->gpio.init = nouveau_stub_init;
  129. engine->gpio.takedown = nouveau_stub_takedown;
  130. engine->gpio.get = nv10_gpio_get;
  131. engine->gpio.set = nv10_gpio_set;
  132. engine->gpio.irq_enable = NULL;
  133. engine->pm.clock_get = nv04_pm_clock_get;
  134. engine->pm.clock_pre = nv04_pm_clock_pre;
  135. engine->pm.clock_set = nv04_pm_clock_set;
  136. engine->vram.init = nouveau_mem_detect;
  137. engine->vram.flags_valid = nouveau_mem_flags_valid;
  138. break;
  139. case 0x20:
  140. engine->instmem.init = nv04_instmem_init;
  141. engine->instmem.takedown = nv04_instmem_takedown;
  142. engine->instmem.suspend = nv04_instmem_suspend;
  143. engine->instmem.resume = nv04_instmem_resume;
  144. engine->instmem.get = nv04_instmem_get;
  145. engine->instmem.put = nv04_instmem_put;
  146. engine->instmem.map = nv04_instmem_map;
  147. engine->instmem.unmap = nv04_instmem_unmap;
  148. engine->instmem.flush = nv04_instmem_flush;
  149. engine->mc.init = nv04_mc_init;
  150. engine->mc.takedown = nv04_mc_takedown;
  151. engine->timer.init = nv04_timer_init;
  152. engine->timer.read = nv04_timer_read;
  153. engine->timer.takedown = nv04_timer_takedown;
  154. engine->fb.init = nv10_fb_init;
  155. engine->fb.takedown = nv10_fb_takedown;
  156. engine->fb.init_tile_region = nv10_fb_init_tile_region;
  157. engine->fb.set_tile_region = nv10_fb_set_tile_region;
  158. engine->fb.free_tile_region = nv10_fb_free_tile_region;
  159. engine->fifo.channels = 32;
  160. engine->fifo.init = nv10_fifo_init;
  161. engine->fifo.takedown = nv04_fifo_fini;
  162. engine->fifo.disable = nv04_fifo_disable;
  163. engine->fifo.enable = nv04_fifo_enable;
  164. engine->fifo.reassign = nv04_fifo_reassign;
  165. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  166. engine->fifo.channel_id = nv10_fifo_channel_id;
  167. engine->fifo.create_context = nv10_fifo_create_context;
  168. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  169. engine->fifo.load_context = nv10_fifo_load_context;
  170. engine->fifo.unload_context = nv10_fifo_unload_context;
  171. engine->display.early_init = nv04_display_early_init;
  172. engine->display.late_takedown = nv04_display_late_takedown;
  173. engine->display.create = nv04_display_create;
  174. engine->display.init = nv04_display_init;
  175. engine->display.destroy = nv04_display_destroy;
  176. engine->gpio.init = nouveau_stub_init;
  177. engine->gpio.takedown = nouveau_stub_takedown;
  178. engine->gpio.get = nv10_gpio_get;
  179. engine->gpio.set = nv10_gpio_set;
  180. engine->gpio.irq_enable = NULL;
  181. engine->pm.clock_get = nv04_pm_clock_get;
  182. engine->pm.clock_pre = nv04_pm_clock_pre;
  183. engine->pm.clock_set = nv04_pm_clock_set;
  184. engine->vram.init = nouveau_mem_detect;
  185. engine->vram.flags_valid = nouveau_mem_flags_valid;
  186. break;
  187. case 0x30:
  188. engine->instmem.init = nv04_instmem_init;
  189. engine->instmem.takedown = nv04_instmem_takedown;
  190. engine->instmem.suspend = nv04_instmem_suspend;
  191. engine->instmem.resume = nv04_instmem_resume;
  192. engine->instmem.get = nv04_instmem_get;
  193. engine->instmem.put = nv04_instmem_put;
  194. engine->instmem.map = nv04_instmem_map;
  195. engine->instmem.unmap = nv04_instmem_unmap;
  196. engine->instmem.flush = nv04_instmem_flush;
  197. engine->mc.init = nv04_mc_init;
  198. engine->mc.takedown = nv04_mc_takedown;
  199. engine->timer.init = nv04_timer_init;
  200. engine->timer.read = nv04_timer_read;
  201. engine->timer.takedown = nv04_timer_takedown;
  202. engine->fb.init = nv30_fb_init;
  203. engine->fb.takedown = nv30_fb_takedown;
  204. engine->fb.init_tile_region = nv30_fb_init_tile_region;
  205. engine->fb.set_tile_region = nv10_fb_set_tile_region;
  206. engine->fb.free_tile_region = nv30_fb_free_tile_region;
  207. engine->fifo.channels = 32;
  208. engine->fifo.init = nv10_fifo_init;
  209. engine->fifo.takedown = nv04_fifo_fini;
  210. engine->fifo.disable = nv04_fifo_disable;
  211. engine->fifo.enable = nv04_fifo_enable;
  212. engine->fifo.reassign = nv04_fifo_reassign;
  213. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  214. engine->fifo.channel_id = nv10_fifo_channel_id;
  215. engine->fifo.create_context = nv10_fifo_create_context;
  216. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  217. engine->fifo.load_context = nv10_fifo_load_context;
  218. engine->fifo.unload_context = nv10_fifo_unload_context;
  219. engine->display.early_init = nv04_display_early_init;
  220. engine->display.late_takedown = nv04_display_late_takedown;
  221. engine->display.create = nv04_display_create;
  222. engine->display.init = nv04_display_init;
  223. engine->display.destroy = nv04_display_destroy;
  224. engine->gpio.init = nouveau_stub_init;
  225. engine->gpio.takedown = nouveau_stub_takedown;
  226. engine->gpio.get = nv10_gpio_get;
  227. engine->gpio.set = nv10_gpio_set;
  228. engine->gpio.irq_enable = NULL;
  229. engine->pm.clock_get = nv04_pm_clock_get;
  230. engine->pm.clock_pre = nv04_pm_clock_pre;
  231. engine->pm.clock_set = nv04_pm_clock_set;
  232. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  233. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  234. engine->vram.init = nouveau_mem_detect;
  235. engine->vram.flags_valid = nouveau_mem_flags_valid;
  236. break;
  237. case 0x40:
  238. case 0x60:
  239. engine->instmem.init = nv04_instmem_init;
  240. engine->instmem.takedown = nv04_instmem_takedown;
  241. engine->instmem.suspend = nv04_instmem_suspend;
  242. engine->instmem.resume = nv04_instmem_resume;
  243. engine->instmem.get = nv04_instmem_get;
  244. engine->instmem.put = nv04_instmem_put;
  245. engine->instmem.map = nv04_instmem_map;
  246. engine->instmem.unmap = nv04_instmem_unmap;
  247. engine->instmem.flush = nv04_instmem_flush;
  248. engine->mc.init = nv40_mc_init;
  249. engine->mc.takedown = nv40_mc_takedown;
  250. engine->timer.init = nv04_timer_init;
  251. engine->timer.read = nv04_timer_read;
  252. engine->timer.takedown = nv04_timer_takedown;
  253. engine->fb.init = nv40_fb_init;
  254. engine->fb.takedown = nv40_fb_takedown;
  255. engine->fb.init_tile_region = nv30_fb_init_tile_region;
  256. engine->fb.set_tile_region = nv40_fb_set_tile_region;
  257. engine->fb.free_tile_region = nv30_fb_free_tile_region;
  258. engine->fifo.channels = 32;
  259. engine->fifo.init = nv40_fifo_init;
  260. engine->fifo.takedown = nv04_fifo_fini;
  261. engine->fifo.disable = nv04_fifo_disable;
  262. engine->fifo.enable = nv04_fifo_enable;
  263. engine->fifo.reassign = nv04_fifo_reassign;
  264. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  265. engine->fifo.channel_id = nv10_fifo_channel_id;
  266. engine->fifo.create_context = nv40_fifo_create_context;
  267. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  268. engine->fifo.load_context = nv40_fifo_load_context;
  269. engine->fifo.unload_context = nv40_fifo_unload_context;
  270. engine->display.early_init = nv04_display_early_init;
  271. engine->display.late_takedown = nv04_display_late_takedown;
  272. engine->display.create = nv04_display_create;
  273. engine->display.init = nv04_display_init;
  274. engine->display.destroy = nv04_display_destroy;
  275. engine->gpio.init = nouveau_stub_init;
  276. engine->gpio.takedown = nouveau_stub_takedown;
  277. engine->gpio.get = nv10_gpio_get;
  278. engine->gpio.set = nv10_gpio_set;
  279. engine->gpio.irq_enable = NULL;
  280. engine->pm.clock_get = nv04_pm_clock_get;
  281. engine->pm.clock_pre = nv04_pm_clock_pre;
  282. engine->pm.clock_set = nv04_pm_clock_set;
  283. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  284. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  285. engine->pm.temp_get = nv40_temp_get;
  286. engine->vram.init = nouveau_mem_detect;
  287. engine->vram.flags_valid = nouveau_mem_flags_valid;
  288. break;
  289. case 0x50:
  290. case 0x80: /* gotta love NVIDIA's consistency.. */
  291. case 0x90:
  292. case 0xA0:
  293. engine->instmem.init = nv50_instmem_init;
  294. engine->instmem.takedown = nv50_instmem_takedown;
  295. engine->instmem.suspend = nv50_instmem_suspend;
  296. engine->instmem.resume = nv50_instmem_resume;
  297. engine->instmem.get = nv50_instmem_get;
  298. engine->instmem.put = nv50_instmem_put;
  299. engine->instmem.map = nv50_instmem_map;
  300. engine->instmem.unmap = nv50_instmem_unmap;
  301. if (dev_priv->chipset == 0x50)
  302. engine->instmem.flush = nv50_instmem_flush;
  303. else
  304. engine->instmem.flush = nv84_instmem_flush;
  305. engine->mc.init = nv50_mc_init;
  306. engine->mc.takedown = nv50_mc_takedown;
  307. engine->timer.init = nv04_timer_init;
  308. engine->timer.read = nv04_timer_read;
  309. engine->timer.takedown = nv04_timer_takedown;
  310. engine->fb.init = nv50_fb_init;
  311. engine->fb.takedown = nv50_fb_takedown;
  312. engine->fifo.channels = 128;
  313. engine->fifo.init = nv50_fifo_init;
  314. engine->fifo.takedown = nv50_fifo_takedown;
  315. engine->fifo.disable = nv04_fifo_disable;
  316. engine->fifo.enable = nv04_fifo_enable;
  317. engine->fifo.reassign = nv04_fifo_reassign;
  318. engine->fifo.channel_id = nv50_fifo_channel_id;
  319. engine->fifo.create_context = nv50_fifo_create_context;
  320. engine->fifo.destroy_context = nv50_fifo_destroy_context;
  321. engine->fifo.load_context = nv50_fifo_load_context;
  322. engine->fifo.unload_context = nv50_fifo_unload_context;
  323. engine->fifo.tlb_flush = nv50_fifo_tlb_flush;
  324. engine->display.early_init = nv50_display_early_init;
  325. engine->display.late_takedown = nv50_display_late_takedown;
  326. engine->display.create = nv50_display_create;
  327. engine->display.init = nv50_display_init;
  328. engine->display.destroy = nv50_display_destroy;
  329. engine->gpio.init = nv50_gpio_init;
  330. engine->gpio.takedown = nv50_gpio_fini;
  331. engine->gpio.get = nv50_gpio_get;
  332. engine->gpio.set = nv50_gpio_set;
  333. engine->gpio.irq_register = nv50_gpio_irq_register;
  334. engine->gpio.irq_unregister = nv50_gpio_irq_unregister;
  335. engine->gpio.irq_enable = nv50_gpio_irq_enable;
  336. switch (dev_priv->chipset) {
  337. case 0x84:
  338. case 0x86:
  339. case 0x92:
  340. case 0x94:
  341. case 0x96:
  342. case 0x98:
  343. case 0xa0:
  344. case 0xaa:
  345. case 0xac:
  346. case 0x50:
  347. engine->pm.clock_get = nv50_pm_clock_get;
  348. engine->pm.clock_pre = nv50_pm_clock_pre;
  349. engine->pm.clock_set = nv50_pm_clock_set;
  350. break;
  351. default:
  352. engine->pm.clock_get = nva3_pm_clock_get;
  353. engine->pm.clock_pre = nva3_pm_clock_pre;
  354. engine->pm.clock_set = nva3_pm_clock_set;
  355. break;
  356. }
  357. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  358. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  359. if (dev_priv->chipset >= 0x84)
  360. engine->pm.temp_get = nv84_temp_get;
  361. else
  362. engine->pm.temp_get = nv40_temp_get;
  363. engine->vram.init = nv50_vram_init;
  364. engine->vram.get = nv50_vram_new;
  365. engine->vram.put = nv50_vram_del;
  366. engine->vram.flags_valid = nv50_vram_flags_valid;
  367. break;
  368. case 0xC0:
  369. engine->instmem.init = nvc0_instmem_init;
  370. engine->instmem.takedown = nvc0_instmem_takedown;
  371. engine->instmem.suspend = nvc0_instmem_suspend;
  372. engine->instmem.resume = nvc0_instmem_resume;
  373. engine->instmem.get = nv50_instmem_get;
  374. engine->instmem.put = nv50_instmem_put;
  375. engine->instmem.map = nv50_instmem_map;
  376. engine->instmem.unmap = nv50_instmem_unmap;
  377. engine->instmem.flush = nv84_instmem_flush;
  378. engine->mc.init = nv50_mc_init;
  379. engine->mc.takedown = nv50_mc_takedown;
  380. engine->timer.init = nv04_timer_init;
  381. engine->timer.read = nv04_timer_read;
  382. engine->timer.takedown = nv04_timer_takedown;
  383. engine->fb.init = nvc0_fb_init;
  384. engine->fb.takedown = nvc0_fb_takedown;
  385. engine->fifo.channels = 128;
  386. engine->fifo.init = nvc0_fifo_init;
  387. engine->fifo.takedown = nvc0_fifo_takedown;
  388. engine->fifo.disable = nvc0_fifo_disable;
  389. engine->fifo.enable = nvc0_fifo_enable;
  390. engine->fifo.reassign = nvc0_fifo_reassign;
  391. engine->fifo.channel_id = nvc0_fifo_channel_id;
  392. engine->fifo.create_context = nvc0_fifo_create_context;
  393. engine->fifo.destroy_context = nvc0_fifo_destroy_context;
  394. engine->fifo.load_context = nvc0_fifo_load_context;
  395. engine->fifo.unload_context = nvc0_fifo_unload_context;
  396. engine->display.early_init = nv50_display_early_init;
  397. engine->display.late_takedown = nv50_display_late_takedown;
  398. engine->display.create = nv50_display_create;
  399. engine->display.init = nv50_display_init;
  400. engine->display.destroy = nv50_display_destroy;
  401. engine->gpio.init = nv50_gpio_init;
  402. engine->gpio.takedown = nouveau_stub_takedown;
  403. engine->gpio.get = nv50_gpio_get;
  404. engine->gpio.set = nv50_gpio_set;
  405. engine->gpio.irq_register = nv50_gpio_irq_register;
  406. engine->gpio.irq_unregister = nv50_gpio_irq_unregister;
  407. engine->gpio.irq_enable = nv50_gpio_irq_enable;
  408. engine->vram.init = nvc0_vram_init;
  409. engine->vram.get = nvc0_vram_new;
  410. engine->vram.put = nv50_vram_del;
  411. engine->vram.flags_valid = nvc0_vram_flags_valid;
  412. break;
  413. default:
  414. NV_ERROR(dev, "NV%02x unsupported\n", dev_priv->chipset);
  415. return 1;
  416. }
  417. return 0;
  418. }
  419. static unsigned int
  420. nouveau_vga_set_decode(void *priv, bool state)
  421. {
  422. struct drm_device *dev = priv;
  423. struct drm_nouveau_private *dev_priv = dev->dev_private;
  424. if (dev_priv->chipset >= 0x40)
  425. nv_wr32(dev, 0x88054, state);
  426. else
  427. nv_wr32(dev, 0x1854, state);
  428. if (state)
  429. return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
  430. VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  431. else
  432. return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  433. }
  434. static int
  435. nouveau_card_init_channel(struct drm_device *dev)
  436. {
  437. struct drm_nouveau_private *dev_priv = dev->dev_private;
  438. int ret;
  439. ret = nouveau_channel_alloc(dev, &dev_priv->channel,
  440. (struct drm_file *)-2, NvDmaFB, NvDmaTT);
  441. if (ret)
  442. return ret;
  443. mutex_unlock(&dev_priv->channel->mutex);
  444. return 0;
  445. }
  446. static void nouveau_switcheroo_set_state(struct pci_dev *pdev,
  447. enum vga_switcheroo_state state)
  448. {
  449. struct drm_device *dev = pci_get_drvdata(pdev);
  450. pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
  451. if (state == VGA_SWITCHEROO_ON) {
  452. printk(KERN_ERR "VGA switcheroo: switched nouveau on\n");
  453. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  454. nouveau_pci_resume(pdev);
  455. drm_kms_helper_poll_enable(dev);
  456. dev->switch_power_state = DRM_SWITCH_POWER_ON;
  457. } else {
  458. printk(KERN_ERR "VGA switcheroo: switched nouveau off\n");
  459. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  460. drm_kms_helper_poll_disable(dev);
  461. nouveau_pci_suspend(pdev, pmm);
  462. dev->switch_power_state = DRM_SWITCH_POWER_OFF;
  463. }
  464. }
  465. static void nouveau_switcheroo_reprobe(struct pci_dev *pdev)
  466. {
  467. struct drm_device *dev = pci_get_drvdata(pdev);
  468. nouveau_fbcon_output_poll_changed(dev);
  469. }
  470. static bool nouveau_switcheroo_can_switch(struct pci_dev *pdev)
  471. {
  472. struct drm_device *dev = pci_get_drvdata(pdev);
  473. bool can_switch;
  474. spin_lock(&dev->count_lock);
  475. can_switch = (dev->open_count == 0);
  476. spin_unlock(&dev->count_lock);
  477. return can_switch;
  478. }
  479. int
  480. nouveau_card_init(struct drm_device *dev)
  481. {
  482. struct drm_nouveau_private *dev_priv = dev->dev_private;
  483. struct nouveau_engine *engine;
  484. int ret, e;
  485. vga_client_register(dev->pdev, dev, NULL, nouveau_vga_set_decode);
  486. vga_switcheroo_register_client(dev->pdev, nouveau_switcheroo_set_state,
  487. nouveau_switcheroo_reprobe,
  488. nouveau_switcheroo_can_switch);
  489. /* Initialise internal driver API hooks */
  490. ret = nouveau_init_engine_ptrs(dev);
  491. if (ret)
  492. goto out;
  493. engine = &dev_priv->engine;
  494. spin_lock_init(&dev_priv->channels.lock);
  495. spin_lock_init(&dev_priv->tile.lock);
  496. spin_lock_init(&dev_priv->context_switch_lock);
  497. spin_lock_init(&dev_priv->vm_lock);
  498. /* Make the CRTCs and I2C buses accessible */
  499. ret = engine->display.early_init(dev);
  500. if (ret)
  501. goto out;
  502. /* Parse BIOS tables / Run init tables if card not POSTed */
  503. ret = nouveau_bios_init(dev);
  504. if (ret)
  505. goto out_display_early;
  506. nouveau_pm_init(dev);
  507. ret = nouveau_mem_vram_init(dev);
  508. if (ret)
  509. goto out_bios;
  510. ret = nouveau_gpuobj_init(dev);
  511. if (ret)
  512. goto out_vram;
  513. ret = engine->instmem.init(dev);
  514. if (ret)
  515. goto out_gpuobj;
  516. ret = nouveau_mem_gart_init(dev);
  517. if (ret)
  518. goto out_instmem;
  519. /* PMC */
  520. ret = engine->mc.init(dev);
  521. if (ret)
  522. goto out_gart;
  523. /* PGPIO */
  524. ret = engine->gpio.init(dev);
  525. if (ret)
  526. goto out_mc;
  527. /* PTIMER */
  528. ret = engine->timer.init(dev);
  529. if (ret)
  530. goto out_gpio;
  531. /* PFB */
  532. ret = engine->fb.init(dev);
  533. if (ret)
  534. goto out_timer;
  535. switch (dev_priv->card_type) {
  536. case NV_04:
  537. nv04_graph_create(dev);
  538. break;
  539. case NV_10:
  540. nv10_graph_create(dev);
  541. break;
  542. case NV_20:
  543. case NV_30:
  544. nv20_graph_create(dev);
  545. break;
  546. case NV_40:
  547. nv40_graph_create(dev);
  548. break;
  549. case NV_50:
  550. nv50_graph_create(dev);
  551. break;
  552. case NV_C0:
  553. nvc0_graph_create(dev);
  554. break;
  555. default:
  556. break;
  557. }
  558. switch (dev_priv->chipset) {
  559. case 0x84:
  560. case 0x86:
  561. case 0x92:
  562. case 0x94:
  563. case 0x96:
  564. case 0xa0:
  565. nv84_crypt_create(dev);
  566. break;
  567. }
  568. switch (dev_priv->card_type) {
  569. case NV_50:
  570. switch (dev_priv->chipset) {
  571. case 0xa3:
  572. case 0xa5:
  573. case 0xa8:
  574. case 0xaf:
  575. nva3_copy_create(dev);
  576. break;
  577. }
  578. break;
  579. case NV_C0:
  580. nvc0_copy_create(dev, 0);
  581. nvc0_copy_create(dev, 1);
  582. break;
  583. default:
  584. break;
  585. }
  586. if (dev_priv->card_type == NV_40)
  587. nv40_mpeg_create(dev);
  588. if (!nouveau_noaccel) {
  589. for (e = 0; e < NVOBJ_ENGINE_NR; e++) {
  590. if (dev_priv->eng[e]) {
  591. ret = dev_priv->eng[e]->init(dev, e);
  592. if (ret)
  593. goto out_engine;
  594. }
  595. }
  596. /* PFIFO */
  597. ret = engine->fifo.init(dev);
  598. if (ret)
  599. goto out_engine;
  600. }
  601. ret = engine->display.create(dev);
  602. if (ret)
  603. goto out_fifo;
  604. ret = drm_vblank_init(dev, nv_two_heads(dev) ? 2 : 1);
  605. if (ret)
  606. goto out_vblank;
  607. ret = nouveau_irq_init(dev);
  608. if (ret)
  609. goto out_vblank;
  610. /* what about PVIDEO/PCRTC/PRAMDAC etc? */
  611. if (dev_priv->eng[NVOBJ_ENGINE_GR]) {
  612. ret = nouveau_fence_init(dev);
  613. if (ret)
  614. goto out_irq;
  615. ret = nouveau_card_init_channel(dev);
  616. if (ret)
  617. goto out_fence;
  618. }
  619. nouveau_fbcon_init(dev);
  620. drm_kms_helper_poll_init(dev);
  621. return 0;
  622. out_fence:
  623. nouveau_fence_fini(dev);
  624. out_irq:
  625. nouveau_irq_fini(dev);
  626. out_vblank:
  627. drm_vblank_cleanup(dev);
  628. engine->display.destroy(dev);
  629. out_fifo:
  630. if (!nouveau_noaccel)
  631. engine->fifo.takedown(dev);
  632. out_engine:
  633. if (!nouveau_noaccel) {
  634. for (e = e - 1; e >= 0; e--) {
  635. if (!dev_priv->eng[e])
  636. continue;
  637. dev_priv->eng[e]->fini(dev, e);
  638. dev_priv->eng[e]->destroy(dev,e );
  639. }
  640. }
  641. engine->fb.takedown(dev);
  642. out_timer:
  643. engine->timer.takedown(dev);
  644. out_gpio:
  645. engine->gpio.takedown(dev);
  646. out_mc:
  647. engine->mc.takedown(dev);
  648. out_gart:
  649. nouveau_mem_gart_fini(dev);
  650. out_instmem:
  651. engine->instmem.takedown(dev);
  652. out_gpuobj:
  653. nouveau_gpuobj_takedown(dev);
  654. out_vram:
  655. nouveau_mem_vram_fini(dev);
  656. out_bios:
  657. nouveau_pm_fini(dev);
  658. nouveau_bios_takedown(dev);
  659. out_display_early:
  660. engine->display.late_takedown(dev);
  661. out:
  662. vga_client_register(dev->pdev, NULL, NULL, NULL);
  663. return ret;
  664. }
  665. static void nouveau_card_takedown(struct drm_device *dev)
  666. {
  667. struct drm_nouveau_private *dev_priv = dev->dev_private;
  668. struct nouveau_engine *engine = &dev_priv->engine;
  669. int e;
  670. if (dev_priv->channel) {
  671. nouveau_fence_fini(dev);
  672. nouveau_channel_put_unlocked(&dev_priv->channel);
  673. }
  674. if (!nouveau_noaccel) {
  675. engine->fifo.takedown(dev);
  676. for (e = NVOBJ_ENGINE_NR - 1; e >= 0; e--) {
  677. if (dev_priv->eng[e]) {
  678. dev_priv->eng[e]->fini(dev, e);
  679. dev_priv->eng[e]->destroy(dev,e );
  680. }
  681. }
  682. }
  683. engine->fb.takedown(dev);
  684. engine->timer.takedown(dev);
  685. engine->gpio.takedown(dev);
  686. engine->mc.takedown(dev);
  687. engine->display.late_takedown(dev);
  688. mutex_lock(&dev->struct_mutex);
  689. ttm_bo_clean_mm(&dev_priv->ttm.bdev, TTM_PL_VRAM);
  690. ttm_bo_clean_mm(&dev_priv->ttm.bdev, TTM_PL_TT);
  691. mutex_unlock(&dev->struct_mutex);
  692. nouveau_mem_gart_fini(dev);
  693. engine->instmem.takedown(dev);
  694. nouveau_gpuobj_takedown(dev);
  695. nouveau_mem_vram_fini(dev);
  696. nouveau_irq_fini(dev);
  697. drm_vblank_cleanup(dev);
  698. nouveau_pm_fini(dev);
  699. nouveau_bios_takedown(dev);
  700. vga_client_register(dev->pdev, NULL, NULL, NULL);
  701. }
  702. /* here a client dies, release the stuff that was allocated for its
  703. * file_priv */
  704. void nouveau_preclose(struct drm_device *dev, struct drm_file *file_priv)
  705. {
  706. nouveau_channel_cleanup(dev, file_priv);
  707. }
  708. /* first module load, setup the mmio/fb mapping */
  709. /* KMS: we need mmio at load time, not when the first drm client opens. */
  710. int nouveau_firstopen(struct drm_device *dev)
  711. {
  712. return 0;
  713. }
  714. /* if we have an OF card, copy vbios to RAMIN */
  715. static void nouveau_OF_copy_vbios_to_ramin(struct drm_device *dev)
  716. {
  717. #if defined(__powerpc__)
  718. int size, i;
  719. const uint32_t *bios;
  720. struct device_node *dn = pci_device_to_OF_node(dev->pdev);
  721. if (!dn) {
  722. NV_INFO(dev, "Unable to get the OF node\n");
  723. return;
  724. }
  725. bios = of_get_property(dn, "NVDA,BMP", &size);
  726. if (bios) {
  727. for (i = 0; i < size; i += 4)
  728. nv_wi32(dev, i, bios[i/4]);
  729. NV_INFO(dev, "OF bios successfully copied (%d bytes)\n", size);
  730. } else {
  731. NV_INFO(dev, "Unable to get the OF bios\n");
  732. }
  733. #endif
  734. }
  735. static struct apertures_struct *nouveau_get_apertures(struct drm_device *dev)
  736. {
  737. struct pci_dev *pdev = dev->pdev;
  738. struct apertures_struct *aper = alloc_apertures(3);
  739. if (!aper)
  740. return NULL;
  741. aper->ranges[0].base = pci_resource_start(pdev, 1);
  742. aper->ranges[0].size = pci_resource_len(pdev, 1);
  743. aper->count = 1;
  744. if (pci_resource_len(pdev, 2)) {
  745. aper->ranges[aper->count].base = pci_resource_start(pdev, 2);
  746. aper->ranges[aper->count].size = pci_resource_len(pdev, 2);
  747. aper->count++;
  748. }
  749. if (pci_resource_len(pdev, 3)) {
  750. aper->ranges[aper->count].base = pci_resource_start(pdev, 3);
  751. aper->ranges[aper->count].size = pci_resource_len(pdev, 3);
  752. aper->count++;
  753. }
  754. return aper;
  755. }
  756. static int nouveau_remove_conflicting_drivers(struct drm_device *dev)
  757. {
  758. struct drm_nouveau_private *dev_priv = dev->dev_private;
  759. bool primary = false;
  760. dev_priv->apertures = nouveau_get_apertures(dev);
  761. if (!dev_priv->apertures)
  762. return -ENOMEM;
  763. #ifdef CONFIG_X86
  764. primary = dev->pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
  765. #endif
  766. remove_conflicting_framebuffers(dev_priv->apertures, "nouveaufb", primary);
  767. return 0;
  768. }
  769. int nouveau_load(struct drm_device *dev, unsigned long flags)
  770. {
  771. struct drm_nouveau_private *dev_priv;
  772. uint32_t reg0;
  773. resource_size_t mmio_start_offs;
  774. int ret;
  775. dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
  776. if (!dev_priv) {
  777. ret = -ENOMEM;
  778. goto err_out;
  779. }
  780. dev->dev_private = dev_priv;
  781. dev_priv->dev = dev;
  782. dev_priv->flags = flags & NOUVEAU_FLAGS;
  783. NV_DEBUG(dev, "vendor: 0x%X device: 0x%X class: 0x%X\n",
  784. dev->pci_vendor, dev->pci_device, dev->pdev->class);
  785. /* resource 0 is mmio regs */
  786. /* resource 1 is linear FB */
  787. /* resource 2 is RAMIN (mmio regs + 0x1000000) */
  788. /* resource 6 is bios */
  789. /* map the mmio regs */
  790. mmio_start_offs = pci_resource_start(dev->pdev, 0);
  791. dev_priv->mmio = ioremap(mmio_start_offs, 0x00800000);
  792. if (!dev_priv->mmio) {
  793. NV_ERROR(dev, "Unable to initialize the mmio mapping. "
  794. "Please report your setup to " DRIVER_EMAIL "\n");
  795. ret = -EINVAL;
  796. goto err_priv;
  797. }
  798. NV_DEBUG(dev, "regs mapped ok at 0x%llx\n",
  799. (unsigned long long)mmio_start_offs);
  800. #ifdef __BIG_ENDIAN
  801. /* Put the card in BE mode if it's not */
  802. if (nv_rd32(dev, NV03_PMC_BOOT_1))
  803. nv_wr32(dev, NV03_PMC_BOOT_1, 0x00000001);
  804. DRM_MEMORYBARRIER();
  805. #endif
  806. /* Time to determine the card architecture */
  807. reg0 = nv_rd32(dev, NV03_PMC_BOOT_0);
  808. dev_priv->stepping = 0; /* XXX: add stepping for pre-NV10? */
  809. /* We're dealing with >=NV10 */
  810. if ((reg0 & 0x0f000000) > 0) {
  811. /* Bit 27-20 contain the architecture in hex */
  812. dev_priv->chipset = (reg0 & 0xff00000) >> 20;
  813. dev_priv->stepping = (reg0 & 0xff);
  814. /* NV04 or NV05 */
  815. } else if ((reg0 & 0xff00fff0) == 0x20004000) {
  816. if (reg0 & 0x00f00000)
  817. dev_priv->chipset = 0x05;
  818. else
  819. dev_priv->chipset = 0x04;
  820. } else
  821. dev_priv->chipset = 0xff;
  822. switch (dev_priv->chipset & 0xf0) {
  823. case 0x00:
  824. case 0x10:
  825. case 0x20:
  826. case 0x30:
  827. dev_priv->card_type = dev_priv->chipset & 0xf0;
  828. break;
  829. case 0x40:
  830. case 0x60:
  831. dev_priv->card_type = NV_40;
  832. break;
  833. case 0x50:
  834. case 0x80:
  835. case 0x90:
  836. case 0xa0:
  837. dev_priv->card_type = NV_50;
  838. break;
  839. case 0xc0:
  840. dev_priv->card_type = NV_C0;
  841. break;
  842. default:
  843. NV_INFO(dev, "Unsupported chipset 0x%08x\n", reg0);
  844. ret = -EINVAL;
  845. goto err_mmio;
  846. }
  847. NV_INFO(dev, "Detected an NV%2x generation card (0x%08x)\n",
  848. dev_priv->card_type, reg0);
  849. ret = nouveau_remove_conflicting_drivers(dev);
  850. if (ret)
  851. goto err_mmio;
  852. /* Map PRAMIN BAR, or on older cards, the aperture within BAR0 */
  853. if (dev_priv->card_type >= NV_40) {
  854. int ramin_bar = 2;
  855. if (pci_resource_len(dev->pdev, ramin_bar) == 0)
  856. ramin_bar = 3;
  857. dev_priv->ramin_size = pci_resource_len(dev->pdev, ramin_bar);
  858. dev_priv->ramin =
  859. ioremap(pci_resource_start(dev->pdev, ramin_bar),
  860. dev_priv->ramin_size);
  861. if (!dev_priv->ramin) {
  862. NV_ERROR(dev, "Failed to PRAMIN BAR");
  863. ret = -ENOMEM;
  864. goto err_mmio;
  865. }
  866. } else {
  867. dev_priv->ramin_size = 1 * 1024 * 1024;
  868. dev_priv->ramin = ioremap(mmio_start_offs + NV_RAMIN,
  869. dev_priv->ramin_size);
  870. if (!dev_priv->ramin) {
  871. NV_ERROR(dev, "Failed to map BAR0 PRAMIN.\n");
  872. ret = -ENOMEM;
  873. goto err_mmio;
  874. }
  875. }
  876. nouveau_OF_copy_vbios_to_ramin(dev);
  877. /* Special flags */
  878. if (dev->pci_device == 0x01a0)
  879. dev_priv->flags |= NV_NFORCE;
  880. else if (dev->pci_device == 0x01f0)
  881. dev_priv->flags |= NV_NFORCE2;
  882. /* For kernel modesetting, init card now and bring up fbcon */
  883. ret = nouveau_card_init(dev);
  884. if (ret)
  885. goto err_ramin;
  886. return 0;
  887. err_ramin:
  888. iounmap(dev_priv->ramin);
  889. err_mmio:
  890. iounmap(dev_priv->mmio);
  891. err_priv:
  892. kfree(dev_priv);
  893. dev->dev_private = NULL;
  894. err_out:
  895. return ret;
  896. }
  897. void nouveau_lastclose(struct drm_device *dev)
  898. {
  899. vga_switcheroo_process_delayed_switch();
  900. }
  901. int nouveau_unload(struct drm_device *dev)
  902. {
  903. struct drm_nouveau_private *dev_priv = dev->dev_private;
  904. struct nouveau_engine *engine = &dev_priv->engine;
  905. drm_kms_helper_poll_fini(dev);
  906. nouveau_fbcon_fini(dev);
  907. engine->display.destroy(dev);
  908. nouveau_card_takedown(dev);
  909. iounmap(dev_priv->mmio);
  910. iounmap(dev_priv->ramin);
  911. kfree(dev_priv);
  912. dev->dev_private = NULL;
  913. return 0;
  914. }
  915. int nouveau_ioctl_getparam(struct drm_device *dev, void *data,
  916. struct drm_file *file_priv)
  917. {
  918. struct drm_nouveau_private *dev_priv = dev->dev_private;
  919. struct drm_nouveau_getparam *getparam = data;
  920. switch (getparam->param) {
  921. case NOUVEAU_GETPARAM_CHIPSET_ID:
  922. getparam->value = dev_priv->chipset;
  923. break;
  924. case NOUVEAU_GETPARAM_PCI_VENDOR:
  925. getparam->value = dev->pci_vendor;
  926. break;
  927. case NOUVEAU_GETPARAM_PCI_DEVICE:
  928. getparam->value = dev->pci_device;
  929. break;
  930. case NOUVEAU_GETPARAM_BUS_TYPE:
  931. if (drm_pci_device_is_agp(dev))
  932. getparam->value = NV_AGP;
  933. else if (drm_pci_device_is_pcie(dev))
  934. getparam->value = NV_PCIE;
  935. else
  936. getparam->value = NV_PCI;
  937. break;
  938. case NOUVEAU_GETPARAM_FB_SIZE:
  939. getparam->value = dev_priv->fb_available_size;
  940. break;
  941. case NOUVEAU_GETPARAM_AGP_SIZE:
  942. getparam->value = dev_priv->gart_info.aper_size;
  943. break;
  944. case NOUVEAU_GETPARAM_VM_VRAM_BASE:
  945. getparam->value = 0; /* deprecated */
  946. break;
  947. case NOUVEAU_GETPARAM_PTIMER_TIME:
  948. getparam->value = dev_priv->engine.timer.read(dev);
  949. break;
  950. case NOUVEAU_GETPARAM_HAS_BO_USAGE:
  951. getparam->value = 1;
  952. break;
  953. case NOUVEAU_GETPARAM_HAS_PAGEFLIP:
  954. getparam->value = 1;
  955. break;
  956. case NOUVEAU_GETPARAM_GRAPH_UNITS:
  957. /* NV40 and NV50 versions are quite different, but register
  958. * address is the same. User is supposed to know the card
  959. * family anyway... */
  960. if (dev_priv->chipset >= 0x40) {
  961. getparam->value = nv_rd32(dev, NV40_PMC_GRAPH_UNITS);
  962. break;
  963. }
  964. /* FALLTHRU */
  965. default:
  966. NV_DEBUG(dev, "unknown parameter %lld\n", getparam->param);
  967. return -EINVAL;
  968. }
  969. return 0;
  970. }
  971. int
  972. nouveau_ioctl_setparam(struct drm_device *dev, void *data,
  973. struct drm_file *file_priv)
  974. {
  975. struct drm_nouveau_setparam *setparam = data;
  976. switch (setparam->param) {
  977. default:
  978. NV_DEBUG(dev, "unknown parameter %lld\n", setparam->param);
  979. return -EINVAL;
  980. }
  981. return 0;
  982. }
  983. /* Wait until (value(reg) & mask) == val, up until timeout has hit */
  984. bool
  985. nouveau_wait_eq(struct drm_device *dev, uint64_t timeout,
  986. uint32_t reg, uint32_t mask, uint32_t val)
  987. {
  988. struct drm_nouveau_private *dev_priv = dev->dev_private;
  989. struct nouveau_timer_engine *ptimer = &dev_priv->engine.timer;
  990. uint64_t start = ptimer->read(dev);
  991. do {
  992. if ((nv_rd32(dev, reg) & mask) == val)
  993. return true;
  994. } while (ptimer->read(dev) - start < timeout);
  995. return false;
  996. }
  997. /* Wait until (value(reg) & mask) != val, up until timeout has hit */
  998. bool
  999. nouveau_wait_ne(struct drm_device *dev, uint64_t timeout,
  1000. uint32_t reg, uint32_t mask, uint32_t val)
  1001. {
  1002. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1003. struct nouveau_timer_engine *ptimer = &dev_priv->engine.timer;
  1004. uint64_t start = ptimer->read(dev);
  1005. do {
  1006. if ((nv_rd32(dev, reg) & mask) != val)
  1007. return true;
  1008. } while (ptimer->read(dev) - start < timeout);
  1009. return false;
  1010. }
  1011. /* Waits for PGRAPH to go completely idle */
  1012. bool nouveau_wait_for_idle(struct drm_device *dev)
  1013. {
  1014. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1015. uint32_t mask = ~0;
  1016. if (dev_priv->card_type == NV_40)
  1017. mask &= ~NV40_PGRAPH_STATUS_SYNC_STALL;
  1018. if (!nv_wait(dev, NV04_PGRAPH_STATUS, mask, 0)) {
  1019. NV_ERROR(dev, "PGRAPH idle timed out with status 0x%08x\n",
  1020. nv_rd32(dev, NV04_PGRAPH_STATUS));
  1021. return false;
  1022. }
  1023. return true;
  1024. }