intel_display.c 177 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239
  1. /*
  2. * Copyright © 2006-2007 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  21. * DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. */
  26. #include <linux/module.h>
  27. #include <linux/input.h>
  28. #include <linux/i2c.h>
  29. #include <linux/kernel.h>
  30. #include <linux/slab.h>
  31. #include <linux/vgaarb.h>
  32. #include "drmP.h"
  33. #include "intel_drv.h"
  34. #include "i915_drm.h"
  35. #include "i915_drv.h"
  36. #include "i915_trace.h"
  37. #include "drm_dp_helper.h"
  38. #include "drm_crtc_helper.h"
  39. #define HAS_eDP (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
  40. bool intel_pipe_has_type (struct drm_crtc *crtc, int type);
  41. static void intel_update_watermarks(struct drm_device *dev);
  42. static void intel_increase_pllclock(struct drm_crtc *crtc);
  43. static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
  44. typedef struct {
  45. /* given values */
  46. int n;
  47. int m1, m2;
  48. int p1, p2;
  49. /* derived values */
  50. int dot;
  51. int vco;
  52. int m;
  53. int p;
  54. } intel_clock_t;
  55. typedef struct {
  56. int min, max;
  57. } intel_range_t;
  58. typedef struct {
  59. int dot_limit;
  60. int p2_slow, p2_fast;
  61. } intel_p2_t;
  62. #define INTEL_P2_NUM 2
  63. typedef struct intel_limit intel_limit_t;
  64. struct intel_limit {
  65. intel_range_t dot, vco, n, m, m1, m2, p, p1;
  66. intel_p2_t p2;
  67. bool (* find_pll)(const intel_limit_t *, struct drm_crtc *,
  68. int, int, intel_clock_t *);
  69. };
  70. #define I8XX_DOT_MIN 25000
  71. #define I8XX_DOT_MAX 350000
  72. #define I8XX_VCO_MIN 930000
  73. #define I8XX_VCO_MAX 1400000
  74. #define I8XX_N_MIN 3
  75. #define I8XX_N_MAX 16
  76. #define I8XX_M_MIN 96
  77. #define I8XX_M_MAX 140
  78. #define I8XX_M1_MIN 18
  79. #define I8XX_M1_MAX 26
  80. #define I8XX_M2_MIN 6
  81. #define I8XX_M2_MAX 16
  82. #define I8XX_P_MIN 4
  83. #define I8XX_P_MAX 128
  84. #define I8XX_P1_MIN 2
  85. #define I8XX_P1_MAX 33
  86. #define I8XX_P1_LVDS_MIN 1
  87. #define I8XX_P1_LVDS_MAX 6
  88. #define I8XX_P2_SLOW 4
  89. #define I8XX_P2_FAST 2
  90. #define I8XX_P2_LVDS_SLOW 14
  91. #define I8XX_P2_LVDS_FAST 7
  92. #define I8XX_P2_SLOW_LIMIT 165000
  93. #define I9XX_DOT_MIN 20000
  94. #define I9XX_DOT_MAX 400000
  95. #define I9XX_VCO_MIN 1400000
  96. #define I9XX_VCO_MAX 2800000
  97. #define PINEVIEW_VCO_MIN 1700000
  98. #define PINEVIEW_VCO_MAX 3500000
  99. #define I9XX_N_MIN 1
  100. #define I9XX_N_MAX 6
  101. /* Pineview's Ncounter is a ring counter */
  102. #define PINEVIEW_N_MIN 3
  103. #define PINEVIEW_N_MAX 6
  104. #define I9XX_M_MIN 70
  105. #define I9XX_M_MAX 120
  106. #define PINEVIEW_M_MIN 2
  107. #define PINEVIEW_M_MAX 256
  108. #define I9XX_M1_MIN 10
  109. #define I9XX_M1_MAX 22
  110. #define I9XX_M2_MIN 5
  111. #define I9XX_M2_MAX 9
  112. /* Pineview M1 is reserved, and must be 0 */
  113. #define PINEVIEW_M1_MIN 0
  114. #define PINEVIEW_M1_MAX 0
  115. #define PINEVIEW_M2_MIN 0
  116. #define PINEVIEW_M2_MAX 254
  117. #define I9XX_P_SDVO_DAC_MIN 5
  118. #define I9XX_P_SDVO_DAC_MAX 80
  119. #define I9XX_P_LVDS_MIN 7
  120. #define I9XX_P_LVDS_MAX 98
  121. #define PINEVIEW_P_LVDS_MIN 7
  122. #define PINEVIEW_P_LVDS_MAX 112
  123. #define I9XX_P1_MIN 1
  124. #define I9XX_P1_MAX 8
  125. #define I9XX_P2_SDVO_DAC_SLOW 10
  126. #define I9XX_P2_SDVO_DAC_FAST 5
  127. #define I9XX_P2_SDVO_DAC_SLOW_LIMIT 200000
  128. #define I9XX_P2_LVDS_SLOW 14
  129. #define I9XX_P2_LVDS_FAST 7
  130. #define I9XX_P2_LVDS_SLOW_LIMIT 112000
  131. /*The parameter is for SDVO on G4x platform*/
  132. #define G4X_DOT_SDVO_MIN 25000
  133. #define G4X_DOT_SDVO_MAX 270000
  134. #define G4X_VCO_MIN 1750000
  135. #define G4X_VCO_MAX 3500000
  136. #define G4X_N_SDVO_MIN 1
  137. #define G4X_N_SDVO_MAX 4
  138. #define G4X_M_SDVO_MIN 104
  139. #define G4X_M_SDVO_MAX 138
  140. #define G4X_M1_SDVO_MIN 17
  141. #define G4X_M1_SDVO_MAX 23
  142. #define G4X_M2_SDVO_MIN 5
  143. #define G4X_M2_SDVO_MAX 11
  144. #define G4X_P_SDVO_MIN 10
  145. #define G4X_P_SDVO_MAX 30
  146. #define G4X_P1_SDVO_MIN 1
  147. #define G4X_P1_SDVO_MAX 3
  148. #define G4X_P2_SDVO_SLOW 10
  149. #define G4X_P2_SDVO_FAST 10
  150. #define G4X_P2_SDVO_LIMIT 270000
  151. /*The parameter is for HDMI_DAC on G4x platform*/
  152. #define G4X_DOT_HDMI_DAC_MIN 22000
  153. #define G4X_DOT_HDMI_DAC_MAX 400000
  154. #define G4X_N_HDMI_DAC_MIN 1
  155. #define G4X_N_HDMI_DAC_MAX 4
  156. #define G4X_M_HDMI_DAC_MIN 104
  157. #define G4X_M_HDMI_DAC_MAX 138
  158. #define G4X_M1_HDMI_DAC_MIN 16
  159. #define G4X_M1_HDMI_DAC_MAX 23
  160. #define G4X_M2_HDMI_DAC_MIN 5
  161. #define G4X_M2_HDMI_DAC_MAX 11
  162. #define G4X_P_HDMI_DAC_MIN 5
  163. #define G4X_P_HDMI_DAC_MAX 80
  164. #define G4X_P1_HDMI_DAC_MIN 1
  165. #define G4X_P1_HDMI_DAC_MAX 8
  166. #define G4X_P2_HDMI_DAC_SLOW 10
  167. #define G4X_P2_HDMI_DAC_FAST 5
  168. #define G4X_P2_HDMI_DAC_LIMIT 165000
  169. /*The parameter is for SINGLE_CHANNEL_LVDS on G4x platform*/
  170. #define G4X_DOT_SINGLE_CHANNEL_LVDS_MIN 20000
  171. #define G4X_DOT_SINGLE_CHANNEL_LVDS_MAX 115000
  172. #define G4X_N_SINGLE_CHANNEL_LVDS_MIN 1
  173. #define G4X_N_SINGLE_CHANNEL_LVDS_MAX 3
  174. #define G4X_M_SINGLE_CHANNEL_LVDS_MIN 104
  175. #define G4X_M_SINGLE_CHANNEL_LVDS_MAX 138
  176. #define G4X_M1_SINGLE_CHANNEL_LVDS_MIN 17
  177. #define G4X_M1_SINGLE_CHANNEL_LVDS_MAX 23
  178. #define G4X_M2_SINGLE_CHANNEL_LVDS_MIN 5
  179. #define G4X_M2_SINGLE_CHANNEL_LVDS_MAX 11
  180. #define G4X_P_SINGLE_CHANNEL_LVDS_MIN 28
  181. #define G4X_P_SINGLE_CHANNEL_LVDS_MAX 112
  182. #define G4X_P1_SINGLE_CHANNEL_LVDS_MIN 2
  183. #define G4X_P1_SINGLE_CHANNEL_LVDS_MAX 8
  184. #define G4X_P2_SINGLE_CHANNEL_LVDS_SLOW 14
  185. #define G4X_P2_SINGLE_CHANNEL_LVDS_FAST 14
  186. #define G4X_P2_SINGLE_CHANNEL_LVDS_LIMIT 0
  187. /*The parameter is for DUAL_CHANNEL_LVDS on G4x platform*/
  188. #define G4X_DOT_DUAL_CHANNEL_LVDS_MIN 80000
  189. #define G4X_DOT_DUAL_CHANNEL_LVDS_MAX 224000
  190. #define G4X_N_DUAL_CHANNEL_LVDS_MIN 1
  191. #define G4X_N_DUAL_CHANNEL_LVDS_MAX 3
  192. #define G4X_M_DUAL_CHANNEL_LVDS_MIN 104
  193. #define G4X_M_DUAL_CHANNEL_LVDS_MAX 138
  194. #define G4X_M1_DUAL_CHANNEL_LVDS_MIN 17
  195. #define G4X_M1_DUAL_CHANNEL_LVDS_MAX 23
  196. #define G4X_M2_DUAL_CHANNEL_LVDS_MIN 5
  197. #define G4X_M2_DUAL_CHANNEL_LVDS_MAX 11
  198. #define G4X_P_DUAL_CHANNEL_LVDS_MIN 14
  199. #define G4X_P_DUAL_CHANNEL_LVDS_MAX 42
  200. #define G4X_P1_DUAL_CHANNEL_LVDS_MIN 2
  201. #define G4X_P1_DUAL_CHANNEL_LVDS_MAX 6
  202. #define G4X_P2_DUAL_CHANNEL_LVDS_SLOW 7
  203. #define G4X_P2_DUAL_CHANNEL_LVDS_FAST 7
  204. #define G4X_P2_DUAL_CHANNEL_LVDS_LIMIT 0
  205. /*The parameter is for DISPLAY PORT on G4x platform*/
  206. #define G4X_DOT_DISPLAY_PORT_MIN 161670
  207. #define G4X_DOT_DISPLAY_PORT_MAX 227000
  208. #define G4X_N_DISPLAY_PORT_MIN 1
  209. #define G4X_N_DISPLAY_PORT_MAX 2
  210. #define G4X_M_DISPLAY_PORT_MIN 97
  211. #define G4X_M_DISPLAY_PORT_MAX 108
  212. #define G4X_M1_DISPLAY_PORT_MIN 0x10
  213. #define G4X_M1_DISPLAY_PORT_MAX 0x12
  214. #define G4X_M2_DISPLAY_PORT_MIN 0x05
  215. #define G4X_M2_DISPLAY_PORT_MAX 0x06
  216. #define G4X_P_DISPLAY_PORT_MIN 10
  217. #define G4X_P_DISPLAY_PORT_MAX 20
  218. #define G4X_P1_DISPLAY_PORT_MIN 1
  219. #define G4X_P1_DISPLAY_PORT_MAX 2
  220. #define G4X_P2_DISPLAY_PORT_SLOW 10
  221. #define G4X_P2_DISPLAY_PORT_FAST 10
  222. #define G4X_P2_DISPLAY_PORT_LIMIT 0
  223. /* Ironlake / Sandybridge */
  224. /* as we calculate clock using (register_value + 2) for
  225. N/M1/M2, so here the range value for them is (actual_value-2).
  226. */
  227. #define IRONLAKE_DOT_MIN 25000
  228. #define IRONLAKE_DOT_MAX 350000
  229. #define IRONLAKE_VCO_MIN 1760000
  230. #define IRONLAKE_VCO_MAX 3510000
  231. #define IRONLAKE_M1_MIN 12
  232. #define IRONLAKE_M1_MAX 22
  233. #define IRONLAKE_M2_MIN 5
  234. #define IRONLAKE_M2_MAX 9
  235. #define IRONLAKE_P2_DOT_LIMIT 225000 /* 225Mhz */
  236. /* We have parameter ranges for different type of outputs. */
  237. /* DAC & HDMI Refclk 120Mhz */
  238. #define IRONLAKE_DAC_N_MIN 1
  239. #define IRONLAKE_DAC_N_MAX 5
  240. #define IRONLAKE_DAC_M_MIN 79
  241. #define IRONLAKE_DAC_M_MAX 127
  242. #define IRONLAKE_DAC_P_MIN 5
  243. #define IRONLAKE_DAC_P_MAX 80
  244. #define IRONLAKE_DAC_P1_MIN 1
  245. #define IRONLAKE_DAC_P1_MAX 8
  246. #define IRONLAKE_DAC_P2_SLOW 10
  247. #define IRONLAKE_DAC_P2_FAST 5
  248. /* LVDS single-channel 120Mhz refclk */
  249. #define IRONLAKE_LVDS_S_N_MIN 1
  250. #define IRONLAKE_LVDS_S_N_MAX 3
  251. #define IRONLAKE_LVDS_S_M_MIN 79
  252. #define IRONLAKE_LVDS_S_M_MAX 118
  253. #define IRONLAKE_LVDS_S_P_MIN 28
  254. #define IRONLAKE_LVDS_S_P_MAX 112
  255. #define IRONLAKE_LVDS_S_P1_MIN 2
  256. #define IRONLAKE_LVDS_S_P1_MAX 8
  257. #define IRONLAKE_LVDS_S_P2_SLOW 14
  258. #define IRONLAKE_LVDS_S_P2_FAST 14
  259. /* LVDS dual-channel 120Mhz refclk */
  260. #define IRONLAKE_LVDS_D_N_MIN 1
  261. #define IRONLAKE_LVDS_D_N_MAX 3
  262. #define IRONLAKE_LVDS_D_M_MIN 79
  263. #define IRONLAKE_LVDS_D_M_MAX 127
  264. #define IRONLAKE_LVDS_D_P_MIN 14
  265. #define IRONLAKE_LVDS_D_P_MAX 56
  266. #define IRONLAKE_LVDS_D_P1_MIN 2
  267. #define IRONLAKE_LVDS_D_P1_MAX 8
  268. #define IRONLAKE_LVDS_D_P2_SLOW 7
  269. #define IRONLAKE_LVDS_D_P2_FAST 7
  270. /* LVDS single-channel 100Mhz refclk */
  271. #define IRONLAKE_LVDS_S_SSC_N_MIN 1
  272. #define IRONLAKE_LVDS_S_SSC_N_MAX 2
  273. #define IRONLAKE_LVDS_S_SSC_M_MIN 79
  274. #define IRONLAKE_LVDS_S_SSC_M_MAX 126
  275. #define IRONLAKE_LVDS_S_SSC_P_MIN 28
  276. #define IRONLAKE_LVDS_S_SSC_P_MAX 112
  277. #define IRONLAKE_LVDS_S_SSC_P1_MIN 2
  278. #define IRONLAKE_LVDS_S_SSC_P1_MAX 8
  279. #define IRONLAKE_LVDS_S_SSC_P2_SLOW 14
  280. #define IRONLAKE_LVDS_S_SSC_P2_FAST 14
  281. /* LVDS dual-channel 100Mhz refclk */
  282. #define IRONLAKE_LVDS_D_SSC_N_MIN 1
  283. #define IRONLAKE_LVDS_D_SSC_N_MAX 3
  284. #define IRONLAKE_LVDS_D_SSC_M_MIN 79
  285. #define IRONLAKE_LVDS_D_SSC_M_MAX 126
  286. #define IRONLAKE_LVDS_D_SSC_P_MIN 14
  287. #define IRONLAKE_LVDS_D_SSC_P_MAX 42
  288. #define IRONLAKE_LVDS_D_SSC_P1_MIN 2
  289. #define IRONLAKE_LVDS_D_SSC_P1_MAX 6
  290. #define IRONLAKE_LVDS_D_SSC_P2_SLOW 7
  291. #define IRONLAKE_LVDS_D_SSC_P2_FAST 7
  292. /* DisplayPort */
  293. #define IRONLAKE_DP_N_MIN 1
  294. #define IRONLAKE_DP_N_MAX 2
  295. #define IRONLAKE_DP_M_MIN 81
  296. #define IRONLAKE_DP_M_MAX 90
  297. #define IRONLAKE_DP_P_MIN 10
  298. #define IRONLAKE_DP_P_MAX 20
  299. #define IRONLAKE_DP_P2_FAST 10
  300. #define IRONLAKE_DP_P2_SLOW 10
  301. #define IRONLAKE_DP_P2_LIMIT 0
  302. #define IRONLAKE_DP_P1_MIN 1
  303. #define IRONLAKE_DP_P1_MAX 2
  304. /* FDI */
  305. #define IRONLAKE_FDI_FREQ 2700000 /* in kHz for mode->clock */
  306. static bool
  307. intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
  308. int target, int refclk, intel_clock_t *best_clock);
  309. static bool
  310. intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
  311. int target, int refclk, intel_clock_t *best_clock);
  312. static bool
  313. intel_find_pll_g4x_dp(const intel_limit_t *, struct drm_crtc *crtc,
  314. int target, int refclk, intel_clock_t *best_clock);
  315. static bool
  316. intel_find_pll_ironlake_dp(const intel_limit_t *, struct drm_crtc *crtc,
  317. int target, int refclk, intel_clock_t *best_clock);
  318. static inline u32 /* units of 100MHz */
  319. intel_fdi_link_freq(struct drm_device *dev)
  320. {
  321. if (IS_GEN5(dev)) {
  322. struct drm_i915_private *dev_priv = dev->dev_private;
  323. return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
  324. } else
  325. return 27;
  326. }
  327. static const intel_limit_t intel_limits_i8xx_dvo = {
  328. .dot = { .min = I8XX_DOT_MIN, .max = I8XX_DOT_MAX },
  329. .vco = { .min = I8XX_VCO_MIN, .max = I8XX_VCO_MAX },
  330. .n = { .min = I8XX_N_MIN, .max = I8XX_N_MAX },
  331. .m = { .min = I8XX_M_MIN, .max = I8XX_M_MAX },
  332. .m1 = { .min = I8XX_M1_MIN, .max = I8XX_M1_MAX },
  333. .m2 = { .min = I8XX_M2_MIN, .max = I8XX_M2_MAX },
  334. .p = { .min = I8XX_P_MIN, .max = I8XX_P_MAX },
  335. .p1 = { .min = I8XX_P1_MIN, .max = I8XX_P1_MAX },
  336. .p2 = { .dot_limit = I8XX_P2_SLOW_LIMIT,
  337. .p2_slow = I8XX_P2_SLOW, .p2_fast = I8XX_P2_FAST },
  338. .find_pll = intel_find_best_PLL,
  339. };
  340. static const intel_limit_t intel_limits_i8xx_lvds = {
  341. .dot = { .min = I8XX_DOT_MIN, .max = I8XX_DOT_MAX },
  342. .vco = { .min = I8XX_VCO_MIN, .max = I8XX_VCO_MAX },
  343. .n = { .min = I8XX_N_MIN, .max = I8XX_N_MAX },
  344. .m = { .min = I8XX_M_MIN, .max = I8XX_M_MAX },
  345. .m1 = { .min = I8XX_M1_MIN, .max = I8XX_M1_MAX },
  346. .m2 = { .min = I8XX_M2_MIN, .max = I8XX_M2_MAX },
  347. .p = { .min = I8XX_P_MIN, .max = I8XX_P_MAX },
  348. .p1 = { .min = I8XX_P1_LVDS_MIN, .max = I8XX_P1_LVDS_MAX },
  349. .p2 = { .dot_limit = I8XX_P2_SLOW_LIMIT,
  350. .p2_slow = I8XX_P2_LVDS_SLOW, .p2_fast = I8XX_P2_LVDS_FAST },
  351. .find_pll = intel_find_best_PLL,
  352. };
  353. static const intel_limit_t intel_limits_i9xx_sdvo = {
  354. .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX },
  355. .vco = { .min = I9XX_VCO_MIN, .max = I9XX_VCO_MAX },
  356. .n = { .min = I9XX_N_MIN, .max = I9XX_N_MAX },
  357. .m = { .min = I9XX_M_MIN, .max = I9XX_M_MAX },
  358. .m1 = { .min = I9XX_M1_MIN, .max = I9XX_M1_MAX },
  359. .m2 = { .min = I9XX_M2_MIN, .max = I9XX_M2_MAX },
  360. .p = { .min = I9XX_P_SDVO_DAC_MIN, .max = I9XX_P_SDVO_DAC_MAX },
  361. .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
  362. .p2 = { .dot_limit = I9XX_P2_SDVO_DAC_SLOW_LIMIT,
  363. .p2_slow = I9XX_P2_SDVO_DAC_SLOW, .p2_fast = I9XX_P2_SDVO_DAC_FAST },
  364. .find_pll = intel_find_best_PLL,
  365. };
  366. static const intel_limit_t intel_limits_i9xx_lvds = {
  367. .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX },
  368. .vco = { .min = I9XX_VCO_MIN, .max = I9XX_VCO_MAX },
  369. .n = { .min = I9XX_N_MIN, .max = I9XX_N_MAX },
  370. .m = { .min = I9XX_M_MIN, .max = I9XX_M_MAX },
  371. .m1 = { .min = I9XX_M1_MIN, .max = I9XX_M1_MAX },
  372. .m2 = { .min = I9XX_M2_MIN, .max = I9XX_M2_MAX },
  373. .p = { .min = I9XX_P_LVDS_MIN, .max = I9XX_P_LVDS_MAX },
  374. .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
  375. /* The single-channel range is 25-112Mhz, and dual-channel
  376. * is 80-224Mhz. Prefer single channel as much as possible.
  377. */
  378. .p2 = { .dot_limit = I9XX_P2_LVDS_SLOW_LIMIT,
  379. .p2_slow = I9XX_P2_LVDS_SLOW, .p2_fast = I9XX_P2_LVDS_FAST },
  380. .find_pll = intel_find_best_PLL,
  381. };
  382. /* below parameter and function is for G4X Chipset Family*/
  383. static const intel_limit_t intel_limits_g4x_sdvo = {
  384. .dot = { .min = G4X_DOT_SDVO_MIN, .max = G4X_DOT_SDVO_MAX },
  385. .vco = { .min = G4X_VCO_MIN, .max = G4X_VCO_MAX},
  386. .n = { .min = G4X_N_SDVO_MIN, .max = G4X_N_SDVO_MAX },
  387. .m = { .min = G4X_M_SDVO_MIN, .max = G4X_M_SDVO_MAX },
  388. .m1 = { .min = G4X_M1_SDVO_MIN, .max = G4X_M1_SDVO_MAX },
  389. .m2 = { .min = G4X_M2_SDVO_MIN, .max = G4X_M2_SDVO_MAX },
  390. .p = { .min = G4X_P_SDVO_MIN, .max = G4X_P_SDVO_MAX },
  391. .p1 = { .min = G4X_P1_SDVO_MIN, .max = G4X_P1_SDVO_MAX},
  392. .p2 = { .dot_limit = G4X_P2_SDVO_LIMIT,
  393. .p2_slow = G4X_P2_SDVO_SLOW,
  394. .p2_fast = G4X_P2_SDVO_FAST
  395. },
  396. .find_pll = intel_g4x_find_best_PLL,
  397. };
  398. static const intel_limit_t intel_limits_g4x_hdmi = {
  399. .dot = { .min = G4X_DOT_HDMI_DAC_MIN, .max = G4X_DOT_HDMI_DAC_MAX },
  400. .vco = { .min = G4X_VCO_MIN, .max = G4X_VCO_MAX},
  401. .n = { .min = G4X_N_HDMI_DAC_MIN, .max = G4X_N_HDMI_DAC_MAX },
  402. .m = { .min = G4X_M_HDMI_DAC_MIN, .max = G4X_M_HDMI_DAC_MAX },
  403. .m1 = { .min = G4X_M1_HDMI_DAC_MIN, .max = G4X_M1_HDMI_DAC_MAX },
  404. .m2 = { .min = G4X_M2_HDMI_DAC_MIN, .max = G4X_M2_HDMI_DAC_MAX },
  405. .p = { .min = G4X_P_HDMI_DAC_MIN, .max = G4X_P_HDMI_DAC_MAX },
  406. .p1 = { .min = G4X_P1_HDMI_DAC_MIN, .max = G4X_P1_HDMI_DAC_MAX},
  407. .p2 = { .dot_limit = G4X_P2_HDMI_DAC_LIMIT,
  408. .p2_slow = G4X_P2_HDMI_DAC_SLOW,
  409. .p2_fast = G4X_P2_HDMI_DAC_FAST
  410. },
  411. .find_pll = intel_g4x_find_best_PLL,
  412. };
  413. static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
  414. .dot = { .min = G4X_DOT_SINGLE_CHANNEL_LVDS_MIN,
  415. .max = G4X_DOT_SINGLE_CHANNEL_LVDS_MAX },
  416. .vco = { .min = G4X_VCO_MIN,
  417. .max = G4X_VCO_MAX },
  418. .n = { .min = G4X_N_SINGLE_CHANNEL_LVDS_MIN,
  419. .max = G4X_N_SINGLE_CHANNEL_LVDS_MAX },
  420. .m = { .min = G4X_M_SINGLE_CHANNEL_LVDS_MIN,
  421. .max = G4X_M_SINGLE_CHANNEL_LVDS_MAX },
  422. .m1 = { .min = G4X_M1_SINGLE_CHANNEL_LVDS_MIN,
  423. .max = G4X_M1_SINGLE_CHANNEL_LVDS_MAX },
  424. .m2 = { .min = G4X_M2_SINGLE_CHANNEL_LVDS_MIN,
  425. .max = G4X_M2_SINGLE_CHANNEL_LVDS_MAX },
  426. .p = { .min = G4X_P_SINGLE_CHANNEL_LVDS_MIN,
  427. .max = G4X_P_SINGLE_CHANNEL_LVDS_MAX },
  428. .p1 = { .min = G4X_P1_SINGLE_CHANNEL_LVDS_MIN,
  429. .max = G4X_P1_SINGLE_CHANNEL_LVDS_MAX },
  430. .p2 = { .dot_limit = G4X_P2_SINGLE_CHANNEL_LVDS_LIMIT,
  431. .p2_slow = G4X_P2_SINGLE_CHANNEL_LVDS_SLOW,
  432. .p2_fast = G4X_P2_SINGLE_CHANNEL_LVDS_FAST
  433. },
  434. .find_pll = intel_g4x_find_best_PLL,
  435. };
  436. static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
  437. .dot = { .min = G4X_DOT_DUAL_CHANNEL_LVDS_MIN,
  438. .max = G4X_DOT_DUAL_CHANNEL_LVDS_MAX },
  439. .vco = { .min = G4X_VCO_MIN,
  440. .max = G4X_VCO_MAX },
  441. .n = { .min = G4X_N_DUAL_CHANNEL_LVDS_MIN,
  442. .max = G4X_N_DUAL_CHANNEL_LVDS_MAX },
  443. .m = { .min = G4X_M_DUAL_CHANNEL_LVDS_MIN,
  444. .max = G4X_M_DUAL_CHANNEL_LVDS_MAX },
  445. .m1 = { .min = G4X_M1_DUAL_CHANNEL_LVDS_MIN,
  446. .max = G4X_M1_DUAL_CHANNEL_LVDS_MAX },
  447. .m2 = { .min = G4X_M2_DUAL_CHANNEL_LVDS_MIN,
  448. .max = G4X_M2_DUAL_CHANNEL_LVDS_MAX },
  449. .p = { .min = G4X_P_DUAL_CHANNEL_LVDS_MIN,
  450. .max = G4X_P_DUAL_CHANNEL_LVDS_MAX },
  451. .p1 = { .min = G4X_P1_DUAL_CHANNEL_LVDS_MIN,
  452. .max = G4X_P1_DUAL_CHANNEL_LVDS_MAX },
  453. .p2 = { .dot_limit = G4X_P2_DUAL_CHANNEL_LVDS_LIMIT,
  454. .p2_slow = G4X_P2_DUAL_CHANNEL_LVDS_SLOW,
  455. .p2_fast = G4X_P2_DUAL_CHANNEL_LVDS_FAST
  456. },
  457. .find_pll = intel_g4x_find_best_PLL,
  458. };
  459. static const intel_limit_t intel_limits_g4x_display_port = {
  460. .dot = { .min = G4X_DOT_DISPLAY_PORT_MIN,
  461. .max = G4X_DOT_DISPLAY_PORT_MAX },
  462. .vco = { .min = G4X_VCO_MIN,
  463. .max = G4X_VCO_MAX},
  464. .n = { .min = G4X_N_DISPLAY_PORT_MIN,
  465. .max = G4X_N_DISPLAY_PORT_MAX },
  466. .m = { .min = G4X_M_DISPLAY_PORT_MIN,
  467. .max = G4X_M_DISPLAY_PORT_MAX },
  468. .m1 = { .min = G4X_M1_DISPLAY_PORT_MIN,
  469. .max = G4X_M1_DISPLAY_PORT_MAX },
  470. .m2 = { .min = G4X_M2_DISPLAY_PORT_MIN,
  471. .max = G4X_M2_DISPLAY_PORT_MAX },
  472. .p = { .min = G4X_P_DISPLAY_PORT_MIN,
  473. .max = G4X_P_DISPLAY_PORT_MAX },
  474. .p1 = { .min = G4X_P1_DISPLAY_PORT_MIN,
  475. .max = G4X_P1_DISPLAY_PORT_MAX},
  476. .p2 = { .dot_limit = G4X_P2_DISPLAY_PORT_LIMIT,
  477. .p2_slow = G4X_P2_DISPLAY_PORT_SLOW,
  478. .p2_fast = G4X_P2_DISPLAY_PORT_FAST },
  479. .find_pll = intel_find_pll_g4x_dp,
  480. };
  481. static const intel_limit_t intel_limits_pineview_sdvo = {
  482. .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX},
  483. .vco = { .min = PINEVIEW_VCO_MIN, .max = PINEVIEW_VCO_MAX },
  484. .n = { .min = PINEVIEW_N_MIN, .max = PINEVIEW_N_MAX },
  485. .m = { .min = PINEVIEW_M_MIN, .max = PINEVIEW_M_MAX },
  486. .m1 = { .min = PINEVIEW_M1_MIN, .max = PINEVIEW_M1_MAX },
  487. .m2 = { .min = PINEVIEW_M2_MIN, .max = PINEVIEW_M2_MAX },
  488. .p = { .min = I9XX_P_SDVO_DAC_MIN, .max = I9XX_P_SDVO_DAC_MAX },
  489. .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
  490. .p2 = { .dot_limit = I9XX_P2_SDVO_DAC_SLOW_LIMIT,
  491. .p2_slow = I9XX_P2_SDVO_DAC_SLOW, .p2_fast = I9XX_P2_SDVO_DAC_FAST },
  492. .find_pll = intel_find_best_PLL,
  493. };
  494. static const intel_limit_t intel_limits_pineview_lvds = {
  495. .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX },
  496. .vco = { .min = PINEVIEW_VCO_MIN, .max = PINEVIEW_VCO_MAX },
  497. .n = { .min = PINEVIEW_N_MIN, .max = PINEVIEW_N_MAX },
  498. .m = { .min = PINEVIEW_M_MIN, .max = PINEVIEW_M_MAX },
  499. .m1 = { .min = PINEVIEW_M1_MIN, .max = PINEVIEW_M1_MAX },
  500. .m2 = { .min = PINEVIEW_M2_MIN, .max = PINEVIEW_M2_MAX },
  501. .p = { .min = PINEVIEW_P_LVDS_MIN, .max = PINEVIEW_P_LVDS_MAX },
  502. .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
  503. /* Pineview only supports single-channel mode. */
  504. .p2 = { .dot_limit = I9XX_P2_LVDS_SLOW_LIMIT,
  505. .p2_slow = I9XX_P2_LVDS_SLOW, .p2_fast = I9XX_P2_LVDS_SLOW },
  506. .find_pll = intel_find_best_PLL,
  507. };
  508. static const intel_limit_t intel_limits_ironlake_dac = {
  509. .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
  510. .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
  511. .n = { .min = IRONLAKE_DAC_N_MIN, .max = IRONLAKE_DAC_N_MAX },
  512. .m = { .min = IRONLAKE_DAC_M_MIN, .max = IRONLAKE_DAC_M_MAX },
  513. .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
  514. .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
  515. .p = { .min = IRONLAKE_DAC_P_MIN, .max = IRONLAKE_DAC_P_MAX },
  516. .p1 = { .min = IRONLAKE_DAC_P1_MIN, .max = IRONLAKE_DAC_P1_MAX },
  517. .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
  518. .p2_slow = IRONLAKE_DAC_P2_SLOW,
  519. .p2_fast = IRONLAKE_DAC_P2_FAST },
  520. .find_pll = intel_g4x_find_best_PLL,
  521. };
  522. static const intel_limit_t intel_limits_ironlake_single_lvds = {
  523. .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
  524. .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
  525. .n = { .min = IRONLAKE_LVDS_S_N_MIN, .max = IRONLAKE_LVDS_S_N_MAX },
  526. .m = { .min = IRONLAKE_LVDS_S_M_MIN, .max = IRONLAKE_LVDS_S_M_MAX },
  527. .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
  528. .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
  529. .p = { .min = IRONLAKE_LVDS_S_P_MIN, .max = IRONLAKE_LVDS_S_P_MAX },
  530. .p1 = { .min = IRONLAKE_LVDS_S_P1_MIN, .max = IRONLAKE_LVDS_S_P1_MAX },
  531. .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
  532. .p2_slow = IRONLAKE_LVDS_S_P2_SLOW,
  533. .p2_fast = IRONLAKE_LVDS_S_P2_FAST },
  534. .find_pll = intel_g4x_find_best_PLL,
  535. };
  536. static const intel_limit_t intel_limits_ironlake_dual_lvds = {
  537. .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
  538. .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
  539. .n = { .min = IRONLAKE_LVDS_D_N_MIN, .max = IRONLAKE_LVDS_D_N_MAX },
  540. .m = { .min = IRONLAKE_LVDS_D_M_MIN, .max = IRONLAKE_LVDS_D_M_MAX },
  541. .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
  542. .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
  543. .p = { .min = IRONLAKE_LVDS_D_P_MIN, .max = IRONLAKE_LVDS_D_P_MAX },
  544. .p1 = { .min = IRONLAKE_LVDS_D_P1_MIN, .max = IRONLAKE_LVDS_D_P1_MAX },
  545. .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
  546. .p2_slow = IRONLAKE_LVDS_D_P2_SLOW,
  547. .p2_fast = IRONLAKE_LVDS_D_P2_FAST },
  548. .find_pll = intel_g4x_find_best_PLL,
  549. };
  550. static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
  551. .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
  552. .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
  553. .n = { .min = IRONLAKE_LVDS_S_SSC_N_MIN, .max = IRONLAKE_LVDS_S_SSC_N_MAX },
  554. .m = { .min = IRONLAKE_LVDS_S_SSC_M_MIN, .max = IRONLAKE_LVDS_S_SSC_M_MAX },
  555. .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
  556. .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
  557. .p = { .min = IRONLAKE_LVDS_S_SSC_P_MIN, .max = IRONLAKE_LVDS_S_SSC_P_MAX },
  558. .p1 = { .min = IRONLAKE_LVDS_S_SSC_P1_MIN,.max = IRONLAKE_LVDS_S_SSC_P1_MAX },
  559. .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
  560. .p2_slow = IRONLAKE_LVDS_S_SSC_P2_SLOW,
  561. .p2_fast = IRONLAKE_LVDS_S_SSC_P2_FAST },
  562. .find_pll = intel_g4x_find_best_PLL,
  563. };
  564. static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
  565. .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
  566. .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
  567. .n = { .min = IRONLAKE_LVDS_D_SSC_N_MIN, .max = IRONLAKE_LVDS_D_SSC_N_MAX },
  568. .m = { .min = IRONLAKE_LVDS_D_SSC_M_MIN, .max = IRONLAKE_LVDS_D_SSC_M_MAX },
  569. .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
  570. .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
  571. .p = { .min = IRONLAKE_LVDS_D_SSC_P_MIN, .max = IRONLAKE_LVDS_D_SSC_P_MAX },
  572. .p1 = { .min = IRONLAKE_LVDS_D_SSC_P1_MIN,.max = IRONLAKE_LVDS_D_SSC_P1_MAX },
  573. .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
  574. .p2_slow = IRONLAKE_LVDS_D_SSC_P2_SLOW,
  575. .p2_fast = IRONLAKE_LVDS_D_SSC_P2_FAST },
  576. .find_pll = intel_g4x_find_best_PLL,
  577. };
  578. static const intel_limit_t intel_limits_ironlake_display_port = {
  579. .dot = { .min = IRONLAKE_DOT_MIN,
  580. .max = IRONLAKE_DOT_MAX },
  581. .vco = { .min = IRONLAKE_VCO_MIN,
  582. .max = IRONLAKE_VCO_MAX},
  583. .n = { .min = IRONLAKE_DP_N_MIN,
  584. .max = IRONLAKE_DP_N_MAX },
  585. .m = { .min = IRONLAKE_DP_M_MIN,
  586. .max = IRONLAKE_DP_M_MAX },
  587. .m1 = { .min = IRONLAKE_M1_MIN,
  588. .max = IRONLAKE_M1_MAX },
  589. .m2 = { .min = IRONLAKE_M2_MIN,
  590. .max = IRONLAKE_M2_MAX },
  591. .p = { .min = IRONLAKE_DP_P_MIN,
  592. .max = IRONLAKE_DP_P_MAX },
  593. .p1 = { .min = IRONLAKE_DP_P1_MIN,
  594. .max = IRONLAKE_DP_P1_MAX},
  595. .p2 = { .dot_limit = IRONLAKE_DP_P2_LIMIT,
  596. .p2_slow = IRONLAKE_DP_P2_SLOW,
  597. .p2_fast = IRONLAKE_DP_P2_FAST },
  598. .find_pll = intel_find_pll_ironlake_dp,
  599. };
  600. static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc)
  601. {
  602. struct drm_device *dev = crtc->dev;
  603. struct drm_i915_private *dev_priv = dev->dev_private;
  604. const intel_limit_t *limit;
  605. int refclk = 120;
  606. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
  607. if (dev_priv->lvds_use_ssc && dev_priv->lvds_ssc_freq == 100)
  608. refclk = 100;
  609. if ((I915_READ(PCH_LVDS) & LVDS_CLKB_POWER_MASK) ==
  610. LVDS_CLKB_POWER_UP) {
  611. /* LVDS dual channel */
  612. if (refclk == 100)
  613. limit = &intel_limits_ironlake_dual_lvds_100m;
  614. else
  615. limit = &intel_limits_ironlake_dual_lvds;
  616. } else {
  617. if (refclk == 100)
  618. limit = &intel_limits_ironlake_single_lvds_100m;
  619. else
  620. limit = &intel_limits_ironlake_single_lvds;
  621. }
  622. } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
  623. HAS_eDP)
  624. limit = &intel_limits_ironlake_display_port;
  625. else
  626. limit = &intel_limits_ironlake_dac;
  627. return limit;
  628. }
  629. static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
  630. {
  631. struct drm_device *dev = crtc->dev;
  632. struct drm_i915_private *dev_priv = dev->dev_private;
  633. const intel_limit_t *limit;
  634. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
  635. if ((I915_READ(LVDS) & LVDS_CLKB_POWER_MASK) ==
  636. LVDS_CLKB_POWER_UP)
  637. /* LVDS with dual channel */
  638. limit = &intel_limits_g4x_dual_channel_lvds;
  639. else
  640. /* LVDS with dual channel */
  641. limit = &intel_limits_g4x_single_channel_lvds;
  642. } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
  643. intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
  644. limit = &intel_limits_g4x_hdmi;
  645. } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
  646. limit = &intel_limits_g4x_sdvo;
  647. } else if (intel_pipe_has_type (crtc, INTEL_OUTPUT_DISPLAYPORT)) {
  648. limit = &intel_limits_g4x_display_port;
  649. } else /* The option is for other outputs */
  650. limit = &intel_limits_i9xx_sdvo;
  651. return limit;
  652. }
  653. static const intel_limit_t *intel_limit(struct drm_crtc *crtc)
  654. {
  655. struct drm_device *dev = crtc->dev;
  656. const intel_limit_t *limit;
  657. if (HAS_PCH_SPLIT(dev))
  658. limit = intel_ironlake_limit(crtc);
  659. else if (IS_G4X(dev)) {
  660. limit = intel_g4x_limit(crtc);
  661. } else if (IS_PINEVIEW(dev)) {
  662. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
  663. limit = &intel_limits_pineview_lvds;
  664. else
  665. limit = &intel_limits_pineview_sdvo;
  666. } else if (!IS_GEN2(dev)) {
  667. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
  668. limit = &intel_limits_i9xx_lvds;
  669. else
  670. limit = &intel_limits_i9xx_sdvo;
  671. } else {
  672. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
  673. limit = &intel_limits_i8xx_lvds;
  674. else
  675. limit = &intel_limits_i8xx_dvo;
  676. }
  677. return limit;
  678. }
  679. /* m1 is reserved as 0 in Pineview, n is a ring counter */
  680. static void pineview_clock(int refclk, intel_clock_t *clock)
  681. {
  682. clock->m = clock->m2 + 2;
  683. clock->p = clock->p1 * clock->p2;
  684. clock->vco = refclk * clock->m / clock->n;
  685. clock->dot = clock->vco / clock->p;
  686. }
  687. static void intel_clock(struct drm_device *dev, int refclk, intel_clock_t *clock)
  688. {
  689. if (IS_PINEVIEW(dev)) {
  690. pineview_clock(refclk, clock);
  691. return;
  692. }
  693. clock->m = 5 * (clock->m1 + 2) + (clock->m2 + 2);
  694. clock->p = clock->p1 * clock->p2;
  695. clock->vco = refclk * clock->m / (clock->n + 2);
  696. clock->dot = clock->vco / clock->p;
  697. }
  698. /**
  699. * Returns whether any output on the specified pipe is of the specified type
  700. */
  701. bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
  702. {
  703. struct drm_device *dev = crtc->dev;
  704. struct drm_mode_config *mode_config = &dev->mode_config;
  705. struct intel_encoder *encoder;
  706. list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
  707. if (encoder->base.crtc == crtc && encoder->type == type)
  708. return true;
  709. return false;
  710. }
  711. #define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
  712. /**
  713. * Returns whether the given set of divisors are valid for a given refclk with
  714. * the given connectors.
  715. */
  716. static bool intel_PLL_is_valid(struct drm_crtc *crtc, intel_clock_t *clock)
  717. {
  718. const intel_limit_t *limit = intel_limit (crtc);
  719. struct drm_device *dev = crtc->dev;
  720. if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
  721. INTELPllInvalid ("p1 out of range\n");
  722. if (clock->p < limit->p.min || limit->p.max < clock->p)
  723. INTELPllInvalid ("p out of range\n");
  724. if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
  725. INTELPllInvalid ("m2 out of range\n");
  726. if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
  727. INTELPllInvalid ("m1 out of range\n");
  728. if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
  729. INTELPllInvalid ("m1 <= m2\n");
  730. if (clock->m < limit->m.min || limit->m.max < clock->m)
  731. INTELPllInvalid ("m out of range\n");
  732. if (clock->n < limit->n.min || limit->n.max < clock->n)
  733. INTELPllInvalid ("n out of range\n");
  734. if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
  735. INTELPllInvalid ("vco out of range\n");
  736. /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
  737. * connector, etc., rather than just a single range.
  738. */
  739. if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
  740. INTELPllInvalid ("dot out of range\n");
  741. return true;
  742. }
  743. static bool
  744. intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
  745. int target, int refclk, intel_clock_t *best_clock)
  746. {
  747. struct drm_device *dev = crtc->dev;
  748. struct drm_i915_private *dev_priv = dev->dev_private;
  749. intel_clock_t clock;
  750. int err = target;
  751. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
  752. (I915_READ(LVDS)) != 0) {
  753. /*
  754. * For LVDS, if the panel is on, just rely on its current
  755. * settings for dual-channel. We haven't figured out how to
  756. * reliably set up different single/dual channel state, if we
  757. * even can.
  758. */
  759. if ((I915_READ(LVDS) & LVDS_CLKB_POWER_MASK) ==
  760. LVDS_CLKB_POWER_UP)
  761. clock.p2 = limit->p2.p2_fast;
  762. else
  763. clock.p2 = limit->p2.p2_slow;
  764. } else {
  765. if (target < limit->p2.dot_limit)
  766. clock.p2 = limit->p2.p2_slow;
  767. else
  768. clock.p2 = limit->p2.p2_fast;
  769. }
  770. memset (best_clock, 0, sizeof (*best_clock));
  771. for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
  772. clock.m1++) {
  773. for (clock.m2 = limit->m2.min;
  774. clock.m2 <= limit->m2.max; clock.m2++) {
  775. /* m1 is always 0 in Pineview */
  776. if (clock.m2 >= clock.m1 && !IS_PINEVIEW(dev))
  777. break;
  778. for (clock.n = limit->n.min;
  779. clock.n <= limit->n.max; clock.n++) {
  780. for (clock.p1 = limit->p1.min;
  781. clock.p1 <= limit->p1.max; clock.p1++) {
  782. int this_err;
  783. intel_clock(dev, refclk, &clock);
  784. if (!intel_PLL_is_valid(crtc, &clock))
  785. continue;
  786. this_err = abs(clock.dot - target);
  787. if (this_err < err) {
  788. *best_clock = clock;
  789. err = this_err;
  790. }
  791. }
  792. }
  793. }
  794. }
  795. return (err != target);
  796. }
  797. static bool
  798. intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
  799. int target, int refclk, intel_clock_t *best_clock)
  800. {
  801. struct drm_device *dev = crtc->dev;
  802. struct drm_i915_private *dev_priv = dev->dev_private;
  803. intel_clock_t clock;
  804. int max_n;
  805. bool found;
  806. /* approximately equals target * 0.00585 */
  807. int err_most = (target >> 8) + (target >> 9);
  808. found = false;
  809. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
  810. int lvds_reg;
  811. if (HAS_PCH_SPLIT(dev))
  812. lvds_reg = PCH_LVDS;
  813. else
  814. lvds_reg = LVDS;
  815. if ((I915_READ(lvds_reg) & LVDS_CLKB_POWER_MASK) ==
  816. LVDS_CLKB_POWER_UP)
  817. clock.p2 = limit->p2.p2_fast;
  818. else
  819. clock.p2 = limit->p2.p2_slow;
  820. } else {
  821. if (target < limit->p2.dot_limit)
  822. clock.p2 = limit->p2.p2_slow;
  823. else
  824. clock.p2 = limit->p2.p2_fast;
  825. }
  826. memset(best_clock, 0, sizeof(*best_clock));
  827. max_n = limit->n.max;
  828. /* based on hardware requirement, prefer smaller n to precision */
  829. for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
  830. /* based on hardware requirement, prefere larger m1,m2 */
  831. for (clock.m1 = limit->m1.max;
  832. clock.m1 >= limit->m1.min; clock.m1--) {
  833. for (clock.m2 = limit->m2.max;
  834. clock.m2 >= limit->m2.min; clock.m2--) {
  835. for (clock.p1 = limit->p1.max;
  836. clock.p1 >= limit->p1.min; clock.p1--) {
  837. int this_err;
  838. intel_clock(dev, refclk, &clock);
  839. if (!intel_PLL_is_valid(crtc, &clock))
  840. continue;
  841. this_err = abs(clock.dot - target) ;
  842. if (this_err < err_most) {
  843. *best_clock = clock;
  844. err_most = this_err;
  845. max_n = clock.n;
  846. found = true;
  847. }
  848. }
  849. }
  850. }
  851. }
  852. return found;
  853. }
  854. static bool
  855. intel_find_pll_ironlake_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
  856. int target, int refclk, intel_clock_t *best_clock)
  857. {
  858. struct drm_device *dev = crtc->dev;
  859. intel_clock_t clock;
  860. if (target < 200000) {
  861. clock.n = 1;
  862. clock.p1 = 2;
  863. clock.p2 = 10;
  864. clock.m1 = 12;
  865. clock.m2 = 9;
  866. } else {
  867. clock.n = 2;
  868. clock.p1 = 1;
  869. clock.p2 = 10;
  870. clock.m1 = 14;
  871. clock.m2 = 8;
  872. }
  873. intel_clock(dev, refclk, &clock);
  874. memcpy(best_clock, &clock, sizeof(intel_clock_t));
  875. return true;
  876. }
  877. /* DisplayPort has only two frequencies, 162MHz and 270MHz */
  878. static bool
  879. intel_find_pll_g4x_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
  880. int target, int refclk, intel_clock_t *best_clock)
  881. {
  882. intel_clock_t clock;
  883. if (target < 200000) {
  884. clock.p1 = 2;
  885. clock.p2 = 10;
  886. clock.n = 2;
  887. clock.m1 = 23;
  888. clock.m2 = 8;
  889. } else {
  890. clock.p1 = 1;
  891. clock.p2 = 10;
  892. clock.n = 1;
  893. clock.m1 = 14;
  894. clock.m2 = 2;
  895. }
  896. clock.m = 5 * (clock.m1 + 2) + (clock.m2 + 2);
  897. clock.p = (clock.p1 * clock.p2);
  898. clock.dot = 96000 * clock.m / (clock.n + 2) / clock.p;
  899. clock.vco = 0;
  900. memcpy(best_clock, &clock, sizeof(intel_clock_t));
  901. return true;
  902. }
  903. /**
  904. * intel_wait_for_vblank - wait for vblank on a given pipe
  905. * @dev: drm device
  906. * @pipe: pipe to wait for
  907. *
  908. * Wait for vblank to occur on a given pipe. Needed for various bits of
  909. * mode setting code.
  910. */
  911. void intel_wait_for_vblank(struct drm_device *dev, int pipe)
  912. {
  913. struct drm_i915_private *dev_priv = dev->dev_private;
  914. int pipestat_reg = (pipe == 0 ? PIPEASTAT : PIPEBSTAT);
  915. /* Clear existing vblank status. Note this will clear any other
  916. * sticky status fields as well.
  917. *
  918. * This races with i915_driver_irq_handler() with the result
  919. * that either function could miss a vblank event. Here it is not
  920. * fatal, as we will either wait upon the next vblank interrupt or
  921. * timeout. Generally speaking intel_wait_for_vblank() is only
  922. * called during modeset at which time the GPU should be idle and
  923. * should *not* be performing page flips and thus not waiting on
  924. * vblanks...
  925. * Currently, the result of us stealing a vblank from the irq
  926. * handler is that a single frame will be skipped during swapbuffers.
  927. */
  928. I915_WRITE(pipestat_reg,
  929. I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
  930. /* Wait for vblank interrupt bit to set */
  931. if (wait_for(I915_READ(pipestat_reg) &
  932. PIPE_VBLANK_INTERRUPT_STATUS,
  933. 50))
  934. DRM_DEBUG_KMS("vblank wait timed out\n");
  935. }
  936. /*
  937. * intel_wait_for_pipe_off - wait for pipe to turn off
  938. * @dev: drm device
  939. * @pipe: pipe to wait for
  940. *
  941. * After disabling a pipe, we can't wait for vblank in the usual way,
  942. * spinning on the vblank interrupt status bit, since we won't actually
  943. * see an interrupt when the pipe is disabled.
  944. *
  945. * On Gen4 and above:
  946. * wait for the pipe register state bit to turn off
  947. *
  948. * Otherwise:
  949. * wait for the display line value to settle (it usually
  950. * ends up stopping at the start of the next frame).
  951. *
  952. */
  953. void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
  954. {
  955. struct drm_i915_private *dev_priv = dev->dev_private;
  956. if (INTEL_INFO(dev)->gen >= 4) {
  957. int reg = PIPECONF(pipe);
  958. /* Wait for the Pipe State to go off */
  959. if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
  960. 100))
  961. DRM_DEBUG_KMS("pipe_off wait timed out\n");
  962. } else {
  963. u32 last_line;
  964. int reg = PIPEDSL(pipe);
  965. unsigned long timeout = jiffies + msecs_to_jiffies(100);
  966. /* Wait for the display line to settle */
  967. do {
  968. last_line = I915_READ(reg) & DSL_LINEMASK;
  969. mdelay(5);
  970. } while (((I915_READ(reg) & DSL_LINEMASK) != last_line) &&
  971. time_after(timeout, jiffies));
  972. if (time_after(jiffies, timeout))
  973. DRM_DEBUG_KMS("pipe_off wait timed out\n");
  974. }
  975. }
  976. static void i8xx_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
  977. {
  978. struct drm_device *dev = crtc->dev;
  979. struct drm_i915_private *dev_priv = dev->dev_private;
  980. struct drm_framebuffer *fb = crtc->fb;
  981. struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
  982. struct drm_i915_gem_object *obj_priv = to_intel_bo(intel_fb->obj);
  983. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  984. int plane, i;
  985. u32 fbc_ctl, fbc_ctl2;
  986. if (fb->pitch == dev_priv->cfb_pitch &&
  987. obj_priv->fence_reg == dev_priv->cfb_fence &&
  988. intel_crtc->plane == dev_priv->cfb_plane &&
  989. I915_READ(FBC_CONTROL) & FBC_CTL_EN)
  990. return;
  991. i8xx_disable_fbc(dev);
  992. dev_priv->cfb_pitch = dev_priv->cfb_size / FBC_LL_SIZE;
  993. if (fb->pitch < dev_priv->cfb_pitch)
  994. dev_priv->cfb_pitch = fb->pitch;
  995. /* FBC_CTL wants 64B units */
  996. dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
  997. dev_priv->cfb_fence = obj_priv->fence_reg;
  998. dev_priv->cfb_plane = intel_crtc->plane;
  999. plane = dev_priv->cfb_plane == 0 ? FBC_CTL_PLANEA : FBC_CTL_PLANEB;
  1000. /* Clear old tags */
  1001. for (i = 0; i < (FBC_LL_SIZE / 32) + 1; i++)
  1002. I915_WRITE(FBC_TAG + (i * 4), 0);
  1003. /* Set it up... */
  1004. fbc_ctl2 = FBC_CTL_FENCE_DBL | FBC_CTL_IDLE_IMM | plane;
  1005. if (obj_priv->tiling_mode != I915_TILING_NONE)
  1006. fbc_ctl2 |= FBC_CTL_CPU_FENCE;
  1007. I915_WRITE(FBC_CONTROL2, fbc_ctl2);
  1008. I915_WRITE(FBC_FENCE_OFF, crtc->y);
  1009. /* enable it... */
  1010. fbc_ctl = FBC_CTL_EN | FBC_CTL_PERIODIC;
  1011. if (IS_I945GM(dev))
  1012. fbc_ctl |= FBC_CTL_C3_IDLE; /* 945 needs special SR handling */
  1013. fbc_ctl |= (dev_priv->cfb_pitch & 0xff) << FBC_CTL_STRIDE_SHIFT;
  1014. fbc_ctl |= (interval & 0x2fff) << FBC_CTL_INTERVAL_SHIFT;
  1015. if (obj_priv->tiling_mode != I915_TILING_NONE)
  1016. fbc_ctl |= dev_priv->cfb_fence;
  1017. I915_WRITE(FBC_CONTROL, fbc_ctl);
  1018. DRM_DEBUG_KMS("enabled FBC, pitch %ld, yoff %d, plane %d, ",
  1019. dev_priv->cfb_pitch, crtc->y, dev_priv->cfb_plane);
  1020. }
  1021. void i8xx_disable_fbc(struct drm_device *dev)
  1022. {
  1023. struct drm_i915_private *dev_priv = dev->dev_private;
  1024. u32 fbc_ctl;
  1025. /* Disable compression */
  1026. fbc_ctl = I915_READ(FBC_CONTROL);
  1027. if ((fbc_ctl & FBC_CTL_EN) == 0)
  1028. return;
  1029. fbc_ctl &= ~FBC_CTL_EN;
  1030. I915_WRITE(FBC_CONTROL, fbc_ctl);
  1031. /* Wait for compressing bit to clear */
  1032. if (wait_for((I915_READ(FBC_STATUS) & FBC_STAT_COMPRESSING) == 0, 10)) {
  1033. DRM_DEBUG_KMS("FBC idle timed out\n");
  1034. return;
  1035. }
  1036. DRM_DEBUG_KMS("disabled FBC\n");
  1037. }
  1038. static bool i8xx_fbc_enabled(struct drm_device *dev)
  1039. {
  1040. struct drm_i915_private *dev_priv = dev->dev_private;
  1041. return I915_READ(FBC_CONTROL) & FBC_CTL_EN;
  1042. }
  1043. static void g4x_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
  1044. {
  1045. struct drm_device *dev = crtc->dev;
  1046. struct drm_i915_private *dev_priv = dev->dev_private;
  1047. struct drm_framebuffer *fb = crtc->fb;
  1048. struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
  1049. struct drm_i915_gem_object *obj_priv = to_intel_bo(intel_fb->obj);
  1050. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1051. int plane = intel_crtc->plane == 0 ? DPFC_CTL_PLANEA : DPFC_CTL_PLANEB;
  1052. unsigned long stall_watermark = 200;
  1053. u32 dpfc_ctl;
  1054. dpfc_ctl = I915_READ(DPFC_CONTROL);
  1055. if (dpfc_ctl & DPFC_CTL_EN) {
  1056. if (dev_priv->cfb_pitch == dev_priv->cfb_pitch / 64 - 1 &&
  1057. dev_priv->cfb_fence == obj_priv->fence_reg &&
  1058. dev_priv->cfb_plane == intel_crtc->plane &&
  1059. dev_priv->cfb_y == crtc->y)
  1060. return;
  1061. I915_WRITE(DPFC_CONTROL, dpfc_ctl & ~DPFC_CTL_EN);
  1062. POSTING_READ(DPFC_CONTROL);
  1063. intel_wait_for_vblank(dev, intel_crtc->pipe);
  1064. }
  1065. dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
  1066. dev_priv->cfb_fence = obj_priv->fence_reg;
  1067. dev_priv->cfb_plane = intel_crtc->plane;
  1068. dev_priv->cfb_y = crtc->y;
  1069. dpfc_ctl = plane | DPFC_SR_EN | DPFC_CTL_LIMIT_1X;
  1070. if (obj_priv->tiling_mode != I915_TILING_NONE) {
  1071. dpfc_ctl |= DPFC_CTL_FENCE_EN | dev_priv->cfb_fence;
  1072. I915_WRITE(DPFC_CHICKEN, DPFC_HT_MODIFY);
  1073. } else {
  1074. I915_WRITE(DPFC_CHICKEN, ~DPFC_HT_MODIFY);
  1075. }
  1076. I915_WRITE(DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
  1077. (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
  1078. (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
  1079. I915_WRITE(DPFC_FENCE_YOFF, crtc->y);
  1080. /* enable it... */
  1081. I915_WRITE(DPFC_CONTROL, I915_READ(DPFC_CONTROL) | DPFC_CTL_EN);
  1082. DRM_DEBUG_KMS("enabled fbc on plane %d\n", intel_crtc->plane);
  1083. }
  1084. void g4x_disable_fbc(struct drm_device *dev)
  1085. {
  1086. struct drm_i915_private *dev_priv = dev->dev_private;
  1087. u32 dpfc_ctl;
  1088. /* Disable compression */
  1089. dpfc_ctl = I915_READ(DPFC_CONTROL);
  1090. if (dpfc_ctl & DPFC_CTL_EN) {
  1091. dpfc_ctl &= ~DPFC_CTL_EN;
  1092. I915_WRITE(DPFC_CONTROL, dpfc_ctl);
  1093. DRM_DEBUG_KMS("disabled FBC\n");
  1094. }
  1095. }
  1096. static bool g4x_fbc_enabled(struct drm_device *dev)
  1097. {
  1098. struct drm_i915_private *dev_priv = dev->dev_private;
  1099. return I915_READ(DPFC_CONTROL) & DPFC_CTL_EN;
  1100. }
  1101. static void ironlake_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
  1102. {
  1103. struct drm_device *dev = crtc->dev;
  1104. struct drm_i915_private *dev_priv = dev->dev_private;
  1105. struct drm_framebuffer *fb = crtc->fb;
  1106. struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
  1107. struct drm_i915_gem_object *obj_priv = to_intel_bo(intel_fb->obj);
  1108. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1109. int plane = intel_crtc->plane == 0 ? DPFC_CTL_PLANEA : DPFC_CTL_PLANEB;
  1110. unsigned long stall_watermark = 200;
  1111. u32 dpfc_ctl;
  1112. dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
  1113. if (dpfc_ctl & DPFC_CTL_EN) {
  1114. if (dev_priv->cfb_pitch == dev_priv->cfb_pitch / 64 - 1 &&
  1115. dev_priv->cfb_fence == obj_priv->fence_reg &&
  1116. dev_priv->cfb_plane == intel_crtc->plane &&
  1117. dev_priv->cfb_offset == obj_priv->gtt_offset &&
  1118. dev_priv->cfb_y == crtc->y)
  1119. return;
  1120. I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl & ~DPFC_CTL_EN);
  1121. POSTING_READ(ILK_DPFC_CONTROL);
  1122. intel_wait_for_vblank(dev, intel_crtc->pipe);
  1123. }
  1124. dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
  1125. dev_priv->cfb_fence = obj_priv->fence_reg;
  1126. dev_priv->cfb_plane = intel_crtc->plane;
  1127. dev_priv->cfb_offset = obj_priv->gtt_offset;
  1128. dev_priv->cfb_y = crtc->y;
  1129. dpfc_ctl &= DPFC_RESERVED;
  1130. dpfc_ctl |= (plane | DPFC_CTL_LIMIT_1X);
  1131. if (obj_priv->tiling_mode != I915_TILING_NONE) {
  1132. dpfc_ctl |= (DPFC_CTL_FENCE_EN | dev_priv->cfb_fence);
  1133. I915_WRITE(ILK_DPFC_CHICKEN, DPFC_HT_MODIFY);
  1134. } else {
  1135. I915_WRITE(ILK_DPFC_CHICKEN, ~DPFC_HT_MODIFY);
  1136. }
  1137. I915_WRITE(ILK_DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
  1138. (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
  1139. (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
  1140. I915_WRITE(ILK_DPFC_FENCE_YOFF, crtc->y);
  1141. I915_WRITE(ILK_FBC_RT_BASE, obj_priv->gtt_offset | ILK_FBC_RT_VALID);
  1142. /* enable it... */
  1143. I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
  1144. DRM_DEBUG_KMS("enabled fbc on plane %d\n", intel_crtc->plane);
  1145. }
  1146. void ironlake_disable_fbc(struct drm_device *dev)
  1147. {
  1148. struct drm_i915_private *dev_priv = dev->dev_private;
  1149. u32 dpfc_ctl;
  1150. /* Disable compression */
  1151. dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
  1152. if (dpfc_ctl & DPFC_CTL_EN) {
  1153. dpfc_ctl &= ~DPFC_CTL_EN;
  1154. I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl);
  1155. DRM_DEBUG_KMS("disabled FBC\n");
  1156. }
  1157. }
  1158. static bool ironlake_fbc_enabled(struct drm_device *dev)
  1159. {
  1160. struct drm_i915_private *dev_priv = dev->dev_private;
  1161. return I915_READ(ILK_DPFC_CONTROL) & DPFC_CTL_EN;
  1162. }
  1163. bool intel_fbc_enabled(struct drm_device *dev)
  1164. {
  1165. struct drm_i915_private *dev_priv = dev->dev_private;
  1166. if (!dev_priv->display.fbc_enabled)
  1167. return false;
  1168. return dev_priv->display.fbc_enabled(dev);
  1169. }
  1170. void intel_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
  1171. {
  1172. struct drm_i915_private *dev_priv = crtc->dev->dev_private;
  1173. if (!dev_priv->display.enable_fbc)
  1174. return;
  1175. dev_priv->display.enable_fbc(crtc, interval);
  1176. }
  1177. void intel_disable_fbc(struct drm_device *dev)
  1178. {
  1179. struct drm_i915_private *dev_priv = dev->dev_private;
  1180. if (!dev_priv->display.disable_fbc)
  1181. return;
  1182. dev_priv->display.disable_fbc(dev);
  1183. }
  1184. /**
  1185. * intel_update_fbc - enable/disable FBC as needed
  1186. * @dev: the drm_device
  1187. *
  1188. * Set up the framebuffer compression hardware at mode set time. We
  1189. * enable it if possible:
  1190. * - plane A only (on pre-965)
  1191. * - no pixel mulitply/line duplication
  1192. * - no alpha buffer discard
  1193. * - no dual wide
  1194. * - framebuffer <= 2048 in width, 1536 in height
  1195. *
  1196. * We can't assume that any compression will take place (worst case),
  1197. * so the compressed buffer has to be the same size as the uncompressed
  1198. * one. It also must reside (along with the line length buffer) in
  1199. * stolen memory.
  1200. *
  1201. * We need to enable/disable FBC on a global basis.
  1202. */
  1203. static void intel_update_fbc(struct drm_device *dev)
  1204. {
  1205. struct drm_i915_private *dev_priv = dev->dev_private;
  1206. struct drm_crtc *crtc = NULL, *tmp_crtc;
  1207. struct intel_crtc *intel_crtc;
  1208. struct drm_framebuffer *fb;
  1209. struct intel_framebuffer *intel_fb;
  1210. struct drm_i915_gem_object *obj_priv;
  1211. DRM_DEBUG_KMS("\n");
  1212. if (!i915_powersave)
  1213. return;
  1214. if (!I915_HAS_FBC(dev))
  1215. return;
  1216. /*
  1217. * If FBC is already on, we just have to verify that we can
  1218. * keep it that way...
  1219. * Need to disable if:
  1220. * - more than one pipe is active
  1221. * - changing FBC params (stride, fence, mode)
  1222. * - new fb is too large to fit in compressed buffer
  1223. * - going to an unsupported config (interlace, pixel multiply, etc.)
  1224. */
  1225. list_for_each_entry(tmp_crtc, &dev->mode_config.crtc_list, head) {
  1226. if (tmp_crtc->enabled) {
  1227. if (crtc) {
  1228. DRM_DEBUG_KMS("more than one pipe active, disabling compression\n");
  1229. dev_priv->no_fbc_reason = FBC_MULTIPLE_PIPES;
  1230. goto out_disable;
  1231. }
  1232. crtc = tmp_crtc;
  1233. }
  1234. }
  1235. if (!crtc || crtc->fb == NULL) {
  1236. DRM_DEBUG_KMS("no output, disabling\n");
  1237. dev_priv->no_fbc_reason = FBC_NO_OUTPUT;
  1238. goto out_disable;
  1239. }
  1240. intel_crtc = to_intel_crtc(crtc);
  1241. fb = crtc->fb;
  1242. intel_fb = to_intel_framebuffer(fb);
  1243. obj_priv = to_intel_bo(intel_fb->obj);
  1244. if (intel_fb->obj->size > dev_priv->cfb_size) {
  1245. DRM_DEBUG_KMS("framebuffer too large, disabling "
  1246. "compression\n");
  1247. dev_priv->no_fbc_reason = FBC_STOLEN_TOO_SMALL;
  1248. goto out_disable;
  1249. }
  1250. if ((crtc->mode.flags & DRM_MODE_FLAG_INTERLACE) ||
  1251. (crtc->mode.flags & DRM_MODE_FLAG_DBLSCAN)) {
  1252. DRM_DEBUG_KMS("mode incompatible with compression, "
  1253. "disabling\n");
  1254. dev_priv->no_fbc_reason = FBC_UNSUPPORTED_MODE;
  1255. goto out_disable;
  1256. }
  1257. if ((crtc->mode.hdisplay > 2048) ||
  1258. (crtc->mode.vdisplay > 1536)) {
  1259. DRM_DEBUG_KMS("mode too large for compression, disabling\n");
  1260. dev_priv->no_fbc_reason = FBC_MODE_TOO_LARGE;
  1261. goto out_disable;
  1262. }
  1263. if ((IS_I915GM(dev) || IS_I945GM(dev)) && intel_crtc->plane != 0) {
  1264. DRM_DEBUG_KMS("plane not 0, disabling compression\n");
  1265. dev_priv->no_fbc_reason = FBC_BAD_PLANE;
  1266. goto out_disable;
  1267. }
  1268. if (obj_priv->tiling_mode != I915_TILING_X) {
  1269. DRM_DEBUG_KMS("framebuffer not tiled, disabling compression\n");
  1270. dev_priv->no_fbc_reason = FBC_NOT_TILED;
  1271. goto out_disable;
  1272. }
  1273. /* If the kernel debugger is active, always disable compression */
  1274. if (in_dbg_master())
  1275. goto out_disable;
  1276. intel_enable_fbc(crtc, 500);
  1277. return;
  1278. out_disable:
  1279. /* Multiple disables should be harmless */
  1280. if (intel_fbc_enabled(dev)) {
  1281. DRM_DEBUG_KMS("unsupported config, disabling FBC\n");
  1282. intel_disable_fbc(dev);
  1283. }
  1284. }
  1285. int
  1286. intel_pin_and_fence_fb_obj(struct drm_device *dev,
  1287. struct drm_gem_object *obj,
  1288. bool pipelined)
  1289. {
  1290. struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
  1291. u32 alignment;
  1292. int ret;
  1293. switch (obj_priv->tiling_mode) {
  1294. case I915_TILING_NONE:
  1295. if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
  1296. alignment = 128 * 1024;
  1297. else if (INTEL_INFO(dev)->gen >= 4)
  1298. alignment = 4 * 1024;
  1299. else
  1300. alignment = 64 * 1024;
  1301. break;
  1302. case I915_TILING_X:
  1303. /* pin() will align the object as required by fence */
  1304. alignment = 0;
  1305. break;
  1306. case I915_TILING_Y:
  1307. /* FIXME: Is this true? */
  1308. DRM_ERROR("Y tiled not allowed for scan out buffers\n");
  1309. return -EINVAL;
  1310. default:
  1311. BUG();
  1312. }
  1313. ret = i915_gem_object_pin(obj, alignment,
  1314. !pipelined, obj_priv->tiling_mode);
  1315. if (ret)
  1316. return ret;
  1317. ret = i915_gem_object_set_to_display_plane(obj, pipelined);
  1318. if (ret)
  1319. goto err_unpin;
  1320. /* Install a fence for tiled scan-out. Pre-i965 always needs a
  1321. * fence, whereas 965+ only requires a fence if using
  1322. * framebuffer compression. For simplicity, we always install
  1323. * a fence as the cost is not that onerous.
  1324. */
  1325. if (obj_priv->fence_reg == I915_FENCE_REG_NONE &&
  1326. obj_priv->tiling_mode != I915_TILING_NONE) {
  1327. ret = i915_gem_object_get_fence_reg(obj, false);
  1328. if (ret)
  1329. goto err_unpin;
  1330. }
  1331. return 0;
  1332. err_unpin:
  1333. i915_gem_object_unpin(obj);
  1334. return ret;
  1335. }
  1336. /* Assume fb object is pinned & idle & fenced and just update base pointers */
  1337. static int
  1338. intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
  1339. int x, int y, enum mode_set_atomic state)
  1340. {
  1341. struct drm_device *dev = crtc->dev;
  1342. struct drm_i915_private *dev_priv = dev->dev_private;
  1343. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1344. struct intel_framebuffer *intel_fb;
  1345. struct drm_i915_gem_object *obj_priv;
  1346. struct drm_gem_object *obj;
  1347. int plane = intel_crtc->plane;
  1348. unsigned long Start, Offset;
  1349. u32 dspcntr;
  1350. u32 reg;
  1351. switch (plane) {
  1352. case 0:
  1353. case 1:
  1354. break;
  1355. default:
  1356. DRM_ERROR("Can't update plane %d in SAREA\n", plane);
  1357. return -EINVAL;
  1358. }
  1359. intel_fb = to_intel_framebuffer(fb);
  1360. obj = intel_fb->obj;
  1361. obj_priv = to_intel_bo(obj);
  1362. reg = DSPCNTR(plane);
  1363. dspcntr = I915_READ(reg);
  1364. /* Mask out pixel format bits in case we change it */
  1365. dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
  1366. switch (fb->bits_per_pixel) {
  1367. case 8:
  1368. dspcntr |= DISPPLANE_8BPP;
  1369. break;
  1370. case 16:
  1371. if (fb->depth == 15)
  1372. dspcntr |= DISPPLANE_15_16BPP;
  1373. else
  1374. dspcntr |= DISPPLANE_16BPP;
  1375. break;
  1376. case 24:
  1377. case 32:
  1378. dspcntr |= DISPPLANE_32BPP_NO_ALPHA;
  1379. break;
  1380. default:
  1381. DRM_ERROR("Unknown color depth\n");
  1382. return -EINVAL;
  1383. }
  1384. if (INTEL_INFO(dev)->gen >= 4) {
  1385. if (obj_priv->tiling_mode != I915_TILING_NONE)
  1386. dspcntr |= DISPPLANE_TILED;
  1387. else
  1388. dspcntr &= ~DISPPLANE_TILED;
  1389. }
  1390. if (HAS_PCH_SPLIT(dev))
  1391. /* must disable */
  1392. dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
  1393. I915_WRITE(reg, dspcntr);
  1394. Start = obj_priv->gtt_offset;
  1395. Offset = y * fb->pitch + x * (fb->bits_per_pixel / 8);
  1396. DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
  1397. Start, Offset, x, y, fb->pitch);
  1398. I915_WRITE(DSPSTRIDE(plane), fb->pitch);
  1399. if (INTEL_INFO(dev)->gen >= 4) {
  1400. I915_WRITE(DSPSURF(plane), Start);
  1401. I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
  1402. I915_WRITE(DSPADDR(plane), Offset);
  1403. } else
  1404. I915_WRITE(DSPADDR(plane), Start + Offset);
  1405. POSTING_READ(reg);
  1406. intel_update_fbc(dev);
  1407. intel_increase_pllclock(crtc);
  1408. return 0;
  1409. }
  1410. static int
  1411. intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
  1412. struct drm_framebuffer *old_fb)
  1413. {
  1414. struct drm_device *dev = crtc->dev;
  1415. struct drm_i915_master_private *master_priv;
  1416. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1417. int ret;
  1418. /* no fb bound */
  1419. if (!crtc->fb) {
  1420. DRM_DEBUG_KMS("No FB bound\n");
  1421. return 0;
  1422. }
  1423. switch (intel_crtc->plane) {
  1424. case 0:
  1425. case 1:
  1426. break;
  1427. default:
  1428. return -EINVAL;
  1429. }
  1430. mutex_lock(&dev->struct_mutex);
  1431. ret = intel_pin_and_fence_fb_obj(dev,
  1432. to_intel_framebuffer(crtc->fb)->obj,
  1433. false);
  1434. if (ret != 0) {
  1435. mutex_unlock(&dev->struct_mutex);
  1436. return ret;
  1437. }
  1438. if (old_fb) {
  1439. struct drm_i915_private *dev_priv = dev->dev_private;
  1440. struct drm_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
  1441. struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
  1442. wait_event(dev_priv->pending_flip_queue,
  1443. atomic_read(&obj_priv->pending_flip) == 0);
  1444. }
  1445. ret = intel_pipe_set_base_atomic(crtc, crtc->fb, x, y,
  1446. LEAVE_ATOMIC_MODE_SET);
  1447. if (ret) {
  1448. i915_gem_object_unpin(to_intel_framebuffer(crtc->fb)->obj);
  1449. mutex_unlock(&dev->struct_mutex);
  1450. return ret;
  1451. }
  1452. if (old_fb)
  1453. i915_gem_object_unpin(to_intel_framebuffer(old_fb)->obj);
  1454. mutex_unlock(&dev->struct_mutex);
  1455. if (!dev->primary->master)
  1456. return 0;
  1457. master_priv = dev->primary->master->driver_priv;
  1458. if (!master_priv->sarea_priv)
  1459. return 0;
  1460. if (intel_crtc->pipe) {
  1461. master_priv->sarea_priv->pipeB_x = x;
  1462. master_priv->sarea_priv->pipeB_y = y;
  1463. } else {
  1464. master_priv->sarea_priv->pipeA_x = x;
  1465. master_priv->sarea_priv->pipeA_y = y;
  1466. }
  1467. return 0;
  1468. }
  1469. static void ironlake_set_pll_edp(struct drm_crtc *crtc, int clock)
  1470. {
  1471. struct drm_device *dev = crtc->dev;
  1472. struct drm_i915_private *dev_priv = dev->dev_private;
  1473. u32 dpa_ctl;
  1474. DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", clock);
  1475. dpa_ctl = I915_READ(DP_A);
  1476. dpa_ctl &= ~DP_PLL_FREQ_MASK;
  1477. if (clock < 200000) {
  1478. u32 temp;
  1479. dpa_ctl |= DP_PLL_FREQ_160MHZ;
  1480. /* workaround for 160Mhz:
  1481. 1) program 0x4600c bits 15:0 = 0x8124
  1482. 2) program 0x46010 bit 0 = 1
  1483. 3) program 0x46034 bit 24 = 1
  1484. 4) program 0x64000 bit 14 = 1
  1485. */
  1486. temp = I915_READ(0x4600c);
  1487. temp &= 0xffff0000;
  1488. I915_WRITE(0x4600c, temp | 0x8124);
  1489. temp = I915_READ(0x46010);
  1490. I915_WRITE(0x46010, temp | 1);
  1491. temp = I915_READ(0x46034);
  1492. I915_WRITE(0x46034, temp | (1 << 24));
  1493. } else {
  1494. dpa_ctl |= DP_PLL_FREQ_270MHZ;
  1495. }
  1496. I915_WRITE(DP_A, dpa_ctl);
  1497. POSTING_READ(DP_A);
  1498. udelay(500);
  1499. }
  1500. /* The FDI link training functions for ILK/Ibexpeak. */
  1501. static void ironlake_fdi_link_train(struct drm_crtc *crtc)
  1502. {
  1503. struct drm_device *dev = crtc->dev;
  1504. struct drm_i915_private *dev_priv = dev->dev_private;
  1505. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1506. int pipe = intel_crtc->pipe;
  1507. u32 reg, temp, tries;
  1508. /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
  1509. for train result */
  1510. reg = FDI_RX_IMR(pipe);
  1511. temp = I915_READ(reg);
  1512. temp &= ~FDI_RX_SYMBOL_LOCK;
  1513. temp &= ~FDI_RX_BIT_LOCK;
  1514. I915_WRITE(reg, temp);
  1515. I915_READ(reg);
  1516. udelay(150);
  1517. /* enable CPU FDI TX and PCH FDI RX */
  1518. reg = FDI_TX_CTL(pipe);
  1519. temp = I915_READ(reg);
  1520. temp &= ~(7 << 19);
  1521. temp |= (intel_crtc->fdi_lanes - 1) << 19;
  1522. temp &= ~FDI_LINK_TRAIN_NONE;
  1523. temp |= FDI_LINK_TRAIN_PATTERN_1;
  1524. I915_WRITE(reg, temp | FDI_TX_ENABLE);
  1525. reg = FDI_RX_CTL(pipe);
  1526. temp = I915_READ(reg);
  1527. temp &= ~FDI_LINK_TRAIN_NONE;
  1528. temp |= FDI_LINK_TRAIN_PATTERN_1;
  1529. I915_WRITE(reg, temp | FDI_RX_ENABLE);
  1530. POSTING_READ(reg);
  1531. udelay(150);
  1532. /* Ironlake workaround, enable clock pointer after FDI enable*/
  1533. I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_ENABLE);
  1534. reg = FDI_RX_IIR(pipe);
  1535. for (tries = 0; tries < 5; tries++) {
  1536. temp = I915_READ(reg);
  1537. DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
  1538. if ((temp & FDI_RX_BIT_LOCK)) {
  1539. DRM_DEBUG_KMS("FDI train 1 done.\n");
  1540. I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
  1541. break;
  1542. }
  1543. }
  1544. if (tries == 5)
  1545. DRM_ERROR("FDI train 1 fail!\n");
  1546. /* Train 2 */
  1547. reg = FDI_TX_CTL(pipe);
  1548. temp = I915_READ(reg);
  1549. temp &= ~FDI_LINK_TRAIN_NONE;
  1550. temp |= FDI_LINK_TRAIN_PATTERN_2;
  1551. I915_WRITE(reg, temp);
  1552. reg = FDI_RX_CTL(pipe);
  1553. temp = I915_READ(reg);
  1554. temp &= ~FDI_LINK_TRAIN_NONE;
  1555. temp |= FDI_LINK_TRAIN_PATTERN_2;
  1556. I915_WRITE(reg, temp);
  1557. POSTING_READ(reg);
  1558. udelay(150);
  1559. reg = FDI_RX_IIR(pipe);
  1560. for (tries = 0; tries < 5; tries++) {
  1561. temp = I915_READ(reg);
  1562. DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
  1563. if (temp & FDI_RX_SYMBOL_LOCK) {
  1564. I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
  1565. DRM_DEBUG_KMS("FDI train 2 done.\n");
  1566. break;
  1567. }
  1568. }
  1569. if (tries == 5)
  1570. DRM_ERROR("FDI train 2 fail!\n");
  1571. DRM_DEBUG_KMS("FDI train done\n");
  1572. /* enable normal train */
  1573. reg = FDI_TX_CTL(pipe);
  1574. temp = I915_READ(reg);
  1575. temp &= ~FDI_LINK_TRAIN_NONE;
  1576. temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
  1577. I915_WRITE(reg, temp);
  1578. reg = FDI_RX_CTL(pipe);
  1579. temp = I915_READ(reg);
  1580. if (HAS_PCH_CPT(dev)) {
  1581. temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
  1582. temp |= FDI_LINK_TRAIN_NORMAL_CPT;
  1583. } else {
  1584. temp &= ~FDI_LINK_TRAIN_NONE;
  1585. temp |= FDI_LINK_TRAIN_NONE;
  1586. }
  1587. I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
  1588. /* wait one idle pattern time */
  1589. POSTING_READ(reg);
  1590. udelay(1000);
  1591. }
  1592. static const int const snb_b_fdi_train_param [] = {
  1593. FDI_LINK_TRAIN_400MV_0DB_SNB_B,
  1594. FDI_LINK_TRAIN_400MV_6DB_SNB_B,
  1595. FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
  1596. FDI_LINK_TRAIN_800MV_0DB_SNB_B,
  1597. };
  1598. /* The FDI link training functions for SNB/Cougarpoint. */
  1599. static void gen6_fdi_link_train(struct drm_crtc *crtc)
  1600. {
  1601. struct drm_device *dev = crtc->dev;
  1602. struct drm_i915_private *dev_priv = dev->dev_private;
  1603. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1604. int pipe = intel_crtc->pipe;
  1605. u32 reg, temp, i;
  1606. /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
  1607. for train result */
  1608. reg = FDI_RX_IMR(pipe);
  1609. temp = I915_READ(reg);
  1610. temp &= ~FDI_RX_SYMBOL_LOCK;
  1611. temp &= ~FDI_RX_BIT_LOCK;
  1612. I915_WRITE(reg, temp);
  1613. POSTING_READ(reg);
  1614. udelay(150);
  1615. /* enable CPU FDI TX and PCH FDI RX */
  1616. reg = FDI_TX_CTL(pipe);
  1617. temp = I915_READ(reg);
  1618. temp &= ~(7 << 19);
  1619. temp |= (intel_crtc->fdi_lanes - 1) << 19;
  1620. temp &= ~FDI_LINK_TRAIN_NONE;
  1621. temp |= FDI_LINK_TRAIN_PATTERN_1;
  1622. temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
  1623. /* SNB-B */
  1624. temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
  1625. I915_WRITE(reg, temp | FDI_TX_ENABLE);
  1626. reg = FDI_RX_CTL(pipe);
  1627. temp = I915_READ(reg);
  1628. if (HAS_PCH_CPT(dev)) {
  1629. temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
  1630. temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
  1631. } else {
  1632. temp &= ~FDI_LINK_TRAIN_NONE;
  1633. temp |= FDI_LINK_TRAIN_PATTERN_1;
  1634. }
  1635. I915_WRITE(reg, temp | FDI_RX_ENABLE);
  1636. POSTING_READ(reg);
  1637. udelay(150);
  1638. for (i = 0; i < 4; i++ ) {
  1639. reg = FDI_TX_CTL(pipe);
  1640. temp = I915_READ(reg);
  1641. temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
  1642. temp |= snb_b_fdi_train_param[i];
  1643. I915_WRITE(reg, temp);
  1644. POSTING_READ(reg);
  1645. udelay(500);
  1646. reg = FDI_RX_IIR(pipe);
  1647. temp = I915_READ(reg);
  1648. DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
  1649. if (temp & FDI_RX_BIT_LOCK) {
  1650. I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
  1651. DRM_DEBUG_KMS("FDI train 1 done.\n");
  1652. break;
  1653. }
  1654. }
  1655. if (i == 4)
  1656. DRM_ERROR("FDI train 1 fail!\n");
  1657. /* Train 2 */
  1658. reg = FDI_TX_CTL(pipe);
  1659. temp = I915_READ(reg);
  1660. temp &= ~FDI_LINK_TRAIN_NONE;
  1661. temp |= FDI_LINK_TRAIN_PATTERN_2;
  1662. if (IS_GEN6(dev)) {
  1663. temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
  1664. /* SNB-B */
  1665. temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
  1666. }
  1667. I915_WRITE(reg, temp);
  1668. reg = FDI_RX_CTL(pipe);
  1669. temp = I915_READ(reg);
  1670. if (HAS_PCH_CPT(dev)) {
  1671. temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
  1672. temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
  1673. } else {
  1674. temp &= ~FDI_LINK_TRAIN_NONE;
  1675. temp |= FDI_LINK_TRAIN_PATTERN_2;
  1676. }
  1677. I915_WRITE(reg, temp);
  1678. POSTING_READ(reg);
  1679. udelay(150);
  1680. for (i = 0; i < 4; i++ ) {
  1681. reg = FDI_TX_CTL(pipe);
  1682. temp = I915_READ(reg);
  1683. temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
  1684. temp |= snb_b_fdi_train_param[i];
  1685. I915_WRITE(reg, temp);
  1686. POSTING_READ(reg);
  1687. udelay(500);
  1688. reg = FDI_RX_IIR(pipe);
  1689. temp = I915_READ(reg);
  1690. DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
  1691. if (temp & FDI_RX_SYMBOL_LOCK) {
  1692. I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
  1693. DRM_DEBUG_KMS("FDI train 2 done.\n");
  1694. break;
  1695. }
  1696. }
  1697. if (i == 4)
  1698. DRM_ERROR("FDI train 2 fail!\n");
  1699. DRM_DEBUG_KMS("FDI train done.\n");
  1700. }
  1701. static void ironlake_fdi_enable(struct drm_crtc *crtc)
  1702. {
  1703. struct drm_device *dev = crtc->dev;
  1704. struct drm_i915_private *dev_priv = dev->dev_private;
  1705. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1706. int pipe = intel_crtc->pipe;
  1707. u32 reg, temp;
  1708. /* Write the TU size bits so error detection works */
  1709. I915_WRITE(FDI_RX_TUSIZE1(pipe),
  1710. I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
  1711. /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
  1712. reg = FDI_RX_CTL(pipe);
  1713. temp = I915_READ(reg);
  1714. temp &= ~((0x7 << 19) | (0x7 << 16));
  1715. temp |= (intel_crtc->fdi_lanes - 1) << 19;
  1716. temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
  1717. I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
  1718. POSTING_READ(reg);
  1719. udelay(200);
  1720. /* Switch from Rawclk to PCDclk */
  1721. temp = I915_READ(reg);
  1722. I915_WRITE(reg, temp | FDI_PCDCLK);
  1723. POSTING_READ(reg);
  1724. udelay(200);
  1725. /* Enable CPU FDI TX PLL, always on for Ironlake */
  1726. reg = FDI_TX_CTL(pipe);
  1727. temp = I915_READ(reg);
  1728. if ((temp & FDI_TX_PLL_ENABLE) == 0) {
  1729. I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
  1730. POSTING_READ(reg);
  1731. udelay(100);
  1732. }
  1733. }
  1734. static void intel_flush_display_plane(struct drm_device *dev,
  1735. int plane)
  1736. {
  1737. struct drm_i915_private *dev_priv = dev->dev_private;
  1738. u32 reg = DSPADDR(plane);
  1739. I915_WRITE(reg, I915_READ(reg));
  1740. }
  1741. /*
  1742. * When we disable a pipe, we need to clear any pending scanline wait events
  1743. * to avoid hanging the ring, which we assume we are waiting on.
  1744. */
  1745. static void intel_clear_scanline_wait(struct drm_device *dev)
  1746. {
  1747. struct drm_i915_private *dev_priv = dev->dev_private;
  1748. u32 tmp;
  1749. if (IS_GEN2(dev))
  1750. /* Can't break the hang on i8xx */
  1751. return;
  1752. tmp = I915_READ(PRB0_CTL);
  1753. if (tmp & RING_WAIT) {
  1754. I915_WRITE(PRB0_CTL, tmp);
  1755. POSTING_READ(PRB0_CTL);
  1756. }
  1757. }
  1758. static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
  1759. {
  1760. struct drm_i915_gem_object *obj_priv;
  1761. struct drm_i915_private *dev_priv;
  1762. if (crtc->fb == NULL)
  1763. return;
  1764. obj_priv = to_intel_bo(to_intel_framebuffer(crtc->fb)->obj);
  1765. dev_priv = crtc->dev->dev_private;
  1766. wait_event(dev_priv->pending_flip_queue,
  1767. atomic_read(&obj_priv->pending_flip) == 0);
  1768. }
  1769. static void ironlake_crtc_enable(struct drm_crtc *crtc)
  1770. {
  1771. struct drm_device *dev = crtc->dev;
  1772. struct drm_i915_private *dev_priv = dev->dev_private;
  1773. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1774. int pipe = intel_crtc->pipe;
  1775. int plane = intel_crtc->plane;
  1776. u32 reg, temp;
  1777. if (intel_crtc->active)
  1778. return;
  1779. intel_crtc->active = true;
  1780. intel_update_watermarks(dev);
  1781. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
  1782. temp = I915_READ(PCH_LVDS);
  1783. if ((temp & LVDS_PORT_EN) == 0)
  1784. I915_WRITE(PCH_LVDS, temp | LVDS_PORT_EN);
  1785. }
  1786. ironlake_fdi_enable(crtc);
  1787. /* Enable panel fitting for LVDS */
  1788. if (dev_priv->pch_pf_size &&
  1789. (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) || HAS_eDP)) {
  1790. /* Force use of hard-coded filter coefficients
  1791. * as some pre-programmed values are broken,
  1792. * e.g. x201.
  1793. */
  1794. I915_WRITE(pipe ? PFB_CTL_1 : PFA_CTL_1,
  1795. PF_ENABLE | PF_FILTER_MED_3x3);
  1796. I915_WRITE(pipe ? PFB_WIN_POS : PFA_WIN_POS,
  1797. dev_priv->pch_pf_pos);
  1798. I915_WRITE(pipe ? PFB_WIN_SZ : PFA_WIN_SZ,
  1799. dev_priv->pch_pf_size);
  1800. }
  1801. /* Enable CPU pipe */
  1802. reg = PIPECONF(pipe);
  1803. temp = I915_READ(reg);
  1804. if ((temp & PIPECONF_ENABLE) == 0) {
  1805. I915_WRITE(reg, temp | PIPECONF_ENABLE);
  1806. POSTING_READ(reg);
  1807. intel_wait_for_vblank(dev, intel_crtc->pipe);
  1808. }
  1809. /* configure and enable CPU plane */
  1810. reg = DSPCNTR(plane);
  1811. temp = I915_READ(reg);
  1812. if ((temp & DISPLAY_PLANE_ENABLE) == 0) {
  1813. I915_WRITE(reg, temp | DISPLAY_PLANE_ENABLE);
  1814. intel_flush_display_plane(dev, plane);
  1815. }
  1816. /* For PCH output, training FDI link */
  1817. if (IS_GEN6(dev))
  1818. gen6_fdi_link_train(crtc);
  1819. else
  1820. ironlake_fdi_link_train(crtc);
  1821. /* enable PCH DPLL */
  1822. reg = PCH_DPLL(pipe);
  1823. temp = I915_READ(reg);
  1824. if ((temp & DPLL_VCO_ENABLE) == 0) {
  1825. I915_WRITE(reg, temp | DPLL_VCO_ENABLE);
  1826. POSTING_READ(reg);
  1827. udelay(200);
  1828. }
  1829. if (HAS_PCH_CPT(dev)) {
  1830. /* Be sure PCH DPLL SEL is set */
  1831. temp = I915_READ(PCH_DPLL_SEL);
  1832. if (pipe == 0 && (temp & TRANSA_DPLL_ENABLE) == 0)
  1833. temp |= (TRANSA_DPLL_ENABLE | TRANSA_DPLLA_SEL);
  1834. else if (pipe == 1 && (temp & TRANSB_DPLL_ENABLE) == 0)
  1835. temp |= (TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
  1836. I915_WRITE(PCH_DPLL_SEL, temp);
  1837. }
  1838. /* set transcoder timing */
  1839. I915_WRITE(TRANS_HTOTAL(pipe), I915_READ(HTOTAL(pipe)));
  1840. I915_WRITE(TRANS_HBLANK(pipe), I915_READ(HBLANK(pipe)));
  1841. I915_WRITE(TRANS_HSYNC(pipe), I915_READ(HSYNC(pipe)));
  1842. I915_WRITE(TRANS_VTOTAL(pipe), I915_READ(VTOTAL(pipe)));
  1843. I915_WRITE(TRANS_VBLANK(pipe), I915_READ(VBLANK(pipe)));
  1844. I915_WRITE(TRANS_VSYNC(pipe), I915_READ(VSYNC(pipe)));
  1845. /* For PCH DP, enable TRANS_DP_CTL */
  1846. if (HAS_PCH_CPT(dev) &&
  1847. intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
  1848. reg = TRANS_DP_CTL(pipe);
  1849. temp = I915_READ(reg);
  1850. temp &= ~(TRANS_DP_PORT_SEL_MASK |
  1851. TRANS_DP_SYNC_MASK);
  1852. temp |= (TRANS_DP_OUTPUT_ENABLE |
  1853. TRANS_DP_ENH_FRAMING);
  1854. if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
  1855. temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
  1856. if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
  1857. temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
  1858. switch (intel_trans_dp_port_sel(crtc)) {
  1859. case PCH_DP_B:
  1860. temp |= TRANS_DP_PORT_SEL_B;
  1861. break;
  1862. case PCH_DP_C:
  1863. temp |= TRANS_DP_PORT_SEL_C;
  1864. break;
  1865. case PCH_DP_D:
  1866. temp |= TRANS_DP_PORT_SEL_D;
  1867. break;
  1868. default:
  1869. DRM_DEBUG_KMS("Wrong PCH DP port return. Guess port B\n");
  1870. temp |= TRANS_DP_PORT_SEL_B;
  1871. break;
  1872. }
  1873. I915_WRITE(reg, temp);
  1874. }
  1875. /* enable PCH transcoder */
  1876. reg = TRANSCONF(pipe);
  1877. temp = I915_READ(reg);
  1878. /*
  1879. * make the BPC in transcoder be consistent with
  1880. * that in pipeconf reg.
  1881. */
  1882. temp &= ~PIPE_BPC_MASK;
  1883. temp |= I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK;
  1884. I915_WRITE(reg, temp | TRANS_ENABLE);
  1885. if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
  1886. DRM_ERROR("failed to enable transcoder %d\n", pipe);
  1887. intel_crtc_load_lut(crtc);
  1888. intel_update_fbc(dev);
  1889. intel_crtc_update_cursor(crtc, true);
  1890. }
  1891. static void ironlake_crtc_disable(struct drm_crtc *crtc)
  1892. {
  1893. struct drm_device *dev = crtc->dev;
  1894. struct drm_i915_private *dev_priv = dev->dev_private;
  1895. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1896. int pipe = intel_crtc->pipe;
  1897. int plane = intel_crtc->plane;
  1898. u32 reg, temp;
  1899. if (!intel_crtc->active)
  1900. return;
  1901. intel_crtc_wait_for_pending_flips(crtc);
  1902. drm_vblank_off(dev, pipe);
  1903. intel_crtc_update_cursor(crtc, false);
  1904. /* Disable display plane */
  1905. reg = DSPCNTR(plane);
  1906. temp = I915_READ(reg);
  1907. if (temp & DISPLAY_PLANE_ENABLE) {
  1908. I915_WRITE(reg, temp & ~DISPLAY_PLANE_ENABLE);
  1909. intel_flush_display_plane(dev, plane);
  1910. }
  1911. if (dev_priv->cfb_plane == plane &&
  1912. dev_priv->display.disable_fbc)
  1913. dev_priv->display.disable_fbc(dev);
  1914. /* disable cpu pipe, disable after all planes disabled */
  1915. reg = PIPECONF(pipe);
  1916. temp = I915_READ(reg);
  1917. if (temp & PIPECONF_ENABLE) {
  1918. I915_WRITE(reg, temp & ~PIPECONF_ENABLE);
  1919. POSTING_READ(reg);
  1920. /* wait for cpu pipe off, pipe state */
  1921. intel_wait_for_pipe_off(dev, intel_crtc->pipe);
  1922. }
  1923. /* Disable PF */
  1924. I915_WRITE(pipe ? PFB_CTL_1 : PFA_CTL_1, 0);
  1925. I915_WRITE(pipe ? PFB_WIN_SZ : PFA_WIN_SZ, 0);
  1926. /* disable CPU FDI tx and PCH FDI rx */
  1927. reg = FDI_TX_CTL(pipe);
  1928. temp = I915_READ(reg);
  1929. I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
  1930. POSTING_READ(reg);
  1931. reg = FDI_RX_CTL(pipe);
  1932. temp = I915_READ(reg);
  1933. temp &= ~(0x7 << 16);
  1934. temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
  1935. I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
  1936. POSTING_READ(reg);
  1937. udelay(100);
  1938. /* Ironlake workaround, disable clock pointer after downing FDI */
  1939. I915_WRITE(FDI_RX_CHICKEN(pipe),
  1940. I915_READ(FDI_RX_CHICKEN(pipe) &
  1941. ~FDI_RX_PHASE_SYNC_POINTER_ENABLE));
  1942. /* still set train pattern 1 */
  1943. reg = FDI_TX_CTL(pipe);
  1944. temp = I915_READ(reg);
  1945. temp &= ~FDI_LINK_TRAIN_NONE;
  1946. temp |= FDI_LINK_TRAIN_PATTERN_1;
  1947. I915_WRITE(reg, temp);
  1948. reg = FDI_RX_CTL(pipe);
  1949. temp = I915_READ(reg);
  1950. if (HAS_PCH_CPT(dev)) {
  1951. temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
  1952. temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
  1953. } else {
  1954. temp &= ~FDI_LINK_TRAIN_NONE;
  1955. temp |= FDI_LINK_TRAIN_PATTERN_1;
  1956. }
  1957. /* BPC in FDI rx is consistent with that in PIPECONF */
  1958. temp &= ~(0x07 << 16);
  1959. temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
  1960. I915_WRITE(reg, temp);
  1961. POSTING_READ(reg);
  1962. udelay(100);
  1963. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
  1964. temp = I915_READ(PCH_LVDS);
  1965. if (temp & LVDS_PORT_EN) {
  1966. I915_WRITE(PCH_LVDS, temp & ~LVDS_PORT_EN);
  1967. POSTING_READ(PCH_LVDS);
  1968. udelay(100);
  1969. }
  1970. }
  1971. /* disable PCH transcoder */
  1972. reg = TRANSCONF(plane);
  1973. temp = I915_READ(reg);
  1974. if (temp & TRANS_ENABLE) {
  1975. I915_WRITE(reg, temp & ~TRANS_ENABLE);
  1976. /* wait for PCH transcoder off, transcoder state */
  1977. if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
  1978. DRM_ERROR("failed to disable transcoder\n");
  1979. }
  1980. if (HAS_PCH_CPT(dev)) {
  1981. /* disable TRANS_DP_CTL */
  1982. reg = TRANS_DP_CTL(pipe);
  1983. temp = I915_READ(reg);
  1984. temp &= ~(TRANS_DP_OUTPUT_ENABLE | TRANS_DP_PORT_SEL_MASK);
  1985. I915_WRITE(reg, temp);
  1986. /* disable DPLL_SEL */
  1987. temp = I915_READ(PCH_DPLL_SEL);
  1988. if (pipe == 0)
  1989. temp &= ~(TRANSA_DPLL_ENABLE | TRANSA_DPLLB_SEL);
  1990. else
  1991. temp &= ~(TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
  1992. I915_WRITE(PCH_DPLL_SEL, temp);
  1993. }
  1994. /* disable PCH DPLL */
  1995. reg = PCH_DPLL(pipe);
  1996. temp = I915_READ(reg);
  1997. I915_WRITE(reg, temp & ~DPLL_VCO_ENABLE);
  1998. /* Switch from PCDclk to Rawclk */
  1999. reg = FDI_RX_CTL(pipe);
  2000. temp = I915_READ(reg);
  2001. I915_WRITE(reg, temp & ~FDI_PCDCLK);
  2002. /* Disable CPU FDI TX PLL */
  2003. reg = FDI_TX_CTL(pipe);
  2004. temp = I915_READ(reg);
  2005. I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
  2006. POSTING_READ(reg);
  2007. udelay(100);
  2008. reg = FDI_RX_CTL(pipe);
  2009. temp = I915_READ(reg);
  2010. I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
  2011. /* Wait for the clocks to turn off. */
  2012. POSTING_READ(reg);
  2013. udelay(100);
  2014. intel_crtc->active = false;
  2015. intel_update_watermarks(dev);
  2016. intel_update_fbc(dev);
  2017. intel_clear_scanline_wait(dev);
  2018. }
  2019. static void ironlake_crtc_dpms(struct drm_crtc *crtc, int mode)
  2020. {
  2021. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2022. int pipe = intel_crtc->pipe;
  2023. int plane = intel_crtc->plane;
  2024. /* XXX: When our outputs are all unaware of DPMS modes other than off
  2025. * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
  2026. */
  2027. switch (mode) {
  2028. case DRM_MODE_DPMS_ON:
  2029. case DRM_MODE_DPMS_STANDBY:
  2030. case DRM_MODE_DPMS_SUSPEND:
  2031. DRM_DEBUG_KMS("crtc %d/%d dpms on\n", pipe, plane);
  2032. ironlake_crtc_enable(crtc);
  2033. break;
  2034. case DRM_MODE_DPMS_OFF:
  2035. DRM_DEBUG_KMS("crtc %d/%d dpms off\n", pipe, plane);
  2036. ironlake_crtc_disable(crtc);
  2037. break;
  2038. }
  2039. }
  2040. static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
  2041. {
  2042. if (!enable && intel_crtc->overlay) {
  2043. struct drm_device *dev = intel_crtc->base.dev;
  2044. mutex_lock(&dev->struct_mutex);
  2045. (void) intel_overlay_switch_off(intel_crtc->overlay, false);
  2046. mutex_unlock(&dev->struct_mutex);
  2047. }
  2048. /* Let userspace switch the overlay on again. In most cases userspace
  2049. * has to recompute where to put it anyway.
  2050. */
  2051. }
  2052. static void i9xx_crtc_enable(struct drm_crtc *crtc)
  2053. {
  2054. struct drm_device *dev = crtc->dev;
  2055. struct drm_i915_private *dev_priv = dev->dev_private;
  2056. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2057. int pipe = intel_crtc->pipe;
  2058. int plane = intel_crtc->plane;
  2059. u32 reg, temp;
  2060. if (intel_crtc->active)
  2061. return;
  2062. intel_crtc->active = true;
  2063. intel_update_watermarks(dev);
  2064. /* Enable the DPLL */
  2065. reg = DPLL(pipe);
  2066. temp = I915_READ(reg);
  2067. if ((temp & DPLL_VCO_ENABLE) == 0) {
  2068. I915_WRITE(reg, temp);
  2069. /* Wait for the clocks to stabilize. */
  2070. POSTING_READ(reg);
  2071. udelay(150);
  2072. I915_WRITE(reg, temp | DPLL_VCO_ENABLE);
  2073. /* Wait for the clocks to stabilize. */
  2074. POSTING_READ(reg);
  2075. udelay(150);
  2076. I915_WRITE(reg, temp | DPLL_VCO_ENABLE);
  2077. /* Wait for the clocks to stabilize. */
  2078. POSTING_READ(reg);
  2079. udelay(150);
  2080. }
  2081. /* Enable the pipe */
  2082. reg = PIPECONF(pipe);
  2083. temp = I915_READ(reg);
  2084. if ((temp & PIPECONF_ENABLE) == 0)
  2085. I915_WRITE(reg, temp | PIPECONF_ENABLE);
  2086. /* Enable the plane */
  2087. reg = DSPCNTR(plane);
  2088. temp = I915_READ(reg);
  2089. if ((temp & DISPLAY_PLANE_ENABLE) == 0) {
  2090. I915_WRITE(reg, temp | DISPLAY_PLANE_ENABLE);
  2091. intel_flush_display_plane(dev, plane);
  2092. }
  2093. intel_crtc_load_lut(crtc);
  2094. intel_update_fbc(dev);
  2095. /* Give the overlay scaler a chance to enable if it's on this pipe */
  2096. intel_crtc_dpms_overlay(intel_crtc, true);
  2097. intel_crtc_update_cursor(crtc, true);
  2098. }
  2099. static void i9xx_crtc_disable(struct drm_crtc *crtc)
  2100. {
  2101. struct drm_device *dev = crtc->dev;
  2102. struct drm_i915_private *dev_priv = dev->dev_private;
  2103. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2104. int pipe = intel_crtc->pipe;
  2105. int plane = intel_crtc->plane;
  2106. u32 reg, temp;
  2107. if (!intel_crtc->active)
  2108. return;
  2109. /* Give the overlay scaler a chance to disable if it's on this pipe */
  2110. intel_crtc_wait_for_pending_flips(crtc);
  2111. drm_vblank_off(dev, pipe);
  2112. intel_crtc_dpms_overlay(intel_crtc, false);
  2113. intel_crtc_update_cursor(crtc, false);
  2114. if (dev_priv->cfb_plane == plane &&
  2115. dev_priv->display.disable_fbc)
  2116. dev_priv->display.disable_fbc(dev);
  2117. /* Disable display plane */
  2118. reg = DSPCNTR(plane);
  2119. temp = I915_READ(reg);
  2120. if (temp & DISPLAY_PLANE_ENABLE) {
  2121. I915_WRITE(reg, temp & ~DISPLAY_PLANE_ENABLE);
  2122. /* Flush the plane changes */
  2123. intel_flush_display_plane(dev, plane);
  2124. /* Wait for vblank for the disable to take effect */
  2125. if (IS_GEN2(dev))
  2126. intel_wait_for_vblank(dev, pipe);
  2127. }
  2128. /* Don't disable pipe A or pipe A PLLs if needed */
  2129. if (pipe == 0 && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
  2130. goto done;
  2131. /* Next, disable display pipes */
  2132. reg = PIPECONF(pipe);
  2133. temp = I915_READ(reg);
  2134. if (temp & PIPECONF_ENABLE) {
  2135. I915_WRITE(reg, temp & ~PIPECONF_ENABLE);
  2136. /* Wait for the pipe to turn off */
  2137. POSTING_READ(reg);
  2138. intel_wait_for_pipe_off(dev, pipe);
  2139. }
  2140. reg = DPLL(pipe);
  2141. temp = I915_READ(reg);
  2142. if (temp & DPLL_VCO_ENABLE) {
  2143. I915_WRITE(reg, temp & ~DPLL_VCO_ENABLE);
  2144. /* Wait for the clocks to turn off. */
  2145. POSTING_READ(reg);
  2146. udelay(150);
  2147. }
  2148. done:
  2149. intel_crtc->active = false;
  2150. intel_update_fbc(dev);
  2151. intel_update_watermarks(dev);
  2152. intel_clear_scanline_wait(dev);
  2153. }
  2154. static void i9xx_crtc_dpms(struct drm_crtc *crtc, int mode)
  2155. {
  2156. /* XXX: When our outputs are all unaware of DPMS modes other than off
  2157. * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
  2158. */
  2159. switch (mode) {
  2160. case DRM_MODE_DPMS_ON:
  2161. case DRM_MODE_DPMS_STANDBY:
  2162. case DRM_MODE_DPMS_SUSPEND:
  2163. i9xx_crtc_enable(crtc);
  2164. break;
  2165. case DRM_MODE_DPMS_OFF:
  2166. i9xx_crtc_disable(crtc);
  2167. break;
  2168. }
  2169. }
  2170. /**
  2171. * Sets the power management mode of the pipe and plane.
  2172. */
  2173. static void intel_crtc_dpms(struct drm_crtc *crtc, int mode)
  2174. {
  2175. struct drm_device *dev = crtc->dev;
  2176. struct drm_i915_private *dev_priv = dev->dev_private;
  2177. struct drm_i915_master_private *master_priv;
  2178. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2179. int pipe = intel_crtc->pipe;
  2180. bool enabled;
  2181. if (intel_crtc->dpms_mode == mode)
  2182. return;
  2183. intel_crtc->dpms_mode = mode;
  2184. dev_priv->display.dpms(crtc, mode);
  2185. if (!dev->primary->master)
  2186. return;
  2187. master_priv = dev->primary->master->driver_priv;
  2188. if (!master_priv->sarea_priv)
  2189. return;
  2190. enabled = crtc->enabled && mode != DRM_MODE_DPMS_OFF;
  2191. switch (pipe) {
  2192. case 0:
  2193. master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
  2194. master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
  2195. break;
  2196. case 1:
  2197. master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
  2198. master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
  2199. break;
  2200. default:
  2201. DRM_ERROR("Can't update pipe %d in SAREA\n", pipe);
  2202. break;
  2203. }
  2204. }
  2205. static void intel_crtc_disable(struct drm_crtc *crtc)
  2206. {
  2207. struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
  2208. struct drm_device *dev = crtc->dev;
  2209. crtc_funcs->dpms(crtc, DRM_MODE_DPMS_OFF);
  2210. if (crtc->fb) {
  2211. mutex_lock(&dev->struct_mutex);
  2212. i915_gem_object_unpin(to_intel_framebuffer(crtc->fb)->obj);
  2213. mutex_unlock(&dev->struct_mutex);
  2214. }
  2215. }
  2216. /* Prepare for a mode set.
  2217. *
  2218. * Note we could be a lot smarter here. We need to figure out which outputs
  2219. * will be enabled, which disabled (in short, how the config will changes)
  2220. * and perform the minimum necessary steps to accomplish that, e.g. updating
  2221. * watermarks, FBC configuration, making sure PLLs are programmed correctly,
  2222. * panel fitting is in the proper state, etc.
  2223. */
  2224. static void i9xx_crtc_prepare(struct drm_crtc *crtc)
  2225. {
  2226. i9xx_crtc_disable(crtc);
  2227. }
  2228. static void i9xx_crtc_commit(struct drm_crtc *crtc)
  2229. {
  2230. i9xx_crtc_enable(crtc);
  2231. }
  2232. static void ironlake_crtc_prepare(struct drm_crtc *crtc)
  2233. {
  2234. ironlake_crtc_disable(crtc);
  2235. }
  2236. static void ironlake_crtc_commit(struct drm_crtc *crtc)
  2237. {
  2238. ironlake_crtc_enable(crtc);
  2239. }
  2240. void intel_encoder_prepare (struct drm_encoder *encoder)
  2241. {
  2242. struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
  2243. /* lvds has its own version of prepare see intel_lvds_prepare */
  2244. encoder_funcs->dpms(encoder, DRM_MODE_DPMS_OFF);
  2245. }
  2246. void intel_encoder_commit (struct drm_encoder *encoder)
  2247. {
  2248. struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
  2249. /* lvds has its own version of commit see intel_lvds_commit */
  2250. encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
  2251. }
  2252. void intel_encoder_destroy(struct drm_encoder *encoder)
  2253. {
  2254. struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
  2255. drm_encoder_cleanup(encoder);
  2256. kfree(intel_encoder);
  2257. }
  2258. static bool intel_crtc_mode_fixup(struct drm_crtc *crtc,
  2259. struct drm_display_mode *mode,
  2260. struct drm_display_mode *adjusted_mode)
  2261. {
  2262. struct drm_device *dev = crtc->dev;
  2263. if (HAS_PCH_SPLIT(dev)) {
  2264. /* FDI link clock is fixed at 2.7G */
  2265. if (mode->clock * 3 > IRONLAKE_FDI_FREQ * 4)
  2266. return false;
  2267. }
  2268. /* XXX some encoders set the crtcinfo, others don't.
  2269. * Obviously we need some form of conflict resolution here...
  2270. */
  2271. if (adjusted_mode->crtc_htotal == 0)
  2272. drm_mode_set_crtcinfo(adjusted_mode, 0);
  2273. return true;
  2274. }
  2275. static int i945_get_display_clock_speed(struct drm_device *dev)
  2276. {
  2277. return 400000;
  2278. }
  2279. static int i915_get_display_clock_speed(struct drm_device *dev)
  2280. {
  2281. return 333000;
  2282. }
  2283. static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
  2284. {
  2285. return 200000;
  2286. }
  2287. static int i915gm_get_display_clock_speed(struct drm_device *dev)
  2288. {
  2289. u16 gcfgc = 0;
  2290. pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
  2291. if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
  2292. return 133000;
  2293. else {
  2294. switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
  2295. case GC_DISPLAY_CLOCK_333_MHZ:
  2296. return 333000;
  2297. default:
  2298. case GC_DISPLAY_CLOCK_190_200_MHZ:
  2299. return 190000;
  2300. }
  2301. }
  2302. }
  2303. static int i865_get_display_clock_speed(struct drm_device *dev)
  2304. {
  2305. return 266000;
  2306. }
  2307. static int i855_get_display_clock_speed(struct drm_device *dev)
  2308. {
  2309. u16 hpllcc = 0;
  2310. /* Assume that the hardware is in the high speed state. This
  2311. * should be the default.
  2312. */
  2313. switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
  2314. case GC_CLOCK_133_200:
  2315. case GC_CLOCK_100_200:
  2316. return 200000;
  2317. case GC_CLOCK_166_250:
  2318. return 250000;
  2319. case GC_CLOCK_100_133:
  2320. return 133000;
  2321. }
  2322. /* Shouldn't happen */
  2323. return 0;
  2324. }
  2325. static int i830_get_display_clock_speed(struct drm_device *dev)
  2326. {
  2327. return 133000;
  2328. }
  2329. struct fdi_m_n {
  2330. u32 tu;
  2331. u32 gmch_m;
  2332. u32 gmch_n;
  2333. u32 link_m;
  2334. u32 link_n;
  2335. };
  2336. static void
  2337. fdi_reduce_ratio(u32 *num, u32 *den)
  2338. {
  2339. while (*num > 0xffffff || *den > 0xffffff) {
  2340. *num >>= 1;
  2341. *den >>= 1;
  2342. }
  2343. }
  2344. #define DATA_N 0x800000
  2345. #define LINK_N 0x80000
  2346. static void
  2347. ironlake_compute_m_n(int bits_per_pixel, int nlanes, int pixel_clock,
  2348. int link_clock, struct fdi_m_n *m_n)
  2349. {
  2350. u64 temp;
  2351. m_n->tu = 64; /* default size */
  2352. temp = (u64) DATA_N * pixel_clock;
  2353. temp = div_u64(temp, link_clock);
  2354. m_n->gmch_m = div_u64(temp * bits_per_pixel, nlanes);
  2355. m_n->gmch_m >>= 3; /* convert to bytes_per_pixel */
  2356. m_n->gmch_n = DATA_N;
  2357. fdi_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
  2358. temp = (u64) LINK_N * pixel_clock;
  2359. m_n->link_m = div_u64(temp, link_clock);
  2360. m_n->link_n = LINK_N;
  2361. fdi_reduce_ratio(&m_n->link_m, &m_n->link_n);
  2362. }
  2363. struct intel_watermark_params {
  2364. unsigned long fifo_size;
  2365. unsigned long max_wm;
  2366. unsigned long default_wm;
  2367. unsigned long guard_size;
  2368. unsigned long cacheline_size;
  2369. };
  2370. /* Pineview has different values for various configs */
  2371. static struct intel_watermark_params pineview_display_wm = {
  2372. PINEVIEW_DISPLAY_FIFO,
  2373. PINEVIEW_MAX_WM,
  2374. PINEVIEW_DFT_WM,
  2375. PINEVIEW_GUARD_WM,
  2376. PINEVIEW_FIFO_LINE_SIZE
  2377. };
  2378. static struct intel_watermark_params pineview_display_hplloff_wm = {
  2379. PINEVIEW_DISPLAY_FIFO,
  2380. PINEVIEW_MAX_WM,
  2381. PINEVIEW_DFT_HPLLOFF_WM,
  2382. PINEVIEW_GUARD_WM,
  2383. PINEVIEW_FIFO_LINE_SIZE
  2384. };
  2385. static struct intel_watermark_params pineview_cursor_wm = {
  2386. PINEVIEW_CURSOR_FIFO,
  2387. PINEVIEW_CURSOR_MAX_WM,
  2388. PINEVIEW_CURSOR_DFT_WM,
  2389. PINEVIEW_CURSOR_GUARD_WM,
  2390. PINEVIEW_FIFO_LINE_SIZE,
  2391. };
  2392. static struct intel_watermark_params pineview_cursor_hplloff_wm = {
  2393. PINEVIEW_CURSOR_FIFO,
  2394. PINEVIEW_CURSOR_MAX_WM,
  2395. PINEVIEW_CURSOR_DFT_WM,
  2396. PINEVIEW_CURSOR_GUARD_WM,
  2397. PINEVIEW_FIFO_LINE_SIZE
  2398. };
  2399. static struct intel_watermark_params g4x_wm_info = {
  2400. G4X_FIFO_SIZE,
  2401. G4X_MAX_WM,
  2402. G4X_MAX_WM,
  2403. 2,
  2404. G4X_FIFO_LINE_SIZE,
  2405. };
  2406. static struct intel_watermark_params g4x_cursor_wm_info = {
  2407. I965_CURSOR_FIFO,
  2408. I965_CURSOR_MAX_WM,
  2409. I965_CURSOR_DFT_WM,
  2410. 2,
  2411. G4X_FIFO_LINE_SIZE,
  2412. };
  2413. static struct intel_watermark_params i965_cursor_wm_info = {
  2414. I965_CURSOR_FIFO,
  2415. I965_CURSOR_MAX_WM,
  2416. I965_CURSOR_DFT_WM,
  2417. 2,
  2418. I915_FIFO_LINE_SIZE,
  2419. };
  2420. static struct intel_watermark_params i945_wm_info = {
  2421. I945_FIFO_SIZE,
  2422. I915_MAX_WM,
  2423. 1,
  2424. 2,
  2425. I915_FIFO_LINE_SIZE
  2426. };
  2427. static struct intel_watermark_params i915_wm_info = {
  2428. I915_FIFO_SIZE,
  2429. I915_MAX_WM,
  2430. 1,
  2431. 2,
  2432. I915_FIFO_LINE_SIZE
  2433. };
  2434. static struct intel_watermark_params i855_wm_info = {
  2435. I855GM_FIFO_SIZE,
  2436. I915_MAX_WM,
  2437. 1,
  2438. 2,
  2439. I830_FIFO_LINE_SIZE
  2440. };
  2441. static struct intel_watermark_params i830_wm_info = {
  2442. I830_FIFO_SIZE,
  2443. I915_MAX_WM,
  2444. 1,
  2445. 2,
  2446. I830_FIFO_LINE_SIZE
  2447. };
  2448. static struct intel_watermark_params ironlake_display_wm_info = {
  2449. ILK_DISPLAY_FIFO,
  2450. ILK_DISPLAY_MAXWM,
  2451. ILK_DISPLAY_DFTWM,
  2452. 2,
  2453. ILK_FIFO_LINE_SIZE
  2454. };
  2455. static struct intel_watermark_params ironlake_cursor_wm_info = {
  2456. ILK_CURSOR_FIFO,
  2457. ILK_CURSOR_MAXWM,
  2458. ILK_CURSOR_DFTWM,
  2459. 2,
  2460. ILK_FIFO_LINE_SIZE
  2461. };
  2462. static struct intel_watermark_params ironlake_display_srwm_info = {
  2463. ILK_DISPLAY_SR_FIFO,
  2464. ILK_DISPLAY_MAX_SRWM,
  2465. ILK_DISPLAY_DFT_SRWM,
  2466. 2,
  2467. ILK_FIFO_LINE_SIZE
  2468. };
  2469. static struct intel_watermark_params ironlake_cursor_srwm_info = {
  2470. ILK_CURSOR_SR_FIFO,
  2471. ILK_CURSOR_MAX_SRWM,
  2472. ILK_CURSOR_DFT_SRWM,
  2473. 2,
  2474. ILK_FIFO_LINE_SIZE
  2475. };
  2476. /**
  2477. * intel_calculate_wm - calculate watermark level
  2478. * @clock_in_khz: pixel clock
  2479. * @wm: chip FIFO params
  2480. * @pixel_size: display pixel size
  2481. * @latency_ns: memory latency for the platform
  2482. *
  2483. * Calculate the watermark level (the level at which the display plane will
  2484. * start fetching from memory again). Each chip has a different display
  2485. * FIFO size and allocation, so the caller needs to figure that out and pass
  2486. * in the correct intel_watermark_params structure.
  2487. *
  2488. * As the pixel clock runs, the FIFO will be drained at a rate that depends
  2489. * on the pixel size. When it reaches the watermark level, it'll start
  2490. * fetching FIFO line sized based chunks from memory until the FIFO fills
  2491. * past the watermark point. If the FIFO drains completely, a FIFO underrun
  2492. * will occur, and a display engine hang could result.
  2493. */
  2494. static unsigned long intel_calculate_wm(unsigned long clock_in_khz,
  2495. struct intel_watermark_params *wm,
  2496. int pixel_size,
  2497. unsigned long latency_ns)
  2498. {
  2499. long entries_required, wm_size;
  2500. /*
  2501. * Note: we need to make sure we don't overflow for various clock &
  2502. * latency values.
  2503. * clocks go from a few thousand to several hundred thousand.
  2504. * latency is usually a few thousand
  2505. */
  2506. entries_required = ((clock_in_khz / 1000) * pixel_size * latency_ns) /
  2507. 1000;
  2508. entries_required = DIV_ROUND_UP(entries_required, wm->cacheline_size);
  2509. DRM_DEBUG_KMS("FIFO entries required for mode: %d\n", entries_required);
  2510. wm_size = wm->fifo_size - (entries_required + wm->guard_size);
  2511. DRM_DEBUG_KMS("FIFO watermark level: %d\n", wm_size);
  2512. /* Don't promote wm_size to unsigned... */
  2513. if (wm_size > (long)wm->max_wm)
  2514. wm_size = wm->max_wm;
  2515. if (wm_size <= 0)
  2516. wm_size = wm->default_wm;
  2517. return wm_size;
  2518. }
  2519. struct cxsr_latency {
  2520. int is_desktop;
  2521. int is_ddr3;
  2522. unsigned long fsb_freq;
  2523. unsigned long mem_freq;
  2524. unsigned long display_sr;
  2525. unsigned long display_hpll_disable;
  2526. unsigned long cursor_sr;
  2527. unsigned long cursor_hpll_disable;
  2528. };
  2529. static const struct cxsr_latency cxsr_latency_table[] = {
  2530. {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
  2531. {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
  2532. {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
  2533. {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
  2534. {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
  2535. {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
  2536. {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
  2537. {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
  2538. {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
  2539. {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
  2540. {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
  2541. {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
  2542. {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
  2543. {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
  2544. {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
  2545. {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
  2546. {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
  2547. {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
  2548. {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
  2549. {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
  2550. {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
  2551. {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
  2552. {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
  2553. {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
  2554. {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
  2555. {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
  2556. {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
  2557. {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
  2558. {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
  2559. {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
  2560. };
  2561. static const struct cxsr_latency *intel_get_cxsr_latency(int is_desktop,
  2562. int is_ddr3,
  2563. int fsb,
  2564. int mem)
  2565. {
  2566. const struct cxsr_latency *latency;
  2567. int i;
  2568. if (fsb == 0 || mem == 0)
  2569. return NULL;
  2570. for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
  2571. latency = &cxsr_latency_table[i];
  2572. if (is_desktop == latency->is_desktop &&
  2573. is_ddr3 == latency->is_ddr3 &&
  2574. fsb == latency->fsb_freq && mem == latency->mem_freq)
  2575. return latency;
  2576. }
  2577. DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
  2578. return NULL;
  2579. }
  2580. static void pineview_disable_cxsr(struct drm_device *dev)
  2581. {
  2582. struct drm_i915_private *dev_priv = dev->dev_private;
  2583. /* deactivate cxsr */
  2584. I915_WRITE(DSPFW3, I915_READ(DSPFW3) & ~PINEVIEW_SELF_REFRESH_EN);
  2585. }
  2586. /*
  2587. * Latency for FIFO fetches is dependent on several factors:
  2588. * - memory configuration (speed, channels)
  2589. * - chipset
  2590. * - current MCH state
  2591. * It can be fairly high in some situations, so here we assume a fairly
  2592. * pessimal value. It's a tradeoff between extra memory fetches (if we
  2593. * set this value too high, the FIFO will fetch frequently to stay full)
  2594. * and power consumption (set it too low to save power and we might see
  2595. * FIFO underruns and display "flicker").
  2596. *
  2597. * A value of 5us seems to be a good balance; safe for very low end
  2598. * platforms but not overly aggressive on lower latency configs.
  2599. */
  2600. static const int latency_ns = 5000;
  2601. static int i9xx_get_fifo_size(struct drm_device *dev, int plane)
  2602. {
  2603. struct drm_i915_private *dev_priv = dev->dev_private;
  2604. uint32_t dsparb = I915_READ(DSPARB);
  2605. int size;
  2606. size = dsparb & 0x7f;
  2607. if (plane)
  2608. size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
  2609. DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
  2610. plane ? "B" : "A", size);
  2611. return size;
  2612. }
  2613. static int i85x_get_fifo_size(struct drm_device *dev, int plane)
  2614. {
  2615. struct drm_i915_private *dev_priv = dev->dev_private;
  2616. uint32_t dsparb = I915_READ(DSPARB);
  2617. int size;
  2618. size = dsparb & 0x1ff;
  2619. if (plane)
  2620. size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
  2621. size >>= 1; /* Convert to cachelines */
  2622. DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
  2623. plane ? "B" : "A", size);
  2624. return size;
  2625. }
  2626. static int i845_get_fifo_size(struct drm_device *dev, int plane)
  2627. {
  2628. struct drm_i915_private *dev_priv = dev->dev_private;
  2629. uint32_t dsparb = I915_READ(DSPARB);
  2630. int size;
  2631. size = dsparb & 0x7f;
  2632. size >>= 2; /* Convert to cachelines */
  2633. DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
  2634. plane ? "B" : "A",
  2635. size);
  2636. return size;
  2637. }
  2638. static int i830_get_fifo_size(struct drm_device *dev, int plane)
  2639. {
  2640. struct drm_i915_private *dev_priv = dev->dev_private;
  2641. uint32_t dsparb = I915_READ(DSPARB);
  2642. int size;
  2643. size = dsparb & 0x7f;
  2644. size >>= 1; /* Convert to cachelines */
  2645. DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
  2646. plane ? "B" : "A", size);
  2647. return size;
  2648. }
  2649. static void pineview_update_wm(struct drm_device *dev, int planea_clock,
  2650. int planeb_clock, int sr_hdisplay, int unused,
  2651. int pixel_size)
  2652. {
  2653. struct drm_i915_private *dev_priv = dev->dev_private;
  2654. const struct cxsr_latency *latency;
  2655. u32 reg;
  2656. unsigned long wm;
  2657. int sr_clock;
  2658. latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev), dev_priv->is_ddr3,
  2659. dev_priv->fsb_freq, dev_priv->mem_freq);
  2660. if (!latency) {
  2661. DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
  2662. pineview_disable_cxsr(dev);
  2663. return;
  2664. }
  2665. if (!planea_clock || !planeb_clock) {
  2666. sr_clock = planea_clock ? planea_clock : planeb_clock;
  2667. /* Display SR */
  2668. wm = intel_calculate_wm(sr_clock, &pineview_display_wm,
  2669. pixel_size, latency->display_sr);
  2670. reg = I915_READ(DSPFW1);
  2671. reg &= ~DSPFW_SR_MASK;
  2672. reg |= wm << DSPFW_SR_SHIFT;
  2673. I915_WRITE(DSPFW1, reg);
  2674. DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
  2675. /* cursor SR */
  2676. wm = intel_calculate_wm(sr_clock, &pineview_cursor_wm,
  2677. pixel_size, latency->cursor_sr);
  2678. reg = I915_READ(DSPFW3);
  2679. reg &= ~DSPFW_CURSOR_SR_MASK;
  2680. reg |= (wm & 0x3f) << DSPFW_CURSOR_SR_SHIFT;
  2681. I915_WRITE(DSPFW3, reg);
  2682. /* Display HPLL off SR */
  2683. wm = intel_calculate_wm(sr_clock, &pineview_display_hplloff_wm,
  2684. pixel_size, latency->display_hpll_disable);
  2685. reg = I915_READ(DSPFW3);
  2686. reg &= ~DSPFW_HPLL_SR_MASK;
  2687. reg |= wm & DSPFW_HPLL_SR_MASK;
  2688. I915_WRITE(DSPFW3, reg);
  2689. /* cursor HPLL off SR */
  2690. wm = intel_calculate_wm(sr_clock, &pineview_cursor_hplloff_wm,
  2691. pixel_size, latency->cursor_hpll_disable);
  2692. reg = I915_READ(DSPFW3);
  2693. reg &= ~DSPFW_HPLL_CURSOR_MASK;
  2694. reg |= (wm & 0x3f) << DSPFW_HPLL_CURSOR_SHIFT;
  2695. I915_WRITE(DSPFW3, reg);
  2696. DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
  2697. /* activate cxsr */
  2698. I915_WRITE(DSPFW3,
  2699. I915_READ(DSPFW3) | PINEVIEW_SELF_REFRESH_EN);
  2700. DRM_DEBUG_KMS("Self-refresh is enabled\n");
  2701. } else {
  2702. pineview_disable_cxsr(dev);
  2703. DRM_DEBUG_KMS("Self-refresh is disabled\n");
  2704. }
  2705. }
  2706. static void g4x_update_wm(struct drm_device *dev, int planea_clock,
  2707. int planeb_clock, int sr_hdisplay, int sr_htotal,
  2708. int pixel_size)
  2709. {
  2710. struct drm_i915_private *dev_priv = dev->dev_private;
  2711. int total_size, cacheline_size;
  2712. int planea_wm, planeb_wm, cursora_wm, cursorb_wm, cursor_sr;
  2713. struct intel_watermark_params planea_params, planeb_params;
  2714. unsigned long line_time_us;
  2715. int sr_clock, sr_entries = 0, entries_required;
  2716. /* Create copies of the base settings for each pipe */
  2717. planea_params = planeb_params = g4x_wm_info;
  2718. /* Grab a couple of global values before we overwrite them */
  2719. total_size = planea_params.fifo_size;
  2720. cacheline_size = planea_params.cacheline_size;
  2721. /*
  2722. * Note: we need to make sure we don't overflow for various clock &
  2723. * latency values.
  2724. * clocks go from a few thousand to several hundred thousand.
  2725. * latency is usually a few thousand
  2726. */
  2727. entries_required = ((planea_clock / 1000) * pixel_size * latency_ns) /
  2728. 1000;
  2729. entries_required = DIV_ROUND_UP(entries_required, G4X_FIFO_LINE_SIZE);
  2730. planea_wm = entries_required + planea_params.guard_size;
  2731. entries_required = ((planeb_clock / 1000) * pixel_size * latency_ns) /
  2732. 1000;
  2733. entries_required = DIV_ROUND_UP(entries_required, G4X_FIFO_LINE_SIZE);
  2734. planeb_wm = entries_required + planeb_params.guard_size;
  2735. cursora_wm = cursorb_wm = 16;
  2736. cursor_sr = 32;
  2737. DRM_DEBUG("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
  2738. /* Calc sr entries for one plane configs */
  2739. if (sr_hdisplay && (!planea_clock || !planeb_clock)) {
  2740. /* self-refresh has much higher latency */
  2741. static const int sr_latency_ns = 12000;
  2742. sr_clock = planea_clock ? planea_clock : planeb_clock;
  2743. line_time_us = ((sr_htotal * 1000) / sr_clock);
  2744. /* Use ns/us then divide to preserve precision */
  2745. sr_entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
  2746. pixel_size * sr_hdisplay;
  2747. sr_entries = DIV_ROUND_UP(sr_entries, cacheline_size);
  2748. entries_required = (((sr_latency_ns / line_time_us) +
  2749. 1000) / 1000) * pixel_size * 64;
  2750. entries_required = DIV_ROUND_UP(entries_required,
  2751. g4x_cursor_wm_info.cacheline_size);
  2752. cursor_sr = entries_required + g4x_cursor_wm_info.guard_size;
  2753. if (cursor_sr > g4x_cursor_wm_info.max_wm)
  2754. cursor_sr = g4x_cursor_wm_info.max_wm;
  2755. DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
  2756. "cursor %d\n", sr_entries, cursor_sr);
  2757. I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
  2758. } else {
  2759. /* Turn off self refresh if both pipes are enabled */
  2760. I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
  2761. & ~FW_BLC_SELF_EN);
  2762. }
  2763. DRM_DEBUG("Setting FIFO watermarks - A: %d, B: %d, SR %d\n",
  2764. planea_wm, planeb_wm, sr_entries);
  2765. planea_wm &= 0x3f;
  2766. planeb_wm &= 0x3f;
  2767. I915_WRITE(DSPFW1, (sr_entries << DSPFW_SR_SHIFT) |
  2768. (cursorb_wm << DSPFW_CURSORB_SHIFT) |
  2769. (planeb_wm << DSPFW_PLANEB_SHIFT) | planea_wm);
  2770. I915_WRITE(DSPFW2, (I915_READ(DSPFW2) & DSPFW_CURSORA_MASK) |
  2771. (cursora_wm << DSPFW_CURSORA_SHIFT));
  2772. /* HPLL off in SR has some issues on G4x... disable it */
  2773. I915_WRITE(DSPFW3, (I915_READ(DSPFW3) & ~DSPFW_HPLL_SR_EN) |
  2774. (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
  2775. }
  2776. static void i965_update_wm(struct drm_device *dev, int planea_clock,
  2777. int planeb_clock, int sr_hdisplay, int sr_htotal,
  2778. int pixel_size)
  2779. {
  2780. struct drm_i915_private *dev_priv = dev->dev_private;
  2781. unsigned long line_time_us;
  2782. int sr_clock, sr_entries, srwm = 1;
  2783. int cursor_sr = 16;
  2784. /* Calc sr entries for one plane configs */
  2785. if (sr_hdisplay && (!planea_clock || !planeb_clock)) {
  2786. /* self-refresh has much higher latency */
  2787. static const int sr_latency_ns = 12000;
  2788. sr_clock = planea_clock ? planea_clock : planeb_clock;
  2789. line_time_us = ((sr_htotal * 1000) / sr_clock);
  2790. /* Use ns/us then divide to preserve precision */
  2791. sr_entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
  2792. pixel_size * sr_hdisplay;
  2793. sr_entries = DIV_ROUND_UP(sr_entries, I915_FIFO_LINE_SIZE);
  2794. DRM_DEBUG("self-refresh entries: %d\n", sr_entries);
  2795. srwm = I965_FIFO_SIZE - sr_entries;
  2796. if (srwm < 0)
  2797. srwm = 1;
  2798. srwm &= 0x1ff;
  2799. sr_entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
  2800. pixel_size * 64;
  2801. sr_entries = DIV_ROUND_UP(sr_entries,
  2802. i965_cursor_wm_info.cacheline_size);
  2803. cursor_sr = i965_cursor_wm_info.fifo_size -
  2804. (sr_entries + i965_cursor_wm_info.guard_size);
  2805. if (cursor_sr > i965_cursor_wm_info.max_wm)
  2806. cursor_sr = i965_cursor_wm_info.max_wm;
  2807. DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
  2808. "cursor %d\n", srwm, cursor_sr);
  2809. if (IS_CRESTLINE(dev))
  2810. I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
  2811. } else {
  2812. /* Turn off self refresh if both pipes are enabled */
  2813. if (IS_CRESTLINE(dev))
  2814. I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
  2815. & ~FW_BLC_SELF_EN);
  2816. }
  2817. DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
  2818. srwm);
  2819. /* 965 has limitations... */
  2820. I915_WRITE(DSPFW1, (srwm << DSPFW_SR_SHIFT) | (8 << 16) | (8 << 8) |
  2821. (8 << 0));
  2822. I915_WRITE(DSPFW2, (8 << 8) | (8 << 0));
  2823. /* update cursor SR watermark */
  2824. I915_WRITE(DSPFW3, (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
  2825. }
  2826. static void i9xx_update_wm(struct drm_device *dev, int planea_clock,
  2827. int planeb_clock, int sr_hdisplay, int sr_htotal,
  2828. int pixel_size)
  2829. {
  2830. struct drm_i915_private *dev_priv = dev->dev_private;
  2831. uint32_t fwater_lo;
  2832. uint32_t fwater_hi;
  2833. int total_size, cacheline_size, cwm, srwm = 1;
  2834. int planea_wm, planeb_wm;
  2835. struct intel_watermark_params planea_params, planeb_params;
  2836. unsigned long line_time_us;
  2837. int sr_clock, sr_entries = 0;
  2838. /* Create copies of the base settings for each pipe */
  2839. if (IS_CRESTLINE(dev) || IS_I945GM(dev))
  2840. planea_params = planeb_params = i945_wm_info;
  2841. else if (!IS_GEN2(dev))
  2842. planea_params = planeb_params = i915_wm_info;
  2843. else
  2844. planea_params = planeb_params = i855_wm_info;
  2845. /* Grab a couple of global values before we overwrite them */
  2846. total_size = planea_params.fifo_size;
  2847. cacheline_size = planea_params.cacheline_size;
  2848. /* Update per-plane FIFO sizes */
  2849. planea_params.fifo_size = dev_priv->display.get_fifo_size(dev, 0);
  2850. planeb_params.fifo_size = dev_priv->display.get_fifo_size(dev, 1);
  2851. planea_wm = intel_calculate_wm(planea_clock, &planea_params,
  2852. pixel_size, latency_ns);
  2853. planeb_wm = intel_calculate_wm(planeb_clock, &planeb_params,
  2854. pixel_size, latency_ns);
  2855. DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
  2856. /*
  2857. * Overlay gets an aggressive default since video jitter is bad.
  2858. */
  2859. cwm = 2;
  2860. /* Calc sr entries for one plane configs */
  2861. if (HAS_FW_BLC(dev) && sr_hdisplay &&
  2862. (!planea_clock || !planeb_clock)) {
  2863. /* self-refresh has much higher latency */
  2864. static const int sr_latency_ns = 6000;
  2865. sr_clock = planea_clock ? planea_clock : planeb_clock;
  2866. line_time_us = ((sr_htotal * 1000) / sr_clock);
  2867. /* Use ns/us then divide to preserve precision */
  2868. sr_entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
  2869. pixel_size * sr_hdisplay;
  2870. sr_entries = DIV_ROUND_UP(sr_entries, cacheline_size);
  2871. DRM_DEBUG_KMS("self-refresh entries: %d\n", sr_entries);
  2872. srwm = total_size - sr_entries;
  2873. if (srwm < 0)
  2874. srwm = 1;
  2875. if (IS_I945G(dev) || IS_I945GM(dev))
  2876. I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
  2877. else if (IS_I915GM(dev)) {
  2878. /* 915M has a smaller SRWM field */
  2879. I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
  2880. I915_WRITE(INSTPM, I915_READ(INSTPM) | INSTPM_SELF_EN);
  2881. }
  2882. } else {
  2883. /* Turn off self refresh if both pipes are enabled */
  2884. if (IS_I945G(dev) || IS_I945GM(dev)) {
  2885. I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
  2886. & ~FW_BLC_SELF_EN);
  2887. } else if (IS_I915GM(dev)) {
  2888. I915_WRITE(INSTPM, I915_READ(INSTPM) & ~INSTPM_SELF_EN);
  2889. }
  2890. }
  2891. DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
  2892. planea_wm, planeb_wm, cwm, srwm);
  2893. fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
  2894. fwater_hi = (cwm & 0x1f);
  2895. /* Set request length to 8 cachelines per fetch */
  2896. fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
  2897. fwater_hi = fwater_hi | (1 << 8);
  2898. I915_WRITE(FW_BLC, fwater_lo);
  2899. I915_WRITE(FW_BLC2, fwater_hi);
  2900. }
  2901. static void i830_update_wm(struct drm_device *dev, int planea_clock, int unused,
  2902. int unused2, int unused3, int pixel_size)
  2903. {
  2904. struct drm_i915_private *dev_priv = dev->dev_private;
  2905. uint32_t fwater_lo = I915_READ(FW_BLC) & ~0xfff;
  2906. int planea_wm;
  2907. i830_wm_info.fifo_size = dev_priv->display.get_fifo_size(dev, 0);
  2908. planea_wm = intel_calculate_wm(planea_clock, &i830_wm_info,
  2909. pixel_size, latency_ns);
  2910. fwater_lo |= (3<<8) | planea_wm;
  2911. DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
  2912. I915_WRITE(FW_BLC, fwater_lo);
  2913. }
  2914. #define ILK_LP0_PLANE_LATENCY 700
  2915. #define ILK_LP0_CURSOR_LATENCY 1300
  2916. static bool ironlake_compute_wm0(struct drm_device *dev,
  2917. int pipe,
  2918. int *plane_wm,
  2919. int *cursor_wm)
  2920. {
  2921. struct drm_crtc *crtc;
  2922. int htotal, hdisplay, clock, pixel_size = 0;
  2923. int line_time_us, line_count, entries;
  2924. crtc = intel_get_crtc_for_pipe(dev, pipe);
  2925. if (crtc->fb == NULL || !crtc->enabled)
  2926. return false;
  2927. htotal = crtc->mode.htotal;
  2928. hdisplay = crtc->mode.hdisplay;
  2929. clock = crtc->mode.clock;
  2930. pixel_size = crtc->fb->bits_per_pixel / 8;
  2931. /* Use the small buffer method to calculate plane watermark */
  2932. entries = ((clock * pixel_size / 1000) * ILK_LP0_PLANE_LATENCY) / 1000;
  2933. entries = DIV_ROUND_UP(entries,
  2934. ironlake_display_wm_info.cacheline_size);
  2935. *plane_wm = entries + ironlake_display_wm_info.guard_size;
  2936. if (*plane_wm > (int)ironlake_display_wm_info.max_wm)
  2937. *plane_wm = ironlake_display_wm_info.max_wm;
  2938. /* Use the large buffer method to calculate cursor watermark */
  2939. line_time_us = ((htotal * 1000) / clock);
  2940. line_count = (ILK_LP0_CURSOR_LATENCY / line_time_us + 1000) / 1000;
  2941. entries = line_count * 64 * pixel_size;
  2942. entries = DIV_ROUND_UP(entries,
  2943. ironlake_cursor_wm_info.cacheline_size);
  2944. *cursor_wm = entries + ironlake_cursor_wm_info.guard_size;
  2945. if (*cursor_wm > ironlake_cursor_wm_info.max_wm)
  2946. *cursor_wm = ironlake_cursor_wm_info.max_wm;
  2947. return true;
  2948. }
  2949. static void ironlake_update_wm(struct drm_device *dev,
  2950. int planea_clock, int planeb_clock,
  2951. int sr_hdisplay, int sr_htotal,
  2952. int pixel_size)
  2953. {
  2954. struct drm_i915_private *dev_priv = dev->dev_private;
  2955. int plane_wm, cursor_wm, enabled;
  2956. int tmp;
  2957. enabled = 0;
  2958. if (ironlake_compute_wm0(dev, 0, &plane_wm, &cursor_wm)) {
  2959. I915_WRITE(WM0_PIPEA_ILK,
  2960. (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
  2961. DRM_DEBUG_KMS("FIFO watermarks For pipe A -"
  2962. " plane %d, " "cursor: %d\n",
  2963. plane_wm, cursor_wm);
  2964. enabled++;
  2965. }
  2966. if (ironlake_compute_wm0(dev, 1, &plane_wm, &cursor_wm)) {
  2967. I915_WRITE(WM0_PIPEB_ILK,
  2968. (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
  2969. DRM_DEBUG_KMS("FIFO watermarks For pipe B -"
  2970. " plane %d, cursor: %d\n",
  2971. plane_wm, cursor_wm);
  2972. enabled++;
  2973. }
  2974. /*
  2975. * Calculate and update the self-refresh watermark only when one
  2976. * display plane is used.
  2977. */
  2978. tmp = 0;
  2979. if (enabled == 1 && /* XXX disabled due to buggy implmentation? */ 0) {
  2980. unsigned long line_time_us;
  2981. int small, large, plane_fbc;
  2982. int sr_clock, entries;
  2983. int line_count, line_size;
  2984. /* Read the self-refresh latency. The unit is 0.5us */
  2985. int ilk_sr_latency = I915_READ(MLTR_ILK) & ILK_SRLT_MASK;
  2986. sr_clock = planea_clock ? planea_clock : planeb_clock;
  2987. line_time_us = (sr_htotal * 1000) / sr_clock;
  2988. /* Use ns/us then divide to preserve precision */
  2989. line_count = ((ilk_sr_latency * 500) / line_time_us + 1000)
  2990. / 1000;
  2991. line_size = sr_hdisplay * pixel_size;
  2992. /* Use the minimum of the small and large buffer method for primary */
  2993. small = ((sr_clock * pixel_size / 1000) * (ilk_sr_latency * 500)) / 1000;
  2994. large = line_count * line_size;
  2995. entries = DIV_ROUND_UP(min(small, large),
  2996. ironlake_display_srwm_info.cacheline_size);
  2997. plane_fbc = entries * 64;
  2998. plane_fbc = DIV_ROUND_UP(plane_fbc, line_size);
  2999. plane_wm = entries + ironlake_display_srwm_info.guard_size;
  3000. if (plane_wm > (int)ironlake_display_srwm_info.max_wm)
  3001. plane_wm = ironlake_display_srwm_info.max_wm;
  3002. /* calculate the self-refresh watermark for display cursor */
  3003. entries = line_count * pixel_size * 64;
  3004. entries = DIV_ROUND_UP(entries,
  3005. ironlake_cursor_srwm_info.cacheline_size);
  3006. cursor_wm = entries + ironlake_cursor_srwm_info.guard_size;
  3007. if (cursor_wm > (int)ironlake_cursor_srwm_info.max_wm)
  3008. cursor_wm = ironlake_cursor_srwm_info.max_wm;
  3009. /* configure watermark and enable self-refresh */
  3010. tmp = (WM1_LP_SR_EN |
  3011. (ilk_sr_latency << WM1_LP_LATENCY_SHIFT) |
  3012. (plane_fbc << WM1_LP_FBC_SHIFT) |
  3013. (plane_wm << WM1_LP_SR_SHIFT) |
  3014. cursor_wm);
  3015. DRM_DEBUG_KMS("self-refresh watermark: display plane %d, fbc lines %d,"
  3016. " cursor %d\n", plane_wm, plane_fbc, cursor_wm);
  3017. }
  3018. I915_WRITE(WM1_LP_ILK, tmp);
  3019. /* XXX setup WM2 and WM3 */
  3020. }
  3021. /**
  3022. * intel_update_watermarks - update FIFO watermark values based on current modes
  3023. *
  3024. * Calculate watermark values for the various WM regs based on current mode
  3025. * and plane configuration.
  3026. *
  3027. * There are several cases to deal with here:
  3028. * - normal (i.e. non-self-refresh)
  3029. * - self-refresh (SR) mode
  3030. * - lines are large relative to FIFO size (buffer can hold up to 2)
  3031. * - lines are small relative to FIFO size (buffer can hold more than 2
  3032. * lines), so need to account for TLB latency
  3033. *
  3034. * The normal calculation is:
  3035. * watermark = dotclock * bytes per pixel * latency
  3036. * where latency is platform & configuration dependent (we assume pessimal
  3037. * values here).
  3038. *
  3039. * The SR calculation is:
  3040. * watermark = (trunc(latency/line time)+1) * surface width *
  3041. * bytes per pixel
  3042. * where
  3043. * line time = htotal / dotclock
  3044. * surface width = hdisplay for normal plane and 64 for cursor
  3045. * and latency is assumed to be high, as above.
  3046. *
  3047. * The final value programmed to the register should always be rounded up,
  3048. * and include an extra 2 entries to account for clock crossings.
  3049. *
  3050. * We don't use the sprite, so we can ignore that. And on Crestline we have
  3051. * to set the non-SR watermarks to 8.
  3052. */
  3053. static void intel_update_watermarks(struct drm_device *dev)
  3054. {
  3055. struct drm_i915_private *dev_priv = dev->dev_private;
  3056. struct drm_crtc *crtc;
  3057. int sr_hdisplay = 0;
  3058. unsigned long planea_clock = 0, planeb_clock = 0, sr_clock = 0;
  3059. int enabled = 0, pixel_size = 0;
  3060. int sr_htotal = 0;
  3061. if (!dev_priv->display.update_wm)
  3062. return;
  3063. /* Get the clock config from both planes */
  3064. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  3065. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3066. if (intel_crtc->active) {
  3067. enabled++;
  3068. if (intel_crtc->plane == 0) {
  3069. DRM_DEBUG_KMS("plane A (pipe %d) clock: %d\n",
  3070. intel_crtc->pipe, crtc->mode.clock);
  3071. planea_clock = crtc->mode.clock;
  3072. } else {
  3073. DRM_DEBUG_KMS("plane B (pipe %d) clock: %d\n",
  3074. intel_crtc->pipe, crtc->mode.clock);
  3075. planeb_clock = crtc->mode.clock;
  3076. }
  3077. sr_hdisplay = crtc->mode.hdisplay;
  3078. sr_clock = crtc->mode.clock;
  3079. sr_htotal = crtc->mode.htotal;
  3080. if (crtc->fb)
  3081. pixel_size = crtc->fb->bits_per_pixel / 8;
  3082. else
  3083. pixel_size = 4; /* by default */
  3084. }
  3085. }
  3086. if (enabled <= 0)
  3087. return;
  3088. dev_priv->display.update_wm(dev, planea_clock, planeb_clock,
  3089. sr_hdisplay, sr_htotal, pixel_size);
  3090. }
  3091. static int intel_crtc_mode_set(struct drm_crtc *crtc,
  3092. struct drm_display_mode *mode,
  3093. struct drm_display_mode *adjusted_mode,
  3094. int x, int y,
  3095. struct drm_framebuffer *old_fb)
  3096. {
  3097. struct drm_device *dev = crtc->dev;
  3098. struct drm_i915_private *dev_priv = dev->dev_private;
  3099. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3100. int pipe = intel_crtc->pipe;
  3101. int plane = intel_crtc->plane;
  3102. u32 fp_reg, dpll_reg;
  3103. int refclk, num_connectors = 0;
  3104. intel_clock_t clock, reduced_clock;
  3105. u32 dpll, fp = 0, fp2 = 0, dspcntr, pipeconf;
  3106. bool ok, has_reduced_clock = false, is_sdvo = false, is_dvo = false;
  3107. bool is_crt = false, is_lvds = false, is_tv = false, is_dp = false;
  3108. struct intel_encoder *has_edp_encoder = NULL;
  3109. struct drm_mode_config *mode_config = &dev->mode_config;
  3110. struct intel_encoder *encoder;
  3111. const intel_limit_t *limit;
  3112. int ret;
  3113. struct fdi_m_n m_n = {0};
  3114. u32 reg, temp;
  3115. int target_clock;
  3116. drm_vblank_pre_modeset(dev, pipe);
  3117. list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
  3118. if (encoder->base.crtc != crtc)
  3119. continue;
  3120. switch (encoder->type) {
  3121. case INTEL_OUTPUT_LVDS:
  3122. is_lvds = true;
  3123. break;
  3124. case INTEL_OUTPUT_SDVO:
  3125. case INTEL_OUTPUT_HDMI:
  3126. is_sdvo = true;
  3127. if (encoder->needs_tv_clock)
  3128. is_tv = true;
  3129. break;
  3130. case INTEL_OUTPUT_DVO:
  3131. is_dvo = true;
  3132. break;
  3133. case INTEL_OUTPUT_TVOUT:
  3134. is_tv = true;
  3135. break;
  3136. case INTEL_OUTPUT_ANALOG:
  3137. is_crt = true;
  3138. break;
  3139. case INTEL_OUTPUT_DISPLAYPORT:
  3140. is_dp = true;
  3141. break;
  3142. case INTEL_OUTPUT_EDP:
  3143. has_edp_encoder = encoder;
  3144. break;
  3145. }
  3146. num_connectors++;
  3147. }
  3148. if (is_lvds && dev_priv->lvds_use_ssc && num_connectors < 2) {
  3149. refclk = dev_priv->lvds_ssc_freq * 1000;
  3150. DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
  3151. refclk / 1000);
  3152. } else if (!IS_GEN2(dev)) {
  3153. refclk = 96000;
  3154. if (HAS_PCH_SPLIT(dev) &&
  3155. (!has_edp_encoder || intel_encoder_is_pch_edp(&has_edp_encoder->base)))
  3156. refclk = 120000; /* 120Mhz refclk */
  3157. } else {
  3158. refclk = 48000;
  3159. }
  3160. /*
  3161. * Returns a set of divisors for the desired target clock with the given
  3162. * refclk, or FALSE. The returned values represent the clock equation:
  3163. * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
  3164. */
  3165. limit = intel_limit(crtc);
  3166. ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, &clock);
  3167. if (!ok) {
  3168. DRM_ERROR("Couldn't find PLL settings for mode!\n");
  3169. drm_vblank_post_modeset(dev, pipe);
  3170. return -EINVAL;
  3171. }
  3172. /* Ensure that the cursor is valid for the new mode before changing... */
  3173. intel_crtc_update_cursor(crtc, true);
  3174. if (is_lvds && dev_priv->lvds_downclock_avail) {
  3175. has_reduced_clock = limit->find_pll(limit, crtc,
  3176. dev_priv->lvds_downclock,
  3177. refclk,
  3178. &reduced_clock);
  3179. if (has_reduced_clock && (clock.p != reduced_clock.p)) {
  3180. /*
  3181. * If the different P is found, it means that we can't
  3182. * switch the display clock by using the FP0/FP1.
  3183. * In such case we will disable the LVDS downclock
  3184. * feature.
  3185. */
  3186. DRM_DEBUG_KMS("Different P is found for "
  3187. "LVDS clock/downclock\n");
  3188. has_reduced_clock = 0;
  3189. }
  3190. }
  3191. /* SDVO TV has fixed PLL values depend on its clock range,
  3192. this mirrors vbios setting. */
  3193. if (is_sdvo && is_tv) {
  3194. if (adjusted_mode->clock >= 100000
  3195. && adjusted_mode->clock < 140500) {
  3196. clock.p1 = 2;
  3197. clock.p2 = 10;
  3198. clock.n = 3;
  3199. clock.m1 = 16;
  3200. clock.m2 = 8;
  3201. } else if (adjusted_mode->clock >= 140500
  3202. && adjusted_mode->clock <= 200000) {
  3203. clock.p1 = 1;
  3204. clock.p2 = 10;
  3205. clock.n = 6;
  3206. clock.m1 = 12;
  3207. clock.m2 = 8;
  3208. }
  3209. }
  3210. /* FDI link */
  3211. if (HAS_PCH_SPLIT(dev)) {
  3212. int lane = 0, link_bw, bpp;
  3213. /* CPU eDP doesn't require FDI link, so just set DP M/N
  3214. according to current link config */
  3215. if (has_edp_encoder && !intel_encoder_is_pch_edp(&encoder->base)) {
  3216. target_clock = mode->clock;
  3217. intel_edp_link_config(has_edp_encoder,
  3218. &lane, &link_bw);
  3219. } else {
  3220. /* [e]DP over FDI requires target mode clock
  3221. instead of link clock */
  3222. if (is_dp || intel_encoder_is_pch_edp(&has_edp_encoder->base))
  3223. target_clock = mode->clock;
  3224. else
  3225. target_clock = adjusted_mode->clock;
  3226. /* FDI is a binary signal running at ~2.7GHz, encoding
  3227. * each output octet as 10 bits. The actual frequency
  3228. * is stored as a divider into a 100MHz clock, and the
  3229. * mode pixel clock is stored in units of 1KHz.
  3230. * Hence the bw of each lane in terms of the mode signal
  3231. * is:
  3232. */
  3233. link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
  3234. }
  3235. /* determine panel color depth */
  3236. temp = I915_READ(PIPECONF(pipe));
  3237. temp &= ~PIPE_BPC_MASK;
  3238. if (is_lvds) {
  3239. /* the BPC will be 6 if it is 18-bit LVDS panel */
  3240. if ((I915_READ(PCH_LVDS) & LVDS_A3_POWER_MASK) == LVDS_A3_POWER_UP)
  3241. temp |= PIPE_8BPC;
  3242. else
  3243. temp |= PIPE_6BPC;
  3244. } else if (has_edp_encoder) {
  3245. switch (dev_priv->edp.bpp/3) {
  3246. case 8:
  3247. temp |= PIPE_8BPC;
  3248. break;
  3249. case 10:
  3250. temp |= PIPE_10BPC;
  3251. break;
  3252. case 6:
  3253. temp |= PIPE_6BPC;
  3254. break;
  3255. case 12:
  3256. temp |= PIPE_12BPC;
  3257. break;
  3258. }
  3259. } else
  3260. temp |= PIPE_8BPC;
  3261. I915_WRITE(PIPECONF(pipe), temp);
  3262. switch (temp & PIPE_BPC_MASK) {
  3263. case PIPE_8BPC:
  3264. bpp = 24;
  3265. break;
  3266. case PIPE_10BPC:
  3267. bpp = 30;
  3268. break;
  3269. case PIPE_6BPC:
  3270. bpp = 18;
  3271. break;
  3272. case PIPE_12BPC:
  3273. bpp = 36;
  3274. break;
  3275. default:
  3276. DRM_ERROR("unknown pipe bpc value\n");
  3277. bpp = 24;
  3278. }
  3279. if (!lane) {
  3280. /*
  3281. * Account for spread spectrum to avoid
  3282. * oversubscribing the link. Max center spread
  3283. * is 2.5%; use 5% for safety's sake.
  3284. */
  3285. u32 bps = target_clock * bpp * 21 / 20;
  3286. lane = bps / (link_bw * 8) + 1;
  3287. }
  3288. intel_crtc->fdi_lanes = lane;
  3289. ironlake_compute_m_n(bpp, lane, target_clock, link_bw, &m_n);
  3290. }
  3291. /* Ironlake: try to setup display ref clock before DPLL
  3292. * enabling. This is only under driver's control after
  3293. * PCH B stepping, previous chipset stepping should be
  3294. * ignoring this setting.
  3295. */
  3296. if (HAS_PCH_SPLIT(dev)) {
  3297. temp = I915_READ(PCH_DREF_CONTROL);
  3298. /* Always enable nonspread source */
  3299. temp &= ~DREF_NONSPREAD_SOURCE_MASK;
  3300. temp |= DREF_NONSPREAD_SOURCE_ENABLE;
  3301. temp &= ~DREF_SSC_SOURCE_MASK;
  3302. temp |= DREF_SSC_SOURCE_ENABLE;
  3303. I915_WRITE(PCH_DREF_CONTROL, temp);
  3304. POSTING_READ(PCH_DREF_CONTROL);
  3305. udelay(200);
  3306. if (has_edp_encoder) {
  3307. if (dev_priv->lvds_use_ssc) {
  3308. temp |= DREF_SSC1_ENABLE;
  3309. I915_WRITE(PCH_DREF_CONTROL, temp);
  3310. POSTING_READ(PCH_DREF_CONTROL);
  3311. udelay(200);
  3312. }
  3313. temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
  3314. /* Enable CPU source on CPU attached eDP */
  3315. if (!intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
  3316. if (dev_priv->lvds_use_ssc)
  3317. temp |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
  3318. else
  3319. temp |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
  3320. } else {
  3321. /* Enable SSC on PCH eDP if needed */
  3322. if (dev_priv->lvds_use_ssc) {
  3323. DRM_ERROR("enabling SSC on PCH\n");
  3324. temp |= DREF_SUPERSPREAD_SOURCE_ENABLE;
  3325. }
  3326. }
  3327. I915_WRITE(PCH_DREF_CONTROL, temp);
  3328. POSTING_READ(PCH_DREF_CONTROL);
  3329. udelay(200);
  3330. }
  3331. }
  3332. if (IS_PINEVIEW(dev)) {
  3333. fp = (1 << clock.n) << 16 | clock.m1 << 8 | clock.m2;
  3334. if (has_reduced_clock)
  3335. fp2 = (1 << reduced_clock.n) << 16 |
  3336. reduced_clock.m1 << 8 | reduced_clock.m2;
  3337. } else {
  3338. fp = clock.n << 16 | clock.m1 << 8 | clock.m2;
  3339. if (has_reduced_clock)
  3340. fp2 = reduced_clock.n << 16 | reduced_clock.m1 << 8 |
  3341. reduced_clock.m2;
  3342. }
  3343. dpll = 0;
  3344. if (!HAS_PCH_SPLIT(dev))
  3345. dpll = DPLL_VGA_MODE_DIS;
  3346. if (!IS_GEN2(dev)) {
  3347. if (is_lvds)
  3348. dpll |= DPLLB_MODE_LVDS;
  3349. else
  3350. dpll |= DPLLB_MODE_DAC_SERIAL;
  3351. if (is_sdvo) {
  3352. int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
  3353. if (pixel_multiplier > 1) {
  3354. if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
  3355. dpll |= (pixel_multiplier - 1) << SDVO_MULTIPLIER_SHIFT_HIRES;
  3356. else if (HAS_PCH_SPLIT(dev))
  3357. dpll |= (pixel_multiplier - 1) << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
  3358. }
  3359. dpll |= DPLL_DVO_HIGH_SPEED;
  3360. }
  3361. if (is_dp || intel_encoder_is_pch_edp(&has_edp_encoder->base))
  3362. dpll |= DPLL_DVO_HIGH_SPEED;
  3363. /* compute bitmask from p1 value */
  3364. if (IS_PINEVIEW(dev))
  3365. dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
  3366. else {
  3367. dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
  3368. /* also FPA1 */
  3369. if (HAS_PCH_SPLIT(dev))
  3370. dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
  3371. if (IS_G4X(dev) && has_reduced_clock)
  3372. dpll |= (1 << (reduced_clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
  3373. }
  3374. switch (clock.p2) {
  3375. case 5:
  3376. dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
  3377. break;
  3378. case 7:
  3379. dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
  3380. break;
  3381. case 10:
  3382. dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
  3383. break;
  3384. case 14:
  3385. dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
  3386. break;
  3387. }
  3388. if (INTEL_INFO(dev)->gen >= 4 && !HAS_PCH_SPLIT(dev))
  3389. dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
  3390. } else {
  3391. if (is_lvds) {
  3392. dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
  3393. } else {
  3394. if (clock.p1 == 2)
  3395. dpll |= PLL_P1_DIVIDE_BY_TWO;
  3396. else
  3397. dpll |= (clock.p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
  3398. if (clock.p2 == 4)
  3399. dpll |= PLL_P2_DIVIDE_BY_4;
  3400. }
  3401. }
  3402. if (is_sdvo && is_tv)
  3403. dpll |= PLL_REF_INPUT_TVCLKINBC;
  3404. else if (is_tv)
  3405. /* XXX: just matching BIOS for now */
  3406. /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
  3407. dpll |= 3;
  3408. else if (is_lvds && dev_priv->lvds_use_ssc && num_connectors < 2)
  3409. dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
  3410. else
  3411. dpll |= PLL_REF_INPUT_DREFCLK;
  3412. /* setup pipeconf */
  3413. pipeconf = I915_READ(PIPECONF(pipe));
  3414. /* Set up the display plane register */
  3415. dspcntr = DISPPLANE_GAMMA_ENABLE;
  3416. /* Ironlake's plane is forced to pipe, bit 24 is to
  3417. enable color space conversion */
  3418. if (!HAS_PCH_SPLIT(dev)) {
  3419. if (pipe == 0)
  3420. dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
  3421. else
  3422. dspcntr |= DISPPLANE_SEL_PIPE_B;
  3423. }
  3424. if (pipe == 0 && INTEL_INFO(dev)->gen < 4) {
  3425. /* Enable pixel doubling when the dot clock is > 90% of the (display)
  3426. * core speed.
  3427. *
  3428. * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
  3429. * pipe == 0 check?
  3430. */
  3431. if (mode->clock >
  3432. dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
  3433. pipeconf |= PIPECONF_DOUBLE_WIDE;
  3434. else
  3435. pipeconf &= ~PIPECONF_DOUBLE_WIDE;
  3436. }
  3437. dspcntr |= DISPLAY_PLANE_ENABLE;
  3438. pipeconf |= PIPECONF_ENABLE;
  3439. dpll |= DPLL_VCO_ENABLE;
  3440. DRM_DEBUG_KMS("Mode for pipe %c:\n", pipe == 0 ? 'A' : 'B');
  3441. drm_mode_debug_printmodeline(mode);
  3442. /* assign to Ironlake registers */
  3443. if (HAS_PCH_SPLIT(dev)) {
  3444. fp_reg = PCH_FP0(pipe);
  3445. dpll_reg = PCH_DPLL(pipe);
  3446. } else {
  3447. fp_reg = FP0(pipe);
  3448. dpll_reg = DPLL(pipe);
  3449. }
  3450. /* PCH eDP needs FDI, but CPU eDP does not */
  3451. if (!has_edp_encoder || intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
  3452. I915_WRITE(fp_reg, fp);
  3453. I915_WRITE(dpll_reg, dpll & ~DPLL_VCO_ENABLE);
  3454. POSTING_READ(dpll_reg);
  3455. udelay(150);
  3456. }
  3457. /* enable transcoder DPLL */
  3458. if (HAS_PCH_CPT(dev)) {
  3459. temp = I915_READ(PCH_DPLL_SEL);
  3460. if (pipe == 0)
  3461. temp |= TRANSA_DPLL_ENABLE | TRANSA_DPLLA_SEL;
  3462. else
  3463. temp |= TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL;
  3464. I915_WRITE(PCH_DPLL_SEL, temp);
  3465. POSTING_READ(PCH_DPLL_SEL);
  3466. udelay(150);
  3467. }
  3468. /* The LVDS pin pair needs to be on before the DPLLs are enabled.
  3469. * This is an exception to the general rule that mode_set doesn't turn
  3470. * things on.
  3471. */
  3472. if (is_lvds) {
  3473. reg = LVDS;
  3474. if (HAS_PCH_SPLIT(dev))
  3475. reg = PCH_LVDS;
  3476. temp = I915_READ(reg);
  3477. temp |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
  3478. if (pipe == 1) {
  3479. if (HAS_PCH_CPT(dev))
  3480. temp |= PORT_TRANS_B_SEL_CPT;
  3481. else
  3482. temp |= LVDS_PIPEB_SELECT;
  3483. } else {
  3484. if (HAS_PCH_CPT(dev))
  3485. temp &= ~PORT_TRANS_SEL_MASK;
  3486. else
  3487. temp &= ~LVDS_PIPEB_SELECT;
  3488. }
  3489. /* set the corresponsding LVDS_BORDER bit */
  3490. temp |= dev_priv->lvds_border_bits;
  3491. /* Set the B0-B3 data pairs corresponding to whether we're going to
  3492. * set the DPLLs for dual-channel mode or not.
  3493. */
  3494. if (clock.p2 == 7)
  3495. temp |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
  3496. else
  3497. temp &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
  3498. /* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
  3499. * appropriately here, but we need to look more thoroughly into how
  3500. * panels behave in the two modes.
  3501. */
  3502. /* set the dithering flag on non-PCH LVDS as needed */
  3503. if (INTEL_INFO(dev)->gen >= 4 && !HAS_PCH_SPLIT(dev)) {
  3504. if (dev_priv->lvds_dither)
  3505. temp |= LVDS_ENABLE_DITHER;
  3506. else
  3507. temp &= ~LVDS_ENABLE_DITHER;
  3508. }
  3509. I915_WRITE(reg, temp);
  3510. }
  3511. /* set the dithering flag and clear for anything other than a panel. */
  3512. if (HAS_PCH_SPLIT(dev)) {
  3513. pipeconf &= ~PIPECONF_DITHER_EN;
  3514. pipeconf &= ~PIPECONF_DITHER_TYPE_MASK;
  3515. if (dev_priv->lvds_dither && (is_lvds || has_edp_encoder)) {
  3516. pipeconf |= PIPECONF_DITHER_EN;
  3517. pipeconf |= PIPECONF_DITHER_TYPE_ST1;
  3518. }
  3519. }
  3520. if (is_dp || intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
  3521. intel_dp_set_m_n(crtc, mode, adjusted_mode);
  3522. } else if (HAS_PCH_SPLIT(dev)) {
  3523. /* For non-DP output, clear any trans DP clock recovery setting.*/
  3524. if (pipe == 0) {
  3525. I915_WRITE(TRANSA_DATA_M1, 0);
  3526. I915_WRITE(TRANSA_DATA_N1, 0);
  3527. I915_WRITE(TRANSA_DP_LINK_M1, 0);
  3528. I915_WRITE(TRANSA_DP_LINK_N1, 0);
  3529. } else {
  3530. I915_WRITE(TRANSB_DATA_M1, 0);
  3531. I915_WRITE(TRANSB_DATA_N1, 0);
  3532. I915_WRITE(TRANSB_DP_LINK_M1, 0);
  3533. I915_WRITE(TRANSB_DP_LINK_N1, 0);
  3534. }
  3535. }
  3536. if (!has_edp_encoder || intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
  3537. I915_WRITE(fp_reg, fp);
  3538. I915_WRITE(dpll_reg, dpll);
  3539. /* Wait for the clocks to stabilize. */
  3540. POSTING_READ(dpll_reg);
  3541. udelay(150);
  3542. if (INTEL_INFO(dev)->gen >= 4 && !HAS_PCH_SPLIT(dev)) {
  3543. temp = 0;
  3544. if (is_sdvo) {
  3545. temp = intel_mode_get_pixel_multiplier(adjusted_mode);
  3546. if (temp > 1)
  3547. temp = (temp - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
  3548. else
  3549. temp = 0;
  3550. }
  3551. I915_WRITE(DPLL_MD(pipe), temp);
  3552. } else {
  3553. /* write it again -- the BIOS does, after all */
  3554. I915_WRITE(dpll_reg, dpll);
  3555. }
  3556. /* Wait for the clocks to stabilize. */
  3557. POSTING_READ(dpll_reg);
  3558. udelay(150);
  3559. }
  3560. intel_crtc->lowfreq_avail = false;
  3561. if (is_lvds && has_reduced_clock && i915_powersave) {
  3562. I915_WRITE(fp_reg + 4, fp2);
  3563. intel_crtc->lowfreq_avail = true;
  3564. if (HAS_PIPE_CXSR(dev)) {
  3565. DRM_DEBUG_KMS("enabling CxSR downclocking\n");
  3566. pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
  3567. }
  3568. } else {
  3569. I915_WRITE(fp_reg + 4, fp);
  3570. if (HAS_PIPE_CXSR(dev)) {
  3571. DRM_DEBUG_KMS("disabling CxSR downclocking\n");
  3572. pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
  3573. }
  3574. }
  3575. if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
  3576. pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
  3577. /* the chip adds 2 halflines automatically */
  3578. adjusted_mode->crtc_vdisplay -= 1;
  3579. adjusted_mode->crtc_vtotal -= 1;
  3580. adjusted_mode->crtc_vblank_start -= 1;
  3581. adjusted_mode->crtc_vblank_end -= 1;
  3582. adjusted_mode->crtc_vsync_end -= 1;
  3583. adjusted_mode->crtc_vsync_start -= 1;
  3584. } else
  3585. pipeconf &= ~PIPECONF_INTERLACE_W_FIELD_INDICATION; /* progressive */
  3586. I915_WRITE(HTOTAL(pipe),
  3587. (adjusted_mode->crtc_hdisplay - 1) |
  3588. ((adjusted_mode->crtc_htotal - 1) << 16));
  3589. I915_WRITE(HBLANK(pipe),
  3590. (adjusted_mode->crtc_hblank_start - 1) |
  3591. ((adjusted_mode->crtc_hblank_end - 1) << 16));
  3592. I915_WRITE(HSYNC(pipe),
  3593. (adjusted_mode->crtc_hsync_start - 1) |
  3594. ((adjusted_mode->crtc_hsync_end - 1) << 16));
  3595. I915_WRITE(VTOTAL(pipe),
  3596. (adjusted_mode->crtc_vdisplay - 1) |
  3597. ((adjusted_mode->crtc_vtotal - 1) << 16));
  3598. I915_WRITE(VBLANK(pipe),
  3599. (adjusted_mode->crtc_vblank_start - 1) |
  3600. ((adjusted_mode->crtc_vblank_end - 1) << 16));
  3601. I915_WRITE(VSYNC(pipe),
  3602. (adjusted_mode->crtc_vsync_start - 1) |
  3603. ((adjusted_mode->crtc_vsync_end - 1) << 16));
  3604. /* pipesrc and dspsize control the size that is scaled from,
  3605. * which should always be the user's requested size.
  3606. */
  3607. if (!HAS_PCH_SPLIT(dev)) {
  3608. I915_WRITE(DSPSIZE(plane),
  3609. ((mode->vdisplay - 1) << 16) |
  3610. (mode->hdisplay - 1));
  3611. I915_WRITE(DSPPOS(plane), 0);
  3612. }
  3613. I915_WRITE(PIPESRC(pipe),
  3614. ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
  3615. if (HAS_PCH_SPLIT(dev)) {
  3616. I915_WRITE(PIPE_DATA_M1(pipe), TU_SIZE(m_n.tu) | m_n.gmch_m);
  3617. I915_WRITE(PIPE_DATA_N1(pipe), m_n.gmch_n);
  3618. I915_WRITE(PIPE_LINK_M1(pipe), m_n.link_m);
  3619. I915_WRITE(PIPE_LINK_N1(pipe), m_n.link_n);
  3620. if (has_edp_encoder && !intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
  3621. ironlake_set_pll_edp(crtc, adjusted_mode->clock);
  3622. }
  3623. }
  3624. I915_WRITE(PIPECONF(pipe), pipeconf);
  3625. POSTING_READ(PIPECONF(pipe));
  3626. intel_wait_for_vblank(dev, pipe);
  3627. if (IS_GEN5(dev)) {
  3628. /* enable address swizzle for tiling buffer */
  3629. temp = I915_READ(DISP_ARB_CTL);
  3630. I915_WRITE(DISP_ARB_CTL, temp | DISP_TILE_SURFACE_SWIZZLING);
  3631. }
  3632. I915_WRITE(DSPCNTR(plane), dspcntr);
  3633. ret = intel_pipe_set_base(crtc, x, y, old_fb);
  3634. intel_update_watermarks(dev);
  3635. drm_vblank_post_modeset(dev, pipe);
  3636. return ret;
  3637. }
  3638. /** Loads the palette/gamma unit for the CRTC with the prepared values */
  3639. void intel_crtc_load_lut(struct drm_crtc *crtc)
  3640. {
  3641. struct drm_device *dev = crtc->dev;
  3642. struct drm_i915_private *dev_priv = dev->dev_private;
  3643. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3644. int palreg = (intel_crtc->pipe == 0) ? PALETTE_A : PALETTE_B;
  3645. int i;
  3646. /* The clocks have to be on to load the palette. */
  3647. if (!crtc->enabled)
  3648. return;
  3649. /* use legacy palette for Ironlake */
  3650. if (HAS_PCH_SPLIT(dev))
  3651. palreg = (intel_crtc->pipe == 0) ? LGC_PALETTE_A :
  3652. LGC_PALETTE_B;
  3653. for (i = 0; i < 256; i++) {
  3654. I915_WRITE(palreg + 4 * i,
  3655. (intel_crtc->lut_r[i] << 16) |
  3656. (intel_crtc->lut_g[i] << 8) |
  3657. intel_crtc->lut_b[i]);
  3658. }
  3659. }
  3660. static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
  3661. {
  3662. struct drm_device *dev = crtc->dev;
  3663. struct drm_i915_private *dev_priv = dev->dev_private;
  3664. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3665. bool visible = base != 0;
  3666. u32 cntl;
  3667. if (intel_crtc->cursor_visible == visible)
  3668. return;
  3669. cntl = I915_READ(CURACNTR);
  3670. if (visible) {
  3671. /* On these chipsets we can only modify the base whilst
  3672. * the cursor is disabled.
  3673. */
  3674. I915_WRITE(CURABASE, base);
  3675. cntl &= ~(CURSOR_FORMAT_MASK);
  3676. /* XXX width must be 64, stride 256 => 0x00 << 28 */
  3677. cntl |= CURSOR_ENABLE |
  3678. CURSOR_GAMMA_ENABLE |
  3679. CURSOR_FORMAT_ARGB;
  3680. } else
  3681. cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
  3682. I915_WRITE(CURACNTR, cntl);
  3683. intel_crtc->cursor_visible = visible;
  3684. }
  3685. static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
  3686. {
  3687. struct drm_device *dev = crtc->dev;
  3688. struct drm_i915_private *dev_priv = dev->dev_private;
  3689. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3690. int pipe = intel_crtc->pipe;
  3691. bool visible = base != 0;
  3692. if (intel_crtc->cursor_visible != visible) {
  3693. uint32_t cntl = I915_READ(pipe == 0 ? CURACNTR : CURBCNTR);
  3694. if (base) {
  3695. cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
  3696. cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
  3697. cntl |= pipe << 28; /* Connect to correct pipe */
  3698. } else {
  3699. cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
  3700. cntl |= CURSOR_MODE_DISABLE;
  3701. }
  3702. I915_WRITE(pipe == 0 ? CURACNTR : CURBCNTR, cntl);
  3703. intel_crtc->cursor_visible = visible;
  3704. }
  3705. /* and commit changes on next vblank */
  3706. I915_WRITE(pipe == 0 ? CURABASE : CURBBASE, base);
  3707. }
  3708. /* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
  3709. static void intel_crtc_update_cursor(struct drm_crtc *crtc,
  3710. bool on)
  3711. {
  3712. struct drm_device *dev = crtc->dev;
  3713. struct drm_i915_private *dev_priv = dev->dev_private;
  3714. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3715. int pipe = intel_crtc->pipe;
  3716. int x = intel_crtc->cursor_x;
  3717. int y = intel_crtc->cursor_y;
  3718. u32 base, pos;
  3719. bool visible;
  3720. pos = 0;
  3721. if (on && crtc->enabled && crtc->fb) {
  3722. base = intel_crtc->cursor_addr;
  3723. if (x > (int) crtc->fb->width)
  3724. base = 0;
  3725. if (y > (int) crtc->fb->height)
  3726. base = 0;
  3727. } else
  3728. base = 0;
  3729. if (x < 0) {
  3730. if (x + intel_crtc->cursor_width < 0)
  3731. base = 0;
  3732. pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
  3733. x = -x;
  3734. }
  3735. pos |= x << CURSOR_X_SHIFT;
  3736. if (y < 0) {
  3737. if (y + intel_crtc->cursor_height < 0)
  3738. base = 0;
  3739. pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
  3740. y = -y;
  3741. }
  3742. pos |= y << CURSOR_Y_SHIFT;
  3743. visible = base != 0;
  3744. if (!visible && !intel_crtc->cursor_visible)
  3745. return;
  3746. I915_WRITE(pipe == 0 ? CURAPOS : CURBPOS, pos);
  3747. if (IS_845G(dev) || IS_I865G(dev))
  3748. i845_update_cursor(crtc, base);
  3749. else
  3750. i9xx_update_cursor(crtc, base);
  3751. if (visible)
  3752. intel_mark_busy(dev, to_intel_framebuffer(crtc->fb)->obj);
  3753. }
  3754. static int intel_crtc_cursor_set(struct drm_crtc *crtc,
  3755. struct drm_file *file_priv,
  3756. uint32_t handle,
  3757. uint32_t width, uint32_t height)
  3758. {
  3759. struct drm_device *dev = crtc->dev;
  3760. struct drm_i915_private *dev_priv = dev->dev_private;
  3761. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3762. struct drm_gem_object *bo;
  3763. struct drm_i915_gem_object *obj_priv;
  3764. uint32_t addr;
  3765. int ret;
  3766. DRM_DEBUG_KMS("\n");
  3767. /* if we want to turn off the cursor ignore width and height */
  3768. if (!handle) {
  3769. DRM_DEBUG_KMS("cursor off\n");
  3770. addr = 0;
  3771. bo = NULL;
  3772. mutex_lock(&dev->struct_mutex);
  3773. goto finish;
  3774. }
  3775. /* Currently we only support 64x64 cursors */
  3776. if (width != 64 || height != 64) {
  3777. DRM_ERROR("we currently only support 64x64 cursors\n");
  3778. return -EINVAL;
  3779. }
  3780. bo = drm_gem_object_lookup(dev, file_priv, handle);
  3781. if (!bo)
  3782. return -ENOENT;
  3783. obj_priv = to_intel_bo(bo);
  3784. if (bo->size < width * height * 4) {
  3785. DRM_ERROR("buffer is to small\n");
  3786. ret = -ENOMEM;
  3787. goto fail;
  3788. }
  3789. /* we only need to pin inside GTT if cursor is non-phy */
  3790. mutex_lock(&dev->struct_mutex);
  3791. if (!dev_priv->info->cursor_needs_physical) {
  3792. ret = i915_gem_object_pin(bo, PAGE_SIZE, true, false);
  3793. if (ret) {
  3794. DRM_ERROR("failed to pin cursor bo\n");
  3795. goto fail_locked;
  3796. }
  3797. ret = i915_gem_object_set_to_gtt_domain(bo, 0);
  3798. if (ret) {
  3799. DRM_ERROR("failed to move cursor bo into the GTT\n");
  3800. goto fail_unpin;
  3801. }
  3802. addr = obj_priv->gtt_offset;
  3803. } else {
  3804. int align = IS_I830(dev) ? 16 * 1024 : 256;
  3805. ret = i915_gem_attach_phys_object(dev, bo,
  3806. (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
  3807. align);
  3808. if (ret) {
  3809. DRM_ERROR("failed to attach phys object\n");
  3810. goto fail_locked;
  3811. }
  3812. addr = obj_priv->phys_obj->handle->busaddr;
  3813. }
  3814. if (IS_GEN2(dev))
  3815. I915_WRITE(CURSIZE, (height << 12) | width);
  3816. finish:
  3817. if (intel_crtc->cursor_bo) {
  3818. if (dev_priv->info->cursor_needs_physical) {
  3819. if (intel_crtc->cursor_bo != bo)
  3820. i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
  3821. } else
  3822. i915_gem_object_unpin(intel_crtc->cursor_bo);
  3823. drm_gem_object_unreference(intel_crtc->cursor_bo);
  3824. }
  3825. mutex_unlock(&dev->struct_mutex);
  3826. intel_crtc->cursor_addr = addr;
  3827. intel_crtc->cursor_bo = bo;
  3828. intel_crtc->cursor_width = width;
  3829. intel_crtc->cursor_height = height;
  3830. intel_crtc_update_cursor(crtc, true);
  3831. return 0;
  3832. fail_unpin:
  3833. i915_gem_object_unpin(bo);
  3834. fail_locked:
  3835. mutex_unlock(&dev->struct_mutex);
  3836. fail:
  3837. drm_gem_object_unreference_unlocked(bo);
  3838. return ret;
  3839. }
  3840. static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
  3841. {
  3842. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3843. intel_crtc->cursor_x = x;
  3844. intel_crtc->cursor_y = y;
  3845. intel_crtc_update_cursor(crtc, true);
  3846. return 0;
  3847. }
  3848. /** Sets the color ramps on behalf of RandR */
  3849. void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
  3850. u16 blue, int regno)
  3851. {
  3852. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3853. intel_crtc->lut_r[regno] = red >> 8;
  3854. intel_crtc->lut_g[regno] = green >> 8;
  3855. intel_crtc->lut_b[regno] = blue >> 8;
  3856. }
  3857. void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
  3858. u16 *blue, int regno)
  3859. {
  3860. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3861. *red = intel_crtc->lut_r[regno] << 8;
  3862. *green = intel_crtc->lut_g[regno] << 8;
  3863. *blue = intel_crtc->lut_b[regno] << 8;
  3864. }
  3865. static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
  3866. u16 *blue, uint32_t start, uint32_t size)
  3867. {
  3868. int end = (start + size > 256) ? 256 : start + size, i;
  3869. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3870. for (i = start; i < end; i++) {
  3871. intel_crtc->lut_r[i] = red[i] >> 8;
  3872. intel_crtc->lut_g[i] = green[i] >> 8;
  3873. intel_crtc->lut_b[i] = blue[i] >> 8;
  3874. }
  3875. intel_crtc_load_lut(crtc);
  3876. }
  3877. /**
  3878. * Get a pipe with a simple mode set on it for doing load-based monitor
  3879. * detection.
  3880. *
  3881. * It will be up to the load-detect code to adjust the pipe as appropriate for
  3882. * its requirements. The pipe will be connected to no other encoders.
  3883. *
  3884. * Currently this code will only succeed if there is a pipe with no encoders
  3885. * configured for it. In the future, it could choose to temporarily disable
  3886. * some outputs to free up a pipe for its use.
  3887. *
  3888. * \return crtc, or NULL if no pipes are available.
  3889. */
  3890. /* VESA 640x480x72Hz mode to set on the pipe */
  3891. static struct drm_display_mode load_detect_mode = {
  3892. DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
  3893. 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
  3894. };
  3895. struct drm_crtc *intel_get_load_detect_pipe(struct intel_encoder *intel_encoder,
  3896. struct drm_connector *connector,
  3897. struct drm_display_mode *mode,
  3898. int *dpms_mode)
  3899. {
  3900. struct intel_crtc *intel_crtc;
  3901. struct drm_crtc *possible_crtc;
  3902. struct drm_crtc *supported_crtc =NULL;
  3903. struct drm_encoder *encoder = &intel_encoder->base;
  3904. struct drm_crtc *crtc = NULL;
  3905. struct drm_device *dev = encoder->dev;
  3906. struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
  3907. struct drm_crtc_helper_funcs *crtc_funcs;
  3908. int i = -1;
  3909. /*
  3910. * Algorithm gets a little messy:
  3911. * - if the connector already has an assigned crtc, use it (but make
  3912. * sure it's on first)
  3913. * - try to find the first unused crtc that can drive this connector,
  3914. * and use that if we find one
  3915. * - if there are no unused crtcs available, try to use the first
  3916. * one we found that supports the connector
  3917. */
  3918. /* See if we already have a CRTC for this connector */
  3919. if (encoder->crtc) {
  3920. crtc = encoder->crtc;
  3921. /* Make sure the crtc and connector are running */
  3922. intel_crtc = to_intel_crtc(crtc);
  3923. *dpms_mode = intel_crtc->dpms_mode;
  3924. if (intel_crtc->dpms_mode != DRM_MODE_DPMS_ON) {
  3925. crtc_funcs = crtc->helper_private;
  3926. crtc_funcs->dpms(crtc, DRM_MODE_DPMS_ON);
  3927. encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
  3928. }
  3929. return crtc;
  3930. }
  3931. /* Find an unused one (if possible) */
  3932. list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
  3933. i++;
  3934. if (!(encoder->possible_crtcs & (1 << i)))
  3935. continue;
  3936. if (!possible_crtc->enabled) {
  3937. crtc = possible_crtc;
  3938. break;
  3939. }
  3940. if (!supported_crtc)
  3941. supported_crtc = possible_crtc;
  3942. }
  3943. /*
  3944. * If we didn't find an unused CRTC, don't use any.
  3945. */
  3946. if (!crtc) {
  3947. return NULL;
  3948. }
  3949. encoder->crtc = crtc;
  3950. connector->encoder = encoder;
  3951. intel_encoder->load_detect_temp = true;
  3952. intel_crtc = to_intel_crtc(crtc);
  3953. *dpms_mode = intel_crtc->dpms_mode;
  3954. if (!crtc->enabled) {
  3955. if (!mode)
  3956. mode = &load_detect_mode;
  3957. drm_crtc_helper_set_mode(crtc, mode, 0, 0, crtc->fb);
  3958. } else {
  3959. if (intel_crtc->dpms_mode != DRM_MODE_DPMS_ON) {
  3960. crtc_funcs = crtc->helper_private;
  3961. crtc_funcs->dpms(crtc, DRM_MODE_DPMS_ON);
  3962. }
  3963. /* Add this connector to the crtc */
  3964. encoder_funcs->mode_set(encoder, &crtc->mode, &crtc->mode);
  3965. encoder_funcs->commit(encoder);
  3966. }
  3967. /* let the connector get through one full cycle before testing */
  3968. intel_wait_for_vblank(dev, intel_crtc->pipe);
  3969. return crtc;
  3970. }
  3971. void intel_release_load_detect_pipe(struct intel_encoder *intel_encoder,
  3972. struct drm_connector *connector, int dpms_mode)
  3973. {
  3974. struct drm_encoder *encoder = &intel_encoder->base;
  3975. struct drm_device *dev = encoder->dev;
  3976. struct drm_crtc *crtc = encoder->crtc;
  3977. struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
  3978. struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
  3979. if (intel_encoder->load_detect_temp) {
  3980. encoder->crtc = NULL;
  3981. connector->encoder = NULL;
  3982. intel_encoder->load_detect_temp = false;
  3983. crtc->enabled = drm_helper_crtc_in_use(crtc);
  3984. drm_helper_disable_unused_functions(dev);
  3985. }
  3986. /* Switch crtc and encoder back off if necessary */
  3987. if (crtc->enabled && dpms_mode != DRM_MODE_DPMS_ON) {
  3988. if (encoder->crtc == crtc)
  3989. encoder_funcs->dpms(encoder, dpms_mode);
  3990. crtc_funcs->dpms(crtc, dpms_mode);
  3991. }
  3992. }
  3993. /* Returns the clock of the currently programmed mode of the given pipe. */
  3994. static int intel_crtc_clock_get(struct drm_device *dev, struct drm_crtc *crtc)
  3995. {
  3996. struct drm_i915_private *dev_priv = dev->dev_private;
  3997. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3998. int pipe = intel_crtc->pipe;
  3999. u32 dpll = I915_READ((pipe == 0) ? DPLL_A : DPLL_B);
  4000. u32 fp;
  4001. intel_clock_t clock;
  4002. if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
  4003. fp = I915_READ((pipe == 0) ? FPA0 : FPB0);
  4004. else
  4005. fp = I915_READ((pipe == 0) ? FPA1 : FPB1);
  4006. clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
  4007. if (IS_PINEVIEW(dev)) {
  4008. clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
  4009. clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
  4010. } else {
  4011. clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
  4012. clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
  4013. }
  4014. if (!IS_GEN2(dev)) {
  4015. if (IS_PINEVIEW(dev))
  4016. clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
  4017. DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
  4018. else
  4019. clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
  4020. DPLL_FPA01_P1_POST_DIV_SHIFT);
  4021. switch (dpll & DPLL_MODE_MASK) {
  4022. case DPLLB_MODE_DAC_SERIAL:
  4023. clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
  4024. 5 : 10;
  4025. break;
  4026. case DPLLB_MODE_LVDS:
  4027. clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
  4028. 7 : 14;
  4029. break;
  4030. default:
  4031. DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
  4032. "mode\n", (int)(dpll & DPLL_MODE_MASK));
  4033. return 0;
  4034. }
  4035. /* XXX: Handle the 100Mhz refclk */
  4036. intel_clock(dev, 96000, &clock);
  4037. } else {
  4038. bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
  4039. if (is_lvds) {
  4040. clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
  4041. DPLL_FPA01_P1_POST_DIV_SHIFT);
  4042. clock.p2 = 14;
  4043. if ((dpll & PLL_REF_INPUT_MASK) ==
  4044. PLLB_REF_INPUT_SPREADSPECTRUMIN) {
  4045. /* XXX: might not be 66MHz */
  4046. intel_clock(dev, 66000, &clock);
  4047. } else
  4048. intel_clock(dev, 48000, &clock);
  4049. } else {
  4050. if (dpll & PLL_P1_DIVIDE_BY_TWO)
  4051. clock.p1 = 2;
  4052. else {
  4053. clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
  4054. DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
  4055. }
  4056. if (dpll & PLL_P2_DIVIDE_BY_4)
  4057. clock.p2 = 4;
  4058. else
  4059. clock.p2 = 2;
  4060. intel_clock(dev, 48000, &clock);
  4061. }
  4062. }
  4063. /* XXX: It would be nice to validate the clocks, but we can't reuse
  4064. * i830PllIsValid() because it relies on the xf86_config connector
  4065. * configuration being accurate, which it isn't necessarily.
  4066. */
  4067. return clock.dot;
  4068. }
  4069. /** Returns the currently programmed mode of the given pipe. */
  4070. struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
  4071. struct drm_crtc *crtc)
  4072. {
  4073. struct drm_i915_private *dev_priv = dev->dev_private;
  4074. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  4075. int pipe = intel_crtc->pipe;
  4076. struct drm_display_mode *mode;
  4077. int htot = I915_READ((pipe == 0) ? HTOTAL_A : HTOTAL_B);
  4078. int hsync = I915_READ((pipe == 0) ? HSYNC_A : HSYNC_B);
  4079. int vtot = I915_READ((pipe == 0) ? VTOTAL_A : VTOTAL_B);
  4080. int vsync = I915_READ((pipe == 0) ? VSYNC_A : VSYNC_B);
  4081. mode = kzalloc(sizeof(*mode), GFP_KERNEL);
  4082. if (!mode)
  4083. return NULL;
  4084. mode->clock = intel_crtc_clock_get(dev, crtc);
  4085. mode->hdisplay = (htot & 0xffff) + 1;
  4086. mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
  4087. mode->hsync_start = (hsync & 0xffff) + 1;
  4088. mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
  4089. mode->vdisplay = (vtot & 0xffff) + 1;
  4090. mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
  4091. mode->vsync_start = (vsync & 0xffff) + 1;
  4092. mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
  4093. drm_mode_set_name(mode);
  4094. drm_mode_set_crtcinfo(mode, 0);
  4095. return mode;
  4096. }
  4097. #define GPU_IDLE_TIMEOUT 500 /* ms */
  4098. /* When this timer fires, we've been idle for awhile */
  4099. static void intel_gpu_idle_timer(unsigned long arg)
  4100. {
  4101. struct drm_device *dev = (struct drm_device *)arg;
  4102. drm_i915_private_t *dev_priv = dev->dev_private;
  4103. dev_priv->busy = false;
  4104. queue_work(dev_priv->wq, &dev_priv->idle_work);
  4105. }
  4106. #define CRTC_IDLE_TIMEOUT 1000 /* ms */
  4107. static void intel_crtc_idle_timer(unsigned long arg)
  4108. {
  4109. struct intel_crtc *intel_crtc = (struct intel_crtc *)arg;
  4110. struct drm_crtc *crtc = &intel_crtc->base;
  4111. drm_i915_private_t *dev_priv = crtc->dev->dev_private;
  4112. intel_crtc->busy = false;
  4113. queue_work(dev_priv->wq, &dev_priv->idle_work);
  4114. }
  4115. static void intel_increase_pllclock(struct drm_crtc *crtc)
  4116. {
  4117. struct drm_device *dev = crtc->dev;
  4118. drm_i915_private_t *dev_priv = dev->dev_private;
  4119. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  4120. int pipe = intel_crtc->pipe;
  4121. int dpll_reg = (pipe == 0) ? DPLL_A : DPLL_B;
  4122. int dpll = I915_READ(dpll_reg);
  4123. if (HAS_PCH_SPLIT(dev))
  4124. return;
  4125. if (!dev_priv->lvds_downclock_avail)
  4126. return;
  4127. if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
  4128. DRM_DEBUG_DRIVER("upclocking LVDS\n");
  4129. /* Unlock panel regs */
  4130. I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) |
  4131. PANEL_UNLOCK_REGS);
  4132. dpll &= ~DISPLAY_RATE_SELECT_FPA1;
  4133. I915_WRITE(dpll_reg, dpll);
  4134. dpll = I915_READ(dpll_reg);
  4135. intel_wait_for_vblank(dev, pipe);
  4136. dpll = I915_READ(dpll_reg);
  4137. if (dpll & DISPLAY_RATE_SELECT_FPA1)
  4138. DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
  4139. /* ...and lock them again */
  4140. I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) & 0x3);
  4141. }
  4142. /* Schedule downclock */
  4143. mod_timer(&intel_crtc->idle_timer, jiffies +
  4144. msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
  4145. }
  4146. static void intel_decrease_pllclock(struct drm_crtc *crtc)
  4147. {
  4148. struct drm_device *dev = crtc->dev;
  4149. drm_i915_private_t *dev_priv = dev->dev_private;
  4150. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  4151. int pipe = intel_crtc->pipe;
  4152. int dpll_reg = (pipe == 0) ? DPLL_A : DPLL_B;
  4153. int dpll = I915_READ(dpll_reg);
  4154. if (HAS_PCH_SPLIT(dev))
  4155. return;
  4156. if (!dev_priv->lvds_downclock_avail)
  4157. return;
  4158. /*
  4159. * Since this is called by a timer, we should never get here in
  4160. * the manual case.
  4161. */
  4162. if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
  4163. DRM_DEBUG_DRIVER("downclocking LVDS\n");
  4164. /* Unlock panel regs */
  4165. I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) |
  4166. PANEL_UNLOCK_REGS);
  4167. dpll |= DISPLAY_RATE_SELECT_FPA1;
  4168. I915_WRITE(dpll_reg, dpll);
  4169. dpll = I915_READ(dpll_reg);
  4170. intel_wait_for_vblank(dev, pipe);
  4171. dpll = I915_READ(dpll_reg);
  4172. if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
  4173. DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
  4174. /* ...and lock them again */
  4175. I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) & 0x3);
  4176. }
  4177. }
  4178. /**
  4179. * intel_idle_update - adjust clocks for idleness
  4180. * @work: work struct
  4181. *
  4182. * Either the GPU or display (or both) went idle. Check the busy status
  4183. * here and adjust the CRTC and GPU clocks as necessary.
  4184. */
  4185. static void intel_idle_update(struct work_struct *work)
  4186. {
  4187. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  4188. idle_work);
  4189. struct drm_device *dev = dev_priv->dev;
  4190. struct drm_crtc *crtc;
  4191. struct intel_crtc *intel_crtc;
  4192. int enabled = 0;
  4193. if (!i915_powersave)
  4194. return;
  4195. mutex_lock(&dev->struct_mutex);
  4196. i915_update_gfx_val(dev_priv);
  4197. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  4198. /* Skip inactive CRTCs */
  4199. if (!crtc->fb)
  4200. continue;
  4201. enabled++;
  4202. intel_crtc = to_intel_crtc(crtc);
  4203. if (!intel_crtc->busy)
  4204. intel_decrease_pllclock(crtc);
  4205. }
  4206. if ((enabled == 1) && (IS_I945G(dev) || IS_I945GM(dev))) {
  4207. DRM_DEBUG_DRIVER("enable memory self refresh on 945\n");
  4208. I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN_MASK | FW_BLC_SELF_EN);
  4209. }
  4210. mutex_unlock(&dev->struct_mutex);
  4211. }
  4212. /**
  4213. * intel_mark_busy - mark the GPU and possibly the display busy
  4214. * @dev: drm device
  4215. * @obj: object we're operating on
  4216. *
  4217. * Callers can use this function to indicate that the GPU is busy processing
  4218. * commands. If @obj matches one of the CRTC objects (i.e. it's a scanout
  4219. * buffer), we'll also mark the display as busy, so we know to increase its
  4220. * clock frequency.
  4221. */
  4222. void intel_mark_busy(struct drm_device *dev, struct drm_gem_object *obj)
  4223. {
  4224. drm_i915_private_t *dev_priv = dev->dev_private;
  4225. struct drm_crtc *crtc = NULL;
  4226. struct intel_framebuffer *intel_fb;
  4227. struct intel_crtc *intel_crtc;
  4228. if (!drm_core_check_feature(dev, DRIVER_MODESET))
  4229. return;
  4230. if (!dev_priv->busy) {
  4231. if (IS_I945G(dev) || IS_I945GM(dev)) {
  4232. u32 fw_blc_self;
  4233. DRM_DEBUG_DRIVER("disable memory self refresh on 945\n");
  4234. fw_blc_self = I915_READ(FW_BLC_SELF);
  4235. fw_blc_self &= ~FW_BLC_SELF_EN;
  4236. I915_WRITE(FW_BLC_SELF, fw_blc_self | FW_BLC_SELF_EN_MASK);
  4237. }
  4238. dev_priv->busy = true;
  4239. } else
  4240. mod_timer(&dev_priv->idle_timer, jiffies +
  4241. msecs_to_jiffies(GPU_IDLE_TIMEOUT));
  4242. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  4243. if (!crtc->fb)
  4244. continue;
  4245. intel_crtc = to_intel_crtc(crtc);
  4246. intel_fb = to_intel_framebuffer(crtc->fb);
  4247. if (intel_fb->obj == obj) {
  4248. if (!intel_crtc->busy) {
  4249. if (IS_I945G(dev) || IS_I945GM(dev)) {
  4250. u32 fw_blc_self;
  4251. DRM_DEBUG_DRIVER("disable memory self refresh on 945\n");
  4252. fw_blc_self = I915_READ(FW_BLC_SELF);
  4253. fw_blc_self &= ~FW_BLC_SELF_EN;
  4254. I915_WRITE(FW_BLC_SELF, fw_blc_self | FW_BLC_SELF_EN_MASK);
  4255. }
  4256. /* Non-busy -> busy, upclock */
  4257. intel_increase_pllclock(crtc);
  4258. intel_crtc->busy = true;
  4259. } else {
  4260. /* Busy -> busy, put off timer */
  4261. mod_timer(&intel_crtc->idle_timer, jiffies +
  4262. msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
  4263. }
  4264. }
  4265. }
  4266. }
  4267. static void intel_crtc_destroy(struct drm_crtc *crtc)
  4268. {
  4269. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  4270. struct drm_device *dev = crtc->dev;
  4271. struct intel_unpin_work *work;
  4272. unsigned long flags;
  4273. spin_lock_irqsave(&dev->event_lock, flags);
  4274. work = intel_crtc->unpin_work;
  4275. intel_crtc->unpin_work = NULL;
  4276. spin_unlock_irqrestore(&dev->event_lock, flags);
  4277. if (work) {
  4278. cancel_work_sync(&work->work);
  4279. kfree(work);
  4280. }
  4281. drm_crtc_cleanup(crtc);
  4282. kfree(intel_crtc);
  4283. }
  4284. static void intel_unpin_work_fn(struct work_struct *__work)
  4285. {
  4286. struct intel_unpin_work *work =
  4287. container_of(__work, struct intel_unpin_work, work);
  4288. mutex_lock(&work->dev->struct_mutex);
  4289. i915_gem_object_unpin(work->old_fb_obj);
  4290. drm_gem_object_unreference(work->pending_flip_obj);
  4291. drm_gem_object_unreference(work->old_fb_obj);
  4292. mutex_unlock(&work->dev->struct_mutex);
  4293. kfree(work);
  4294. }
  4295. static void do_intel_finish_page_flip(struct drm_device *dev,
  4296. struct drm_crtc *crtc)
  4297. {
  4298. drm_i915_private_t *dev_priv = dev->dev_private;
  4299. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  4300. struct intel_unpin_work *work;
  4301. struct drm_i915_gem_object *obj_priv;
  4302. struct drm_pending_vblank_event *e;
  4303. struct timeval now;
  4304. unsigned long flags;
  4305. /* Ignore early vblank irqs */
  4306. if (intel_crtc == NULL)
  4307. return;
  4308. spin_lock_irqsave(&dev->event_lock, flags);
  4309. work = intel_crtc->unpin_work;
  4310. if (work == NULL || !work->pending) {
  4311. spin_unlock_irqrestore(&dev->event_lock, flags);
  4312. return;
  4313. }
  4314. intel_crtc->unpin_work = NULL;
  4315. drm_vblank_put(dev, intel_crtc->pipe);
  4316. if (work->event) {
  4317. e = work->event;
  4318. do_gettimeofday(&now);
  4319. e->event.sequence = drm_vblank_count(dev, intel_crtc->pipe);
  4320. e->event.tv_sec = now.tv_sec;
  4321. e->event.tv_usec = now.tv_usec;
  4322. list_add_tail(&e->base.link,
  4323. &e->base.file_priv->event_list);
  4324. wake_up_interruptible(&e->base.file_priv->event_wait);
  4325. }
  4326. spin_unlock_irqrestore(&dev->event_lock, flags);
  4327. obj_priv = to_intel_bo(work->old_fb_obj);
  4328. atomic_clear_mask(1 << intel_crtc->plane,
  4329. &obj_priv->pending_flip.counter);
  4330. if (atomic_read(&obj_priv->pending_flip) == 0)
  4331. wake_up(&dev_priv->pending_flip_queue);
  4332. schedule_work(&work->work);
  4333. trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
  4334. }
  4335. void intel_finish_page_flip(struct drm_device *dev, int pipe)
  4336. {
  4337. drm_i915_private_t *dev_priv = dev->dev_private;
  4338. struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
  4339. do_intel_finish_page_flip(dev, crtc);
  4340. }
  4341. void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
  4342. {
  4343. drm_i915_private_t *dev_priv = dev->dev_private;
  4344. struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
  4345. do_intel_finish_page_flip(dev, crtc);
  4346. }
  4347. void intel_prepare_page_flip(struct drm_device *dev, int plane)
  4348. {
  4349. drm_i915_private_t *dev_priv = dev->dev_private;
  4350. struct intel_crtc *intel_crtc =
  4351. to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
  4352. unsigned long flags;
  4353. spin_lock_irqsave(&dev->event_lock, flags);
  4354. if (intel_crtc->unpin_work) {
  4355. if ((++intel_crtc->unpin_work->pending) > 1)
  4356. DRM_ERROR("Prepared flip multiple times\n");
  4357. } else {
  4358. DRM_DEBUG_DRIVER("preparing flip with no unpin work?\n");
  4359. }
  4360. spin_unlock_irqrestore(&dev->event_lock, flags);
  4361. }
  4362. static int intel_crtc_page_flip(struct drm_crtc *crtc,
  4363. struct drm_framebuffer *fb,
  4364. struct drm_pending_vblank_event *event)
  4365. {
  4366. struct drm_device *dev = crtc->dev;
  4367. struct drm_i915_private *dev_priv = dev->dev_private;
  4368. struct intel_framebuffer *intel_fb;
  4369. struct drm_i915_gem_object *obj_priv;
  4370. struct drm_gem_object *obj;
  4371. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  4372. struct intel_unpin_work *work;
  4373. unsigned long flags, offset;
  4374. int pipe = intel_crtc->pipe;
  4375. u32 pf, pipesrc;
  4376. int ret;
  4377. work = kzalloc(sizeof *work, GFP_KERNEL);
  4378. if (work == NULL)
  4379. return -ENOMEM;
  4380. work->event = event;
  4381. work->dev = crtc->dev;
  4382. intel_fb = to_intel_framebuffer(crtc->fb);
  4383. work->old_fb_obj = intel_fb->obj;
  4384. INIT_WORK(&work->work, intel_unpin_work_fn);
  4385. /* We borrow the event spin lock for protecting unpin_work */
  4386. spin_lock_irqsave(&dev->event_lock, flags);
  4387. if (intel_crtc->unpin_work) {
  4388. spin_unlock_irqrestore(&dev->event_lock, flags);
  4389. kfree(work);
  4390. DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
  4391. return -EBUSY;
  4392. }
  4393. intel_crtc->unpin_work = work;
  4394. spin_unlock_irqrestore(&dev->event_lock, flags);
  4395. intel_fb = to_intel_framebuffer(fb);
  4396. obj = intel_fb->obj;
  4397. mutex_lock(&dev->struct_mutex);
  4398. ret = intel_pin_and_fence_fb_obj(dev, obj, true);
  4399. if (ret)
  4400. goto cleanup_work;
  4401. /* Reference the objects for the scheduled work. */
  4402. drm_gem_object_reference(work->old_fb_obj);
  4403. drm_gem_object_reference(obj);
  4404. crtc->fb = fb;
  4405. ret = drm_vblank_get(dev, intel_crtc->pipe);
  4406. if (ret)
  4407. goto cleanup_objs;
  4408. if (IS_GEN3(dev) || IS_GEN2(dev)) {
  4409. u32 flip_mask;
  4410. /* Can't queue multiple flips, so wait for the previous
  4411. * one to finish before executing the next.
  4412. */
  4413. ret = BEGIN_LP_RING(2);
  4414. if (ret)
  4415. goto cleanup_objs;
  4416. if (intel_crtc->plane)
  4417. flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
  4418. else
  4419. flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
  4420. OUT_RING(MI_WAIT_FOR_EVENT | flip_mask);
  4421. OUT_RING(MI_NOOP);
  4422. ADVANCE_LP_RING();
  4423. }
  4424. work->pending_flip_obj = obj;
  4425. obj_priv = to_intel_bo(obj);
  4426. work->enable_stall_check = true;
  4427. /* Offset into the new buffer for cases of shared fbs between CRTCs */
  4428. offset = crtc->y * fb->pitch + crtc->x * fb->bits_per_pixel/8;
  4429. ret = BEGIN_LP_RING(4);
  4430. if (ret)
  4431. goto cleanup_objs;
  4432. /* Block clients from rendering to the new back buffer until
  4433. * the flip occurs and the object is no longer visible.
  4434. */
  4435. atomic_add(1 << intel_crtc->plane,
  4436. &to_intel_bo(work->old_fb_obj)->pending_flip);
  4437. switch (INTEL_INFO(dev)->gen) {
  4438. case 2:
  4439. OUT_RING(MI_DISPLAY_FLIP |
  4440. MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
  4441. OUT_RING(fb->pitch);
  4442. OUT_RING(obj_priv->gtt_offset + offset);
  4443. OUT_RING(MI_NOOP);
  4444. break;
  4445. case 3:
  4446. OUT_RING(MI_DISPLAY_FLIP_I915 |
  4447. MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
  4448. OUT_RING(fb->pitch);
  4449. OUT_RING(obj_priv->gtt_offset + offset);
  4450. OUT_RING(MI_NOOP);
  4451. break;
  4452. case 4:
  4453. case 5:
  4454. /* i965+ uses the linear or tiled offsets from the
  4455. * Display Registers (which do not change across a page-flip)
  4456. * so we need only reprogram the base address.
  4457. */
  4458. OUT_RING(MI_DISPLAY_FLIP |
  4459. MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
  4460. OUT_RING(fb->pitch);
  4461. OUT_RING(obj_priv->gtt_offset | obj_priv->tiling_mode);
  4462. /* XXX Enabling the panel-fitter across page-flip is so far
  4463. * untested on non-native modes, so ignore it for now.
  4464. * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
  4465. */
  4466. pf = 0;
  4467. pipesrc = I915_READ(pipe == 0 ? PIPEASRC : PIPEBSRC) & 0x0fff0fff;
  4468. OUT_RING(pf | pipesrc);
  4469. break;
  4470. case 6:
  4471. OUT_RING(MI_DISPLAY_FLIP |
  4472. MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
  4473. OUT_RING(fb->pitch | obj_priv->tiling_mode);
  4474. OUT_RING(obj_priv->gtt_offset);
  4475. pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
  4476. pipesrc = I915_READ(pipe == 0 ? PIPEASRC : PIPEBSRC) & 0x0fff0fff;
  4477. OUT_RING(pf | pipesrc);
  4478. break;
  4479. }
  4480. ADVANCE_LP_RING();
  4481. mutex_unlock(&dev->struct_mutex);
  4482. trace_i915_flip_request(intel_crtc->plane, obj);
  4483. return 0;
  4484. cleanup_objs:
  4485. drm_gem_object_unreference(work->old_fb_obj);
  4486. drm_gem_object_unreference(obj);
  4487. cleanup_work:
  4488. mutex_unlock(&dev->struct_mutex);
  4489. spin_lock_irqsave(&dev->event_lock, flags);
  4490. intel_crtc->unpin_work = NULL;
  4491. spin_unlock_irqrestore(&dev->event_lock, flags);
  4492. kfree(work);
  4493. return ret;
  4494. }
  4495. static struct drm_crtc_helper_funcs intel_helper_funcs = {
  4496. .dpms = intel_crtc_dpms,
  4497. .mode_fixup = intel_crtc_mode_fixup,
  4498. .mode_set = intel_crtc_mode_set,
  4499. .mode_set_base = intel_pipe_set_base,
  4500. .mode_set_base_atomic = intel_pipe_set_base_atomic,
  4501. .load_lut = intel_crtc_load_lut,
  4502. .disable = intel_crtc_disable,
  4503. };
  4504. static const struct drm_crtc_funcs intel_crtc_funcs = {
  4505. .cursor_set = intel_crtc_cursor_set,
  4506. .cursor_move = intel_crtc_cursor_move,
  4507. .gamma_set = intel_crtc_gamma_set,
  4508. .set_config = drm_crtc_helper_set_config,
  4509. .destroy = intel_crtc_destroy,
  4510. .page_flip = intel_crtc_page_flip,
  4511. };
  4512. static void intel_crtc_init(struct drm_device *dev, int pipe)
  4513. {
  4514. drm_i915_private_t *dev_priv = dev->dev_private;
  4515. struct intel_crtc *intel_crtc;
  4516. int i;
  4517. intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
  4518. if (intel_crtc == NULL)
  4519. return;
  4520. drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
  4521. drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
  4522. for (i = 0; i < 256; i++) {
  4523. intel_crtc->lut_r[i] = i;
  4524. intel_crtc->lut_g[i] = i;
  4525. intel_crtc->lut_b[i] = i;
  4526. }
  4527. /* Swap pipes & planes for FBC on pre-965 */
  4528. intel_crtc->pipe = pipe;
  4529. intel_crtc->plane = pipe;
  4530. if (IS_MOBILE(dev) && IS_GEN3(dev)) {
  4531. DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
  4532. intel_crtc->plane = !pipe;
  4533. }
  4534. BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
  4535. dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
  4536. dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
  4537. dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
  4538. intel_crtc->cursor_addr = 0;
  4539. intel_crtc->dpms_mode = -1;
  4540. intel_crtc->active = true; /* force the pipe off on setup_init_config */
  4541. if (HAS_PCH_SPLIT(dev)) {
  4542. intel_helper_funcs.prepare = ironlake_crtc_prepare;
  4543. intel_helper_funcs.commit = ironlake_crtc_commit;
  4544. } else {
  4545. intel_helper_funcs.prepare = i9xx_crtc_prepare;
  4546. intel_helper_funcs.commit = i9xx_crtc_commit;
  4547. }
  4548. drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
  4549. intel_crtc->busy = false;
  4550. setup_timer(&intel_crtc->idle_timer, intel_crtc_idle_timer,
  4551. (unsigned long)intel_crtc);
  4552. }
  4553. int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
  4554. struct drm_file *file_priv)
  4555. {
  4556. drm_i915_private_t *dev_priv = dev->dev_private;
  4557. struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
  4558. struct drm_mode_object *drmmode_obj;
  4559. struct intel_crtc *crtc;
  4560. if (!dev_priv) {
  4561. DRM_ERROR("called with no initialization\n");
  4562. return -EINVAL;
  4563. }
  4564. drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
  4565. DRM_MODE_OBJECT_CRTC);
  4566. if (!drmmode_obj) {
  4567. DRM_ERROR("no such CRTC id\n");
  4568. return -EINVAL;
  4569. }
  4570. crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
  4571. pipe_from_crtc_id->pipe = crtc->pipe;
  4572. return 0;
  4573. }
  4574. static int intel_encoder_clones(struct drm_device *dev, int type_mask)
  4575. {
  4576. struct intel_encoder *encoder;
  4577. int index_mask = 0;
  4578. int entry = 0;
  4579. list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
  4580. if (type_mask & encoder->clone_mask)
  4581. index_mask |= (1 << entry);
  4582. entry++;
  4583. }
  4584. return index_mask;
  4585. }
  4586. static void intel_setup_outputs(struct drm_device *dev)
  4587. {
  4588. struct drm_i915_private *dev_priv = dev->dev_private;
  4589. struct intel_encoder *encoder;
  4590. bool dpd_is_edp = false;
  4591. if (IS_MOBILE(dev) && !IS_I830(dev))
  4592. intel_lvds_init(dev);
  4593. if (HAS_PCH_SPLIT(dev)) {
  4594. dpd_is_edp = intel_dpd_is_edp(dev);
  4595. if (IS_MOBILE(dev) && (I915_READ(DP_A) & DP_DETECTED))
  4596. intel_dp_init(dev, DP_A);
  4597. if (dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
  4598. intel_dp_init(dev, PCH_DP_D);
  4599. }
  4600. intel_crt_init(dev);
  4601. if (HAS_PCH_SPLIT(dev)) {
  4602. int found;
  4603. if (I915_READ(HDMIB) & PORT_DETECTED) {
  4604. /* PCH SDVOB multiplex with HDMIB */
  4605. found = intel_sdvo_init(dev, PCH_SDVOB);
  4606. if (!found)
  4607. intel_hdmi_init(dev, HDMIB);
  4608. if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
  4609. intel_dp_init(dev, PCH_DP_B);
  4610. }
  4611. if (I915_READ(HDMIC) & PORT_DETECTED)
  4612. intel_hdmi_init(dev, HDMIC);
  4613. if (I915_READ(HDMID) & PORT_DETECTED)
  4614. intel_hdmi_init(dev, HDMID);
  4615. if (I915_READ(PCH_DP_C) & DP_DETECTED)
  4616. intel_dp_init(dev, PCH_DP_C);
  4617. if (!dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
  4618. intel_dp_init(dev, PCH_DP_D);
  4619. } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
  4620. bool found = false;
  4621. if (I915_READ(SDVOB) & SDVO_DETECTED) {
  4622. DRM_DEBUG_KMS("probing SDVOB\n");
  4623. found = intel_sdvo_init(dev, SDVOB);
  4624. if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
  4625. DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
  4626. intel_hdmi_init(dev, SDVOB);
  4627. }
  4628. if (!found && SUPPORTS_INTEGRATED_DP(dev)) {
  4629. DRM_DEBUG_KMS("probing DP_B\n");
  4630. intel_dp_init(dev, DP_B);
  4631. }
  4632. }
  4633. /* Before G4X SDVOC doesn't have its own detect register */
  4634. if (I915_READ(SDVOB) & SDVO_DETECTED) {
  4635. DRM_DEBUG_KMS("probing SDVOC\n");
  4636. found = intel_sdvo_init(dev, SDVOC);
  4637. }
  4638. if (!found && (I915_READ(SDVOC) & SDVO_DETECTED)) {
  4639. if (SUPPORTS_INTEGRATED_HDMI(dev)) {
  4640. DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
  4641. intel_hdmi_init(dev, SDVOC);
  4642. }
  4643. if (SUPPORTS_INTEGRATED_DP(dev)) {
  4644. DRM_DEBUG_KMS("probing DP_C\n");
  4645. intel_dp_init(dev, DP_C);
  4646. }
  4647. }
  4648. if (SUPPORTS_INTEGRATED_DP(dev) &&
  4649. (I915_READ(DP_D) & DP_DETECTED)) {
  4650. DRM_DEBUG_KMS("probing DP_D\n");
  4651. intel_dp_init(dev, DP_D);
  4652. }
  4653. } else if (IS_GEN2(dev))
  4654. intel_dvo_init(dev);
  4655. if (SUPPORTS_TV(dev))
  4656. intel_tv_init(dev);
  4657. list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
  4658. encoder->base.possible_crtcs = encoder->crtc_mask;
  4659. encoder->base.possible_clones =
  4660. intel_encoder_clones(dev, encoder->clone_mask);
  4661. }
  4662. }
  4663. static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
  4664. {
  4665. struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
  4666. drm_framebuffer_cleanup(fb);
  4667. drm_gem_object_unreference_unlocked(intel_fb->obj);
  4668. kfree(intel_fb);
  4669. }
  4670. static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
  4671. struct drm_file *file_priv,
  4672. unsigned int *handle)
  4673. {
  4674. struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
  4675. struct drm_gem_object *object = intel_fb->obj;
  4676. return drm_gem_handle_create(file_priv, object, handle);
  4677. }
  4678. static const struct drm_framebuffer_funcs intel_fb_funcs = {
  4679. .destroy = intel_user_framebuffer_destroy,
  4680. .create_handle = intel_user_framebuffer_create_handle,
  4681. };
  4682. int intel_framebuffer_init(struct drm_device *dev,
  4683. struct intel_framebuffer *intel_fb,
  4684. struct drm_mode_fb_cmd *mode_cmd,
  4685. struct drm_gem_object *obj)
  4686. {
  4687. struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
  4688. int ret;
  4689. if (obj_priv->tiling_mode == I915_TILING_Y)
  4690. return -EINVAL;
  4691. if (mode_cmd->pitch & 63)
  4692. return -EINVAL;
  4693. switch (mode_cmd->bpp) {
  4694. case 8:
  4695. case 16:
  4696. case 24:
  4697. case 32:
  4698. break;
  4699. default:
  4700. return -EINVAL;
  4701. }
  4702. ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
  4703. if (ret) {
  4704. DRM_ERROR("framebuffer init failed %d\n", ret);
  4705. return ret;
  4706. }
  4707. drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
  4708. intel_fb->obj = obj;
  4709. return 0;
  4710. }
  4711. static struct drm_framebuffer *
  4712. intel_user_framebuffer_create(struct drm_device *dev,
  4713. struct drm_file *filp,
  4714. struct drm_mode_fb_cmd *mode_cmd)
  4715. {
  4716. struct drm_gem_object *obj;
  4717. struct intel_framebuffer *intel_fb;
  4718. int ret;
  4719. obj = drm_gem_object_lookup(dev, filp, mode_cmd->handle);
  4720. if (!obj)
  4721. return ERR_PTR(-ENOENT);
  4722. intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
  4723. if (!intel_fb)
  4724. return ERR_PTR(-ENOMEM);
  4725. ret = intel_framebuffer_init(dev, intel_fb,
  4726. mode_cmd, obj);
  4727. if (ret) {
  4728. drm_gem_object_unreference_unlocked(obj);
  4729. kfree(intel_fb);
  4730. return ERR_PTR(ret);
  4731. }
  4732. return &intel_fb->base;
  4733. }
  4734. static const struct drm_mode_config_funcs intel_mode_funcs = {
  4735. .fb_create = intel_user_framebuffer_create,
  4736. .output_poll_changed = intel_fb_output_poll_changed,
  4737. };
  4738. static struct drm_gem_object *
  4739. intel_alloc_context_page(struct drm_device *dev)
  4740. {
  4741. struct drm_gem_object *ctx;
  4742. int ret;
  4743. ctx = i915_gem_alloc_object(dev, 4096);
  4744. if (!ctx) {
  4745. DRM_DEBUG("failed to alloc power context, RC6 disabled\n");
  4746. return NULL;
  4747. }
  4748. mutex_lock(&dev->struct_mutex);
  4749. ret = i915_gem_object_pin(ctx, 4096, false, false);
  4750. if (ret) {
  4751. DRM_ERROR("failed to pin power context: %d\n", ret);
  4752. goto err_unref;
  4753. }
  4754. ret = i915_gem_object_set_to_gtt_domain(ctx, 1);
  4755. if (ret) {
  4756. DRM_ERROR("failed to set-domain on power context: %d\n", ret);
  4757. goto err_unpin;
  4758. }
  4759. mutex_unlock(&dev->struct_mutex);
  4760. return ctx;
  4761. err_unpin:
  4762. i915_gem_object_unpin(ctx);
  4763. err_unref:
  4764. drm_gem_object_unreference(ctx);
  4765. mutex_unlock(&dev->struct_mutex);
  4766. return NULL;
  4767. }
  4768. bool ironlake_set_drps(struct drm_device *dev, u8 val)
  4769. {
  4770. struct drm_i915_private *dev_priv = dev->dev_private;
  4771. u16 rgvswctl;
  4772. rgvswctl = I915_READ16(MEMSWCTL);
  4773. if (rgvswctl & MEMCTL_CMD_STS) {
  4774. DRM_DEBUG("gpu busy, RCS change rejected\n");
  4775. return false; /* still busy with another command */
  4776. }
  4777. rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
  4778. (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
  4779. I915_WRITE16(MEMSWCTL, rgvswctl);
  4780. POSTING_READ16(MEMSWCTL);
  4781. rgvswctl |= MEMCTL_CMD_STS;
  4782. I915_WRITE16(MEMSWCTL, rgvswctl);
  4783. return true;
  4784. }
  4785. void ironlake_enable_drps(struct drm_device *dev)
  4786. {
  4787. struct drm_i915_private *dev_priv = dev->dev_private;
  4788. u32 rgvmodectl = I915_READ(MEMMODECTL);
  4789. u8 fmax, fmin, fstart, vstart;
  4790. /* Enable temp reporting */
  4791. I915_WRITE16(PMMISC, I915_READ(PMMISC) | MCPPCE_EN);
  4792. I915_WRITE16(TSC1, I915_READ(TSC1) | TSE);
  4793. /* 100ms RC evaluation intervals */
  4794. I915_WRITE(RCUPEI, 100000);
  4795. I915_WRITE(RCDNEI, 100000);
  4796. /* Set max/min thresholds to 90ms and 80ms respectively */
  4797. I915_WRITE(RCBMAXAVG, 90000);
  4798. I915_WRITE(RCBMINAVG, 80000);
  4799. I915_WRITE(MEMIHYST, 1);
  4800. /* Set up min, max, and cur for interrupt handling */
  4801. fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
  4802. fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
  4803. fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
  4804. MEMMODE_FSTART_SHIFT;
  4805. fstart = fmax;
  4806. vstart = (I915_READ(PXVFREQ_BASE + (fstart * 4)) & PXVFREQ_PX_MASK) >>
  4807. PXVFREQ_PX_SHIFT;
  4808. dev_priv->fmax = fstart; /* IPS callback will increase this */
  4809. dev_priv->fstart = fstart;
  4810. dev_priv->max_delay = fmax;
  4811. dev_priv->min_delay = fmin;
  4812. dev_priv->cur_delay = fstart;
  4813. DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n", fmax, fmin,
  4814. fstart);
  4815. I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
  4816. /*
  4817. * Interrupts will be enabled in ironlake_irq_postinstall
  4818. */
  4819. I915_WRITE(VIDSTART, vstart);
  4820. POSTING_READ(VIDSTART);
  4821. rgvmodectl |= MEMMODE_SWMODE_EN;
  4822. I915_WRITE(MEMMODECTL, rgvmodectl);
  4823. if (wait_for((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10))
  4824. DRM_ERROR("stuck trying to change perf mode\n");
  4825. msleep(1);
  4826. ironlake_set_drps(dev, fstart);
  4827. dev_priv->last_count1 = I915_READ(0x112e4) + I915_READ(0x112e8) +
  4828. I915_READ(0x112e0);
  4829. dev_priv->last_time1 = jiffies_to_msecs(jiffies);
  4830. dev_priv->last_count2 = I915_READ(0x112f4);
  4831. getrawmonotonic(&dev_priv->last_time2);
  4832. }
  4833. void ironlake_disable_drps(struct drm_device *dev)
  4834. {
  4835. struct drm_i915_private *dev_priv = dev->dev_private;
  4836. u16 rgvswctl = I915_READ16(MEMSWCTL);
  4837. /* Ack interrupts, disable EFC interrupt */
  4838. I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
  4839. I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
  4840. I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
  4841. I915_WRITE(DEIIR, DE_PCU_EVENT);
  4842. I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
  4843. /* Go back to the starting frequency */
  4844. ironlake_set_drps(dev, dev_priv->fstart);
  4845. msleep(1);
  4846. rgvswctl |= MEMCTL_CMD_STS;
  4847. I915_WRITE(MEMSWCTL, rgvswctl);
  4848. msleep(1);
  4849. }
  4850. static unsigned long intel_pxfreq(u32 vidfreq)
  4851. {
  4852. unsigned long freq;
  4853. int div = (vidfreq & 0x3f0000) >> 16;
  4854. int post = (vidfreq & 0x3000) >> 12;
  4855. int pre = (vidfreq & 0x7);
  4856. if (!pre)
  4857. return 0;
  4858. freq = ((div * 133333) / ((1<<post) * pre));
  4859. return freq;
  4860. }
  4861. void intel_init_emon(struct drm_device *dev)
  4862. {
  4863. struct drm_i915_private *dev_priv = dev->dev_private;
  4864. u32 lcfuse;
  4865. u8 pxw[16];
  4866. int i;
  4867. /* Disable to program */
  4868. I915_WRITE(ECR, 0);
  4869. POSTING_READ(ECR);
  4870. /* Program energy weights for various events */
  4871. I915_WRITE(SDEW, 0x15040d00);
  4872. I915_WRITE(CSIEW0, 0x007f0000);
  4873. I915_WRITE(CSIEW1, 0x1e220004);
  4874. I915_WRITE(CSIEW2, 0x04000004);
  4875. for (i = 0; i < 5; i++)
  4876. I915_WRITE(PEW + (i * 4), 0);
  4877. for (i = 0; i < 3; i++)
  4878. I915_WRITE(DEW + (i * 4), 0);
  4879. /* Program P-state weights to account for frequency power adjustment */
  4880. for (i = 0; i < 16; i++) {
  4881. u32 pxvidfreq = I915_READ(PXVFREQ_BASE + (i * 4));
  4882. unsigned long freq = intel_pxfreq(pxvidfreq);
  4883. unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
  4884. PXVFREQ_PX_SHIFT;
  4885. unsigned long val;
  4886. val = vid * vid;
  4887. val *= (freq / 1000);
  4888. val *= 255;
  4889. val /= (127*127*900);
  4890. if (val > 0xff)
  4891. DRM_ERROR("bad pxval: %ld\n", val);
  4892. pxw[i] = val;
  4893. }
  4894. /* Render standby states get 0 weight */
  4895. pxw[14] = 0;
  4896. pxw[15] = 0;
  4897. for (i = 0; i < 4; i++) {
  4898. u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
  4899. (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
  4900. I915_WRITE(PXW + (i * 4), val);
  4901. }
  4902. /* Adjust magic regs to magic values (more experimental results) */
  4903. I915_WRITE(OGW0, 0);
  4904. I915_WRITE(OGW1, 0);
  4905. I915_WRITE(EG0, 0x00007f00);
  4906. I915_WRITE(EG1, 0x0000000e);
  4907. I915_WRITE(EG2, 0x000e0000);
  4908. I915_WRITE(EG3, 0x68000300);
  4909. I915_WRITE(EG4, 0x42000000);
  4910. I915_WRITE(EG5, 0x00140031);
  4911. I915_WRITE(EG6, 0);
  4912. I915_WRITE(EG7, 0);
  4913. for (i = 0; i < 8; i++)
  4914. I915_WRITE(PXWL + (i * 4), 0);
  4915. /* Enable PMON + select events */
  4916. I915_WRITE(ECR, 0x80000019);
  4917. lcfuse = I915_READ(LCFUSE02);
  4918. dev_priv->corr = (lcfuse & LCFUSE_HIV_MASK);
  4919. }
  4920. void intel_init_clock_gating(struct drm_device *dev)
  4921. {
  4922. struct drm_i915_private *dev_priv = dev->dev_private;
  4923. /*
  4924. * Disable clock gating reported to work incorrectly according to the
  4925. * specs, but enable as much else as we can.
  4926. */
  4927. if (HAS_PCH_SPLIT(dev)) {
  4928. uint32_t dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE;
  4929. if (IS_GEN5(dev)) {
  4930. /* Required for FBC */
  4931. dspclk_gate |= DPFDUNIT_CLOCK_GATE_DISABLE;
  4932. /* Required for CxSR */
  4933. dspclk_gate |= DPARBUNIT_CLOCK_GATE_DISABLE;
  4934. I915_WRITE(PCH_3DCGDIS0,
  4935. MARIUNIT_CLOCK_GATE_DISABLE |
  4936. SVSMUNIT_CLOCK_GATE_DISABLE);
  4937. }
  4938. I915_WRITE(PCH_DSPCLK_GATE_D, dspclk_gate);
  4939. /*
  4940. * On Ibex Peak and Cougar Point, we need to disable clock
  4941. * gating for the panel power sequencer or it will fail to
  4942. * start up when no ports are active.
  4943. */
  4944. I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
  4945. /*
  4946. * According to the spec the following bits should be set in
  4947. * order to enable memory self-refresh
  4948. * The bit 22/21 of 0x42004
  4949. * The bit 5 of 0x42020
  4950. * The bit 15 of 0x45000
  4951. */
  4952. if (IS_GEN5(dev)) {
  4953. I915_WRITE(ILK_DISPLAY_CHICKEN2,
  4954. (I915_READ(ILK_DISPLAY_CHICKEN2) |
  4955. ILK_DPARB_GATE | ILK_VSDPFD_FULL));
  4956. I915_WRITE(ILK_DSPCLK_GATE,
  4957. (I915_READ(ILK_DSPCLK_GATE) |
  4958. ILK_DPARB_CLK_GATE));
  4959. I915_WRITE(DISP_ARB_CTL,
  4960. (I915_READ(DISP_ARB_CTL) |
  4961. DISP_FBC_WM_DIS));
  4962. I915_WRITE(WM3_LP_ILK, 0);
  4963. I915_WRITE(WM2_LP_ILK, 0);
  4964. I915_WRITE(WM1_LP_ILK, 0);
  4965. }
  4966. /*
  4967. * Based on the document from hardware guys the following bits
  4968. * should be set unconditionally in order to enable FBC.
  4969. * The bit 22 of 0x42000
  4970. * The bit 22 of 0x42004
  4971. * The bit 7,8,9 of 0x42020.
  4972. */
  4973. if (IS_IRONLAKE_M(dev)) {
  4974. I915_WRITE(ILK_DISPLAY_CHICKEN1,
  4975. I915_READ(ILK_DISPLAY_CHICKEN1) |
  4976. ILK_FBCQ_DIS);
  4977. I915_WRITE(ILK_DISPLAY_CHICKEN2,
  4978. I915_READ(ILK_DISPLAY_CHICKEN2) |
  4979. ILK_DPARB_GATE);
  4980. I915_WRITE(ILK_DSPCLK_GATE,
  4981. I915_READ(ILK_DSPCLK_GATE) |
  4982. ILK_DPFC_DIS1 |
  4983. ILK_DPFC_DIS2 |
  4984. ILK_CLK_FBC);
  4985. }
  4986. return;
  4987. } else if (IS_G4X(dev)) {
  4988. uint32_t dspclk_gate;
  4989. I915_WRITE(RENCLK_GATE_D1, 0);
  4990. I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
  4991. GS_UNIT_CLOCK_GATE_DISABLE |
  4992. CL_UNIT_CLOCK_GATE_DISABLE);
  4993. I915_WRITE(RAMCLK_GATE_D, 0);
  4994. dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
  4995. OVRUNIT_CLOCK_GATE_DISABLE |
  4996. OVCUNIT_CLOCK_GATE_DISABLE;
  4997. if (IS_GM45(dev))
  4998. dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
  4999. I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
  5000. } else if (IS_CRESTLINE(dev)) {
  5001. I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
  5002. I915_WRITE(RENCLK_GATE_D2, 0);
  5003. I915_WRITE(DSPCLK_GATE_D, 0);
  5004. I915_WRITE(RAMCLK_GATE_D, 0);
  5005. I915_WRITE16(DEUC, 0);
  5006. } else if (IS_BROADWATER(dev)) {
  5007. I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
  5008. I965_RCC_CLOCK_GATE_DISABLE |
  5009. I965_RCPB_CLOCK_GATE_DISABLE |
  5010. I965_ISC_CLOCK_GATE_DISABLE |
  5011. I965_FBC_CLOCK_GATE_DISABLE);
  5012. I915_WRITE(RENCLK_GATE_D2, 0);
  5013. } else if (IS_GEN3(dev)) {
  5014. u32 dstate = I915_READ(D_STATE);
  5015. dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
  5016. DSTATE_DOT_CLOCK_GATING;
  5017. I915_WRITE(D_STATE, dstate);
  5018. } else if (IS_I85X(dev) || IS_I865G(dev)) {
  5019. I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
  5020. } else if (IS_I830(dev)) {
  5021. I915_WRITE(DSPCLK_GATE_D, OVRUNIT_CLOCK_GATE_DISABLE);
  5022. }
  5023. /*
  5024. * GPU can automatically power down the render unit if given a page
  5025. * to save state.
  5026. */
  5027. if (IS_IRONLAKE_M(dev)) {
  5028. if (dev_priv->renderctx == NULL)
  5029. dev_priv->renderctx = intel_alloc_context_page(dev);
  5030. if (dev_priv->renderctx) {
  5031. struct drm_i915_gem_object *obj_priv;
  5032. obj_priv = to_intel_bo(dev_priv->renderctx);
  5033. if (obj_priv) {
  5034. if (BEGIN_LP_RING(4) == 0) {
  5035. OUT_RING(MI_SET_CONTEXT);
  5036. OUT_RING(obj_priv->gtt_offset |
  5037. MI_MM_SPACE_GTT |
  5038. MI_SAVE_EXT_STATE_EN |
  5039. MI_RESTORE_EXT_STATE_EN |
  5040. MI_RESTORE_INHIBIT);
  5041. OUT_RING(MI_NOOP);
  5042. OUT_RING(MI_FLUSH);
  5043. ADVANCE_LP_RING();
  5044. }
  5045. }
  5046. } else
  5047. DRM_DEBUG_KMS("Failed to allocate render context."
  5048. "Disable RC6\n");
  5049. }
  5050. if (I915_HAS_RC6(dev) && drm_core_check_feature(dev, DRIVER_MODESET)) {
  5051. struct drm_i915_gem_object *obj_priv = NULL;
  5052. if (dev_priv->pwrctx) {
  5053. obj_priv = to_intel_bo(dev_priv->pwrctx);
  5054. } else {
  5055. struct drm_gem_object *pwrctx;
  5056. pwrctx = intel_alloc_context_page(dev);
  5057. if (pwrctx) {
  5058. dev_priv->pwrctx = pwrctx;
  5059. obj_priv = to_intel_bo(pwrctx);
  5060. }
  5061. }
  5062. if (obj_priv) {
  5063. I915_WRITE(PWRCTXA, obj_priv->gtt_offset | PWRCTX_EN);
  5064. I915_WRITE(MCHBAR_RENDER_STANDBY,
  5065. I915_READ(MCHBAR_RENDER_STANDBY) & ~RCX_SW_EXIT);
  5066. }
  5067. }
  5068. }
  5069. /* Set up chip specific display functions */
  5070. static void intel_init_display(struct drm_device *dev)
  5071. {
  5072. struct drm_i915_private *dev_priv = dev->dev_private;
  5073. /* We always want a DPMS function */
  5074. if (HAS_PCH_SPLIT(dev))
  5075. dev_priv->display.dpms = ironlake_crtc_dpms;
  5076. else
  5077. dev_priv->display.dpms = i9xx_crtc_dpms;
  5078. if (I915_HAS_FBC(dev)) {
  5079. if (IS_IRONLAKE_M(dev)) {
  5080. dev_priv->display.fbc_enabled = ironlake_fbc_enabled;
  5081. dev_priv->display.enable_fbc = ironlake_enable_fbc;
  5082. dev_priv->display.disable_fbc = ironlake_disable_fbc;
  5083. } else if (IS_GM45(dev)) {
  5084. dev_priv->display.fbc_enabled = g4x_fbc_enabled;
  5085. dev_priv->display.enable_fbc = g4x_enable_fbc;
  5086. dev_priv->display.disable_fbc = g4x_disable_fbc;
  5087. } else if (IS_CRESTLINE(dev)) {
  5088. dev_priv->display.fbc_enabled = i8xx_fbc_enabled;
  5089. dev_priv->display.enable_fbc = i8xx_enable_fbc;
  5090. dev_priv->display.disable_fbc = i8xx_disable_fbc;
  5091. }
  5092. /* 855GM needs testing */
  5093. }
  5094. /* Returns the core display clock speed */
  5095. if (IS_I945G(dev) || (IS_G33(dev) && ! IS_PINEVIEW_M(dev)))
  5096. dev_priv->display.get_display_clock_speed =
  5097. i945_get_display_clock_speed;
  5098. else if (IS_I915G(dev))
  5099. dev_priv->display.get_display_clock_speed =
  5100. i915_get_display_clock_speed;
  5101. else if (IS_I945GM(dev) || IS_845G(dev) || IS_PINEVIEW_M(dev))
  5102. dev_priv->display.get_display_clock_speed =
  5103. i9xx_misc_get_display_clock_speed;
  5104. else if (IS_I915GM(dev))
  5105. dev_priv->display.get_display_clock_speed =
  5106. i915gm_get_display_clock_speed;
  5107. else if (IS_I865G(dev))
  5108. dev_priv->display.get_display_clock_speed =
  5109. i865_get_display_clock_speed;
  5110. else if (IS_I85X(dev))
  5111. dev_priv->display.get_display_clock_speed =
  5112. i855_get_display_clock_speed;
  5113. else /* 852, 830 */
  5114. dev_priv->display.get_display_clock_speed =
  5115. i830_get_display_clock_speed;
  5116. /* For FIFO watermark updates */
  5117. if (HAS_PCH_SPLIT(dev)) {
  5118. if (IS_GEN5(dev)) {
  5119. if (I915_READ(MLTR_ILK) & ILK_SRLT_MASK)
  5120. dev_priv->display.update_wm = ironlake_update_wm;
  5121. else {
  5122. DRM_DEBUG_KMS("Failed to get proper latency. "
  5123. "Disable CxSR\n");
  5124. dev_priv->display.update_wm = NULL;
  5125. }
  5126. } else
  5127. dev_priv->display.update_wm = NULL;
  5128. } else if (IS_PINEVIEW(dev)) {
  5129. if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev),
  5130. dev_priv->is_ddr3,
  5131. dev_priv->fsb_freq,
  5132. dev_priv->mem_freq)) {
  5133. DRM_INFO("failed to find known CxSR latency "
  5134. "(found ddr%s fsb freq %d, mem freq %d), "
  5135. "disabling CxSR\n",
  5136. (dev_priv->is_ddr3 == 1) ? "3": "2",
  5137. dev_priv->fsb_freq, dev_priv->mem_freq);
  5138. /* Disable CxSR and never update its watermark again */
  5139. pineview_disable_cxsr(dev);
  5140. dev_priv->display.update_wm = NULL;
  5141. } else
  5142. dev_priv->display.update_wm = pineview_update_wm;
  5143. } else if (IS_G4X(dev))
  5144. dev_priv->display.update_wm = g4x_update_wm;
  5145. else if (IS_GEN4(dev))
  5146. dev_priv->display.update_wm = i965_update_wm;
  5147. else if (IS_GEN3(dev)) {
  5148. dev_priv->display.update_wm = i9xx_update_wm;
  5149. dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
  5150. } else if (IS_I85X(dev)) {
  5151. dev_priv->display.update_wm = i9xx_update_wm;
  5152. dev_priv->display.get_fifo_size = i85x_get_fifo_size;
  5153. } else {
  5154. dev_priv->display.update_wm = i830_update_wm;
  5155. if (IS_845G(dev))
  5156. dev_priv->display.get_fifo_size = i845_get_fifo_size;
  5157. else
  5158. dev_priv->display.get_fifo_size = i830_get_fifo_size;
  5159. }
  5160. }
  5161. /*
  5162. * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
  5163. * resume, or other times. This quirk makes sure that's the case for
  5164. * affected systems.
  5165. */
  5166. static void quirk_pipea_force (struct drm_device *dev)
  5167. {
  5168. struct drm_i915_private *dev_priv = dev->dev_private;
  5169. dev_priv->quirks |= QUIRK_PIPEA_FORCE;
  5170. DRM_DEBUG_DRIVER("applying pipe a force quirk\n");
  5171. }
  5172. struct intel_quirk {
  5173. int device;
  5174. int subsystem_vendor;
  5175. int subsystem_device;
  5176. void (*hook)(struct drm_device *dev);
  5177. };
  5178. struct intel_quirk intel_quirks[] = {
  5179. /* HP Compaq 2730p needs pipe A force quirk (LP: #291555) */
  5180. { 0x2a42, 0x103c, 0x30eb, quirk_pipea_force },
  5181. /* HP Mini needs pipe A force quirk (LP: #322104) */
  5182. { 0x27ae,0x103c, 0x361a, quirk_pipea_force },
  5183. /* Thinkpad R31 needs pipe A force quirk */
  5184. { 0x3577, 0x1014, 0x0505, quirk_pipea_force },
  5185. /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
  5186. { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
  5187. /* ThinkPad X30 needs pipe A force quirk (LP: #304614) */
  5188. { 0x3577, 0x1014, 0x0513, quirk_pipea_force },
  5189. /* ThinkPad X40 needs pipe A force quirk */
  5190. /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
  5191. { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
  5192. /* 855 & before need to leave pipe A & dpll A up */
  5193. { 0x3582, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
  5194. { 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
  5195. };
  5196. static void intel_init_quirks(struct drm_device *dev)
  5197. {
  5198. struct pci_dev *d = dev->pdev;
  5199. int i;
  5200. for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
  5201. struct intel_quirk *q = &intel_quirks[i];
  5202. if (d->device == q->device &&
  5203. (d->subsystem_vendor == q->subsystem_vendor ||
  5204. q->subsystem_vendor == PCI_ANY_ID) &&
  5205. (d->subsystem_device == q->subsystem_device ||
  5206. q->subsystem_device == PCI_ANY_ID))
  5207. q->hook(dev);
  5208. }
  5209. }
  5210. /* Disable the VGA plane that we never use */
  5211. static void i915_disable_vga(struct drm_device *dev)
  5212. {
  5213. struct drm_i915_private *dev_priv = dev->dev_private;
  5214. u8 sr1;
  5215. u32 vga_reg;
  5216. if (HAS_PCH_SPLIT(dev))
  5217. vga_reg = CPU_VGACNTRL;
  5218. else
  5219. vga_reg = VGACNTRL;
  5220. vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
  5221. outb(1, VGA_SR_INDEX);
  5222. sr1 = inb(VGA_SR_DATA);
  5223. outb(sr1 | 1<<5, VGA_SR_DATA);
  5224. vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
  5225. udelay(300);
  5226. I915_WRITE(vga_reg, VGA_DISP_DISABLE);
  5227. POSTING_READ(vga_reg);
  5228. }
  5229. void intel_modeset_init(struct drm_device *dev)
  5230. {
  5231. struct drm_i915_private *dev_priv = dev->dev_private;
  5232. int i;
  5233. drm_mode_config_init(dev);
  5234. dev->mode_config.min_width = 0;
  5235. dev->mode_config.min_height = 0;
  5236. dev->mode_config.funcs = (void *)&intel_mode_funcs;
  5237. intel_init_quirks(dev);
  5238. intel_init_display(dev);
  5239. if (IS_GEN2(dev)) {
  5240. dev->mode_config.max_width = 2048;
  5241. dev->mode_config.max_height = 2048;
  5242. } else if (IS_GEN3(dev)) {
  5243. dev->mode_config.max_width = 4096;
  5244. dev->mode_config.max_height = 4096;
  5245. } else {
  5246. dev->mode_config.max_width = 8192;
  5247. dev->mode_config.max_height = 8192;
  5248. }
  5249. /* set memory base */
  5250. if (IS_GEN2(dev))
  5251. dev->mode_config.fb_base = pci_resource_start(dev->pdev, 0);
  5252. else
  5253. dev->mode_config.fb_base = pci_resource_start(dev->pdev, 2);
  5254. if (IS_MOBILE(dev) || !IS_GEN2(dev))
  5255. dev_priv->num_pipe = 2;
  5256. else
  5257. dev_priv->num_pipe = 1;
  5258. DRM_DEBUG_KMS("%d display pipe%s available.\n",
  5259. dev_priv->num_pipe, dev_priv->num_pipe > 1 ? "s" : "");
  5260. for (i = 0; i < dev_priv->num_pipe; i++) {
  5261. intel_crtc_init(dev, i);
  5262. }
  5263. intel_setup_outputs(dev);
  5264. intel_init_clock_gating(dev);
  5265. /* Just disable it once at startup */
  5266. i915_disable_vga(dev);
  5267. if (IS_IRONLAKE_M(dev)) {
  5268. ironlake_enable_drps(dev);
  5269. intel_init_emon(dev);
  5270. }
  5271. INIT_WORK(&dev_priv->idle_work, intel_idle_update);
  5272. setup_timer(&dev_priv->idle_timer, intel_gpu_idle_timer,
  5273. (unsigned long)dev);
  5274. intel_setup_overlay(dev);
  5275. }
  5276. void intel_modeset_cleanup(struct drm_device *dev)
  5277. {
  5278. struct drm_i915_private *dev_priv = dev->dev_private;
  5279. struct drm_crtc *crtc;
  5280. struct intel_crtc *intel_crtc;
  5281. drm_kms_helper_poll_fini(dev);
  5282. mutex_lock(&dev->struct_mutex);
  5283. intel_unregister_dsm_handler();
  5284. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  5285. /* Skip inactive CRTCs */
  5286. if (!crtc->fb)
  5287. continue;
  5288. intel_crtc = to_intel_crtc(crtc);
  5289. intel_increase_pllclock(crtc);
  5290. }
  5291. if (dev_priv->display.disable_fbc)
  5292. dev_priv->display.disable_fbc(dev);
  5293. if (dev_priv->renderctx) {
  5294. struct drm_i915_gem_object *obj_priv;
  5295. obj_priv = to_intel_bo(dev_priv->renderctx);
  5296. I915_WRITE(CCID, obj_priv->gtt_offset &~ CCID_EN);
  5297. I915_READ(CCID);
  5298. i915_gem_object_unpin(dev_priv->renderctx);
  5299. drm_gem_object_unreference(dev_priv->renderctx);
  5300. }
  5301. if (dev_priv->pwrctx) {
  5302. struct drm_i915_gem_object *obj_priv;
  5303. obj_priv = to_intel_bo(dev_priv->pwrctx);
  5304. I915_WRITE(PWRCTXA, obj_priv->gtt_offset &~ PWRCTX_EN);
  5305. I915_READ(PWRCTXA);
  5306. i915_gem_object_unpin(dev_priv->pwrctx);
  5307. drm_gem_object_unreference(dev_priv->pwrctx);
  5308. }
  5309. if (IS_IRONLAKE_M(dev))
  5310. ironlake_disable_drps(dev);
  5311. mutex_unlock(&dev->struct_mutex);
  5312. /* Disable the irq before mode object teardown, for the irq might
  5313. * enqueue unpin/hotplug work. */
  5314. drm_irq_uninstall(dev);
  5315. cancel_work_sync(&dev_priv->hotplug_work);
  5316. /* Shut off idle work before the crtcs get freed. */
  5317. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  5318. intel_crtc = to_intel_crtc(crtc);
  5319. del_timer_sync(&intel_crtc->idle_timer);
  5320. }
  5321. del_timer_sync(&dev_priv->idle_timer);
  5322. cancel_work_sync(&dev_priv->idle_work);
  5323. drm_mode_config_cleanup(dev);
  5324. }
  5325. /*
  5326. * Return which encoder is currently attached for connector.
  5327. */
  5328. struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
  5329. {
  5330. return &intel_attached_encoder(connector)->base;
  5331. }
  5332. void intel_connector_attach_encoder(struct intel_connector *connector,
  5333. struct intel_encoder *encoder)
  5334. {
  5335. connector->encoder = encoder;
  5336. drm_mode_connector_attach_encoder(&connector->base,
  5337. &encoder->base);
  5338. }
  5339. /*
  5340. * set vga decode state - true == enable VGA decode
  5341. */
  5342. int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
  5343. {
  5344. struct drm_i915_private *dev_priv = dev->dev_private;
  5345. u16 gmch_ctrl;
  5346. pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
  5347. if (state)
  5348. gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
  5349. else
  5350. gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
  5351. pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
  5352. return 0;
  5353. }