123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469 |
- /*
- * Copyright 2012 Advanced Micro Devices, Inc.
- *
- * Permission is hereby granted, free of charge, to any person obtaining a
- * copy of this software and associated documentation files (the "Software"),
- * to deal in the Software without restriction, including without limitation
- * the rights to use, copy, modify, merge, publish, distribute, sublicense,
- * and/or sell copies of the Software, and to permit persons to whom the
- * Software is furnished to do so, subject to the following conditions:
- *
- * The above copyright notice and this permission notice shall be included in
- * all copies or substantial portions of the Software.
- *
- * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
- * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
- * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
- * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
- * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
- * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
- * OTHER DEALINGS IN THE SOFTWARE.
- *
- * Authors: Alex Deucher
- */
- #ifndef CIK_H
- #define CIK_H
- #define BONAIRE_GB_ADDR_CONFIG_GOLDEN 0x12010001
- #define CIK_RB_BITMAP_WIDTH_PER_SH 2
- #define VGA_HDP_CONTROL 0x328
- #define VGA_MEMORY_DISABLE (1 << 4)
- #define DMIF_ADDR_CALC 0xC00
- #define SRBM_GFX_CNTL 0xE44
- #define PIPEID(x) ((x) << 0)
- #define MEID(x) ((x) << 2)
- #define VMID(x) ((x) << 4)
- #define QUEUEID(x) ((x) << 8)
- #define SRBM_STATUS2 0xE4C
- #define SRBM_STATUS 0xE50
- #define VM_L2_CNTL 0x1400
- #define ENABLE_L2_CACHE (1 << 0)
- #define ENABLE_L2_FRAGMENT_PROCESSING (1 << 1)
- #define L2_CACHE_PTE_ENDIAN_SWAP_MODE(x) ((x) << 2)
- #define L2_CACHE_PDE_ENDIAN_SWAP_MODE(x) ((x) << 4)
- #define ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE (1 << 9)
- #define ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE (1 << 10)
- #define EFFECTIVE_L2_QUEUE_SIZE(x) (((x) & 7) << 15)
- #define CONTEXT1_IDENTITY_ACCESS_MODE(x) (((x) & 3) << 19)
- #define VM_L2_CNTL2 0x1404
- #define INVALIDATE_ALL_L1_TLBS (1 << 0)
- #define INVALIDATE_L2_CACHE (1 << 1)
- #define INVALIDATE_CACHE_MODE(x) ((x) << 26)
- #define INVALIDATE_PTE_AND_PDE_CACHES 0
- #define INVALIDATE_ONLY_PTE_CACHES 1
- #define INVALIDATE_ONLY_PDE_CACHES 2
- #define VM_L2_CNTL3 0x1408
- #define BANK_SELECT(x) ((x) << 0)
- #define L2_CACHE_UPDATE_MODE(x) ((x) << 6)
- #define L2_CACHE_BIGK_FRAGMENT_SIZE(x) ((x) << 15)
- #define L2_CACHE_BIGK_ASSOCIATIVITY (1 << 20)
- #define VM_L2_STATUS 0x140C
- #define L2_BUSY (1 << 0)
- #define VM_CONTEXT0_CNTL 0x1410
- #define ENABLE_CONTEXT (1 << 0)
- #define PAGE_TABLE_DEPTH(x) (((x) & 3) << 1)
- #define RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 3)
- #define RANGE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 4)
- #define DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 6)
- #define DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 7)
- #define PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 9)
- #define PDE0_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 10)
- #define VALID_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 12)
- #define VALID_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 13)
- #define READ_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 15)
- #define READ_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 16)
- #define WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 18)
- #define WRITE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 19)
- #define VM_CONTEXT1_CNTL 0x1414
- #define VM_CONTEXT0_CNTL2 0x1430
- #define VM_CONTEXT1_CNTL2 0x1434
- #define VM_CONTEXT8_PAGE_TABLE_BASE_ADDR 0x1438
- #define VM_CONTEXT9_PAGE_TABLE_BASE_ADDR 0x143c
- #define VM_CONTEXT10_PAGE_TABLE_BASE_ADDR 0x1440
- #define VM_CONTEXT11_PAGE_TABLE_BASE_ADDR 0x1444
- #define VM_CONTEXT12_PAGE_TABLE_BASE_ADDR 0x1448
- #define VM_CONTEXT13_PAGE_TABLE_BASE_ADDR 0x144c
- #define VM_CONTEXT14_PAGE_TABLE_BASE_ADDR 0x1450
- #define VM_CONTEXT15_PAGE_TABLE_BASE_ADDR 0x1454
- #define VM_INVALIDATE_REQUEST 0x1478
- #define VM_INVALIDATE_RESPONSE 0x147c
- #define VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR 0x1518
- #define VM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR 0x151c
- #define VM_CONTEXT0_PAGE_TABLE_BASE_ADDR 0x153c
- #define VM_CONTEXT1_PAGE_TABLE_BASE_ADDR 0x1540
- #define VM_CONTEXT2_PAGE_TABLE_BASE_ADDR 0x1544
- #define VM_CONTEXT3_PAGE_TABLE_BASE_ADDR 0x1548
- #define VM_CONTEXT4_PAGE_TABLE_BASE_ADDR 0x154c
- #define VM_CONTEXT5_PAGE_TABLE_BASE_ADDR 0x1550
- #define VM_CONTEXT6_PAGE_TABLE_BASE_ADDR 0x1554
- #define VM_CONTEXT7_PAGE_TABLE_BASE_ADDR 0x1558
- #define VM_CONTEXT0_PAGE_TABLE_START_ADDR 0x155c
- #define VM_CONTEXT1_PAGE_TABLE_START_ADDR 0x1560
- #define VM_CONTEXT0_PAGE_TABLE_END_ADDR 0x157C
- #define VM_CONTEXT1_PAGE_TABLE_END_ADDR 0x1580
- #define MC_SHARED_CHMAP 0x2004
- #define NOOFCHAN_SHIFT 12
- #define NOOFCHAN_MASK 0x0000f000
- #define MC_SHARED_CHREMAP 0x2008
- #define CHUB_CONTROL 0x1864
- #define BYPASS_VM (1 << 0)
- #define MC_VM_FB_LOCATION 0x2024
- #define MC_VM_AGP_TOP 0x2028
- #define MC_VM_AGP_BOT 0x202C
- #define MC_VM_AGP_BASE 0x2030
- #define MC_VM_SYSTEM_APERTURE_LOW_ADDR 0x2034
- #define MC_VM_SYSTEM_APERTURE_HIGH_ADDR 0x2038
- #define MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR 0x203C
- #define MC_VM_MX_L1_TLB_CNTL 0x2064
- #define ENABLE_L1_TLB (1 << 0)
- #define ENABLE_L1_FRAGMENT_PROCESSING (1 << 1)
- #define SYSTEM_ACCESS_MODE_PA_ONLY (0 << 3)
- #define SYSTEM_ACCESS_MODE_USE_SYS_MAP (1 << 3)
- #define SYSTEM_ACCESS_MODE_IN_SYS (2 << 3)
- #define SYSTEM_ACCESS_MODE_NOT_IN_SYS (3 << 3)
- #define SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU (0 << 5)
- #define ENABLE_ADVANCED_DRIVER_MODEL (1 << 6)
- #define MC_VM_FB_OFFSET 0x2068
- #define MC_ARB_RAMCFG 0x2760
- #define NOOFBANK_SHIFT 0
- #define NOOFBANK_MASK 0x00000003
- #define NOOFRANK_SHIFT 2
- #define NOOFRANK_MASK 0x00000004
- #define NOOFROWS_SHIFT 3
- #define NOOFROWS_MASK 0x00000038
- #define NOOFCOLS_SHIFT 6
- #define NOOFCOLS_MASK 0x000000C0
- #define CHANSIZE_SHIFT 8
- #define CHANSIZE_MASK 0x00000100
- #define NOOFGROUPS_SHIFT 12
- #define NOOFGROUPS_MASK 0x00001000
- #define HDP_HOST_PATH_CNTL 0x2C00
- #define HDP_NONSURFACE_BASE 0x2C04
- #define HDP_NONSURFACE_INFO 0x2C08
- #define HDP_NONSURFACE_SIZE 0x2C0C
- #define HDP_ADDR_CONFIG 0x2F48
- #define HDP_MISC_CNTL 0x2F4C
- #define HDP_FLUSH_INVALIDATE_CACHE (1 << 0)
- #define CONFIG_MEMSIZE 0x5428
- #define HDP_MEM_COHERENCY_FLUSH_CNTL 0x5480
- #define BIF_FB_EN 0x5490
- #define FB_READ_EN (1 << 0)
- #define FB_WRITE_EN (1 << 1)
- #define HDP_REG_COHERENCY_FLUSH_CNTL 0x54A0
- #define GRBM_CNTL 0x8000
- #define GRBM_READ_TIMEOUT(x) ((x) << 0)
- #define GRBM_STATUS2 0x8008
- #define ME0PIPE1_CMDFIFO_AVAIL_MASK 0x0000000F
- #define ME0PIPE1_CF_RQ_PENDING (1 << 4)
- #define ME0PIPE1_PF_RQ_PENDING (1 << 5)
- #define ME1PIPE0_RQ_PENDING (1 << 6)
- #define ME1PIPE1_RQ_PENDING (1 << 7)
- #define ME1PIPE2_RQ_PENDING (1 << 8)
- #define ME1PIPE3_RQ_PENDING (1 << 9)
- #define ME2PIPE0_RQ_PENDING (1 << 10)
- #define ME2PIPE1_RQ_PENDING (1 << 11)
- #define ME2PIPE2_RQ_PENDING (1 << 12)
- #define ME2PIPE3_RQ_PENDING (1 << 13)
- #define RLC_RQ_PENDING (1 << 14)
- #define RLC_BUSY (1 << 24)
- #define TC_BUSY (1 << 25)
- #define CPF_BUSY (1 << 28)
- #define CPC_BUSY (1 << 29)
- #define CPG_BUSY (1 << 30)
- #define GRBM_STATUS 0x8010
- #define ME0PIPE0_CMDFIFO_AVAIL_MASK 0x0000000F
- #define SRBM_RQ_PENDING (1 << 5)
- #define ME0PIPE0_CF_RQ_PENDING (1 << 7)
- #define ME0PIPE0_PF_RQ_PENDING (1 << 8)
- #define GDS_DMA_RQ_PENDING (1 << 9)
- #define DB_CLEAN (1 << 12)
- #define CB_CLEAN (1 << 13)
- #define TA_BUSY (1 << 14)
- #define GDS_BUSY (1 << 15)
- #define WD_BUSY_NO_DMA (1 << 16)
- #define VGT_BUSY (1 << 17)
- #define IA_BUSY_NO_DMA (1 << 18)
- #define IA_BUSY (1 << 19)
- #define SX_BUSY (1 << 20)
- #define WD_BUSY (1 << 21)
- #define SPI_BUSY (1 << 22)
- #define BCI_BUSY (1 << 23)
- #define SC_BUSY (1 << 24)
- #define PA_BUSY (1 << 25)
- #define DB_BUSY (1 << 26)
- #define CP_COHERENCY_BUSY (1 << 28)
- #define CP_BUSY (1 << 29)
- #define CB_BUSY (1 << 30)
- #define GUI_ACTIVE (1 << 31)
- #define GRBM_STATUS_SE0 0x8014
- #define GRBM_STATUS_SE1 0x8018
- #define GRBM_STATUS_SE2 0x8038
- #define GRBM_STATUS_SE3 0x803C
- #define SE_DB_CLEAN (1 << 1)
- #define SE_CB_CLEAN (1 << 2)
- #define SE_BCI_BUSY (1 << 22)
- #define SE_VGT_BUSY (1 << 23)
- #define SE_PA_BUSY (1 << 24)
- #define SE_TA_BUSY (1 << 25)
- #define SE_SX_BUSY (1 << 26)
- #define SE_SPI_BUSY (1 << 27)
- #define SE_SC_BUSY (1 << 29)
- #define SE_DB_BUSY (1 << 30)
- #define SE_CB_BUSY (1 << 31)
- #define GRBM_SOFT_RESET 0x8020
- #define SOFT_RESET_CP (1 << 0) /* All CP blocks */
- #define SOFT_RESET_RLC (1 << 2) /* RLC */
- #define SOFT_RESET_GFX (1 << 16) /* GFX */
- #define SOFT_RESET_CPF (1 << 17) /* CP fetcher shared by gfx and compute */
- #define SOFT_RESET_CPC (1 << 18) /* CP Compute (MEC1/2) */
- #define SOFT_RESET_CPG (1 << 19) /* CP GFX (PFP, ME, CE) */
- #define CP_MEC_CNTL 0x8234
- #define MEC_ME2_HALT (1 << 28)
- #define MEC_ME1_HALT (1 << 30)
- #define CP_ME_CNTL 0x86D8
- #define CP_CE_HALT (1 << 24)
- #define CP_PFP_HALT (1 << 26)
- #define CP_ME_HALT (1 << 28)
- #define CP_MEQ_THRESHOLDS 0x8764
- #define MEQ1_START(x) ((x) << 0)
- #define MEQ2_START(x) ((x) << 8)
- #define VGT_VTX_VECT_EJECT_REG 0x88B0
- #define VGT_CACHE_INVALIDATION 0x88C4
- #define CACHE_INVALIDATION(x) ((x) << 0)
- #define VC_ONLY 0
- #define TC_ONLY 1
- #define VC_AND_TC 2
- #define AUTO_INVLD_EN(x) ((x) << 6)
- #define NO_AUTO 0
- #define ES_AUTO 1
- #define GS_AUTO 2
- #define ES_AND_GS_AUTO 3
- #define VGT_GS_VERTEX_REUSE 0x88D4
- #define CC_GC_SHADER_ARRAY_CONFIG 0x89bc
- #define INACTIVE_CUS_MASK 0xFFFF0000
- #define INACTIVE_CUS_SHIFT 16
- #define GC_USER_SHADER_ARRAY_CONFIG 0x89c0
- #define PA_CL_ENHANCE 0x8A14
- #define CLIP_VTX_REORDER_ENA (1 << 0)
- #define NUM_CLIP_SEQ(x) ((x) << 1)
- #define PA_SC_FORCE_EOV_MAX_CNTS 0x8B24
- #define FORCE_EOV_MAX_CLK_CNT(x) ((x) << 0)
- #define FORCE_EOV_MAX_REZ_CNT(x) ((x) << 16)
- #define PA_SC_FIFO_SIZE 0x8BCC
- #define SC_FRONTEND_PRIM_FIFO_SIZE(x) ((x) << 0)
- #define SC_BACKEND_PRIM_FIFO_SIZE(x) ((x) << 6)
- #define SC_HIZ_TILE_FIFO_SIZE(x) ((x) << 15)
- #define SC_EARLYZ_TILE_FIFO_SIZE(x) ((x) << 23)
- #define PA_SC_ENHANCE 0x8BF0
- #define ENABLE_PA_SC_OUT_OF_ORDER (1 << 0)
- #define DISABLE_PA_SC_GUIDANCE (1 << 13)
- #define SQ_CONFIG 0x8C00
- #define SH_MEM_BASES 0x8C28
- /* if PTR32, these are the bases for scratch and lds */
- #define PRIVATE_BASE(x) ((x) << 0) /* scratch */
- #define SHARED_BASE(x) ((x) << 16) /* LDS */
- #define SH_MEM_APE1_BASE 0x8C2C
- /* if PTR32, this is the base location of GPUVM */
- #define SH_MEM_APE1_LIMIT 0x8C30
- /* if PTR32, this is the upper limit of GPUVM */
- #define SH_MEM_CONFIG 0x8C34
- #define PTR32 (1 << 0)
- #define ALIGNMENT_MODE(x) ((x) << 2)
- #define SH_MEM_ALIGNMENT_MODE_DWORD 0
- #define SH_MEM_ALIGNMENT_MODE_DWORD_STRICT 1
- #define SH_MEM_ALIGNMENT_MODE_STRICT 2
- #define SH_MEM_ALIGNMENT_MODE_UNALIGNED 3
- #define DEFAULT_MTYPE(x) ((x) << 4)
- #define APE1_MTYPE(x) ((x) << 7)
- #define SX_DEBUG_1 0x9060
- #define SPI_CONFIG_CNTL 0x9100
- #define SPI_CONFIG_CNTL_1 0x913C
- #define VTX_DONE_DELAY(x) ((x) << 0)
- #define INTERP_ONE_PRIM_PER_ROW (1 << 4)
- #define TA_CNTL_AUX 0x9508
- #define DB_DEBUG 0x9830
- #define DB_DEBUG2 0x9834
- #define DB_DEBUG3 0x9838
- #define CC_RB_BACKEND_DISABLE 0x98F4
- #define BACKEND_DISABLE(x) ((x) << 16)
- #define GB_ADDR_CONFIG 0x98F8
- #define NUM_PIPES(x) ((x) << 0)
- #define NUM_PIPES_MASK 0x00000007
- #define NUM_PIPES_SHIFT 0
- #define PIPE_INTERLEAVE_SIZE(x) ((x) << 4)
- #define PIPE_INTERLEAVE_SIZE_MASK 0x00000070
- #define PIPE_INTERLEAVE_SIZE_SHIFT 4
- #define NUM_SHADER_ENGINES(x) ((x) << 12)
- #define NUM_SHADER_ENGINES_MASK 0x00003000
- #define NUM_SHADER_ENGINES_SHIFT 12
- #define SHADER_ENGINE_TILE_SIZE(x) ((x) << 16)
- #define SHADER_ENGINE_TILE_SIZE_MASK 0x00070000
- #define SHADER_ENGINE_TILE_SIZE_SHIFT 16
- #define ROW_SIZE(x) ((x) << 28)
- #define ROW_SIZE_MASK 0x30000000
- #define ROW_SIZE_SHIFT 28
- #define GB_TILE_MODE0 0x9910
- # define ARRAY_MODE(x) ((x) << 2)
- # define ARRAY_LINEAR_GENERAL 0
- # define ARRAY_LINEAR_ALIGNED 1
- # define ARRAY_1D_TILED_THIN1 2
- # define ARRAY_2D_TILED_THIN1 4
- # define ARRAY_PRT_TILED_THIN1 5
- # define ARRAY_PRT_2D_TILED_THIN1 6
- # define PIPE_CONFIG(x) ((x) << 6)
- # define ADDR_SURF_P2 0
- # define ADDR_SURF_P4_8x16 4
- # define ADDR_SURF_P4_16x16 5
- # define ADDR_SURF_P4_16x32 6
- # define ADDR_SURF_P4_32x32 7
- # define ADDR_SURF_P8_16x16_8x16 8
- # define ADDR_SURF_P8_16x32_8x16 9
- # define ADDR_SURF_P8_32x32_8x16 10
- # define ADDR_SURF_P8_16x32_16x16 11
- # define ADDR_SURF_P8_32x32_16x16 12
- # define ADDR_SURF_P8_32x32_16x32 13
- # define ADDR_SURF_P8_32x64_32x32 14
- # define TILE_SPLIT(x) ((x) << 11)
- # define ADDR_SURF_TILE_SPLIT_64B 0
- # define ADDR_SURF_TILE_SPLIT_128B 1
- # define ADDR_SURF_TILE_SPLIT_256B 2
- # define ADDR_SURF_TILE_SPLIT_512B 3
- # define ADDR_SURF_TILE_SPLIT_1KB 4
- # define ADDR_SURF_TILE_SPLIT_2KB 5
- # define ADDR_SURF_TILE_SPLIT_4KB 6
- # define MICRO_TILE_MODE_NEW(x) ((x) << 22)
- # define ADDR_SURF_DISPLAY_MICRO_TILING 0
- # define ADDR_SURF_THIN_MICRO_TILING 1
- # define ADDR_SURF_DEPTH_MICRO_TILING 2
- # define ADDR_SURF_ROTATED_MICRO_TILING 3
- # define SAMPLE_SPLIT(x) ((x) << 25)
- # define ADDR_SURF_SAMPLE_SPLIT_1 0
- # define ADDR_SURF_SAMPLE_SPLIT_2 1
- # define ADDR_SURF_SAMPLE_SPLIT_4 2
- # define ADDR_SURF_SAMPLE_SPLIT_8 3
- #define GB_MACROTILE_MODE0 0x9990
- # define BANK_WIDTH(x) ((x) << 0)
- # define ADDR_SURF_BANK_WIDTH_1 0
- # define ADDR_SURF_BANK_WIDTH_2 1
- # define ADDR_SURF_BANK_WIDTH_4 2
- # define ADDR_SURF_BANK_WIDTH_8 3
- # define BANK_HEIGHT(x) ((x) << 2)
- # define ADDR_SURF_BANK_HEIGHT_1 0
- # define ADDR_SURF_BANK_HEIGHT_2 1
- # define ADDR_SURF_BANK_HEIGHT_4 2
- # define ADDR_SURF_BANK_HEIGHT_8 3
- # define MACRO_TILE_ASPECT(x) ((x) << 4)
- # define ADDR_SURF_MACRO_ASPECT_1 0
- # define ADDR_SURF_MACRO_ASPECT_2 1
- # define ADDR_SURF_MACRO_ASPECT_4 2
- # define ADDR_SURF_MACRO_ASPECT_8 3
- # define NUM_BANKS(x) ((x) << 6)
- # define ADDR_SURF_2_BANK 0
- # define ADDR_SURF_4_BANK 1
- # define ADDR_SURF_8_BANK 2
- # define ADDR_SURF_16_BANK 3
- #define CB_HW_CONTROL 0x9A10
- #define GC_USER_RB_BACKEND_DISABLE 0x9B7C
- #define BACKEND_DISABLE_MASK 0x00FF0000
- #define BACKEND_DISABLE_SHIFT 16
- #define TCP_CHAN_STEER_LO 0xac0c
- #define TCP_CHAN_STEER_HI 0xac10
- #define TC_CFG_L1_LOAD_POLICY0 0xAC68
- #define TC_CFG_L1_LOAD_POLICY1 0xAC6C
- #define TC_CFG_L1_STORE_POLICY 0xAC70
- #define TC_CFG_L2_LOAD_POLICY0 0xAC74
- #define TC_CFG_L2_LOAD_POLICY1 0xAC78
- #define TC_CFG_L2_STORE_POLICY0 0xAC7C
- #define TC_CFG_L2_STORE_POLICY1 0xAC80
- #define TC_CFG_L2_ATOMIC_POLICY 0xAC84
- #define TC_CFG_L1_VOLATILE 0xAC88
- #define TC_CFG_L2_VOLATILE 0xAC8C
- #define PA_SC_RASTER_CONFIG 0x28350
- # define RASTER_CONFIG_RB_MAP_0 0
- # define RASTER_CONFIG_RB_MAP_1 1
- # define RASTER_CONFIG_RB_MAP_2 2
- # define RASTER_CONFIG_RB_MAP_3 3
- #define GRBM_GFX_INDEX 0x30800
- #define INSTANCE_INDEX(x) ((x) << 0)
- #define SH_INDEX(x) ((x) << 8)
- #define SE_INDEX(x) ((x) << 16)
- #define SH_BROADCAST_WRITES (1 << 29)
- #define INSTANCE_BROADCAST_WRITES (1 << 30)
- #define SE_BROADCAST_WRITES (1 << 31)
- #define VGT_ESGS_RING_SIZE 0x30900
- #define VGT_GSVS_RING_SIZE 0x30904
- #define VGT_PRIMITIVE_TYPE 0x30908
- #define VGT_INDEX_TYPE 0x3090C
- #define VGT_NUM_INDICES 0x30930
- #define VGT_NUM_INSTANCES 0x30934
- #define VGT_TF_RING_SIZE 0x30938
- #define VGT_HS_OFFCHIP_PARAM 0x3093C
- #define VGT_TF_MEMORY_BASE 0x30940
- #define PA_SU_LINE_STIPPLE_VALUE 0x30a00
- #define PA_SC_LINE_STIPPLE_STATE 0x30a04
- #define SQC_CACHES 0x30d20
- #define CP_PERFMON_CNTL 0x36020
- #define CGTS_TCC_DISABLE 0x3c00c
- #define CGTS_USER_TCC_DISABLE 0x3c010
- #define TCC_DISABLE_MASK 0xFFFF0000
- #define TCC_DISABLE_SHIFT 16
- #endif
|