cikd.h 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469
  1. /*
  2. * Copyright 2012 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #ifndef CIK_H
  25. #define CIK_H
  26. #define BONAIRE_GB_ADDR_CONFIG_GOLDEN 0x12010001
  27. #define CIK_RB_BITMAP_WIDTH_PER_SH 2
  28. #define VGA_HDP_CONTROL 0x328
  29. #define VGA_MEMORY_DISABLE (1 << 4)
  30. #define DMIF_ADDR_CALC 0xC00
  31. #define SRBM_GFX_CNTL 0xE44
  32. #define PIPEID(x) ((x) << 0)
  33. #define MEID(x) ((x) << 2)
  34. #define VMID(x) ((x) << 4)
  35. #define QUEUEID(x) ((x) << 8)
  36. #define SRBM_STATUS2 0xE4C
  37. #define SRBM_STATUS 0xE50
  38. #define VM_L2_CNTL 0x1400
  39. #define ENABLE_L2_CACHE (1 << 0)
  40. #define ENABLE_L2_FRAGMENT_PROCESSING (1 << 1)
  41. #define L2_CACHE_PTE_ENDIAN_SWAP_MODE(x) ((x) << 2)
  42. #define L2_CACHE_PDE_ENDIAN_SWAP_MODE(x) ((x) << 4)
  43. #define ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE (1 << 9)
  44. #define ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE (1 << 10)
  45. #define EFFECTIVE_L2_QUEUE_SIZE(x) (((x) & 7) << 15)
  46. #define CONTEXT1_IDENTITY_ACCESS_MODE(x) (((x) & 3) << 19)
  47. #define VM_L2_CNTL2 0x1404
  48. #define INVALIDATE_ALL_L1_TLBS (1 << 0)
  49. #define INVALIDATE_L2_CACHE (1 << 1)
  50. #define INVALIDATE_CACHE_MODE(x) ((x) << 26)
  51. #define INVALIDATE_PTE_AND_PDE_CACHES 0
  52. #define INVALIDATE_ONLY_PTE_CACHES 1
  53. #define INVALIDATE_ONLY_PDE_CACHES 2
  54. #define VM_L2_CNTL3 0x1408
  55. #define BANK_SELECT(x) ((x) << 0)
  56. #define L2_CACHE_UPDATE_MODE(x) ((x) << 6)
  57. #define L2_CACHE_BIGK_FRAGMENT_SIZE(x) ((x) << 15)
  58. #define L2_CACHE_BIGK_ASSOCIATIVITY (1 << 20)
  59. #define VM_L2_STATUS 0x140C
  60. #define L2_BUSY (1 << 0)
  61. #define VM_CONTEXT0_CNTL 0x1410
  62. #define ENABLE_CONTEXT (1 << 0)
  63. #define PAGE_TABLE_DEPTH(x) (((x) & 3) << 1)
  64. #define RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 3)
  65. #define RANGE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 4)
  66. #define DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 6)
  67. #define DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 7)
  68. #define PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 9)
  69. #define PDE0_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 10)
  70. #define VALID_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 12)
  71. #define VALID_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 13)
  72. #define READ_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 15)
  73. #define READ_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 16)
  74. #define WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 18)
  75. #define WRITE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 19)
  76. #define VM_CONTEXT1_CNTL 0x1414
  77. #define VM_CONTEXT0_CNTL2 0x1430
  78. #define VM_CONTEXT1_CNTL2 0x1434
  79. #define VM_CONTEXT8_PAGE_TABLE_BASE_ADDR 0x1438
  80. #define VM_CONTEXT9_PAGE_TABLE_BASE_ADDR 0x143c
  81. #define VM_CONTEXT10_PAGE_TABLE_BASE_ADDR 0x1440
  82. #define VM_CONTEXT11_PAGE_TABLE_BASE_ADDR 0x1444
  83. #define VM_CONTEXT12_PAGE_TABLE_BASE_ADDR 0x1448
  84. #define VM_CONTEXT13_PAGE_TABLE_BASE_ADDR 0x144c
  85. #define VM_CONTEXT14_PAGE_TABLE_BASE_ADDR 0x1450
  86. #define VM_CONTEXT15_PAGE_TABLE_BASE_ADDR 0x1454
  87. #define VM_INVALIDATE_REQUEST 0x1478
  88. #define VM_INVALIDATE_RESPONSE 0x147c
  89. #define VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR 0x1518
  90. #define VM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR 0x151c
  91. #define VM_CONTEXT0_PAGE_TABLE_BASE_ADDR 0x153c
  92. #define VM_CONTEXT1_PAGE_TABLE_BASE_ADDR 0x1540
  93. #define VM_CONTEXT2_PAGE_TABLE_BASE_ADDR 0x1544
  94. #define VM_CONTEXT3_PAGE_TABLE_BASE_ADDR 0x1548
  95. #define VM_CONTEXT4_PAGE_TABLE_BASE_ADDR 0x154c
  96. #define VM_CONTEXT5_PAGE_TABLE_BASE_ADDR 0x1550
  97. #define VM_CONTEXT6_PAGE_TABLE_BASE_ADDR 0x1554
  98. #define VM_CONTEXT7_PAGE_TABLE_BASE_ADDR 0x1558
  99. #define VM_CONTEXT0_PAGE_TABLE_START_ADDR 0x155c
  100. #define VM_CONTEXT1_PAGE_TABLE_START_ADDR 0x1560
  101. #define VM_CONTEXT0_PAGE_TABLE_END_ADDR 0x157C
  102. #define VM_CONTEXT1_PAGE_TABLE_END_ADDR 0x1580
  103. #define MC_SHARED_CHMAP 0x2004
  104. #define NOOFCHAN_SHIFT 12
  105. #define NOOFCHAN_MASK 0x0000f000
  106. #define MC_SHARED_CHREMAP 0x2008
  107. #define CHUB_CONTROL 0x1864
  108. #define BYPASS_VM (1 << 0)
  109. #define MC_VM_FB_LOCATION 0x2024
  110. #define MC_VM_AGP_TOP 0x2028
  111. #define MC_VM_AGP_BOT 0x202C
  112. #define MC_VM_AGP_BASE 0x2030
  113. #define MC_VM_SYSTEM_APERTURE_LOW_ADDR 0x2034
  114. #define MC_VM_SYSTEM_APERTURE_HIGH_ADDR 0x2038
  115. #define MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR 0x203C
  116. #define MC_VM_MX_L1_TLB_CNTL 0x2064
  117. #define ENABLE_L1_TLB (1 << 0)
  118. #define ENABLE_L1_FRAGMENT_PROCESSING (1 << 1)
  119. #define SYSTEM_ACCESS_MODE_PA_ONLY (0 << 3)
  120. #define SYSTEM_ACCESS_MODE_USE_SYS_MAP (1 << 3)
  121. #define SYSTEM_ACCESS_MODE_IN_SYS (2 << 3)
  122. #define SYSTEM_ACCESS_MODE_NOT_IN_SYS (3 << 3)
  123. #define SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU (0 << 5)
  124. #define ENABLE_ADVANCED_DRIVER_MODEL (1 << 6)
  125. #define MC_VM_FB_OFFSET 0x2068
  126. #define MC_ARB_RAMCFG 0x2760
  127. #define NOOFBANK_SHIFT 0
  128. #define NOOFBANK_MASK 0x00000003
  129. #define NOOFRANK_SHIFT 2
  130. #define NOOFRANK_MASK 0x00000004
  131. #define NOOFROWS_SHIFT 3
  132. #define NOOFROWS_MASK 0x00000038
  133. #define NOOFCOLS_SHIFT 6
  134. #define NOOFCOLS_MASK 0x000000C0
  135. #define CHANSIZE_SHIFT 8
  136. #define CHANSIZE_MASK 0x00000100
  137. #define NOOFGROUPS_SHIFT 12
  138. #define NOOFGROUPS_MASK 0x00001000
  139. #define HDP_HOST_PATH_CNTL 0x2C00
  140. #define HDP_NONSURFACE_BASE 0x2C04
  141. #define HDP_NONSURFACE_INFO 0x2C08
  142. #define HDP_NONSURFACE_SIZE 0x2C0C
  143. #define HDP_ADDR_CONFIG 0x2F48
  144. #define HDP_MISC_CNTL 0x2F4C
  145. #define HDP_FLUSH_INVALIDATE_CACHE (1 << 0)
  146. #define CONFIG_MEMSIZE 0x5428
  147. #define HDP_MEM_COHERENCY_FLUSH_CNTL 0x5480
  148. #define BIF_FB_EN 0x5490
  149. #define FB_READ_EN (1 << 0)
  150. #define FB_WRITE_EN (1 << 1)
  151. #define HDP_REG_COHERENCY_FLUSH_CNTL 0x54A0
  152. #define GRBM_CNTL 0x8000
  153. #define GRBM_READ_TIMEOUT(x) ((x) << 0)
  154. #define GRBM_STATUS2 0x8008
  155. #define ME0PIPE1_CMDFIFO_AVAIL_MASK 0x0000000F
  156. #define ME0PIPE1_CF_RQ_PENDING (1 << 4)
  157. #define ME0PIPE1_PF_RQ_PENDING (1 << 5)
  158. #define ME1PIPE0_RQ_PENDING (1 << 6)
  159. #define ME1PIPE1_RQ_PENDING (1 << 7)
  160. #define ME1PIPE2_RQ_PENDING (1 << 8)
  161. #define ME1PIPE3_RQ_PENDING (1 << 9)
  162. #define ME2PIPE0_RQ_PENDING (1 << 10)
  163. #define ME2PIPE1_RQ_PENDING (1 << 11)
  164. #define ME2PIPE2_RQ_PENDING (1 << 12)
  165. #define ME2PIPE3_RQ_PENDING (1 << 13)
  166. #define RLC_RQ_PENDING (1 << 14)
  167. #define RLC_BUSY (1 << 24)
  168. #define TC_BUSY (1 << 25)
  169. #define CPF_BUSY (1 << 28)
  170. #define CPC_BUSY (1 << 29)
  171. #define CPG_BUSY (1 << 30)
  172. #define GRBM_STATUS 0x8010
  173. #define ME0PIPE0_CMDFIFO_AVAIL_MASK 0x0000000F
  174. #define SRBM_RQ_PENDING (1 << 5)
  175. #define ME0PIPE0_CF_RQ_PENDING (1 << 7)
  176. #define ME0PIPE0_PF_RQ_PENDING (1 << 8)
  177. #define GDS_DMA_RQ_PENDING (1 << 9)
  178. #define DB_CLEAN (1 << 12)
  179. #define CB_CLEAN (1 << 13)
  180. #define TA_BUSY (1 << 14)
  181. #define GDS_BUSY (1 << 15)
  182. #define WD_BUSY_NO_DMA (1 << 16)
  183. #define VGT_BUSY (1 << 17)
  184. #define IA_BUSY_NO_DMA (1 << 18)
  185. #define IA_BUSY (1 << 19)
  186. #define SX_BUSY (1 << 20)
  187. #define WD_BUSY (1 << 21)
  188. #define SPI_BUSY (1 << 22)
  189. #define BCI_BUSY (1 << 23)
  190. #define SC_BUSY (1 << 24)
  191. #define PA_BUSY (1 << 25)
  192. #define DB_BUSY (1 << 26)
  193. #define CP_COHERENCY_BUSY (1 << 28)
  194. #define CP_BUSY (1 << 29)
  195. #define CB_BUSY (1 << 30)
  196. #define GUI_ACTIVE (1 << 31)
  197. #define GRBM_STATUS_SE0 0x8014
  198. #define GRBM_STATUS_SE1 0x8018
  199. #define GRBM_STATUS_SE2 0x8038
  200. #define GRBM_STATUS_SE3 0x803C
  201. #define SE_DB_CLEAN (1 << 1)
  202. #define SE_CB_CLEAN (1 << 2)
  203. #define SE_BCI_BUSY (1 << 22)
  204. #define SE_VGT_BUSY (1 << 23)
  205. #define SE_PA_BUSY (1 << 24)
  206. #define SE_TA_BUSY (1 << 25)
  207. #define SE_SX_BUSY (1 << 26)
  208. #define SE_SPI_BUSY (1 << 27)
  209. #define SE_SC_BUSY (1 << 29)
  210. #define SE_DB_BUSY (1 << 30)
  211. #define SE_CB_BUSY (1 << 31)
  212. #define GRBM_SOFT_RESET 0x8020
  213. #define SOFT_RESET_CP (1 << 0) /* All CP blocks */
  214. #define SOFT_RESET_RLC (1 << 2) /* RLC */
  215. #define SOFT_RESET_GFX (1 << 16) /* GFX */
  216. #define SOFT_RESET_CPF (1 << 17) /* CP fetcher shared by gfx and compute */
  217. #define SOFT_RESET_CPC (1 << 18) /* CP Compute (MEC1/2) */
  218. #define SOFT_RESET_CPG (1 << 19) /* CP GFX (PFP, ME, CE) */
  219. #define CP_MEC_CNTL 0x8234
  220. #define MEC_ME2_HALT (1 << 28)
  221. #define MEC_ME1_HALT (1 << 30)
  222. #define CP_ME_CNTL 0x86D8
  223. #define CP_CE_HALT (1 << 24)
  224. #define CP_PFP_HALT (1 << 26)
  225. #define CP_ME_HALT (1 << 28)
  226. #define CP_MEQ_THRESHOLDS 0x8764
  227. #define MEQ1_START(x) ((x) << 0)
  228. #define MEQ2_START(x) ((x) << 8)
  229. #define VGT_VTX_VECT_EJECT_REG 0x88B0
  230. #define VGT_CACHE_INVALIDATION 0x88C4
  231. #define CACHE_INVALIDATION(x) ((x) << 0)
  232. #define VC_ONLY 0
  233. #define TC_ONLY 1
  234. #define VC_AND_TC 2
  235. #define AUTO_INVLD_EN(x) ((x) << 6)
  236. #define NO_AUTO 0
  237. #define ES_AUTO 1
  238. #define GS_AUTO 2
  239. #define ES_AND_GS_AUTO 3
  240. #define VGT_GS_VERTEX_REUSE 0x88D4
  241. #define CC_GC_SHADER_ARRAY_CONFIG 0x89bc
  242. #define INACTIVE_CUS_MASK 0xFFFF0000
  243. #define INACTIVE_CUS_SHIFT 16
  244. #define GC_USER_SHADER_ARRAY_CONFIG 0x89c0
  245. #define PA_CL_ENHANCE 0x8A14
  246. #define CLIP_VTX_REORDER_ENA (1 << 0)
  247. #define NUM_CLIP_SEQ(x) ((x) << 1)
  248. #define PA_SC_FORCE_EOV_MAX_CNTS 0x8B24
  249. #define FORCE_EOV_MAX_CLK_CNT(x) ((x) << 0)
  250. #define FORCE_EOV_MAX_REZ_CNT(x) ((x) << 16)
  251. #define PA_SC_FIFO_SIZE 0x8BCC
  252. #define SC_FRONTEND_PRIM_FIFO_SIZE(x) ((x) << 0)
  253. #define SC_BACKEND_PRIM_FIFO_SIZE(x) ((x) << 6)
  254. #define SC_HIZ_TILE_FIFO_SIZE(x) ((x) << 15)
  255. #define SC_EARLYZ_TILE_FIFO_SIZE(x) ((x) << 23)
  256. #define PA_SC_ENHANCE 0x8BF0
  257. #define ENABLE_PA_SC_OUT_OF_ORDER (1 << 0)
  258. #define DISABLE_PA_SC_GUIDANCE (1 << 13)
  259. #define SQ_CONFIG 0x8C00
  260. #define SH_MEM_BASES 0x8C28
  261. /* if PTR32, these are the bases for scratch and lds */
  262. #define PRIVATE_BASE(x) ((x) << 0) /* scratch */
  263. #define SHARED_BASE(x) ((x) << 16) /* LDS */
  264. #define SH_MEM_APE1_BASE 0x8C2C
  265. /* if PTR32, this is the base location of GPUVM */
  266. #define SH_MEM_APE1_LIMIT 0x8C30
  267. /* if PTR32, this is the upper limit of GPUVM */
  268. #define SH_MEM_CONFIG 0x8C34
  269. #define PTR32 (1 << 0)
  270. #define ALIGNMENT_MODE(x) ((x) << 2)
  271. #define SH_MEM_ALIGNMENT_MODE_DWORD 0
  272. #define SH_MEM_ALIGNMENT_MODE_DWORD_STRICT 1
  273. #define SH_MEM_ALIGNMENT_MODE_STRICT 2
  274. #define SH_MEM_ALIGNMENT_MODE_UNALIGNED 3
  275. #define DEFAULT_MTYPE(x) ((x) << 4)
  276. #define APE1_MTYPE(x) ((x) << 7)
  277. #define SX_DEBUG_1 0x9060
  278. #define SPI_CONFIG_CNTL 0x9100
  279. #define SPI_CONFIG_CNTL_1 0x913C
  280. #define VTX_DONE_DELAY(x) ((x) << 0)
  281. #define INTERP_ONE_PRIM_PER_ROW (1 << 4)
  282. #define TA_CNTL_AUX 0x9508
  283. #define DB_DEBUG 0x9830
  284. #define DB_DEBUG2 0x9834
  285. #define DB_DEBUG3 0x9838
  286. #define CC_RB_BACKEND_DISABLE 0x98F4
  287. #define BACKEND_DISABLE(x) ((x) << 16)
  288. #define GB_ADDR_CONFIG 0x98F8
  289. #define NUM_PIPES(x) ((x) << 0)
  290. #define NUM_PIPES_MASK 0x00000007
  291. #define NUM_PIPES_SHIFT 0
  292. #define PIPE_INTERLEAVE_SIZE(x) ((x) << 4)
  293. #define PIPE_INTERLEAVE_SIZE_MASK 0x00000070
  294. #define PIPE_INTERLEAVE_SIZE_SHIFT 4
  295. #define NUM_SHADER_ENGINES(x) ((x) << 12)
  296. #define NUM_SHADER_ENGINES_MASK 0x00003000
  297. #define NUM_SHADER_ENGINES_SHIFT 12
  298. #define SHADER_ENGINE_TILE_SIZE(x) ((x) << 16)
  299. #define SHADER_ENGINE_TILE_SIZE_MASK 0x00070000
  300. #define SHADER_ENGINE_TILE_SIZE_SHIFT 16
  301. #define ROW_SIZE(x) ((x) << 28)
  302. #define ROW_SIZE_MASK 0x30000000
  303. #define ROW_SIZE_SHIFT 28
  304. #define GB_TILE_MODE0 0x9910
  305. # define ARRAY_MODE(x) ((x) << 2)
  306. # define ARRAY_LINEAR_GENERAL 0
  307. # define ARRAY_LINEAR_ALIGNED 1
  308. # define ARRAY_1D_TILED_THIN1 2
  309. # define ARRAY_2D_TILED_THIN1 4
  310. # define ARRAY_PRT_TILED_THIN1 5
  311. # define ARRAY_PRT_2D_TILED_THIN1 6
  312. # define PIPE_CONFIG(x) ((x) << 6)
  313. # define ADDR_SURF_P2 0
  314. # define ADDR_SURF_P4_8x16 4
  315. # define ADDR_SURF_P4_16x16 5
  316. # define ADDR_SURF_P4_16x32 6
  317. # define ADDR_SURF_P4_32x32 7
  318. # define ADDR_SURF_P8_16x16_8x16 8
  319. # define ADDR_SURF_P8_16x32_8x16 9
  320. # define ADDR_SURF_P8_32x32_8x16 10
  321. # define ADDR_SURF_P8_16x32_16x16 11
  322. # define ADDR_SURF_P8_32x32_16x16 12
  323. # define ADDR_SURF_P8_32x32_16x32 13
  324. # define ADDR_SURF_P8_32x64_32x32 14
  325. # define TILE_SPLIT(x) ((x) << 11)
  326. # define ADDR_SURF_TILE_SPLIT_64B 0
  327. # define ADDR_SURF_TILE_SPLIT_128B 1
  328. # define ADDR_SURF_TILE_SPLIT_256B 2
  329. # define ADDR_SURF_TILE_SPLIT_512B 3
  330. # define ADDR_SURF_TILE_SPLIT_1KB 4
  331. # define ADDR_SURF_TILE_SPLIT_2KB 5
  332. # define ADDR_SURF_TILE_SPLIT_4KB 6
  333. # define MICRO_TILE_MODE_NEW(x) ((x) << 22)
  334. # define ADDR_SURF_DISPLAY_MICRO_TILING 0
  335. # define ADDR_SURF_THIN_MICRO_TILING 1
  336. # define ADDR_SURF_DEPTH_MICRO_TILING 2
  337. # define ADDR_SURF_ROTATED_MICRO_TILING 3
  338. # define SAMPLE_SPLIT(x) ((x) << 25)
  339. # define ADDR_SURF_SAMPLE_SPLIT_1 0
  340. # define ADDR_SURF_SAMPLE_SPLIT_2 1
  341. # define ADDR_SURF_SAMPLE_SPLIT_4 2
  342. # define ADDR_SURF_SAMPLE_SPLIT_8 3
  343. #define GB_MACROTILE_MODE0 0x9990
  344. # define BANK_WIDTH(x) ((x) << 0)
  345. # define ADDR_SURF_BANK_WIDTH_1 0
  346. # define ADDR_SURF_BANK_WIDTH_2 1
  347. # define ADDR_SURF_BANK_WIDTH_4 2
  348. # define ADDR_SURF_BANK_WIDTH_8 3
  349. # define BANK_HEIGHT(x) ((x) << 2)
  350. # define ADDR_SURF_BANK_HEIGHT_1 0
  351. # define ADDR_SURF_BANK_HEIGHT_2 1
  352. # define ADDR_SURF_BANK_HEIGHT_4 2
  353. # define ADDR_SURF_BANK_HEIGHT_8 3
  354. # define MACRO_TILE_ASPECT(x) ((x) << 4)
  355. # define ADDR_SURF_MACRO_ASPECT_1 0
  356. # define ADDR_SURF_MACRO_ASPECT_2 1
  357. # define ADDR_SURF_MACRO_ASPECT_4 2
  358. # define ADDR_SURF_MACRO_ASPECT_8 3
  359. # define NUM_BANKS(x) ((x) << 6)
  360. # define ADDR_SURF_2_BANK 0
  361. # define ADDR_SURF_4_BANK 1
  362. # define ADDR_SURF_8_BANK 2
  363. # define ADDR_SURF_16_BANK 3
  364. #define CB_HW_CONTROL 0x9A10
  365. #define GC_USER_RB_BACKEND_DISABLE 0x9B7C
  366. #define BACKEND_DISABLE_MASK 0x00FF0000
  367. #define BACKEND_DISABLE_SHIFT 16
  368. #define TCP_CHAN_STEER_LO 0xac0c
  369. #define TCP_CHAN_STEER_HI 0xac10
  370. #define TC_CFG_L1_LOAD_POLICY0 0xAC68
  371. #define TC_CFG_L1_LOAD_POLICY1 0xAC6C
  372. #define TC_CFG_L1_STORE_POLICY 0xAC70
  373. #define TC_CFG_L2_LOAD_POLICY0 0xAC74
  374. #define TC_CFG_L2_LOAD_POLICY1 0xAC78
  375. #define TC_CFG_L2_STORE_POLICY0 0xAC7C
  376. #define TC_CFG_L2_STORE_POLICY1 0xAC80
  377. #define TC_CFG_L2_ATOMIC_POLICY 0xAC84
  378. #define TC_CFG_L1_VOLATILE 0xAC88
  379. #define TC_CFG_L2_VOLATILE 0xAC8C
  380. #define PA_SC_RASTER_CONFIG 0x28350
  381. # define RASTER_CONFIG_RB_MAP_0 0
  382. # define RASTER_CONFIG_RB_MAP_1 1
  383. # define RASTER_CONFIG_RB_MAP_2 2
  384. # define RASTER_CONFIG_RB_MAP_3 3
  385. #define GRBM_GFX_INDEX 0x30800
  386. #define INSTANCE_INDEX(x) ((x) << 0)
  387. #define SH_INDEX(x) ((x) << 8)
  388. #define SE_INDEX(x) ((x) << 16)
  389. #define SH_BROADCAST_WRITES (1 << 29)
  390. #define INSTANCE_BROADCAST_WRITES (1 << 30)
  391. #define SE_BROADCAST_WRITES (1 << 31)
  392. #define VGT_ESGS_RING_SIZE 0x30900
  393. #define VGT_GSVS_RING_SIZE 0x30904
  394. #define VGT_PRIMITIVE_TYPE 0x30908
  395. #define VGT_INDEX_TYPE 0x3090C
  396. #define VGT_NUM_INDICES 0x30930
  397. #define VGT_NUM_INSTANCES 0x30934
  398. #define VGT_TF_RING_SIZE 0x30938
  399. #define VGT_HS_OFFCHIP_PARAM 0x3093C
  400. #define VGT_TF_MEMORY_BASE 0x30940
  401. #define PA_SU_LINE_STIPPLE_VALUE 0x30a00
  402. #define PA_SC_LINE_STIPPLE_STATE 0x30a04
  403. #define SQC_CACHES 0x30d20
  404. #define CP_PERFMON_CNTL 0x36020
  405. #define CGTS_TCC_DISABLE 0x3c00c
  406. #define CGTS_USER_TCC_DISABLE 0x3c010
  407. #define TCC_DISABLE_MASK 0xFFFF0000
  408. #define TCC_DISABLE_SHIFT 16
  409. #endif