mpi2_cnfg.h 127 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615
  1. /*
  2. * Copyright (c) 2000-2009 LSI Corporation.
  3. *
  4. *
  5. * Name: mpi2_cnfg.h
  6. * Title: MPI Configuration messages and pages
  7. * Creation Date: November 10, 2006
  8. *
  9. * mpi2_cnfg.h Version: 02.00.12
  10. *
  11. * Version History
  12. * ---------------
  13. *
  14. * Date Version Description
  15. * -------- -------- ------------------------------------------------------
  16. * 04-30-07 02.00.00 Corresponds to Fusion-MPT MPI Specification Rev A.
  17. * 06-04-07 02.00.01 Added defines for SAS IO Unit Page 2 PhyFlags.
  18. * Added Manufacturing Page 11.
  19. * Added MPI2_SAS_EXPANDER0_FLAGS_CONNECTOR_END_DEVICE
  20. * define.
  21. * 06-26-07 02.00.02 Adding generic structure for product-specific
  22. * Manufacturing pages: MPI2_CONFIG_PAGE_MANUFACTURING_PS.
  23. * Rework of BIOS Page 2 configuration page.
  24. * Fixed MPI2_BIOSPAGE2_BOOT_DEVICE to be a union of the
  25. * forms.
  26. * Added configuration pages IOC Page 8 and Driver
  27. * Persistent Mapping Page 0.
  28. * 08-31-07 02.00.03 Modified configuration pages dealing with Integrated
  29. * RAID (Manufacturing Page 4, RAID Volume Pages 0 and 1,
  30. * RAID Physical Disk Pages 0 and 1, RAID Configuration
  31. * Page 0).
  32. * Added new value for AccessStatus field of SAS Device
  33. * Page 0 (_SATA_NEEDS_INITIALIZATION).
  34. * 10-31-07 02.00.04 Added missing SEPDevHandle field to
  35. * MPI2_CONFIG_PAGE_SAS_ENCLOSURE_0.
  36. * 12-18-07 02.00.05 Modified IO Unit Page 0 to use 32-bit version fields for
  37. * NVDATA.
  38. * Modified IOC Page 7 to use masks and added field for
  39. * SASBroadcastPrimitiveMasks.
  40. * Added MPI2_CONFIG_PAGE_BIOS_4.
  41. * Added MPI2_CONFIG_PAGE_LOG_0.
  42. * 02-29-08 02.00.06 Modified various names to make them 32-character unique.
  43. * Added SAS Device IDs.
  44. * Updated Integrated RAID configuration pages including
  45. * Manufacturing Page 4, IOC Page 6, and RAID Configuration
  46. * Page 0.
  47. * 05-21-08 02.00.07 Added define MPI2_MANPAGE4_MIX_SSD_SAS_SATA.
  48. * Added define MPI2_MANPAGE4_PHYSDISK_128MB_COERCION.
  49. * Fixed define MPI2_IOCPAGE8_FLAGS_ENCLOSURE_SLOT_MAPPING.
  50. * Added missing MaxNumRoutedSasAddresses field to
  51. * MPI2_CONFIG_PAGE_EXPANDER_0.
  52. * Added SAS Port Page 0.
  53. * Modified structure layout for
  54. * MPI2_CONFIG_PAGE_DRIVER_MAPPING_0.
  55. * 06-27-08 02.00.08 Changed MPI2_CONFIG_PAGE_RD_PDISK_1 to use
  56. * MPI2_RAID_PHYS_DISK1_PATH_MAX to size the array.
  57. * 10-02-08 02.00.09 Changed MPI2_RAID_PGAD_CONFIGNUM_MASK from 0x0000FFFF
  58. * to 0x000000FF.
  59. * Added two new values for the Physical Disk Coercion Size
  60. * bits in the Flags field of Manufacturing Page 4.
  61. * Added product-specific Manufacturing pages 16 to 31.
  62. * Modified Flags bits for controlling write cache on SATA
  63. * drives in IO Unit Page 1.
  64. * Added new bit to AdditionalControlFlags of SAS IO Unit
  65. * Page 1 to control Invalid Topology Correction.
  66. * Added additional defines for RAID Volume Page 0
  67. * VolumeStatusFlags field.
  68. * Modified meaning of RAID Volume Page 0 VolumeSettings
  69. * define for auto-configure of hot-swap drives.
  70. * Added SupportedPhysDisks field to RAID Volume Page 1 and
  71. * added related defines.
  72. * Added PhysDiskAttributes field (and related defines) to
  73. * RAID Physical Disk Page 0.
  74. * Added MPI2_SAS_PHYINFO_PHY_VACANT define.
  75. * Added three new DiscoveryStatus bits for SAS IO Unit
  76. * Page 0 and SAS Expander Page 0.
  77. * Removed multiplexing information from SAS IO Unit pages.
  78. * Added BootDeviceWaitTime field to SAS IO Unit Page 4.
  79. * Removed Zone Address Resolved bit from PhyInfo and from
  80. * Expander Page 0 Flags field.
  81. * Added two new AccessStatus values to SAS Device Page 0
  82. * for indicating routing problems. Added 3 reserved words
  83. * to this page.
  84. * 01-19-09 02.00.10 Fixed defines for GPIOVal field of IO Unit Page 3.
  85. * Inserted missing reserved field into structure for IOC
  86. * Page 6.
  87. * Added more pending task bits to RAID Volume Page 0
  88. * VolumeStatusFlags defines.
  89. * Added MPI2_PHYSDISK0_STATUS_FLAG_NOT_CERTIFIED define.
  90. * Added a new DiscoveryStatus bit for SAS IO Unit Page 0
  91. * and SAS Expander Page 0 to flag a downstream initiator
  92. * when in simplified routing mode.
  93. * Removed SATA Init Failure defines for DiscoveryStatus
  94. * fields of SAS IO Unit Page 0 and SAS Expander Page 0.
  95. * Added MPI2_SAS_DEVICE0_ASTATUS_DEVICE_BLOCKED define.
  96. * Added PortGroups, DmaGroup, and ControlGroup fields to
  97. * SAS Device Page 0.
  98. * 05-06-09 02.00.11 Added structures and defines for IO Unit Page 5 and IO
  99. * Unit Page 6.
  100. * Added expander reduced functionality data to SAS
  101. * Expander Page 0.
  102. * Added SAS PHY Page 2 and SAS PHY Page 3.
  103. * 07-30-09 02.00.12 Added IO Unit Page 7.
  104. * Added new device ids.
  105. * Added SAS IO Unit Page 5.
  106. * Added partial and slumber power management capable flags
  107. * to SAS Device Page 0 Flags field.
  108. * Added PhyInfo defines for power condition.
  109. * Added Ethernet configuration pages.
  110. * --------------------------------------------------------------------------
  111. */
  112. #ifndef MPI2_CNFG_H
  113. #define MPI2_CNFG_H
  114. /*****************************************************************************
  115. * Configuration Page Header and defines
  116. *****************************************************************************/
  117. /* Config Page Header */
  118. typedef struct _MPI2_CONFIG_PAGE_HEADER
  119. {
  120. U8 PageVersion; /* 0x00 */
  121. U8 PageLength; /* 0x01 */
  122. U8 PageNumber; /* 0x02 */
  123. U8 PageType; /* 0x03 */
  124. } MPI2_CONFIG_PAGE_HEADER, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_HEADER,
  125. Mpi2ConfigPageHeader_t, MPI2_POINTER pMpi2ConfigPageHeader_t;
  126. typedef union _MPI2_CONFIG_PAGE_HEADER_UNION
  127. {
  128. MPI2_CONFIG_PAGE_HEADER Struct;
  129. U8 Bytes[4];
  130. U16 Word16[2];
  131. U32 Word32;
  132. } MPI2_CONFIG_PAGE_HEADER_UNION, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_HEADER_UNION,
  133. Mpi2ConfigPageHeaderUnion, MPI2_POINTER pMpi2ConfigPageHeaderUnion;
  134. /* Extended Config Page Header */
  135. typedef struct _MPI2_CONFIG_EXTENDED_PAGE_HEADER
  136. {
  137. U8 PageVersion; /* 0x00 */
  138. U8 Reserved1; /* 0x01 */
  139. U8 PageNumber; /* 0x02 */
  140. U8 PageType; /* 0x03 */
  141. U16 ExtPageLength; /* 0x04 */
  142. U8 ExtPageType; /* 0x06 */
  143. U8 Reserved2; /* 0x07 */
  144. } MPI2_CONFIG_EXTENDED_PAGE_HEADER,
  145. MPI2_POINTER PTR_MPI2_CONFIG_EXTENDED_PAGE_HEADER,
  146. Mpi2ConfigExtendedPageHeader_t, MPI2_POINTER pMpi2ConfigExtendedPageHeader_t;
  147. typedef union _MPI2_CONFIG_EXT_PAGE_HEADER_UNION
  148. {
  149. MPI2_CONFIG_PAGE_HEADER Struct;
  150. MPI2_CONFIG_EXTENDED_PAGE_HEADER Ext;
  151. U8 Bytes[8];
  152. U16 Word16[4];
  153. U32 Word32[2];
  154. } MPI2_CONFIG_EXT_PAGE_HEADER_UNION, MPI2_POINTER PTR_MPI2_CONFIG_EXT_PAGE_HEADER_UNION,
  155. Mpi2ConfigPageExtendedHeaderUnion, MPI2_POINTER pMpi2ConfigPageExtendedHeaderUnion;
  156. /* PageType field values */
  157. #define MPI2_CONFIG_PAGEATTR_READ_ONLY (0x00)
  158. #define MPI2_CONFIG_PAGEATTR_CHANGEABLE (0x10)
  159. #define MPI2_CONFIG_PAGEATTR_PERSISTENT (0x20)
  160. #define MPI2_CONFIG_PAGEATTR_MASK (0xF0)
  161. #define MPI2_CONFIG_PAGETYPE_IO_UNIT (0x00)
  162. #define MPI2_CONFIG_PAGETYPE_IOC (0x01)
  163. #define MPI2_CONFIG_PAGETYPE_BIOS (0x02)
  164. #define MPI2_CONFIG_PAGETYPE_RAID_VOLUME (0x08)
  165. #define MPI2_CONFIG_PAGETYPE_MANUFACTURING (0x09)
  166. #define MPI2_CONFIG_PAGETYPE_RAID_PHYSDISK (0x0A)
  167. #define MPI2_CONFIG_PAGETYPE_EXTENDED (0x0F)
  168. #define MPI2_CONFIG_PAGETYPE_MASK (0x0F)
  169. #define MPI2_CONFIG_TYPENUM_MASK (0x0FFF)
  170. /* ExtPageType field values */
  171. #define MPI2_CONFIG_EXTPAGETYPE_SAS_IO_UNIT (0x10)
  172. #define MPI2_CONFIG_EXTPAGETYPE_SAS_EXPANDER (0x11)
  173. #define MPI2_CONFIG_EXTPAGETYPE_SAS_DEVICE (0x12)
  174. #define MPI2_CONFIG_EXTPAGETYPE_SAS_PHY (0x13)
  175. #define MPI2_CONFIG_EXTPAGETYPE_LOG (0x14)
  176. #define MPI2_CONFIG_EXTPAGETYPE_ENCLOSURE (0x15)
  177. #define MPI2_CONFIG_EXTPAGETYPE_RAID_CONFIG (0x16)
  178. #define MPI2_CONFIG_EXTPAGETYPE_DRIVER_MAPPING (0x17)
  179. #define MPI2_CONFIG_EXTPAGETYPE_SAS_PORT (0x18)
  180. #define MPI2_CONFIG_EXTPAGETYPE_ETHERNET (0x19)
  181. /*****************************************************************************
  182. * PageAddress defines
  183. *****************************************************************************/
  184. /* RAID Volume PageAddress format */
  185. #define MPI2_RAID_VOLUME_PGAD_FORM_MASK (0xF0000000)
  186. #define MPI2_RAID_VOLUME_PGAD_FORM_GET_NEXT_HANDLE (0x00000000)
  187. #define MPI2_RAID_VOLUME_PGAD_FORM_HANDLE (0x10000000)
  188. #define MPI2_RAID_VOLUME_PGAD_HANDLE_MASK (0x0000FFFF)
  189. /* RAID Physical Disk PageAddress format */
  190. #define MPI2_PHYSDISK_PGAD_FORM_MASK (0xF0000000)
  191. #define MPI2_PHYSDISK_PGAD_FORM_GET_NEXT_PHYSDISKNUM (0x00000000)
  192. #define MPI2_PHYSDISK_PGAD_FORM_PHYSDISKNUM (0x10000000)
  193. #define MPI2_PHYSDISK_PGAD_FORM_DEVHANDLE (0x20000000)
  194. #define MPI2_PHYSDISK_PGAD_PHYSDISKNUM_MASK (0x000000FF)
  195. #define MPI2_PHYSDISK_PGAD_DEVHANDLE_MASK (0x0000FFFF)
  196. /* SAS Expander PageAddress format */
  197. #define MPI2_SAS_EXPAND_PGAD_FORM_MASK (0xF0000000)
  198. #define MPI2_SAS_EXPAND_PGAD_FORM_GET_NEXT_HNDL (0x00000000)
  199. #define MPI2_SAS_EXPAND_PGAD_FORM_HNDL_PHY_NUM (0x10000000)
  200. #define MPI2_SAS_EXPAND_PGAD_FORM_HNDL (0x20000000)
  201. #define MPI2_SAS_EXPAND_PGAD_HANDLE_MASK (0x0000FFFF)
  202. #define MPI2_SAS_EXPAND_PGAD_PHYNUM_MASK (0x00FF0000)
  203. #define MPI2_SAS_EXPAND_PGAD_PHYNUM_SHIFT (16)
  204. /* SAS Device PageAddress format */
  205. #define MPI2_SAS_DEVICE_PGAD_FORM_MASK (0xF0000000)
  206. #define MPI2_SAS_DEVICE_PGAD_FORM_GET_NEXT_HANDLE (0x00000000)
  207. #define MPI2_SAS_DEVICE_PGAD_FORM_HANDLE (0x20000000)
  208. #define MPI2_SAS_DEVICE_PGAD_HANDLE_MASK (0x0000FFFF)
  209. /* SAS PHY PageAddress format */
  210. #define MPI2_SAS_PHY_PGAD_FORM_MASK (0xF0000000)
  211. #define MPI2_SAS_PHY_PGAD_FORM_PHY_NUMBER (0x00000000)
  212. #define MPI2_SAS_PHY_PGAD_FORM_PHY_TBL_INDEX (0x10000000)
  213. #define MPI2_SAS_PHY_PGAD_PHY_NUMBER_MASK (0x000000FF)
  214. #define MPI2_SAS_PHY_PGAD_PHY_TBL_INDEX_MASK (0x0000FFFF)
  215. /* SAS Port PageAddress format */
  216. #define MPI2_SASPORT_PGAD_FORM_MASK (0xF0000000)
  217. #define MPI2_SASPORT_PGAD_FORM_GET_NEXT_PORT (0x00000000)
  218. #define MPI2_SASPORT_PGAD_FORM_PORT_NUM (0x10000000)
  219. #define MPI2_SASPORT_PGAD_PORTNUMBER_MASK (0x00000FFF)
  220. /* SAS Enclosure PageAddress format */
  221. #define MPI2_SAS_ENCLOS_PGAD_FORM_MASK (0xF0000000)
  222. #define MPI2_SAS_ENCLOS_PGAD_FORM_GET_NEXT_HANDLE (0x00000000)
  223. #define MPI2_SAS_ENCLOS_PGAD_FORM_HANDLE (0x10000000)
  224. #define MPI2_SAS_ENCLOS_PGAD_HANDLE_MASK (0x0000FFFF)
  225. /* RAID Configuration PageAddress format */
  226. #define MPI2_RAID_PGAD_FORM_MASK (0xF0000000)
  227. #define MPI2_RAID_PGAD_FORM_GET_NEXT_CONFIGNUM (0x00000000)
  228. #define MPI2_RAID_PGAD_FORM_CONFIGNUM (0x10000000)
  229. #define MPI2_RAID_PGAD_FORM_ACTIVE_CONFIG (0x20000000)
  230. #define MPI2_RAID_PGAD_CONFIGNUM_MASK (0x000000FF)
  231. /* Driver Persistent Mapping PageAddress format */
  232. #define MPI2_DPM_PGAD_FORM_MASK (0xF0000000)
  233. #define MPI2_DPM_PGAD_FORM_ENTRY_RANGE (0x00000000)
  234. #define MPI2_DPM_PGAD_ENTRY_COUNT_MASK (0x0FFF0000)
  235. #define MPI2_DPM_PGAD_ENTRY_COUNT_SHIFT (16)
  236. #define MPI2_DPM_PGAD_START_ENTRY_MASK (0x0000FFFF)
  237. /* Ethernet PageAddress format */
  238. #define MPI2_ETHERNET_PGAD_FORM_MASK (0xF0000000)
  239. #define MPI2_ETHERNET_PGAD_FORM_IF_NUM (0x00000000)
  240. #define MPI2_ETHERNET_PGAD_IF_NUMBER_MASK (0x000000FF)
  241. /****************************************************************************
  242. * Configuration messages
  243. ****************************************************************************/
  244. /* Configuration Request Message */
  245. typedef struct _MPI2_CONFIG_REQUEST
  246. {
  247. U8 Action; /* 0x00 */
  248. U8 SGLFlags; /* 0x01 */
  249. U8 ChainOffset; /* 0x02 */
  250. U8 Function; /* 0x03 */
  251. U16 ExtPageLength; /* 0x04 */
  252. U8 ExtPageType; /* 0x06 */
  253. U8 MsgFlags; /* 0x07 */
  254. U8 VP_ID; /* 0x08 */
  255. U8 VF_ID; /* 0x09 */
  256. U16 Reserved1; /* 0x0A */
  257. U32 Reserved2; /* 0x0C */
  258. U32 Reserved3; /* 0x10 */
  259. MPI2_CONFIG_PAGE_HEADER Header; /* 0x14 */
  260. U32 PageAddress; /* 0x18 */
  261. MPI2_SGE_IO_UNION PageBufferSGE; /* 0x1C */
  262. } MPI2_CONFIG_REQUEST, MPI2_POINTER PTR_MPI2_CONFIG_REQUEST,
  263. Mpi2ConfigRequest_t, MPI2_POINTER pMpi2ConfigRequest_t;
  264. /* values for the Action field */
  265. #define MPI2_CONFIG_ACTION_PAGE_HEADER (0x00)
  266. #define MPI2_CONFIG_ACTION_PAGE_READ_CURRENT (0x01)
  267. #define MPI2_CONFIG_ACTION_PAGE_WRITE_CURRENT (0x02)
  268. #define MPI2_CONFIG_ACTION_PAGE_DEFAULT (0x03)
  269. #define MPI2_CONFIG_ACTION_PAGE_WRITE_NVRAM (0x04)
  270. #define MPI2_CONFIG_ACTION_PAGE_READ_DEFAULT (0x05)
  271. #define MPI2_CONFIG_ACTION_PAGE_READ_NVRAM (0x06)
  272. #define MPI2_CONFIG_ACTION_PAGE_GET_CHANGEABLE (0x07)
  273. /* values for SGLFlags field are in the SGL section of mpi2.h */
  274. /* Config Reply Message */
  275. typedef struct _MPI2_CONFIG_REPLY
  276. {
  277. U8 Action; /* 0x00 */
  278. U8 SGLFlags; /* 0x01 */
  279. U8 MsgLength; /* 0x02 */
  280. U8 Function; /* 0x03 */
  281. U16 ExtPageLength; /* 0x04 */
  282. U8 ExtPageType; /* 0x06 */
  283. U8 MsgFlags; /* 0x07 */
  284. U8 VP_ID; /* 0x08 */
  285. U8 VF_ID; /* 0x09 */
  286. U16 Reserved1; /* 0x0A */
  287. U16 Reserved2; /* 0x0C */
  288. U16 IOCStatus; /* 0x0E */
  289. U32 IOCLogInfo; /* 0x10 */
  290. MPI2_CONFIG_PAGE_HEADER Header; /* 0x14 */
  291. } MPI2_CONFIG_REPLY, MPI2_POINTER PTR_MPI2_CONFIG_REPLY,
  292. Mpi2ConfigReply_t, MPI2_POINTER pMpi2ConfigReply_t;
  293. /*****************************************************************************
  294. *
  295. * C o n f i g u r a t i o n P a g e s
  296. *
  297. *****************************************************************************/
  298. /****************************************************************************
  299. * Manufacturing Config pages
  300. ****************************************************************************/
  301. #define MPI2_MFGPAGE_VENDORID_LSI (0x1000)
  302. /* SAS */
  303. #define MPI2_MFGPAGE_DEVID_SAS2004 (0x0070)
  304. #define MPI2_MFGPAGE_DEVID_SAS2008 (0x0072)
  305. #define MPI2_MFGPAGE_DEVID_SAS2108_1 (0x0074)
  306. #define MPI2_MFGPAGE_DEVID_SAS2108_2 (0x0076)
  307. #define MPI2_MFGPAGE_DEVID_SAS2108_3 (0x0077)
  308. #define MPI2_MFGPAGE_DEVID_SAS2116_1 (0x0064)
  309. #define MPI2_MFGPAGE_DEVID_SAS2116_2 (0x0065)
  310. #define MPI2_MFGPAGE_DEVID_SAS2208_1 (0x0080)
  311. #define MPI2_MFGPAGE_DEVID_SAS2208_2 (0x0081)
  312. #define MPI2_MFGPAGE_DEVID_SAS2208_3 (0x0082)
  313. #define MPI2_MFGPAGE_DEVID_SAS2208_4 (0x0083)
  314. #define MPI2_MFGPAGE_DEVID_SAS2208_5 (0x0084)
  315. #define MPI2_MFGPAGE_DEVID_SAS2208_6 (0x0085)
  316. #define MPI2_MFGPAGE_DEVID_SAS2208_7 (0x0086)
  317. #define MPI2_MFGPAGE_DEVID_SAS2208_8 (0x0087)
  318. /* Manufacturing Page 0 */
  319. typedef struct _MPI2_CONFIG_PAGE_MAN_0
  320. {
  321. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  322. U8 ChipName[16]; /* 0x04 */
  323. U8 ChipRevision[8]; /* 0x14 */
  324. U8 BoardName[16]; /* 0x1C */
  325. U8 BoardAssembly[16]; /* 0x2C */
  326. U8 BoardTracerNumber[16]; /* 0x3C */
  327. } MPI2_CONFIG_PAGE_MAN_0,
  328. MPI2_POINTER PTR_MPI2_CONFIG_PAGE_MAN_0,
  329. Mpi2ManufacturingPage0_t, MPI2_POINTER pMpi2ManufacturingPage0_t;
  330. #define MPI2_MANUFACTURING0_PAGEVERSION (0x00)
  331. /* Manufacturing Page 1 */
  332. typedef struct _MPI2_CONFIG_PAGE_MAN_1
  333. {
  334. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  335. U8 VPD[256]; /* 0x04 */
  336. } MPI2_CONFIG_PAGE_MAN_1,
  337. MPI2_POINTER PTR_MPI2_CONFIG_PAGE_MAN_1,
  338. Mpi2ManufacturingPage1_t, MPI2_POINTER pMpi2ManufacturingPage1_t;
  339. #define MPI2_MANUFACTURING1_PAGEVERSION (0x00)
  340. typedef struct _MPI2_CHIP_REVISION_ID
  341. {
  342. U16 DeviceID; /* 0x00 */
  343. U8 PCIRevisionID; /* 0x02 */
  344. U8 Reserved; /* 0x03 */
  345. } MPI2_CHIP_REVISION_ID, MPI2_POINTER PTR_MPI2_CHIP_REVISION_ID,
  346. Mpi2ChipRevisionId_t, MPI2_POINTER pMpi2ChipRevisionId_t;
  347. /* Manufacturing Page 2 */
  348. /*
  349. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  350. * one and check Header.PageLength at runtime.
  351. */
  352. #ifndef MPI2_MAN_PAGE_2_HW_SETTINGS_WORDS
  353. #define MPI2_MAN_PAGE_2_HW_SETTINGS_WORDS (1)
  354. #endif
  355. typedef struct _MPI2_CONFIG_PAGE_MAN_2
  356. {
  357. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  358. MPI2_CHIP_REVISION_ID ChipId; /* 0x04 */
  359. U32 HwSettings[MPI2_MAN_PAGE_2_HW_SETTINGS_WORDS];/* 0x08 */
  360. } MPI2_CONFIG_PAGE_MAN_2,
  361. MPI2_POINTER PTR_MPI2_CONFIG_PAGE_MAN_2,
  362. Mpi2ManufacturingPage2_t, MPI2_POINTER pMpi2ManufacturingPage2_t;
  363. #define MPI2_MANUFACTURING2_PAGEVERSION (0x00)
  364. /* Manufacturing Page 3 */
  365. /*
  366. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  367. * one and check Header.PageLength at runtime.
  368. */
  369. #ifndef MPI2_MAN_PAGE_3_INFO_WORDS
  370. #define MPI2_MAN_PAGE_3_INFO_WORDS (1)
  371. #endif
  372. typedef struct _MPI2_CONFIG_PAGE_MAN_3
  373. {
  374. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  375. MPI2_CHIP_REVISION_ID ChipId; /* 0x04 */
  376. U32 Info[MPI2_MAN_PAGE_3_INFO_WORDS];/* 0x08 */
  377. } MPI2_CONFIG_PAGE_MAN_3,
  378. MPI2_POINTER PTR_MPI2_CONFIG_PAGE_MAN_3,
  379. Mpi2ManufacturingPage3_t, MPI2_POINTER pMpi2ManufacturingPage3_t;
  380. #define MPI2_MANUFACTURING3_PAGEVERSION (0x00)
  381. /* Manufacturing Page 4 */
  382. typedef struct _MPI2_MANPAGE4_PWR_SAVE_SETTINGS
  383. {
  384. U8 PowerSaveFlags; /* 0x00 */
  385. U8 InternalOperationsSleepTime; /* 0x01 */
  386. U8 InternalOperationsRunTime; /* 0x02 */
  387. U8 HostIdleTime; /* 0x03 */
  388. } MPI2_MANPAGE4_PWR_SAVE_SETTINGS,
  389. MPI2_POINTER PTR_MPI2_MANPAGE4_PWR_SAVE_SETTINGS,
  390. Mpi2ManPage4PwrSaveSettings_t, MPI2_POINTER pMpi2ManPage4PwrSaveSettings_t;
  391. /* defines for the PowerSaveFlags field */
  392. #define MPI2_MANPAGE4_MASK_POWERSAVE_MODE (0x03)
  393. #define MPI2_MANPAGE4_POWERSAVE_MODE_DISABLED (0x00)
  394. #define MPI2_MANPAGE4_CUSTOM_POWERSAVE_MODE (0x01)
  395. #define MPI2_MANPAGE4_FULL_POWERSAVE_MODE (0x02)
  396. typedef struct _MPI2_CONFIG_PAGE_MAN_4
  397. {
  398. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  399. U32 Reserved1; /* 0x04 */
  400. U32 Flags; /* 0x08 */
  401. U8 InquirySize; /* 0x0C */
  402. U8 Reserved2; /* 0x0D */
  403. U16 Reserved3; /* 0x0E */
  404. U8 InquiryData[56]; /* 0x10 */
  405. U32 RAID0VolumeSettings; /* 0x48 */
  406. U32 RAID1EVolumeSettings; /* 0x4C */
  407. U32 RAID1VolumeSettings; /* 0x50 */
  408. U32 RAID10VolumeSettings; /* 0x54 */
  409. U32 Reserved4; /* 0x58 */
  410. U32 Reserved5; /* 0x5C */
  411. MPI2_MANPAGE4_PWR_SAVE_SETTINGS PowerSaveSettings; /* 0x60 */
  412. U8 MaxOCEDisks; /* 0x64 */
  413. U8 ResyncRate; /* 0x65 */
  414. U16 DataScrubDuration; /* 0x66 */
  415. U8 MaxHotSpares; /* 0x68 */
  416. U8 MaxPhysDisksPerVol; /* 0x69 */
  417. U8 MaxPhysDisks; /* 0x6A */
  418. U8 MaxVolumes; /* 0x6B */
  419. } MPI2_CONFIG_PAGE_MAN_4,
  420. MPI2_POINTER PTR_MPI2_CONFIG_PAGE_MAN_4,
  421. Mpi2ManufacturingPage4_t, MPI2_POINTER pMpi2ManufacturingPage4_t;
  422. #define MPI2_MANUFACTURING4_PAGEVERSION (0x0A)
  423. /* Manufacturing Page 4 Flags field */
  424. #define MPI2_MANPAGE4_METADATA_SIZE_MASK (0x00030000)
  425. #define MPI2_MANPAGE4_METADATA_512MB (0x00000000)
  426. #define MPI2_MANPAGE4_MIX_SSD_SAS_SATA (0x00008000)
  427. #define MPI2_MANPAGE4_MIX_SSD_AND_NON_SSD (0x00004000)
  428. #define MPI2_MANPAGE4_HIDE_PHYSDISK_NON_IR (0x00002000)
  429. #define MPI2_MANPAGE4_MASK_PHYSDISK_COERCION (0x00001C00)
  430. #define MPI2_MANPAGE4_PHYSDISK_COERCION_1GB (0x00000000)
  431. #define MPI2_MANPAGE4_PHYSDISK_128MB_COERCION (0x00000400)
  432. #define MPI2_MANPAGE4_PHYSDISK_ADAPTIVE_COERCION (0x00000800)
  433. #define MPI2_MANPAGE4_PHYSDISK_ZERO_COERCION (0x00000C00)
  434. #define MPI2_MANPAGE4_MASK_BAD_BLOCK_MARKING (0x00000300)
  435. #define MPI2_MANPAGE4_DEFAULT_BAD_BLOCK_MARKING (0x00000000)
  436. #define MPI2_MANPAGE4_TABLE_BAD_BLOCK_MARKING (0x00000100)
  437. #define MPI2_MANPAGE4_WRITE_LONG_BAD_BLOCK_MARKING (0x00000200)
  438. #define MPI2_MANPAGE4_FORCE_OFFLINE_FAILOVER (0x00000080)
  439. #define MPI2_MANPAGE4_RAID10_DISABLE (0x00000040)
  440. #define MPI2_MANPAGE4_RAID1E_DISABLE (0x00000020)
  441. #define MPI2_MANPAGE4_RAID1_DISABLE (0x00000010)
  442. #define MPI2_MANPAGE4_RAID0_DISABLE (0x00000008)
  443. #define MPI2_MANPAGE4_IR_MODEPAGE8_DISABLE (0x00000004)
  444. #define MPI2_MANPAGE4_IM_RESYNC_CACHE_ENABLE (0x00000002)
  445. #define MPI2_MANPAGE4_IR_NO_MIX_SAS_SATA (0x00000001)
  446. /* Manufacturing Page 5 */
  447. /*
  448. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  449. * one and check Header.PageLength or NumPhys at runtime.
  450. */
  451. #ifndef MPI2_MAN_PAGE_5_PHY_ENTRIES
  452. #define MPI2_MAN_PAGE_5_PHY_ENTRIES (1)
  453. #endif
  454. typedef struct _MPI2_MANUFACTURING5_ENTRY
  455. {
  456. U64 WWID; /* 0x00 */
  457. U64 DeviceName; /* 0x08 */
  458. } MPI2_MANUFACTURING5_ENTRY, MPI2_POINTER PTR_MPI2_MANUFACTURING5_ENTRY,
  459. Mpi2Manufacturing5Entry_t, MPI2_POINTER pMpi2Manufacturing5Entry_t;
  460. typedef struct _MPI2_CONFIG_PAGE_MAN_5
  461. {
  462. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  463. U8 NumPhys; /* 0x04 */
  464. U8 Reserved1; /* 0x05 */
  465. U16 Reserved2; /* 0x06 */
  466. U32 Reserved3; /* 0x08 */
  467. U32 Reserved4; /* 0x0C */
  468. MPI2_MANUFACTURING5_ENTRY Phy[MPI2_MAN_PAGE_5_PHY_ENTRIES];/* 0x08 */
  469. } MPI2_CONFIG_PAGE_MAN_5,
  470. MPI2_POINTER PTR_MPI2_CONFIG_PAGE_MAN_5,
  471. Mpi2ManufacturingPage5_t, MPI2_POINTER pMpi2ManufacturingPage5_t;
  472. #define MPI2_MANUFACTURING5_PAGEVERSION (0x03)
  473. /* Manufacturing Page 6 */
  474. typedef struct _MPI2_CONFIG_PAGE_MAN_6
  475. {
  476. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  477. U32 ProductSpecificInfo;/* 0x04 */
  478. } MPI2_CONFIG_PAGE_MAN_6,
  479. MPI2_POINTER PTR_MPI2_CONFIG_PAGE_MAN_6,
  480. Mpi2ManufacturingPage6_t, MPI2_POINTER pMpi2ManufacturingPage6_t;
  481. #define MPI2_MANUFACTURING6_PAGEVERSION (0x00)
  482. /* Manufacturing Page 7 */
  483. typedef struct _MPI2_MANPAGE7_CONNECTOR_INFO
  484. {
  485. U32 Pinout; /* 0x00 */
  486. U8 Connector[16]; /* 0x04 */
  487. U8 Location; /* 0x14 */
  488. U8 Reserved1; /* 0x15 */
  489. U16 Slot; /* 0x16 */
  490. U32 Reserved2; /* 0x18 */
  491. } MPI2_MANPAGE7_CONNECTOR_INFO, MPI2_POINTER PTR_MPI2_MANPAGE7_CONNECTOR_INFO,
  492. Mpi2ManPage7ConnectorInfo_t, MPI2_POINTER pMpi2ManPage7ConnectorInfo_t;
  493. /* defines for the Pinout field */
  494. #define MPI2_MANPAGE7_PINOUT_SFF_8484_L4 (0x00080000)
  495. #define MPI2_MANPAGE7_PINOUT_SFF_8484_L3 (0x00040000)
  496. #define MPI2_MANPAGE7_PINOUT_SFF_8484_L2 (0x00020000)
  497. #define MPI2_MANPAGE7_PINOUT_SFF_8484_L1 (0x00010000)
  498. #define MPI2_MANPAGE7_PINOUT_SFF_8470_L4 (0x00000800)
  499. #define MPI2_MANPAGE7_PINOUT_SFF_8470_L3 (0x00000400)
  500. #define MPI2_MANPAGE7_PINOUT_SFF_8470_L2 (0x00000200)
  501. #define MPI2_MANPAGE7_PINOUT_SFF_8470_L1 (0x00000100)
  502. #define MPI2_MANPAGE7_PINOUT_SFF_8482 (0x00000002)
  503. #define MPI2_MANPAGE7_PINOUT_CONNECTION_UNKNOWN (0x00000001)
  504. /* defines for the Location field */
  505. #define MPI2_MANPAGE7_LOCATION_UNKNOWN (0x01)
  506. #define MPI2_MANPAGE7_LOCATION_INTERNAL (0x02)
  507. #define MPI2_MANPAGE7_LOCATION_EXTERNAL (0x04)
  508. #define MPI2_MANPAGE7_LOCATION_SWITCHABLE (0x08)
  509. #define MPI2_MANPAGE7_LOCATION_AUTO (0x10)
  510. #define MPI2_MANPAGE7_LOCATION_NOT_PRESENT (0x20)
  511. #define MPI2_MANPAGE7_LOCATION_NOT_CONNECTED (0x80)
  512. /*
  513. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  514. * one and check NumPhys at runtime.
  515. */
  516. #ifndef MPI2_MANPAGE7_CONNECTOR_INFO_MAX
  517. #define MPI2_MANPAGE7_CONNECTOR_INFO_MAX (1)
  518. #endif
  519. typedef struct _MPI2_CONFIG_PAGE_MAN_7
  520. {
  521. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  522. U32 Reserved1; /* 0x04 */
  523. U32 Reserved2; /* 0x08 */
  524. U32 Flags; /* 0x0C */
  525. U8 EnclosureName[16]; /* 0x10 */
  526. U8 NumPhys; /* 0x20 */
  527. U8 Reserved3; /* 0x21 */
  528. U16 Reserved4; /* 0x22 */
  529. MPI2_MANPAGE7_CONNECTOR_INFO ConnectorInfo[MPI2_MANPAGE7_CONNECTOR_INFO_MAX]; /* 0x24 */
  530. } MPI2_CONFIG_PAGE_MAN_7,
  531. MPI2_POINTER PTR_MPI2_CONFIG_PAGE_MAN_7,
  532. Mpi2ManufacturingPage7_t, MPI2_POINTER pMpi2ManufacturingPage7_t;
  533. #define MPI2_MANUFACTURING7_PAGEVERSION (0x00)
  534. /* defines for the Flags field */
  535. #define MPI2_MANPAGE7_FLAG_USE_SLOT_INFO (0x00000001)
  536. /*
  537. * Generic structure to use for product-specific manufacturing pages
  538. * (currently Manufacturing Page 8 through Manufacturing Page 31).
  539. */
  540. typedef struct _MPI2_CONFIG_PAGE_MAN_PS
  541. {
  542. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  543. U32 ProductSpecificInfo;/* 0x04 */
  544. } MPI2_CONFIG_PAGE_MAN_PS,
  545. MPI2_POINTER PTR_MPI2_CONFIG_PAGE_MAN_PS,
  546. Mpi2ManufacturingPagePS_t, MPI2_POINTER pMpi2ManufacturingPagePS_t;
  547. #define MPI2_MANUFACTURING8_PAGEVERSION (0x00)
  548. #define MPI2_MANUFACTURING9_PAGEVERSION (0x00)
  549. #define MPI2_MANUFACTURING10_PAGEVERSION (0x00)
  550. #define MPI2_MANUFACTURING11_PAGEVERSION (0x00)
  551. #define MPI2_MANUFACTURING12_PAGEVERSION (0x00)
  552. #define MPI2_MANUFACTURING13_PAGEVERSION (0x00)
  553. #define MPI2_MANUFACTURING14_PAGEVERSION (0x00)
  554. #define MPI2_MANUFACTURING15_PAGEVERSION (0x00)
  555. #define MPI2_MANUFACTURING16_PAGEVERSION (0x00)
  556. #define MPI2_MANUFACTURING17_PAGEVERSION (0x00)
  557. #define MPI2_MANUFACTURING18_PAGEVERSION (0x00)
  558. #define MPI2_MANUFACTURING19_PAGEVERSION (0x00)
  559. #define MPI2_MANUFACTURING20_PAGEVERSION (0x00)
  560. #define MPI2_MANUFACTURING21_PAGEVERSION (0x00)
  561. #define MPI2_MANUFACTURING22_PAGEVERSION (0x00)
  562. #define MPI2_MANUFACTURING23_PAGEVERSION (0x00)
  563. #define MPI2_MANUFACTURING24_PAGEVERSION (0x00)
  564. #define MPI2_MANUFACTURING25_PAGEVERSION (0x00)
  565. #define MPI2_MANUFACTURING26_PAGEVERSION (0x00)
  566. #define MPI2_MANUFACTURING27_PAGEVERSION (0x00)
  567. #define MPI2_MANUFACTURING28_PAGEVERSION (0x00)
  568. #define MPI2_MANUFACTURING29_PAGEVERSION (0x00)
  569. #define MPI2_MANUFACTURING30_PAGEVERSION (0x00)
  570. #define MPI2_MANUFACTURING31_PAGEVERSION (0x00)
  571. /****************************************************************************
  572. * IO Unit Config Pages
  573. ****************************************************************************/
  574. /* IO Unit Page 0 */
  575. typedef struct _MPI2_CONFIG_PAGE_IO_UNIT_0
  576. {
  577. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  578. U64 UniqueValue; /* 0x04 */
  579. MPI2_VERSION_UNION NvdataVersionDefault; /* 0x08 */
  580. MPI2_VERSION_UNION NvdataVersionPersistent; /* 0x0A */
  581. } MPI2_CONFIG_PAGE_IO_UNIT_0, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_IO_UNIT_0,
  582. Mpi2IOUnitPage0_t, MPI2_POINTER pMpi2IOUnitPage0_t;
  583. #define MPI2_IOUNITPAGE0_PAGEVERSION (0x02)
  584. /* IO Unit Page 1 */
  585. typedef struct _MPI2_CONFIG_PAGE_IO_UNIT_1
  586. {
  587. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  588. U32 Flags; /* 0x04 */
  589. } MPI2_CONFIG_PAGE_IO_UNIT_1, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_IO_UNIT_1,
  590. Mpi2IOUnitPage1_t, MPI2_POINTER pMpi2IOUnitPage1_t;
  591. #define MPI2_IOUNITPAGE1_PAGEVERSION (0x04)
  592. /* IO Unit Page 1 Flags defines */
  593. #define MPI2_IOUNITPAGE1_MASK_SATA_WRITE_CACHE (0x00000600)
  594. #define MPI2_IOUNITPAGE1_ENABLE_SATA_WRITE_CACHE (0x00000000)
  595. #define MPI2_IOUNITPAGE1_DISABLE_SATA_WRITE_CACHE (0x00000200)
  596. #define MPI2_IOUNITPAGE1_UNCHANGED_SATA_WRITE_CACHE (0x00000400)
  597. #define MPI2_IOUNITPAGE1_NATIVE_COMMAND_Q_DISABLE (0x00000100)
  598. #define MPI2_IOUNITPAGE1_DISABLE_IR (0x00000040)
  599. #define MPI2_IOUNITPAGE1_DISABLE_TASK_SET_FULL_HANDLING (0x00000020)
  600. #define MPI2_IOUNITPAGE1_IR_USE_STATIC_VOLUME_ID (0x00000004)
  601. #define MPI2_IOUNITPAGE1_MULTI_PATHING (0x00000002)
  602. #define MPI2_IOUNITPAGE1_SINGLE_PATHING (0x00000000)
  603. /* IO Unit Page 3 */
  604. /*
  605. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  606. * one and check Header.PageLength at runtime.
  607. */
  608. #ifndef MPI2_IO_UNIT_PAGE_3_GPIO_VAL_MAX
  609. #define MPI2_IO_UNIT_PAGE_3_GPIO_VAL_MAX (1)
  610. #endif
  611. typedef struct _MPI2_CONFIG_PAGE_IO_UNIT_3
  612. {
  613. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  614. U8 GPIOCount; /* 0x04 */
  615. U8 Reserved1; /* 0x05 */
  616. U16 Reserved2; /* 0x06 */
  617. U16 GPIOVal[MPI2_IO_UNIT_PAGE_3_GPIO_VAL_MAX];/* 0x08 */
  618. } MPI2_CONFIG_PAGE_IO_UNIT_3, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_IO_UNIT_3,
  619. Mpi2IOUnitPage3_t, MPI2_POINTER pMpi2IOUnitPage3_t;
  620. #define MPI2_IOUNITPAGE3_PAGEVERSION (0x01)
  621. /* defines for IO Unit Page 3 GPIOVal field */
  622. #define MPI2_IOUNITPAGE3_GPIO_FUNCTION_MASK (0xFFFC)
  623. #define MPI2_IOUNITPAGE3_GPIO_FUNCTION_SHIFT (2)
  624. #define MPI2_IOUNITPAGE3_GPIO_SETTING_OFF (0x0000)
  625. #define MPI2_IOUNITPAGE3_GPIO_SETTING_ON (0x0001)
  626. /* IO Unit Page 5 */
  627. /*
  628. * Upper layer code (drivers, utilities, etc.) should leave this define set to
  629. * one and check Header.PageLength or NumDmaEngines at runtime.
  630. */
  631. #ifndef MPI2_IOUNITPAGE5_DMAENGINE_ENTRIES
  632. #define MPI2_IOUNITPAGE5_DMAENGINE_ENTRIES (1)
  633. #endif
  634. typedef struct _MPI2_CONFIG_PAGE_IO_UNIT_5 {
  635. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  636. U64 RaidAcceleratorBufferBaseAddress; /* 0x04 */
  637. U64 RaidAcceleratorBufferSize; /* 0x0C */
  638. U64 RaidAcceleratorControlBaseAddress; /* 0x14 */
  639. U8 RAControlSize; /* 0x1C */
  640. U8 NumDmaEngines; /* 0x1D */
  641. U8 RAMinControlSize; /* 0x1E */
  642. U8 RAMaxControlSize; /* 0x1F */
  643. U32 Reserved1; /* 0x20 */
  644. U32 Reserved2; /* 0x24 */
  645. U32 Reserved3; /* 0x28 */
  646. U32 DmaEngineCapabilities
  647. [MPI2_IOUNITPAGE5_DMAENGINE_ENTRIES]; /* 0x2C */
  648. } MPI2_CONFIG_PAGE_IO_UNIT_5, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_IO_UNIT_5,
  649. Mpi2IOUnitPage5_t, MPI2_POINTER pMpi2IOUnitPage5_t;
  650. #define MPI2_IOUNITPAGE5_PAGEVERSION (0x00)
  651. /* defines for IO Unit Page 5 DmaEngineCapabilities field */
  652. #define MPI2_IOUNITPAGE5_DMA_CAP_MASK_MAX_REQUESTS (0xFF00)
  653. #define MPI2_IOUNITPAGE5_DMA_CAP_SHIFT_MAX_REQUESTS (16)
  654. #define MPI2_IOUNITPAGE5_DMA_CAP_EEDP (0x0008)
  655. #define MPI2_IOUNITPAGE5_DMA_CAP_PARITY_GENERATION (0x0004)
  656. #define MPI2_IOUNITPAGE5_DMA_CAP_HASHING (0x0002)
  657. #define MPI2_IOUNITPAGE5_DMA_CAP_ENCRYPTION (0x0001)
  658. /* IO Unit Page 6 */
  659. typedef struct _MPI2_CONFIG_PAGE_IO_UNIT_6 {
  660. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  661. U16 Flags; /* 0x04 */
  662. U8 RAHostControlSize; /* 0x06 */
  663. U8 Reserved0; /* 0x07 */
  664. U64 RaidAcceleratorHostControlBaseAddress; /* 0x08 */
  665. U32 Reserved1; /* 0x10 */
  666. U32 Reserved2; /* 0x14 */
  667. U32 Reserved3; /* 0x18 */
  668. } MPI2_CONFIG_PAGE_IO_UNIT_6, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_IO_UNIT_6,
  669. Mpi2IOUnitPage6_t, MPI2_POINTER pMpi2IOUnitPage6_t;
  670. #define MPI2_IOUNITPAGE6_PAGEVERSION (0x00)
  671. /* defines for IO Unit Page 6 Flags field */
  672. #define MPI2_IOUNITPAGE6_FLAGS_ENABLE_RAID_ACCELERATOR (0x0001)
  673. /* IO Unit Page 7 */
  674. typedef struct _MPI2_CONFIG_PAGE_IO_UNIT_7 {
  675. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  676. U16 Reserved1; /* 0x04 */
  677. U8 PCIeWidth; /* 0x06 */
  678. U8 PCIeSpeed; /* 0x07 */
  679. U32 ProcessorState; /* 0x08 */
  680. U32 Reserved2; /* 0x0C */
  681. U16 IOCTemperature; /* 0x10 */
  682. U8 IOCTemperatureUnits; /* 0x12 */
  683. U8 IOCSpeed; /* 0x13 */
  684. U32 Reserved3; /* 0x14 */
  685. } MPI2_CONFIG_PAGE_IO_UNIT_7, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_IO_UNIT_7,
  686. Mpi2IOUnitPage7_t, MPI2_POINTER pMpi2IOUnitPage7_t;
  687. #define MPI2_IOUNITPAGE7_PAGEVERSION (0x00)
  688. /* defines for IO Unit Page 7 PCIeWidth field */
  689. #define MPI2_IOUNITPAGE7_PCIE_WIDTH_X1 (0x01)
  690. #define MPI2_IOUNITPAGE7_PCIE_WIDTH_X2 (0x02)
  691. #define MPI2_IOUNITPAGE7_PCIE_WIDTH_X4 (0x04)
  692. #define MPI2_IOUNITPAGE7_PCIE_WIDTH_X8 (0x08)
  693. /* defines for IO Unit Page 7 PCIeSpeed field */
  694. #define MPI2_IOUNITPAGE7_PCIE_SPEED_2_5_GBPS (0x00)
  695. #define MPI2_IOUNITPAGE7_PCIE_SPEED_5_0_GBPS (0x01)
  696. #define MPI2_IOUNITPAGE7_PCIE_SPEED_8_0_GBPS (0x02)
  697. /* defines for IO Unit Page 7 ProcessorState field */
  698. #define MPI2_IOUNITPAGE7_PSTATE_MASK_SECOND (0x0000000F)
  699. #define MPI2_IOUNITPAGE7_PSTATE_SHIFT_SECOND (0)
  700. #define MPI2_IOUNITPAGE7_PSTATE_NOT_PRESENT (0x00)
  701. #define MPI2_IOUNITPAGE7_PSTATE_DISABLED (0x01)
  702. #define MPI2_IOUNITPAGE7_PSTATE_ENABLED (0x02)
  703. /* defines for IO Unit Page 7 IOCTemperatureUnits field */
  704. #define MPI2_IOUNITPAGE7_IOC_TEMP_NOT_PRESENT (0x00)
  705. #define MPI2_IOUNITPAGE7_IOC_TEMP_FAHRENHEIT (0x01)
  706. #define MPI2_IOUNITPAGE7_IOC_TEMP_CELSIUS (0x02)
  707. /* defines for IO Unit Page 7 IOCSpeed field */
  708. #define MPI2_IOUNITPAGE7_IOC_SPEED_FULL (0x01)
  709. #define MPI2_IOUNITPAGE7_IOC_SPEED_HALF (0x02)
  710. #define MPI2_IOUNITPAGE7_IOC_SPEED_QUARTER (0x04)
  711. #define MPI2_IOUNITPAGE7_IOC_SPEED_EIGHTH (0x08)
  712. /****************************************************************************
  713. * IOC Config Pages
  714. ****************************************************************************/
  715. /* IOC Page 0 */
  716. typedef struct _MPI2_CONFIG_PAGE_IOC_0
  717. {
  718. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  719. U32 Reserved1; /* 0x04 */
  720. U32 Reserved2; /* 0x08 */
  721. U16 VendorID; /* 0x0C */
  722. U16 DeviceID; /* 0x0E */
  723. U8 RevisionID; /* 0x10 */
  724. U8 Reserved3; /* 0x11 */
  725. U16 Reserved4; /* 0x12 */
  726. U32 ClassCode; /* 0x14 */
  727. U16 SubsystemVendorID; /* 0x18 */
  728. U16 SubsystemID; /* 0x1A */
  729. } MPI2_CONFIG_PAGE_IOC_0, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_IOC_0,
  730. Mpi2IOCPage0_t, MPI2_POINTER pMpi2IOCPage0_t;
  731. #define MPI2_IOCPAGE0_PAGEVERSION (0x02)
  732. /* IOC Page 1 */
  733. typedef struct _MPI2_CONFIG_PAGE_IOC_1
  734. {
  735. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  736. U32 Flags; /* 0x04 */
  737. U32 CoalescingTimeout; /* 0x08 */
  738. U8 CoalescingDepth; /* 0x0C */
  739. U8 PCISlotNum; /* 0x0D */
  740. U8 PCIBusNum; /* 0x0E */
  741. U8 PCIDomainSegment; /* 0x0F */
  742. U32 Reserved1; /* 0x10 */
  743. U32 Reserved2; /* 0x14 */
  744. } MPI2_CONFIG_PAGE_IOC_1, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_IOC_1,
  745. Mpi2IOCPage1_t, MPI2_POINTER pMpi2IOCPage1_t;
  746. #define MPI2_IOCPAGE1_PAGEVERSION (0x05)
  747. /* defines for IOC Page 1 Flags field */
  748. #define MPI2_IOCPAGE1_REPLY_COALESCING (0x00000001)
  749. #define MPI2_IOCPAGE1_PCISLOTNUM_UNKNOWN (0xFF)
  750. #define MPI2_IOCPAGE1_PCIBUSNUM_UNKNOWN (0xFF)
  751. #define MPI2_IOCPAGE1_PCIDOMAIN_UNKNOWN (0xFF)
  752. /* IOC Page 6 */
  753. typedef struct _MPI2_CONFIG_PAGE_IOC_6
  754. {
  755. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  756. U32 CapabilitiesFlags; /* 0x04 */
  757. U8 MaxDrivesRAID0; /* 0x08 */
  758. U8 MaxDrivesRAID1; /* 0x09 */
  759. U8 MaxDrivesRAID1E; /* 0x0A */
  760. U8 MaxDrivesRAID10; /* 0x0B */
  761. U8 MinDrivesRAID0; /* 0x0C */
  762. U8 MinDrivesRAID1; /* 0x0D */
  763. U8 MinDrivesRAID1E; /* 0x0E */
  764. U8 MinDrivesRAID10; /* 0x0F */
  765. U32 Reserved1; /* 0x10 */
  766. U8 MaxGlobalHotSpares; /* 0x14 */
  767. U8 MaxPhysDisks; /* 0x15 */
  768. U8 MaxVolumes; /* 0x16 */
  769. U8 MaxConfigs; /* 0x17 */
  770. U8 MaxOCEDisks; /* 0x18 */
  771. U8 Reserved2; /* 0x19 */
  772. U16 Reserved3; /* 0x1A */
  773. U32 SupportedStripeSizeMapRAID0; /* 0x1C */
  774. U32 SupportedStripeSizeMapRAID1E; /* 0x20 */
  775. U32 SupportedStripeSizeMapRAID10; /* 0x24 */
  776. U32 Reserved4; /* 0x28 */
  777. U32 Reserved5; /* 0x2C */
  778. U16 DefaultMetadataSize; /* 0x30 */
  779. U16 Reserved6; /* 0x32 */
  780. U16 MaxBadBlockTableEntries; /* 0x34 */
  781. U16 Reserved7; /* 0x36 */
  782. U32 IRNvsramVersion; /* 0x38 */
  783. } MPI2_CONFIG_PAGE_IOC_6, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_IOC_6,
  784. Mpi2IOCPage6_t, MPI2_POINTER pMpi2IOCPage6_t;
  785. #define MPI2_IOCPAGE6_PAGEVERSION (0x04)
  786. /* defines for IOC Page 6 CapabilitiesFlags */
  787. #define MPI2_IOCPAGE6_CAP_FLAGS_RAID10_SUPPORT (0x00000010)
  788. #define MPI2_IOCPAGE6_CAP_FLAGS_RAID1_SUPPORT (0x00000008)
  789. #define MPI2_IOCPAGE6_CAP_FLAGS_RAID1E_SUPPORT (0x00000004)
  790. #define MPI2_IOCPAGE6_CAP_FLAGS_RAID0_SUPPORT (0x00000002)
  791. #define MPI2_IOCPAGE6_CAP_FLAGS_GLOBAL_HOT_SPARE (0x00000001)
  792. /* IOC Page 7 */
  793. #define MPI2_IOCPAGE7_EVENTMASK_WORDS (4)
  794. typedef struct _MPI2_CONFIG_PAGE_IOC_7
  795. {
  796. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  797. U32 Reserved1; /* 0x04 */
  798. U32 EventMasks[MPI2_IOCPAGE7_EVENTMASK_WORDS];/* 0x08 */
  799. U16 SASBroadcastPrimitiveMasks; /* 0x18 */
  800. U16 Reserved2; /* 0x1A */
  801. U32 Reserved3; /* 0x1C */
  802. } MPI2_CONFIG_PAGE_IOC_7, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_IOC_7,
  803. Mpi2IOCPage7_t, MPI2_POINTER pMpi2IOCPage7_t;
  804. #define MPI2_IOCPAGE7_PAGEVERSION (0x01)
  805. /* IOC Page 8 */
  806. typedef struct _MPI2_CONFIG_PAGE_IOC_8
  807. {
  808. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  809. U8 NumDevsPerEnclosure; /* 0x04 */
  810. U8 Reserved1; /* 0x05 */
  811. U16 Reserved2; /* 0x06 */
  812. U16 MaxPersistentEntries; /* 0x08 */
  813. U16 MaxNumPhysicalMappedIDs; /* 0x0A */
  814. U16 Flags; /* 0x0C */
  815. U16 Reserved3; /* 0x0E */
  816. U16 IRVolumeMappingFlags; /* 0x10 */
  817. U16 Reserved4; /* 0x12 */
  818. U32 Reserved5; /* 0x14 */
  819. } MPI2_CONFIG_PAGE_IOC_8, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_IOC_8,
  820. Mpi2IOCPage8_t, MPI2_POINTER pMpi2IOCPage8_t;
  821. #define MPI2_IOCPAGE8_PAGEVERSION (0x00)
  822. /* defines for IOC Page 8 Flags field */
  823. #define MPI2_IOCPAGE8_FLAGS_DA_START_SLOT_1 (0x00000020)
  824. #define MPI2_IOCPAGE8_FLAGS_RESERVED_TARGETID_0 (0x00000010)
  825. #define MPI2_IOCPAGE8_FLAGS_MASK_MAPPING_MODE (0x0000000E)
  826. #define MPI2_IOCPAGE8_FLAGS_DEVICE_PERSISTENCE_MAPPING (0x00000000)
  827. #define MPI2_IOCPAGE8_FLAGS_ENCLOSURE_SLOT_MAPPING (0x00000002)
  828. #define MPI2_IOCPAGE8_FLAGS_DISABLE_PERSISTENT_MAPPING (0x00000001)
  829. #define MPI2_IOCPAGE8_FLAGS_ENABLE_PERSISTENT_MAPPING (0x00000000)
  830. /* defines for IOC Page 8 IRVolumeMappingFlags */
  831. #define MPI2_IOCPAGE8_IRFLAGS_MASK_VOLUME_MAPPING_MODE (0x00000003)
  832. #define MPI2_IOCPAGE8_IRFLAGS_LOW_VOLUME_MAPPING (0x00000000)
  833. #define MPI2_IOCPAGE8_IRFLAGS_HIGH_VOLUME_MAPPING (0x00000001)
  834. /****************************************************************************
  835. * BIOS Config Pages
  836. ****************************************************************************/
  837. /* BIOS Page 1 */
  838. typedef struct _MPI2_CONFIG_PAGE_BIOS_1
  839. {
  840. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  841. U32 BiosOptions; /* 0x04 */
  842. U32 IOCSettings; /* 0x08 */
  843. U32 Reserved1; /* 0x0C */
  844. U32 DeviceSettings; /* 0x10 */
  845. U16 NumberOfDevices; /* 0x14 */
  846. U16 Reserved2; /* 0x16 */
  847. U16 IOTimeoutBlockDevicesNonRM; /* 0x18 */
  848. U16 IOTimeoutSequential; /* 0x1A */
  849. U16 IOTimeoutOther; /* 0x1C */
  850. U16 IOTimeoutBlockDevicesRM; /* 0x1E */
  851. } MPI2_CONFIG_PAGE_BIOS_1, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_BIOS_1,
  852. Mpi2BiosPage1_t, MPI2_POINTER pMpi2BiosPage1_t;
  853. #define MPI2_BIOSPAGE1_PAGEVERSION (0x04)
  854. /* values for BIOS Page 1 BiosOptions field */
  855. #define MPI2_BIOSPAGE1_OPTIONS_DISABLE_BIOS (0x00000001)
  856. /* values for BIOS Page 1 IOCSettings field */
  857. #define MPI2_BIOSPAGE1_IOCSET_MASK_BOOT_PREFERENCE (0x00030000)
  858. #define MPI2_BIOSPAGE1_IOCSET_ENCLOSURE_SLOT_BOOT (0x00000000)
  859. #define MPI2_BIOSPAGE1_IOCSET_SAS_ADDRESS_BOOT (0x00010000)
  860. #define MPI2_BIOSPAGE1_IOCSET_MASK_RM_SETTING (0x000000C0)
  861. #define MPI2_BIOSPAGE1_IOCSET_NONE_RM_SETTING (0x00000000)
  862. #define MPI2_BIOSPAGE1_IOCSET_BOOT_RM_SETTING (0x00000040)
  863. #define MPI2_BIOSPAGE1_IOCSET_MEDIA_RM_SETTING (0x00000080)
  864. #define MPI2_BIOSPAGE1_IOCSET_MASK_ADAPTER_SUPPORT (0x00000030)
  865. #define MPI2_BIOSPAGE1_IOCSET_NO_SUPPORT (0x00000000)
  866. #define MPI2_BIOSPAGE1_IOCSET_BIOS_SUPPORT (0x00000010)
  867. #define MPI2_BIOSPAGE1_IOCSET_OS_SUPPORT (0x00000020)
  868. #define MPI2_BIOSPAGE1_IOCSET_ALL_SUPPORT (0x00000030)
  869. #define MPI2_BIOSPAGE1_IOCSET_ALTERNATE_CHS (0x00000008)
  870. /* values for BIOS Page 1 DeviceSettings field */
  871. #define MPI2_BIOSPAGE1_DEVSET_DISABLE_SMART_POLLING (0x00000010)
  872. #define MPI2_BIOSPAGE1_DEVSET_DISABLE_SEQ_LUN (0x00000008)
  873. #define MPI2_BIOSPAGE1_DEVSET_DISABLE_RM_LUN (0x00000004)
  874. #define MPI2_BIOSPAGE1_DEVSET_DISABLE_NON_RM_LUN (0x00000002)
  875. #define MPI2_BIOSPAGE1_DEVSET_DISABLE_OTHER_LUN (0x00000001)
  876. /* BIOS Page 2 */
  877. typedef struct _MPI2_BOOT_DEVICE_ADAPTER_ORDER
  878. {
  879. U32 Reserved1; /* 0x00 */
  880. U32 Reserved2; /* 0x04 */
  881. U32 Reserved3; /* 0x08 */
  882. U32 Reserved4; /* 0x0C */
  883. U32 Reserved5; /* 0x10 */
  884. U32 Reserved6; /* 0x14 */
  885. } MPI2_BOOT_DEVICE_ADAPTER_ORDER,
  886. MPI2_POINTER PTR_MPI2_BOOT_DEVICE_ADAPTER_ORDER,
  887. Mpi2BootDeviceAdapterOrder_t, MPI2_POINTER pMpi2BootDeviceAdapterOrder_t;
  888. typedef struct _MPI2_BOOT_DEVICE_SAS_WWID
  889. {
  890. U64 SASAddress; /* 0x00 */
  891. U8 LUN[8]; /* 0x08 */
  892. U32 Reserved1; /* 0x10 */
  893. U32 Reserved2; /* 0x14 */
  894. } MPI2_BOOT_DEVICE_SAS_WWID, MPI2_POINTER PTR_MPI2_BOOT_DEVICE_SAS_WWID,
  895. Mpi2BootDeviceSasWwid_t, MPI2_POINTER pMpi2BootDeviceSasWwid_t;
  896. typedef struct _MPI2_BOOT_DEVICE_ENCLOSURE_SLOT
  897. {
  898. U64 EnclosureLogicalID; /* 0x00 */
  899. U32 Reserved1; /* 0x08 */
  900. U32 Reserved2; /* 0x0C */
  901. U16 SlotNumber; /* 0x10 */
  902. U16 Reserved3; /* 0x12 */
  903. U32 Reserved4; /* 0x14 */
  904. } MPI2_BOOT_DEVICE_ENCLOSURE_SLOT,
  905. MPI2_POINTER PTR_MPI2_BOOT_DEVICE_ENCLOSURE_SLOT,
  906. Mpi2BootDeviceEnclosureSlot_t, MPI2_POINTER pMpi2BootDeviceEnclosureSlot_t;
  907. typedef struct _MPI2_BOOT_DEVICE_DEVICE_NAME
  908. {
  909. U64 DeviceName; /* 0x00 */
  910. U8 LUN[8]; /* 0x08 */
  911. U32 Reserved1; /* 0x10 */
  912. U32 Reserved2; /* 0x14 */
  913. } MPI2_BOOT_DEVICE_DEVICE_NAME, MPI2_POINTER PTR_MPI2_BOOT_DEVICE_DEVICE_NAME,
  914. Mpi2BootDeviceDeviceName_t, MPI2_POINTER pMpi2BootDeviceDeviceName_t;
  915. typedef union _MPI2_MPI2_BIOSPAGE2_BOOT_DEVICE
  916. {
  917. MPI2_BOOT_DEVICE_ADAPTER_ORDER AdapterOrder;
  918. MPI2_BOOT_DEVICE_SAS_WWID SasWwid;
  919. MPI2_BOOT_DEVICE_ENCLOSURE_SLOT EnclosureSlot;
  920. MPI2_BOOT_DEVICE_DEVICE_NAME DeviceName;
  921. } MPI2_BIOSPAGE2_BOOT_DEVICE, MPI2_POINTER PTR_MPI2_BIOSPAGE2_BOOT_DEVICE,
  922. Mpi2BiosPage2BootDevice_t, MPI2_POINTER pMpi2BiosPage2BootDevice_t;
  923. typedef struct _MPI2_CONFIG_PAGE_BIOS_2
  924. {
  925. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  926. U32 Reserved1; /* 0x04 */
  927. U32 Reserved2; /* 0x08 */
  928. U32 Reserved3; /* 0x0C */
  929. U32 Reserved4; /* 0x10 */
  930. U32 Reserved5; /* 0x14 */
  931. U32 Reserved6; /* 0x18 */
  932. U8 ReqBootDeviceForm; /* 0x1C */
  933. U8 Reserved7; /* 0x1D */
  934. U16 Reserved8; /* 0x1E */
  935. MPI2_BIOSPAGE2_BOOT_DEVICE RequestedBootDevice; /* 0x20 */
  936. U8 ReqAltBootDeviceForm; /* 0x38 */
  937. U8 Reserved9; /* 0x39 */
  938. U16 Reserved10; /* 0x3A */
  939. MPI2_BIOSPAGE2_BOOT_DEVICE RequestedAltBootDevice; /* 0x3C */
  940. U8 CurrentBootDeviceForm; /* 0x58 */
  941. U8 Reserved11; /* 0x59 */
  942. U16 Reserved12; /* 0x5A */
  943. MPI2_BIOSPAGE2_BOOT_DEVICE CurrentBootDevice; /* 0x58 */
  944. } MPI2_CONFIG_PAGE_BIOS_2, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_BIOS_2,
  945. Mpi2BiosPage2_t, MPI2_POINTER pMpi2BiosPage2_t;
  946. #define MPI2_BIOSPAGE2_PAGEVERSION (0x04)
  947. /* values for BIOS Page 2 BootDeviceForm fields */
  948. #define MPI2_BIOSPAGE2_FORM_MASK (0x0F)
  949. #define MPI2_BIOSPAGE2_FORM_NO_DEVICE_SPECIFIED (0x00)
  950. #define MPI2_BIOSPAGE2_FORM_SAS_WWID (0x05)
  951. #define MPI2_BIOSPAGE2_FORM_ENCLOSURE_SLOT (0x06)
  952. #define MPI2_BIOSPAGE2_FORM_DEVICE_NAME (0x07)
  953. /* BIOS Page 3 */
  954. typedef struct _MPI2_ADAPTER_INFO
  955. {
  956. U8 PciBusNumber; /* 0x00 */
  957. U8 PciDeviceAndFunctionNumber; /* 0x01 */
  958. U16 AdapterFlags; /* 0x02 */
  959. } MPI2_ADAPTER_INFO, MPI2_POINTER PTR_MPI2_ADAPTER_INFO,
  960. Mpi2AdapterInfo_t, MPI2_POINTER pMpi2AdapterInfo_t;
  961. #define MPI2_ADAPTER_INFO_FLAGS_EMBEDDED (0x0001)
  962. #define MPI2_ADAPTER_INFO_FLAGS_INIT_STATUS (0x0002)
  963. typedef struct _MPI2_CONFIG_PAGE_BIOS_3
  964. {
  965. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  966. U32 GlobalFlags; /* 0x04 */
  967. U32 BiosVersion; /* 0x08 */
  968. MPI2_ADAPTER_INFO AdapterOrder[4]; /* 0x0C */
  969. U32 Reserved1; /* 0x1C */
  970. } MPI2_CONFIG_PAGE_BIOS_3, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_BIOS_3,
  971. Mpi2BiosPage3_t, MPI2_POINTER pMpi2BiosPage3_t;
  972. #define MPI2_BIOSPAGE3_PAGEVERSION (0x00)
  973. /* values for BIOS Page 3 GlobalFlags */
  974. #define MPI2_BIOSPAGE3_FLAGS_PAUSE_ON_ERROR (0x00000002)
  975. #define MPI2_BIOSPAGE3_FLAGS_VERBOSE_ENABLE (0x00000004)
  976. #define MPI2_BIOSPAGE3_FLAGS_HOOK_INT_40_DISABLE (0x00000010)
  977. #define MPI2_BIOSPAGE3_FLAGS_DEV_LIST_DISPLAY_MASK (0x000000E0)
  978. #define MPI2_BIOSPAGE3_FLAGS_INSTALLED_DEV_DISPLAY (0x00000000)
  979. #define MPI2_BIOSPAGE3_FLAGS_ADAPTER_DISPLAY (0x00000020)
  980. #define MPI2_BIOSPAGE3_FLAGS_ADAPTER_DEV_DISPLAY (0x00000040)
  981. /* BIOS Page 4 */
  982. /*
  983. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  984. * one and check Header.PageLength or NumPhys at runtime.
  985. */
  986. #ifndef MPI2_BIOS_PAGE_4_PHY_ENTRIES
  987. #define MPI2_BIOS_PAGE_4_PHY_ENTRIES (1)
  988. #endif
  989. typedef struct _MPI2_BIOS4_ENTRY
  990. {
  991. U64 ReassignmentWWID; /* 0x00 */
  992. U64 ReassignmentDeviceName; /* 0x08 */
  993. } MPI2_BIOS4_ENTRY, MPI2_POINTER PTR_MPI2_BIOS4_ENTRY,
  994. Mpi2MBios4Entry_t, MPI2_POINTER pMpi2Bios4Entry_t;
  995. typedef struct _MPI2_CONFIG_PAGE_BIOS_4
  996. {
  997. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  998. U8 NumPhys; /* 0x04 */
  999. U8 Reserved1; /* 0x05 */
  1000. U16 Reserved2; /* 0x06 */
  1001. MPI2_BIOS4_ENTRY Phy[MPI2_BIOS_PAGE_4_PHY_ENTRIES]; /* 0x08 */
  1002. } MPI2_CONFIG_PAGE_BIOS_4, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_BIOS_4,
  1003. Mpi2BiosPage4_t, MPI2_POINTER pMpi2BiosPage4_t;
  1004. #define MPI2_BIOSPAGE4_PAGEVERSION (0x01)
  1005. /****************************************************************************
  1006. * RAID Volume Config Pages
  1007. ****************************************************************************/
  1008. /* RAID Volume Page 0 */
  1009. typedef struct _MPI2_RAIDVOL0_PHYS_DISK
  1010. {
  1011. U8 RAIDSetNum; /* 0x00 */
  1012. U8 PhysDiskMap; /* 0x01 */
  1013. U8 PhysDiskNum; /* 0x02 */
  1014. U8 Reserved; /* 0x03 */
  1015. } MPI2_RAIDVOL0_PHYS_DISK, MPI2_POINTER PTR_MPI2_RAIDVOL0_PHYS_DISK,
  1016. Mpi2RaidVol0PhysDisk_t, MPI2_POINTER pMpi2RaidVol0PhysDisk_t;
  1017. /* defines for the PhysDiskMap field */
  1018. #define MPI2_RAIDVOL0_PHYSDISK_PRIMARY (0x01)
  1019. #define MPI2_RAIDVOL0_PHYSDISK_SECONDARY (0x02)
  1020. typedef struct _MPI2_RAIDVOL0_SETTINGS
  1021. {
  1022. U16 Settings; /* 0x00 */
  1023. U8 HotSparePool; /* 0x01 */
  1024. U8 Reserved; /* 0x02 */
  1025. } MPI2_RAIDVOL0_SETTINGS, MPI2_POINTER PTR_MPI2_RAIDVOL0_SETTINGS,
  1026. Mpi2RaidVol0Settings_t, MPI2_POINTER pMpi2RaidVol0Settings_t;
  1027. /* RAID Volume Page 0 HotSparePool defines, also used in RAID Physical Disk */
  1028. #define MPI2_RAID_HOT_SPARE_POOL_0 (0x01)
  1029. #define MPI2_RAID_HOT_SPARE_POOL_1 (0x02)
  1030. #define MPI2_RAID_HOT_SPARE_POOL_2 (0x04)
  1031. #define MPI2_RAID_HOT_SPARE_POOL_3 (0x08)
  1032. #define MPI2_RAID_HOT_SPARE_POOL_4 (0x10)
  1033. #define MPI2_RAID_HOT_SPARE_POOL_5 (0x20)
  1034. #define MPI2_RAID_HOT_SPARE_POOL_6 (0x40)
  1035. #define MPI2_RAID_HOT_SPARE_POOL_7 (0x80)
  1036. /* RAID Volume Page 0 VolumeSettings defines */
  1037. #define MPI2_RAIDVOL0_SETTING_USE_PRODUCT_ID_SUFFIX (0x0008)
  1038. #define MPI2_RAIDVOL0_SETTING_AUTO_CONFIG_HSWAP_DISABLE (0x0004)
  1039. #define MPI2_RAIDVOL0_SETTING_MASK_WRITE_CACHING (0x0003)
  1040. #define MPI2_RAIDVOL0_SETTING_UNCHANGED (0x0000)
  1041. #define MPI2_RAIDVOL0_SETTING_DISABLE_WRITE_CACHING (0x0001)
  1042. #define MPI2_RAIDVOL0_SETTING_ENABLE_WRITE_CACHING (0x0002)
  1043. /*
  1044. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  1045. * one and check Header.PageLength at runtime.
  1046. */
  1047. #ifndef MPI2_RAID_VOL_PAGE_0_PHYSDISK_MAX
  1048. #define MPI2_RAID_VOL_PAGE_0_PHYSDISK_MAX (1)
  1049. #endif
  1050. typedef struct _MPI2_CONFIG_PAGE_RAID_VOL_0
  1051. {
  1052. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  1053. U16 DevHandle; /* 0x04 */
  1054. U8 VolumeState; /* 0x06 */
  1055. U8 VolumeType; /* 0x07 */
  1056. U32 VolumeStatusFlags; /* 0x08 */
  1057. MPI2_RAIDVOL0_SETTINGS VolumeSettings; /* 0x0C */
  1058. U64 MaxLBA; /* 0x10 */
  1059. U32 StripeSize; /* 0x18 */
  1060. U16 BlockSize; /* 0x1C */
  1061. U16 Reserved1; /* 0x1E */
  1062. U8 SupportedPhysDisks; /* 0x20 */
  1063. U8 ResyncRate; /* 0x21 */
  1064. U16 DataScrubDuration; /* 0x22 */
  1065. U8 NumPhysDisks; /* 0x24 */
  1066. U8 Reserved2; /* 0x25 */
  1067. U8 Reserved3; /* 0x26 */
  1068. U8 InactiveStatus; /* 0x27 */
  1069. MPI2_RAIDVOL0_PHYS_DISK PhysDisk[MPI2_RAID_VOL_PAGE_0_PHYSDISK_MAX]; /* 0x28 */
  1070. } MPI2_CONFIG_PAGE_RAID_VOL_0, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_RAID_VOL_0,
  1071. Mpi2RaidVolPage0_t, MPI2_POINTER pMpi2RaidVolPage0_t;
  1072. #define MPI2_RAIDVOLPAGE0_PAGEVERSION (0x0A)
  1073. /* values for RAID VolumeState */
  1074. #define MPI2_RAID_VOL_STATE_MISSING (0x00)
  1075. #define MPI2_RAID_VOL_STATE_FAILED (0x01)
  1076. #define MPI2_RAID_VOL_STATE_INITIALIZING (0x02)
  1077. #define MPI2_RAID_VOL_STATE_ONLINE (0x03)
  1078. #define MPI2_RAID_VOL_STATE_DEGRADED (0x04)
  1079. #define MPI2_RAID_VOL_STATE_OPTIMAL (0x05)
  1080. /* values for RAID VolumeType */
  1081. #define MPI2_RAID_VOL_TYPE_RAID0 (0x00)
  1082. #define MPI2_RAID_VOL_TYPE_RAID1E (0x01)
  1083. #define MPI2_RAID_VOL_TYPE_RAID1 (0x02)
  1084. #define MPI2_RAID_VOL_TYPE_RAID10 (0x05)
  1085. #define MPI2_RAID_VOL_TYPE_UNKNOWN (0xFF)
  1086. /* values for RAID Volume Page 0 VolumeStatusFlags field */
  1087. #define MPI2_RAIDVOL0_STATUS_FLAG_PENDING_RESYNC (0x02000000)
  1088. #define MPI2_RAIDVOL0_STATUS_FLAG_BACKG_INIT_PENDING (0x01000000)
  1089. #define MPI2_RAIDVOL0_STATUS_FLAG_MDC_PENDING (0x00800000)
  1090. #define MPI2_RAIDVOL0_STATUS_FLAG_USER_CONSIST_PENDING (0x00400000)
  1091. #define MPI2_RAIDVOL0_STATUS_FLAG_MAKE_DATA_CONSISTENT (0x00200000)
  1092. #define MPI2_RAIDVOL0_STATUS_FLAG_DATA_SCRUB (0x00100000)
  1093. #define MPI2_RAIDVOL0_STATUS_FLAG_CONSISTENCY_CHECK (0x00080000)
  1094. #define MPI2_RAIDVOL0_STATUS_FLAG_CAPACITY_EXPANSION (0x00040000)
  1095. #define MPI2_RAIDVOL0_STATUS_FLAG_BACKGROUND_INIT (0x00020000)
  1096. #define MPI2_RAIDVOL0_STATUS_FLAG_RESYNC_IN_PROGRESS (0x00010000)
  1097. #define MPI2_RAIDVOL0_STATUS_FLAG_OCE_ALLOWED (0x00000040)
  1098. #define MPI2_RAIDVOL0_STATUS_FLAG_BGI_COMPLETE (0x00000020)
  1099. #define MPI2_RAIDVOL0_STATUS_FLAG_1E_OFFSET_MIRROR (0x00000000)
  1100. #define MPI2_RAIDVOL0_STATUS_FLAG_1E_ADJACENT_MIRROR (0x00000010)
  1101. #define MPI2_RAIDVOL0_STATUS_FLAG_BAD_BLOCK_TABLE_FULL (0x00000008)
  1102. #define MPI2_RAIDVOL0_STATUS_FLAG_VOLUME_INACTIVE (0x00000004)
  1103. #define MPI2_RAIDVOL0_STATUS_FLAG_QUIESCED (0x00000002)
  1104. #define MPI2_RAIDVOL0_STATUS_FLAG_ENABLED (0x00000001)
  1105. /* values for RAID Volume Page 0 SupportedPhysDisks field */
  1106. #define MPI2_RAIDVOL0_SUPPORT_SOLID_STATE_DISKS (0x08)
  1107. #define MPI2_RAIDVOL0_SUPPORT_HARD_DISKS (0x04)
  1108. #define MPI2_RAIDVOL0_SUPPORT_SAS_PROTOCOL (0x02)
  1109. #define MPI2_RAIDVOL0_SUPPORT_SATA_PROTOCOL (0x01)
  1110. /* values for RAID Volume Page 0 InactiveStatus field */
  1111. #define MPI2_RAIDVOLPAGE0_UNKNOWN_INACTIVE (0x00)
  1112. #define MPI2_RAIDVOLPAGE0_STALE_METADATA_INACTIVE (0x01)
  1113. #define MPI2_RAIDVOLPAGE0_FOREIGN_VOLUME_INACTIVE (0x02)
  1114. #define MPI2_RAIDVOLPAGE0_INSUFFICIENT_RESOURCE_INACTIVE (0x03)
  1115. #define MPI2_RAIDVOLPAGE0_CLONE_VOLUME_INACTIVE (0x04)
  1116. #define MPI2_RAIDVOLPAGE0_INSUFFICIENT_METADATA_INACTIVE (0x05)
  1117. #define MPI2_RAIDVOLPAGE0_PREVIOUSLY_DELETED (0x06)
  1118. /* RAID Volume Page 1 */
  1119. typedef struct _MPI2_CONFIG_PAGE_RAID_VOL_1
  1120. {
  1121. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  1122. U16 DevHandle; /* 0x04 */
  1123. U16 Reserved0; /* 0x06 */
  1124. U8 GUID[24]; /* 0x08 */
  1125. U8 Name[16]; /* 0x20 */
  1126. U64 WWID; /* 0x30 */
  1127. U32 Reserved1; /* 0x38 */
  1128. U32 Reserved2; /* 0x3C */
  1129. } MPI2_CONFIG_PAGE_RAID_VOL_1, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_RAID_VOL_1,
  1130. Mpi2RaidVolPage1_t, MPI2_POINTER pMpi2RaidVolPage1_t;
  1131. #define MPI2_RAIDVOLPAGE1_PAGEVERSION (0x03)
  1132. /****************************************************************************
  1133. * RAID Physical Disk Config Pages
  1134. ****************************************************************************/
  1135. /* RAID Physical Disk Page 0 */
  1136. typedef struct _MPI2_RAIDPHYSDISK0_SETTINGS
  1137. {
  1138. U16 Reserved1; /* 0x00 */
  1139. U8 HotSparePool; /* 0x02 */
  1140. U8 Reserved2; /* 0x03 */
  1141. } MPI2_RAIDPHYSDISK0_SETTINGS, MPI2_POINTER PTR_MPI2_RAIDPHYSDISK0_SETTINGS,
  1142. Mpi2RaidPhysDisk0Settings_t, MPI2_POINTER pMpi2RaidPhysDisk0Settings_t;
  1143. /* use MPI2_RAID_HOT_SPARE_POOL_ defines for the HotSparePool field */
  1144. typedef struct _MPI2_RAIDPHYSDISK0_INQUIRY_DATA
  1145. {
  1146. U8 VendorID[8]; /* 0x00 */
  1147. U8 ProductID[16]; /* 0x08 */
  1148. U8 ProductRevLevel[4]; /* 0x18 */
  1149. U8 SerialNum[32]; /* 0x1C */
  1150. } MPI2_RAIDPHYSDISK0_INQUIRY_DATA,
  1151. MPI2_POINTER PTR_MPI2_RAIDPHYSDISK0_INQUIRY_DATA,
  1152. Mpi2RaidPhysDisk0InquiryData_t, MPI2_POINTER pMpi2RaidPhysDisk0InquiryData_t;
  1153. typedef struct _MPI2_CONFIG_PAGE_RD_PDISK_0
  1154. {
  1155. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  1156. U16 DevHandle; /* 0x04 */
  1157. U8 Reserved1; /* 0x06 */
  1158. U8 PhysDiskNum; /* 0x07 */
  1159. MPI2_RAIDPHYSDISK0_SETTINGS PhysDiskSettings; /* 0x08 */
  1160. U32 Reserved2; /* 0x0C */
  1161. MPI2_RAIDPHYSDISK0_INQUIRY_DATA InquiryData; /* 0x10 */
  1162. U32 Reserved3; /* 0x4C */
  1163. U8 PhysDiskState; /* 0x50 */
  1164. U8 OfflineReason; /* 0x51 */
  1165. U8 IncompatibleReason; /* 0x52 */
  1166. U8 PhysDiskAttributes; /* 0x53 */
  1167. U32 PhysDiskStatusFlags; /* 0x54 */
  1168. U64 DeviceMaxLBA; /* 0x58 */
  1169. U64 HostMaxLBA; /* 0x60 */
  1170. U64 CoercedMaxLBA; /* 0x68 */
  1171. U16 BlockSize; /* 0x70 */
  1172. U16 Reserved5; /* 0x72 */
  1173. U32 Reserved6; /* 0x74 */
  1174. } MPI2_CONFIG_PAGE_RD_PDISK_0,
  1175. MPI2_POINTER PTR_MPI2_CONFIG_PAGE_RD_PDISK_0,
  1176. Mpi2RaidPhysDiskPage0_t, MPI2_POINTER pMpi2RaidPhysDiskPage0_t;
  1177. #define MPI2_RAIDPHYSDISKPAGE0_PAGEVERSION (0x05)
  1178. /* PhysDiskState defines */
  1179. #define MPI2_RAID_PD_STATE_NOT_CONFIGURED (0x00)
  1180. #define MPI2_RAID_PD_STATE_NOT_COMPATIBLE (0x01)
  1181. #define MPI2_RAID_PD_STATE_OFFLINE (0x02)
  1182. #define MPI2_RAID_PD_STATE_ONLINE (0x03)
  1183. #define MPI2_RAID_PD_STATE_HOT_SPARE (0x04)
  1184. #define MPI2_RAID_PD_STATE_DEGRADED (0x05)
  1185. #define MPI2_RAID_PD_STATE_REBUILDING (0x06)
  1186. #define MPI2_RAID_PD_STATE_OPTIMAL (0x07)
  1187. /* OfflineReason defines */
  1188. #define MPI2_PHYSDISK0_ONLINE (0x00)
  1189. #define MPI2_PHYSDISK0_OFFLINE_MISSING (0x01)
  1190. #define MPI2_PHYSDISK0_OFFLINE_FAILED (0x03)
  1191. #define MPI2_PHYSDISK0_OFFLINE_INITIALIZING (0x04)
  1192. #define MPI2_PHYSDISK0_OFFLINE_REQUESTED (0x05)
  1193. #define MPI2_PHYSDISK0_OFFLINE_FAILED_REQUESTED (0x06)
  1194. #define MPI2_PHYSDISK0_OFFLINE_OTHER (0xFF)
  1195. /* IncompatibleReason defines */
  1196. #define MPI2_PHYSDISK0_COMPATIBLE (0x00)
  1197. #define MPI2_PHYSDISK0_INCOMPATIBLE_PROTOCOL (0x01)
  1198. #define MPI2_PHYSDISK0_INCOMPATIBLE_BLOCKSIZE (0x02)
  1199. #define MPI2_PHYSDISK0_INCOMPATIBLE_MAX_LBA (0x03)
  1200. #define MPI2_PHYSDISK0_INCOMPATIBLE_SATA_EXTENDED_CMD (0x04)
  1201. #define MPI2_PHYSDISK0_INCOMPATIBLE_REMOVEABLE_MEDIA (0x05)
  1202. #define MPI2_PHYSDISK0_INCOMPATIBLE_UNKNOWN (0xFF)
  1203. /* PhysDiskAttributes defines */
  1204. #define MPI2_PHYSDISK0_ATTRIB_SOLID_STATE_DRIVE (0x08)
  1205. #define MPI2_PHYSDISK0_ATTRIB_HARD_DISK_DRIVE (0x04)
  1206. #define MPI2_PHYSDISK0_ATTRIB_SAS_PROTOCOL (0x02)
  1207. #define MPI2_PHYSDISK0_ATTRIB_SATA_PROTOCOL (0x01)
  1208. /* PhysDiskStatusFlags defines */
  1209. #define MPI2_PHYSDISK0_STATUS_FLAG_NOT_CERTIFIED (0x00000040)
  1210. #define MPI2_PHYSDISK0_STATUS_FLAG_OCE_TARGET (0x00000020)
  1211. #define MPI2_PHYSDISK0_STATUS_FLAG_WRITE_CACHE_ENABLED (0x00000010)
  1212. #define MPI2_PHYSDISK0_STATUS_FLAG_OPTIMAL_PREVIOUS (0x00000000)
  1213. #define MPI2_PHYSDISK0_STATUS_FLAG_NOT_OPTIMAL_PREVIOUS (0x00000008)
  1214. #define MPI2_PHYSDISK0_STATUS_FLAG_INACTIVE_VOLUME (0x00000004)
  1215. #define MPI2_PHYSDISK0_STATUS_FLAG_QUIESCED (0x00000002)
  1216. #define MPI2_PHYSDISK0_STATUS_FLAG_OUT_OF_SYNC (0x00000001)
  1217. /* RAID Physical Disk Page 1 */
  1218. /*
  1219. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  1220. * one and check Header.PageLength or NumPhysDiskPaths at runtime.
  1221. */
  1222. #ifndef MPI2_RAID_PHYS_DISK1_PATH_MAX
  1223. #define MPI2_RAID_PHYS_DISK1_PATH_MAX (1)
  1224. #endif
  1225. typedef struct _MPI2_RAIDPHYSDISK1_PATH
  1226. {
  1227. U16 DevHandle; /* 0x00 */
  1228. U16 Reserved1; /* 0x02 */
  1229. U64 WWID; /* 0x04 */
  1230. U64 OwnerWWID; /* 0x0C */
  1231. U8 OwnerIdentifier; /* 0x14 */
  1232. U8 Reserved2; /* 0x15 */
  1233. U16 Flags; /* 0x16 */
  1234. } MPI2_RAIDPHYSDISK1_PATH, MPI2_POINTER PTR_MPI2_RAIDPHYSDISK1_PATH,
  1235. Mpi2RaidPhysDisk1Path_t, MPI2_POINTER pMpi2RaidPhysDisk1Path_t;
  1236. /* RAID Physical Disk Page 1 Physical Disk Path Flags field defines */
  1237. #define MPI2_RAID_PHYSDISK1_FLAG_PRIMARY (0x0004)
  1238. #define MPI2_RAID_PHYSDISK1_FLAG_BROKEN (0x0002)
  1239. #define MPI2_RAID_PHYSDISK1_FLAG_INVALID (0x0001)
  1240. typedef struct _MPI2_CONFIG_PAGE_RD_PDISK_1
  1241. {
  1242. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  1243. U8 NumPhysDiskPaths; /* 0x04 */
  1244. U8 PhysDiskNum; /* 0x05 */
  1245. U16 Reserved1; /* 0x06 */
  1246. U32 Reserved2; /* 0x08 */
  1247. MPI2_RAIDPHYSDISK1_PATH PhysicalDiskPath[MPI2_RAID_PHYS_DISK1_PATH_MAX];/* 0x0C */
  1248. } MPI2_CONFIG_PAGE_RD_PDISK_1,
  1249. MPI2_POINTER PTR_MPI2_CONFIG_PAGE_RD_PDISK_1,
  1250. Mpi2RaidPhysDiskPage1_t, MPI2_POINTER pMpi2RaidPhysDiskPage1_t;
  1251. #define MPI2_RAIDPHYSDISKPAGE1_PAGEVERSION (0x02)
  1252. /****************************************************************************
  1253. * values for fields used by several types of SAS Config Pages
  1254. ****************************************************************************/
  1255. /* values for NegotiatedLinkRates fields */
  1256. #define MPI2_SAS_NEG_LINK_RATE_MASK_LOGICAL (0xF0)
  1257. #define MPI2_SAS_NEG_LINK_RATE_SHIFT_LOGICAL (4)
  1258. #define MPI2_SAS_NEG_LINK_RATE_MASK_PHYSICAL (0x0F)
  1259. /* link rates used for Negotiated Physical and Logical Link Rate */
  1260. #define MPI2_SAS_NEG_LINK_RATE_UNKNOWN_LINK_RATE (0x00)
  1261. #define MPI2_SAS_NEG_LINK_RATE_PHY_DISABLED (0x01)
  1262. #define MPI2_SAS_NEG_LINK_RATE_NEGOTIATION_FAILED (0x02)
  1263. #define MPI2_SAS_NEG_LINK_RATE_SATA_OOB_COMPLETE (0x03)
  1264. #define MPI2_SAS_NEG_LINK_RATE_PORT_SELECTOR (0x04)
  1265. #define MPI2_SAS_NEG_LINK_RATE_SMP_RESET_IN_PROGRESS (0x05)
  1266. #define MPI2_SAS_NEG_LINK_RATE_1_5 (0x08)
  1267. #define MPI2_SAS_NEG_LINK_RATE_3_0 (0x09)
  1268. #define MPI2_SAS_NEG_LINK_RATE_6_0 (0x0A)
  1269. /* values for AttachedPhyInfo fields */
  1270. #define MPI2_SAS_APHYINFO_INSIDE_ZPSDS_PERSISTENT (0x00000040)
  1271. #define MPI2_SAS_APHYINFO_REQUESTED_INSIDE_ZPSDS (0x00000020)
  1272. #define MPI2_SAS_APHYINFO_BREAK_REPLY_CAPABLE (0x00000010)
  1273. #define MPI2_SAS_APHYINFO_REASON_MASK (0x0000000F)
  1274. #define MPI2_SAS_APHYINFO_REASON_UNKNOWN (0x00000000)
  1275. #define MPI2_SAS_APHYINFO_REASON_POWER_ON (0x00000001)
  1276. #define MPI2_SAS_APHYINFO_REASON_HARD_RESET (0x00000002)
  1277. #define MPI2_SAS_APHYINFO_REASON_SMP_PHY_CONTROL (0x00000003)
  1278. #define MPI2_SAS_APHYINFO_REASON_LOSS_OF_SYNC (0x00000004)
  1279. #define MPI2_SAS_APHYINFO_REASON_MULTIPLEXING_SEQ (0x00000005)
  1280. #define MPI2_SAS_APHYINFO_REASON_IT_NEXUS_LOSS_TIMER (0x00000006)
  1281. #define MPI2_SAS_APHYINFO_REASON_BREAK_TIMEOUT (0x00000007)
  1282. #define MPI2_SAS_APHYINFO_REASON_PHY_TEST_STOPPED (0x00000008)
  1283. /* values for PhyInfo fields */
  1284. #define MPI2_SAS_PHYINFO_PHY_VACANT (0x80000000)
  1285. #define MPI2_SAS_PHYINFO_PHY_POWER_CONDITION_MASK (0x18000000)
  1286. #define MPI2_SAS_PHYINFO_PHY_POWER_ACTIVE (0x00000000)
  1287. #define MPI2_SAS_PHYINFO_PHY_POWER_PARTIAL (0x08000000)
  1288. #define MPI2_SAS_PHYINFO_PHY_POWER_SLUMBER (0x10000000)
  1289. #define MPI2_SAS_PHYINFO_CHANGED_REQ_INSIDE_ZPSDS (0x04000000)
  1290. #define MPI2_SAS_PHYINFO_INSIDE_ZPSDS_PERSISTENT (0x02000000)
  1291. #define MPI2_SAS_PHYINFO_REQ_INSIDE_ZPSDS (0x01000000)
  1292. #define MPI2_SAS_PHYINFO_ZONE_GROUP_PERSISTENT (0x00400000)
  1293. #define MPI2_SAS_PHYINFO_INSIDE_ZPSDS (0x00200000)
  1294. #define MPI2_SAS_PHYINFO_ZONING_ENABLED (0x00100000)
  1295. #define MPI2_SAS_PHYINFO_REASON_MASK (0x000F0000)
  1296. #define MPI2_SAS_PHYINFO_REASON_UNKNOWN (0x00000000)
  1297. #define MPI2_SAS_PHYINFO_REASON_POWER_ON (0x00010000)
  1298. #define MPI2_SAS_PHYINFO_REASON_HARD_RESET (0x00020000)
  1299. #define MPI2_SAS_PHYINFO_REASON_SMP_PHY_CONTROL (0x00030000)
  1300. #define MPI2_SAS_PHYINFO_REASON_LOSS_OF_SYNC (0x00040000)
  1301. #define MPI2_SAS_PHYINFO_REASON_MULTIPLEXING_SEQ (0x00050000)
  1302. #define MPI2_SAS_PHYINFO_REASON_IT_NEXUS_LOSS_TIMER (0x00060000)
  1303. #define MPI2_SAS_PHYINFO_REASON_BREAK_TIMEOUT (0x00070000)
  1304. #define MPI2_SAS_PHYINFO_REASON_PHY_TEST_STOPPED (0x00080000)
  1305. #define MPI2_SAS_PHYINFO_MULTIPLEXING_SUPPORTED (0x00008000)
  1306. #define MPI2_SAS_PHYINFO_SATA_PORT_ACTIVE (0x00004000)
  1307. #define MPI2_SAS_PHYINFO_SATA_PORT_SELECTOR_PRESENT (0x00002000)
  1308. #define MPI2_SAS_PHYINFO_VIRTUAL_PHY (0x00001000)
  1309. #define MPI2_SAS_PHYINFO_MASK_PARTIAL_PATHWAY_TIME (0x00000F00)
  1310. #define MPI2_SAS_PHYINFO_SHIFT_PARTIAL_PATHWAY_TIME (8)
  1311. #define MPI2_SAS_PHYINFO_MASK_ROUTING_ATTRIBUTE (0x000000F0)
  1312. #define MPI2_SAS_PHYINFO_DIRECT_ROUTING (0x00000000)
  1313. #define MPI2_SAS_PHYINFO_SUBTRACTIVE_ROUTING (0x00000010)
  1314. #define MPI2_SAS_PHYINFO_TABLE_ROUTING (0x00000020)
  1315. /* values for SAS ProgrammedLinkRate fields */
  1316. #define MPI2_SAS_PRATE_MAX_RATE_MASK (0xF0)
  1317. #define MPI2_SAS_PRATE_MAX_RATE_NOT_PROGRAMMABLE (0x00)
  1318. #define MPI2_SAS_PRATE_MAX_RATE_1_5 (0x80)
  1319. #define MPI2_SAS_PRATE_MAX_RATE_3_0 (0x90)
  1320. #define MPI2_SAS_PRATE_MAX_RATE_6_0 (0xA0)
  1321. #define MPI2_SAS_PRATE_MIN_RATE_MASK (0x0F)
  1322. #define MPI2_SAS_PRATE_MIN_RATE_NOT_PROGRAMMABLE (0x00)
  1323. #define MPI2_SAS_PRATE_MIN_RATE_1_5 (0x08)
  1324. #define MPI2_SAS_PRATE_MIN_RATE_3_0 (0x09)
  1325. #define MPI2_SAS_PRATE_MIN_RATE_6_0 (0x0A)
  1326. /* values for SAS HwLinkRate fields */
  1327. #define MPI2_SAS_HWRATE_MAX_RATE_MASK (0xF0)
  1328. #define MPI2_SAS_HWRATE_MAX_RATE_1_5 (0x80)
  1329. #define MPI2_SAS_HWRATE_MAX_RATE_3_0 (0x90)
  1330. #define MPI2_SAS_HWRATE_MAX_RATE_6_0 (0xA0)
  1331. #define MPI2_SAS_HWRATE_MIN_RATE_MASK (0x0F)
  1332. #define MPI2_SAS_HWRATE_MIN_RATE_1_5 (0x08)
  1333. #define MPI2_SAS_HWRATE_MIN_RATE_3_0 (0x09)
  1334. #define MPI2_SAS_HWRATE_MIN_RATE_6_0 (0x0A)
  1335. /****************************************************************************
  1336. * SAS IO Unit Config Pages
  1337. ****************************************************************************/
  1338. /* SAS IO Unit Page 0 */
  1339. typedef struct _MPI2_SAS_IO_UNIT0_PHY_DATA
  1340. {
  1341. U8 Port; /* 0x00 */
  1342. U8 PortFlags; /* 0x01 */
  1343. U8 PhyFlags; /* 0x02 */
  1344. U8 NegotiatedLinkRate; /* 0x03 */
  1345. U32 ControllerPhyDeviceInfo;/* 0x04 */
  1346. U16 AttachedDevHandle; /* 0x08 */
  1347. U16 ControllerDevHandle; /* 0x0A */
  1348. U32 DiscoveryStatus; /* 0x0C */
  1349. U32 Reserved; /* 0x10 */
  1350. } MPI2_SAS_IO_UNIT0_PHY_DATA, MPI2_POINTER PTR_MPI2_SAS_IO_UNIT0_PHY_DATA,
  1351. Mpi2SasIOUnit0PhyData_t, MPI2_POINTER pMpi2SasIOUnit0PhyData_t;
  1352. /*
  1353. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  1354. * one and check Header.ExtPageLength or NumPhys at runtime.
  1355. */
  1356. #ifndef MPI2_SAS_IOUNIT0_PHY_MAX
  1357. #define MPI2_SAS_IOUNIT0_PHY_MAX (1)
  1358. #endif
  1359. typedef struct _MPI2_CONFIG_PAGE_SASIOUNIT_0
  1360. {
  1361. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /* 0x00 */
  1362. U32 Reserved1; /* 0x08 */
  1363. U8 NumPhys; /* 0x0C */
  1364. U8 Reserved2; /* 0x0D */
  1365. U16 Reserved3; /* 0x0E */
  1366. MPI2_SAS_IO_UNIT0_PHY_DATA PhyData[MPI2_SAS_IOUNIT0_PHY_MAX]; /* 0x10 */
  1367. } MPI2_CONFIG_PAGE_SASIOUNIT_0,
  1368. MPI2_POINTER PTR_MPI2_CONFIG_PAGE_SASIOUNIT_0,
  1369. Mpi2SasIOUnitPage0_t, MPI2_POINTER pMpi2SasIOUnitPage0_t;
  1370. #define MPI2_SASIOUNITPAGE0_PAGEVERSION (0x05)
  1371. /* values for SAS IO Unit Page 0 PortFlags */
  1372. #define MPI2_SASIOUNIT0_PORTFLAGS_DISCOVERY_IN_PROGRESS (0x08)
  1373. #define MPI2_SASIOUNIT0_PORTFLAGS_AUTO_PORT_CONFIG (0x01)
  1374. /* values for SAS IO Unit Page 0 PhyFlags */
  1375. #define MPI2_SASIOUNIT0_PHYFLAGS_ZONING_ENABLED (0x10)
  1376. #define MPI2_SASIOUNIT0_PHYFLAGS_PHY_DISABLED (0x08)
  1377. /* use MPI2_SAS_NEG_LINK_RATE_ defines for the NegotiatedLinkRate field */
  1378. /* see mpi2_sas.h for values for SAS IO Unit Page 0 ControllerPhyDeviceInfo values */
  1379. /* values for SAS IO Unit Page 0 DiscoveryStatus */
  1380. #define MPI2_SASIOUNIT0_DS_MAX_ENCLOSURES_EXCEED (0x80000000)
  1381. #define MPI2_SASIOUNIT0_DS_MAX_EXPANDERS_EXCEED (0x40000000)
  1382. #define MPI2_SASIOUNIT0_DS_MAX_DEVICES_EXCEED (0x20000000)
  1383. #define MPI2_SASIOUNIT0_DS_MAX_TOPO_PHYS_EXCEED (0x10000000)
  1384. #define MPI2_SASIOUNIT0_DS_DOWNSTREAM_INITIATOR (0x08000000)
  1385. #define MPI2_SASIOUNIT0_DS_MULTI_SUBTRACTIVE_SUBTRACTIVE (0x00008000)
  1386. #define MPI2_SASIOUNIT0_DS_EXP_MULTI_SUBTRACTIVE (0x00004000)
  1387. #define MPI2_SASIOUNIT0_DS_MULTI_PORT_DOMAIN (0x00002000)
  1388. #define MPI2_SASIOUNIT0_DS_TABLE_TO_SUBTRACTIVE_LINK (0x00001000)
  1389. #define MPI2_SASIOUNIT0_DS_UNSUPPORTED_DEVICE (0x00000800)
  1390. #define MPI2_SASIOUNIT0_DS_TABLE_LINK (0x00000400)
  1391. #define MPI2_SASIOUNIT0_DS_SUBTRACTIVE_LINK (0x00000200)
  1392. #define MPI2_SASIOUNIT0_DS_SMP_CRC_ERROR (0x00000100)
  1393. #define MPI2_SASIOUNIT0_DS_SMP_FUNCTION_FAILED (0x00000080)
  1394. #define MPI2_SASIOUNIT0_DS_INDEX_NOT_EXIST (0x00000040)
  1395. #define MPI2_SASIOUNIT0_DS_OUT_ROUTE_ENTRIES (0x00000020)
  1396. #define MPI2_SASIOUNIT0_DS_SMP_TIMEOUT (0x00000010)
  1397. #define MPI2_SASIOUNIT0_DS_MULTIPLE_PORTS (0x00000004)
  1398. #define MPI2_SASIOUNIT0_DS_UNADDRESSABLE_DEVICE (0x00000002)
  1399. #define MPI2_SASIOUNIT0_DS_LOOP_DETECTED (0x00000001)
  1400. /* SAS IO Unit Page 1 */
  1401. typedef struct _MPI2_SAS_IO_UNIT1_PHY_DATA
  1402. {
  1403. U8 Port; /* 0x00 */
  1404. U8 PortFlags; /* 0x01 */
  1405. U8 PhyFlags; /* 0x02 */
  1406. U8 MaxMinLinkRate; /* 0x03 */
  1407. U32 ControllerPhyDeviceInfo; /* 0x04 */
  1408. U16 MaxTargetPortConnectTime; /* 0x08 */
  1409. U16 Reserved1; /* 0x0A */
  1410. } MPI2_SAS_IO_UNIT1_PHY_DATA, MPI2_POINTER PTR_MPI2_SAS_IO_UNIT1_PHY_DATA,
  1411. Mpi2SasIOUnit1PhyData_t, MPI2_POINTER pMpi2SasIOUnit1PhyData_t;
  1412. /*
  1413. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  1414. * one and check Header.ExtPageLength or NumPhys at runtime.
  1415. */
  1416. #ifndef MPI2_SAS_IOUNIT1_PHY_MAX
  1417. #define MPI2_SAS_IOUNIT1_PHY_MAX (1)
  1418. #endif
  1419. typedef struct _MPI2_CONFIG_PAGE_SASIOUNIT_1
  1420. {
  1421. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /* 0x00 */
  1422. U16 ControlFlags; /* 0x08 */
  1423. U16 SASNarrowMaxQueueDepth; /* 0x0A */
  1424. U16 AdditionalControlFlags; /* 0x0C */
  1425. U16 SASWideMaxQueueDepth; /* 0x0E */
  1426. U8 NumPhys; /* 0x10 */
  1427. U8 SATAMaxQDepth; /* 0x11 */
  1428. U8 ReportDeviceMissingDelay; /* 0x12 */
  1429. U8 IODeviceMissingDelay; /* 0x13 */
  1430. MPI2_SAS_IO_UNIT1_PHY_DATA PhyData[MPI2_SAS_IOUNIT1_PHY_MAX]; /* 0x14 */
  1431. } MPI2_CONFIG_PAGE_SASIOUNIT_1,
  1432. MPI2_POINTER PTR_MPI2_CONFIG_PAGE_SASIOUNIT_1,
  1433. Mpi2SasIOUnitPage1_t, MPI2_POINTER pMpi2SasIOUnitPage1_t;
  1434. #define MPI2_SASIOUNITPAGE1_PAGEVERSION (0x09)
  1435. /* values for SAS IO Unit Page 1 ControlFlags */
  1436. #define MPI2_SASIOUNIT1_CONTROL_DEVICE_SELF_TEST (0x8000)
  1437. #define MPI2_SASIOUNIT1_CONTROL_SATA_3_0_MAX (0x4000)
  1438. #define MPI2_SASIOUNIT1_CONTROL_SATA_1_5_MAX (0x2000)
  1439. #define MPI2_SASIOUNIT1_CONTROL_SATA_SW_PRESERVE (0x1000)
  1440. #define MPI2_SASIOUNIT1_CONTROL_MASK_DEV_SUPPORT (0x0600)
  1441. #define MPI2_SASIOUNIT1_CONTROL_SHIFT_DEV_SUPPORT (9)
  1442. #define MPI2_SASIOUNIT1_CONTROL_DEV_SUPPORT_BOTH (0x0)
  1443. #define MPI2_SASIOUNIT1_CONTROL_DEV_SAS_SUPPORT (0x1)
  1444. #define MPI2_SASIOUNIT1_CONTROL_DEV_SATA_SUPPORT (0x2)
  1445. #define MPI2_SASIOUNIT1_CONTROL_SATA_48BIT_LBA_REQUIRED (0x0080)
  1446. #define MPI2_SASIOUNIT1_CONTROL_SATA_SMART_REQUIRED (0x0040)
  1447. #define MPI2_SASIOUNIT1_CONTROL_SATA_NCQ_REQUIRED (0x0020)
  1448. #define MPI2_SASIOUNIT1_CONTROL_SATA_FUA_REQUIRED (0x0010)
  1449. #define MPI2_SASIOUNIT1_CONTROL_TABLE_SUBTRACTIVE_ILLEGAL (0x0008)
  1450. #define MPI2_SASIOUNIT1_CONTROL_SUBTRACTIVE_ILLEGAL (0x0004)
  1451. #define MPI2_SASIOUNIT1_CONTROL_FIRST_LVL_DISC_ONLY (0x0002)
  1452. #define MPI2_SASIOUNIT1_CONTROL_CLEAR_AFFILIATION (0x0001)
  1453. /* values for SAS IO Unit Page 1 AdditionalControlFlags */
  1454. #define MPI2_SASIOUNIT1_ACONTROL_MULTI_PORT_DOMAIN_ILLEGAL (0x0080)
  1455. #define MPI2_SASIOUNIT1_ACONTROL_SATA_ASYNCHROUNOUS_NOTIFICATION (0x0040)
  1456. #define MPI2_SASIOUNIT1_ACONTROL_INVALID_TOPOLOGY_CORRECTION (0x0020)
  1457. #define MPI2_SASIOUNIT1_ACONTROL_PORT_ENABLE_ONLY_SATA_LINK_RESET (0x0010)
  1458. #define MPI2_SASIOUNIT1_ACONTROL_OTHER_AFFILIATION_SATA_LINK_RESET (0x0008)
  1459. #define MPI2_SASIOUNIT1_ACONTROL_SELF_AFFILIATION_SATA_LINK_RESET (0x0004)
  1460. #define MPI2_SASIOUNIT1_ACONTROL_NO_AFFILIATION_SATA_LINK_RESET (0x0002)
  1461. #define MPI2_SASIOUNIT1_ACONTROL_ALLOW_TABLE_TO_TABLE (0x0001)
  1462. /* defines for SAS IO Unit Page 1 ReportDeviceMissingDelay */
  1463. #define MPI2_SASIOUNIT1_REPORT_MISSING_TIMEOUT_MASK (0x7F)
  1464. #define MPI2_SASIOUNIT1_REPORT_MISSING_UNIT_16 (0x80)
  1465. /* values for SAS IO Unit Page 1 PortFlags */
  1466. #define MPI2_SASIOUNIT1_PORT_FLAGS_AUTO_PORT_CONFIG (0x01)
  1467. /* values for SAS IO Unit Page 1 PhyFlags */
  1468. #define MPI2_SASIOUNIT1_PHYFLAGS_ZONING_ENABLE (0x10)
  1469. #define MPI2_SASIOUNIT1_PHYFLAGS_PHY_DISABLE (0x08)
  1470. /* values for SAS IO Unit Page 1 MaxMinLinkRate */
  1471. #define MPI2_SASIOUNIT1_MAX_RATE_MASK (0xF0)
  1472. #define MPI2_SASIOUNIT1_MAX_RATE_1_5 (0x80)
  1473. #define MPI2_SASIOUNIT1_MAX_RATE_3_0 (0x90)
  1474. #define MPI2_SASIOUNIT1_MAX_RATE_6_0 (0xA0)
  1475. #define MPI2_SASIOUNIT1_MIN_RATE_MASK (0x0F)
  1476. #define MPI2_SASIOUNIT1_MIN_RATE_1_5 (0x08)
  1477. #define MPI2_SASIOUNIT1_MIN_RATE_3_0 (0x09)
  1478. #define MPI2_SASIOUNIT1_MIN_RATE_6_0 (0x0A)
  1479. /* see mpi2_sas.h for values for SAS IO Unit Page 1 ControllerPhyDeviceInfo values */
  1480. /* SAS IO Unit Page 4 */
  1481. typedef struct _MPI2_SAS_IOUNIT4_SPINUP_GROUP
  1482. {
  1483. U8 MaxTargetSpinup; /* 0x00 */
  1484. U8 SpinupDelay; /* 0x01 */
  1485. U16 Reserved1; /* 0x02 */
  1486. } MPI2_SAS_IOUNIT4_SPINUP_GROUP, MPI2_POINTER PTR_MPI2_SAS_IOUNIT4_SPINUP_GROUP,
  1487. Mpi2SasIOUnit4SpinupGroup_t, MPI2_POINTER pMpi2SasIOUnit4SpinupGroup_t;
  1488. /*
  1489. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  1490. * four and check Header.ExtPageLength or NumPhys at runtime.
  1491. */
  1492. #ifndef MPI2_SAS_IOUNIT4_PHY_MAX
  1493. #define MPI2_SAS_IOUNIT4_PHY_MAX (4)
  1494. #endif
  1495. typedef struct _MPI2_CONFIG_PAGE_SASIOUNIT_4
  1496. {
  1497. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /* 0x00 */
  1498. MPI2_SAS_IOUNIT4_SPINUP_GROUP SpinupGroupParameters[4]; /* 0x08 */
  1499. U32 Reserved1; /* 0x18 */
  1500. U32 Reserved2; /* 0x1C */
  1501. U32 Reserved3; /* 0x20 */
  1502. U8 BootDeviceWaitTime; /* 0x24 */
  1503. U8 Reserved4; /* 0x25 */
  1504. U16 Reserved5; /* 0x26 */
  1505. U8 NumPhys; /* 0x28 */
  1506. U8 PEInitialSpinupDelay; /* 0x29 */
  1507. U8 PEReplyDelay; /* 0x2A */
  1508. U8 Flags; /* 0x2B */
  1509. U8 PHY[MPI2_SAS_IOUNIT4_PHY_MAX]; /* 0x2C */
  1510. } MPI2_CONFIG_PAGE_SASIOUNIT_4,
  1511. MPI2_POINTER PTR_MPI2_CONFIG_PAGE_SASIOUNIT_4,
  1512. Mpi2SasIOUnitPage4_t, MPI2_POINTER pMpi2SasIOUnitPage4_t;
  1513. #define MPI2_SASIOUNITPAGE4_PAGEVERSION (0x02)
  1514. /* defines for Flags field */
  1515. #define MPI2_SASIOUNIT4_FLAGS_AUTO_PORTENABLE (0x01)
  1516. /* defines for PHY field */
  1517. #define MPI2_SASIOUNIT4_PHY_SPINUP_GROUP_MASK (0x03)
  1518. /* SAS IO Unit Page 5 */
  1519. typedef struct _MPI2_SAS_IO_UNIT5_PHY_PM_SETTINGS {
  1520. U8 ControlFlags; /* 0x00 */
  1521. U8 Reserved1; /* 0x01 */
  1522. U16 InactivityTimerExponent; /* 0x02 */
  1523. U8 SATAPartialTimeout; /* 0x04 */
  1524. U8 Reserved2; /* 0x05 */
  1525. U8 SATASlumberTimeout; /* 0x06 */
  1526. U8 Reserved3; /* 0x07 */
  1527. U8 SASPartialTimeout; /* 0x08 */
  1528. U8 Reserved4; /* 0x09 */
  1529. U8 SASSlumberTimeout; /* 0x0A */
  1530. U8 Reserved5; /* 0x0B */
  1531. } MPI2_SAS_IO_UNIT5_PHY_PM_SETTINGS,
  1532. MPI2_POINTER PTR_MPI2_SAS_IO_UNIT5_PHY_PM_SETTINGS,
  1533. Mpi2SasIOUnit5PhyPmSettings_t, MPI2_POINTER pMpi2SasIOUnit5PhyPmSettings_t;
  1534. /* defines for ControlFlags field */
  1535. #define MPI2_SASIOUNIT5_CONTROL_SAS_SLUMBER_ENABLE (0x08)
  1536. #define MPI2_SASIOUNIT5_CONTROL_SAS_PARTIAL_ENABLE (0x04)
  1537. #define MPI2_SASIOUNIT5_CONTROL_SATA_SLUMBER_ENABLE (0x02)
  1538. #define MPI2_SASIOUNIT5_CONTROL_SATA_PARTIAL_ENABLE (0x01)
  1539. /* defines for InactivityTimerExponent field */
  1540. #define MPI2_SASIOUNIT5_ITE_MASK_SAS_SLUMBER (0x7000)
  1541. #define MPI2_SASIOUNIT5_ITE_SHIFT_SAS_SLUMBER (12)
  1542. #define MPI2_SASIOUNIT5_ITE_MASK_SAS_PARTIAL (0x0700)
  1543. #define MPI2_SASIOUNIT5_ITE_SHIFT_SAS_PARTIAL (8)
  1544. #define MPI2_SASIOUNIT5_ITE_MASK_SATA_SLUMBER (0x0070)
  1545. #define MPI2_SASIOUNIT5_ITE_SHIFT_SATA_SLUMBER (4)
  1546. #define MPI2_SASIOUNIT5_ITE_MASK_SATA_PARTIAL (0x0007)
  1547. #define MPI2_SASIOUNIT5_ITE_SHIFT_SATA_PARTIAL (0)
  1548. #define MPI2_SASIOUNIT5_ITE_TEN_SECONDS (7)
  1549. #define MPI2_SASIOUNIT5_ITE_ONE_SECOND (6)
  1550. #define MPI2_SASIOUNIT5_ITE_HUNDRED_MILLISECONDS (5)
  1551. #define MPI2_SASIOUNIT5_ITE_TEN_MILLISECONDS (4)
  1552. #define MPI2_SASIOUNIT5_ITE_ONE_MILLISECOND (3)
  1553. #define MPI2_SASIOUNIT5_ITE_HUNDRED_MICROSECONDS (2)
  1554. #define MPI2_SASIOUNIT5_ITE_TEN_MICROSECONDS (1)
  1555. #define MPI2_SASIOUNIT5_ITE_ONE_MICROSECOND (0)
  1556. /*
  1557. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  1558. * one and check Header.ExtPageLength or NumPhys at runtime.
  1559. */
  1560. #ifndef MPI2_SAS_IOUNIT5_PHY_MAX
  1561. #define MPI2_SAS_IOUNIT5_PHY_MAX (1)
  1562. #endif
  1563. typedef struct _MPI2_CONFIG_PAGE_SASIOUNIT_5 {
  1564. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /* 0x00 */
  1565. U8 NumPhys; /* 0x08 */
  1566. U8 Reserved1; /* 0x09 */
  1567. U16 Reserved2; /* 0x0A */
  1568. U32 Reserved3; /* 0x0C */
  1569. MPI2_SAS_IO_UNIT5_PHY_PM_SETTINGS SASPhyPowerManagementSettings
  1570. [MPI2_SAS_IOUNIT5_PHY_MAX]; /* 0x10 */
  1571. } MPI2_CONFIG_PAGE_SASIOUNIT_5,
  1572. MPI2_POINTER PTR_MPI2_CONFIG_PAGE_SASIOUNIT_5,
  1573. Mpi2SasIOUnitPage5_t, MPI2_POINTER pMpi2SasIOUnitPage5_t;
  1574. #define MPI2_SASIOUNITPAGE5_PAGEVERSION (0x00)
  1575. /****************************************************************************
  1576. * SAS Expander Config Pages
  1577. ****************************************************************************/
  1578. /* SAS Expander Page 0 */
  1579. typedef struct _MPI2_CONFIG_PAGE_EXPANDER_0
  1580. {
  1581. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /* 0x00 */
  1582. U8 PhysicalPort; /* 0x08 */
  1583. U8 ReportGenLength; /* 0x09 */
  1584. U16 EnclosureHandle; /* 0x0A */
  1585. U64 SASAddress; /* 0x0C */
  1586. U32 DiscoveryStatus; /* 0x14 */
  1587. U16 DevHandle; /* 0x18 */
  1588. U16 ParentDevHandle; /* 0x1A */
  1589. U16 ExpanderChangeCount; /* 0x1C */
  1590. U16 ExpanderRouteIndexes; /* 0x1E */
  1591. U8 NumPhys; /* 0x20 */
  1592. U8 SASLevel; /* 0x21 */
  1593. U16 Flags; /* 0x22 */
  1594. U16 STPBusInactivityTimeLimit; /* 0x24 */
  1595. U16 STPMaxConnectTimeLimit; /* 0x26 */
  1596. U16 STP_SMP_NexusLossTime; /* 0x28 */
  1597. U16 MaxNumRoutedSasAddresses; /* 0x2A */
  1598. U64 ActiveZoneManagerSASAddress;/* 0x2C */
  1599. U16 ZoneLockInactivityLimit; /* 0x34 */
  1600. U16 Reserved1; /* 0x36 */
  1601. U8 TimeToReducedFunc; /* 0x38 */
  1602. U8 InitialTimeToReducedFunc; /* 0x39 */
  1603. U8 MaxReducedFuncTime; /* 0x3A */
  1604. U8 Reserved2; /* 0x3B */
  1605. } MPI2_CONFIG_PAGE_EXPANDER_0, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_EXPANDER_0,
  1606. Mpi2ExpanderPage0_t, MPI2_POINTER pMpi2ExpanderPage0_t;
  1607. #define MPI2_SASEXPANDER0_PAGEVERSION (0x06)
  1608. /* values for SAS Expander Page 0 DiscoveryStatus field */
  1609. #define MPI2_SAS_EXPANDER0_DS_MAX_ENCLOSURES_EXCEED (0x80000000)
  1610. #define MPI2_SAS_EXPANDER0_DS_MAX_EXPANDERS_EXCEED (0x40000000)
  1611. #define MPI2_SAS_EXPANDER0_DS_MAX_DEVICES_EXCEED (0x20000000)
  1612. #define MPI2_SAS_EXPANDER0_DS_MAX_TOPO_PHYS_EXCEED (0x10000000)
  1613. #define MPI2_SAS_EXPANDER0_DS_DOWNSTREAM_INITIATOR (0x08000000)
  1614. #define MPI2_SAS_EXPANDER0_DS_MULTI_SUBTRACTIVE_SUBTRACTIVE (0x00008000)
  1615. #define MPI2_SAS_EXPANDER0_DS_EXP_MULTI_SUBTRACTIVE (0x00004000)
  1616. #define MPI2_SAS_EXPANDER0_DS_MULTI_PORT_DOMAIN (0x00002000)
  1617. #define MPI2_SAS_EXPANDER0_DS_TABLE_TO_SUBTRACTIVE_LINK (0x00001000)
  1618. #define MPI2_SAS_EXPANDER0_DS_UNSUPPORTED_DEVICE (0x00000800)
  1619. #define MPI2_SAS_EXPANDER0_DS_TABLE_LINK (0x00000400)
  1620. #define MPI2_SAS_EXPANDER0_DS_SUBTRACTIVE_LINK (0x00000200)
  1621. #define MPI2_SAS_EXPANDER0_DS_SMP_CRC_ERROR (0x00000100)
  1622. #define MPI2_SAS_EXPANDER0_DS_SMP_FUNCTION_FAILED (0x00000080)
  1623. #define MPI2_SAS_EXPANDER0_DS_INDEX_NOT_EXIST (0x00000040)
  1624. #define MPI2_SAS_EXPANDER0_DS_OUT_ROUTE_ENTRIES (0x00000020)
  1625. #define MPI2_SAS_EXPANDER0_DS_SMP_TIMEOUT (0x00000010)
  1626. #define MPI2_SAS_EXPANDER0_DS_MULTIPLE_PORTS (0x00000004)
  1627. #define MPI2_SAS_EXPANDER0_DS_UNADDRESSABLE_DEVICE (0x00000002)
  1628. #define MPI2_SAS_EXPANDER0_DS_LOOP_DETECTED (0x00000001)
  1629. /* values for SAS Expander Page 0 Flags field */
  1630. #define MPI2_SAS_EXPANDER0_FLAGS_REDUCED_FUNCTIONALITY (0x2000)
  1631. #define MPI2_SAS_EXPANDER0_FLAGS_ZONE_LOCKED (0x1000)
  1632. #define MPI2_SAS_EXPANDER0_FLAGS_SUPPORTED_PHYSICAL_PRES (0x0800)
  1633. #define MPI2_SAS_EXPANDER0_FLAGS_ASSERTED_PHYSICAL_PRES (0x0400)
  1634. #define MPI2_SAS_EXPANDER0_FLAGS_ZONING_SUPPORT (0x0200)
  1635. #define MPI2_SAS_EXPANDER0_FLAGS_ENABLED_ZONING (0x0100)
  1636. #define MPI2_SAS_EXPANDER0_FLAGS_TABLE_TO_TABLE_SUPPORT (0x0080)
  1637. #define MPI2_SAS_EXPANDER0_FLAGS_CONNECTOR_END_DEVICE (0x0010)
  1638. #define MPI2_SAS_EXPANDER0_FLAGS_OTHERS_CONFIG (0x0004)
  1639. #define MPI2_SAS_EXPANDER0_FLAGS_CONFIG_IN_PROGRESS (0x0002)
  1640. #define MPI2_SAS_EXPANDER0_FLAGS_ROUTE_TABLE_CONFIG (0x0001)
  1641. /* SAS Expander Page 1 */
  1642. typedef struct _MPI2_CONFIG_PAGE_EXPANDER_1
  1643. {
  1644. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /* 0x00 */
  1645. U8 PhysicalPort; /* 0x08 */
  1646. U8 Reserved1; /* 0x09 */
  1647. U16 Reserved2; /* 0x0A */
  1648. U8 NumPhys; /* 0x0C */
  1649. U8 Phy; /* 0x0D */
  1650. U16 NumTableEntriesProgrammed; /* 0x0E */
  1651. U8 ProgrammedLinkRate; /* 0x10 */
  1652. U8 HwLinkRate; /* 0x11 */
  1653. U16 AttachedDevHandle; /* 0x12 */
  1654. U32 PhyInfo; /* 0x14 */
  1655. U32 AttachedDeviceInfo; /* 0x18 */
  1656. U16 ExpanderDevHandle; /* 0x1C */
  1657. U8 ChangeCount; /* 0x1E */
  1658. U8 NegotiatedLinkRate; /* 0x1F */
  1659. U8 PhyIdentifier; /* 0x20 */
  1660. U8 AttachedPhyIdentifier; /* 0x21 */
  1661. U8 Reserved3; /* 0x22 */
  1662. U8 DiscoveryInfo; /* 0x23 */
  1663. U32 AttachedPhyInfo; /* 0x24 */
  1664. U8 ZoneGroup; /* 0x28 */
  1665. U8 SelfConfigStatus; /* 0x29 */
  1666. U16 Reserved4; /* 0x2A */
  1667. } MPI2_CONFIG_PAGE_EXPANDER_1, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_EXPANDER_1,
  1668. Mpi2ExpanderPage1_t, MPI2_POINTER pMpi2ExpanderPage1_t;
  1669. #define MPI2_SASEXPANDER1_PAGEVERSION (0x02)
  1670. /* use MPI2_SAS_PRATE_ defines for the ProgrammedLinkRate field */
  1671. /* use MPI2_SAS_HWRATE_ defines for the HwLinkRate field */
  1672. /* use MPI2_SAS_PHYINFO_ for the PhyInfo field */
  1673. /* see mpi2_sas.h for the MPI2_SAS_DEVICE_INFO_ defines used for the AttachedDeviceInfo field */
  1674. /* use MPI2_SAS_NEG_LINK_RATE_ defines for the NegotiatedLinkRate field */
  1675. /* use MPI2_SAS_APHYINFO_ defines for AttachedPhyInfo field */
  1676. /* values for SAS Expander Page 1 DiscoveryInfo field */
  1677. #define MPI2_SAS_EXPANDER1_DISCINFO_BAD_PHY_DISABLED (0x04)
  1678. #define MPI2_SAS_EXPANDER1_DISCINFO_LINK_STATUS_CHANGE (0x02)
  1679. #define MPI2_SAS_EXPANDER1_DISCINFO_NO_ROUTING_ENTRIES (0x01)
  1680. /****************************************************************************
  1681. * SAS Device Config Pages
  1682. ****************************************************************************/
  1683. /* SAS Device Page 0 */
  1684. typedef struct _MPI2_CONFIG_PAGE_SAS_DEV_0
  1685. {
  1686. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /* 0x00 */
  1687. U16 Slot; /* 0x08 */
  1688. U16 EnclosureHandle; /* 0x0A */
  1689. U64 SASAddress; /* 0x0C */
  1690. U16 ParentDevHandle; /* 0x14 */
  1691. U8 PhyNum; /* 0x16 */
  1692. U8 AccessStatus; /* 0x17 */
  1693. U16 DevHandle; /* 0x18 */
  1694. U8 AttachedPhyIdentifier; /* 0x1A */
  1695. U8 ZoneGroup; /* 0x1B */
  1696. U32 DeviceInfo; /* 0x1C */
  1697. U16 Flags; /* 0x20 */
  1698. U8 PhysicalPort; /* 0x22 */
  1699. U8 MaxPortConnections; /* 0x23 */
  1700. U64 DeviceName; /* 0x24 */
  1701. U8 PortGroups; /* 0x2C */
  1702. U8 DmaGroup; /* 0x2D */
  1703. U8 ControlGroup; /* 0x2E */
  1704. U8 Reserved1; /* 0x2F */
  1705. U32 Reserved2; /* 0x30 */
  1706. U32 Reserved3; /* 0x34 */
  1707. } MPI2_CONFIG_PAGE_SAS_DEV_0, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_SAS_DEV_0,
  1708. Mpi2SasDevicePage0_t, MPI2_POINTER pMpi2SasDevicePage0_t;
  1709. #define MPI2_SASDEVICE0_PAGEVERSION (0x08)
  1710. /* values for SAS Device Page 0 AccessStatus field */
  1711. #define MPI2_SAS_DEVICE0_ASTATUS_NO_ERRORS (0x00)
  1712. #define MPI2_SAS_DEVICE0_ASTATUS_SATA_INIT_FAILED (0x01)
  1713. #define MPI2_SAS_DEVICE0_ASTATUS_SATA_CAPABILITY_FAILED (0x02)
  1714. #define MPI2_SAS_DEVICE0_ASTATUS_SATA_AFFILIATION_CONFLICT (0x03)
  1715. #define MPI2_SAS_DEVICE0_ASTATUS_SATA_NEEDS_INITIALIZATION (0x04)
  1716. #define MPI2_SAS_DEVICE0_ASTATUS_ROUTE_NOT_ADDRESSABLE (0x05)
  1717. #define MPI2_SAS_DEVICE0_ASTATUS_SMP_ERROR_NOT_ADDRESSABLE (0x06)
  1718. #define MPI2_SAS_DEVICE0_ASTATUS_DEVICE_BLOCKED (0x07)
  1719. /* specific values for SATA Init failures */
  1720. #define MPI2_SAS_DEVICE0_ASTATUS_SIF_UNKNOWN (0x10)
  1721. #define MPI2_SAS_DEVICE0_ASTATUS_SIF_AFFILIATION_CONFLICT (0x11)
  1722. #define MPI2_SAS_DEVICE0_ASTATUS_SIF_DIAG (0x12)
  1723. #define MPI2_SAS_DEVICE0_ASTATUS_SIF_IDENTIFICATION (0x13)
  1724. #define MPI2_SAS_DEVICE0_ASTATUS_SIF_CHECK_POWER (0x14)
  1725. #define MPI2_SAS_DEVICE0_ASTATUS_SIF_PIO_SN (0x15)
  1726. #define MPI2_SAS_DEVICE0_ASTATUS_SIF_MDMA_SN (0x16)
  1727. #define MPI2_SAS_DEVICE0_ASTATUS_SIF_UDMA_SN (0x17)
  1728. #define MPI2_SAS_DEVICE0_ASTATUS_SIF_ZONING_VIOLATION (0x18)
  1729. #define MPI2_SAS_DEVICE0_ASTATUS_SIF_NOT_ADDRESSABLE (0x19)
  1730. #define MPI2_SAS_DEVICE0_ASTATUS_SIF_MAX (0x1F)
  1731. /* see mpi2_sas.h for values for SAS Device Page 0 DeviceInfo values */
  1732. /* values for SAS Device Page 0 Flags field */
  1733. #define MPI2_SAS_DEVICE0_FLAGS_SLUMBER_PM_CAPABLE (0x1000)
  1734. #define MPI2_SAS_DEVICE0_FLAGS_PARTIAL_PM_CAPABLE (0x0800)
  1735. #define MPI2_SAS_DEVICE0_FLAGS_SATA_ASYNCHRONOUS_NOTIFY (0x0400)
  1736. #define MPI2_SAS_DEVICE0_FLAGS_SATA_SW_PRESERVE (0x0200)
  1737. #define MPI2_SAS_DEVICE0_FLAGS_UNSUPPORTED_DEVICE (0x0100)
  1738. #define MPI2_SAS_DEVICE0_FLAGS_SATA_48BIT_LBA_SUPPORTED (0x0080)
  1739. #define MPI2_SAS_DEVICE0_FLAGS_SATA_SMART_SUPPORTED (0x0040)
  1740. #define MPI2_SAS_DEVICE0_FLAGS_SATA_NCQ_SUPPORTED (0x0020)
  1741. #define MPI2_SAS_DEVICE0_FLAGS_SATA_FUA_SUPPORTED (0x0010)
  1742. #define MPI2_SAS_DEVICE0_FLAGS_PORT_SELECTOR_ATTACH (0x0008)
  1743. #define MPI2_SAS_DEVICE0_FLAGS_DEVICE_PRESENT (0x0001)
  1744. /* SAS Device Page 1 */
  1745. typedef struct _MPI2_CONFIG_PAGE_SAS_DEV_1
  1746. {
  1747. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /* 0x00 */
  1748. U32 Reserved1; /* 0x08 */
  1749. U64 SASAddress; /* 0x0C */
  1750. U32 Reserved2; /* 0x14 */
  1751. U16 DevHandle; /* 0x18 */
  1752. U16 Reserved3; /* 0x1A */
  1753. U8 InitialRegDeviceFIS[20];/* 0x1C */
  1754. } MPI2_CONFIG_PAGE_SAS_DEV_1, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_SAS_DEV_1,
  1755. Mpi2SasDevicePage1_t, MPI2_POINTER pMpi2SasDevicePage1_t;
  1756. #define MPI2_SASDEVICE1_PAGEVERSION (0x01)
  1757. /****************************************************************************
  1758. * SAS PHY Config Pages
  1759. ****************************************************************************/
  1760. /* SAS PHY Page 0 */
  1761. typedef struct _MPI2_CONFIG_PAGE_SAS_PHY_0
  1762. {
  1763. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /* 0x00 */
  1764. U16 OwnerDevHandle; /* 0x08 */
  1765. U16 Reserved1; /* 0x0A */
  1766. U16 AttachedDevHandle; /* 0x0C */
  1767. U8 AttachedPhyIdentifier; /* 0x0E */
  1768. U8 Reserved2; /* 0x0F */
  1769. U32 AttachedPhyInfo; /* 0x10 */
  1770. U8 ProgrammedLinkRate; /* 0x14 */
  1771. U8 HwLinkRate; /* 0x15 */
  1772. U8 ChangeCount; /* 0x16 */
  1773. U8 Flags; /* 0x17 */
  1774. U32 PhyInfo; /* 0x18 */
  1775. U8 NegotiatedLinkRate; /* 0x1C */
  1776. U8 Reserved3; /* 0x1D */
  1777. U16 Reserved4; /* 0x1E */
  1778. } MPI2_CONFIG_PAGE_SAS_PHY_0, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_SAS_PHY_0,
  1779. Mpi2SasPhyPage0_t, MPI2_POINTER pMpi2SasPhyPage0_t;
  1780. #define MPI2_SASPHY0_PAGEVERSION (0x03)
  1781. /* use MPI2_SAS_PRATE_ defines for the ProgrammedLinkRate field */
  1782. /* use MPI2_SAS_HWRATE_ defines for the HwLinkRate field */
  1783. /* values for SAS PHY Page 0 Flags field */
  1784. #define MPI2_SAS_PHY0_FLAGS_SGPIO_DIRECT_ATTACH_ENC (0x01)
  1785. /* use MPI2_SAS_APHYINFO_ defines for AttachedPhyInfo field */
  1786. /* use MPI2_SAS_NEG_LINK_RATE_ defines for the NegotiatedLinkRate field */
  1787. /* use MPI2_SAS_PHYINFO_ for the PhyInfo field */
  1788. /* SAS PHY Page 1 */
  1789. typedef struct _MPI2_CONFIG_PAGE_SAS_PHY_1
  1790. {
  1791. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /* 0x00 */
  1792. U32 Reserved1; /* 0x08 */
  1793. U32 InvalidDwordCount; /* 0x0C */
  1794. U32 RunningDisparityErrorCount; /* 0x10 */
  1795. U32 LossDwordSynchCount; /* 0x14 */
  1796. U32 PhyResetProblemCount; /* 0x18 */
  1797. } MPI2_CONFIG_PAGE_SAS_PHY_1, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_SAS_PHY_1,
  1798. Mpi2SasPhyPage1_t, MPI2_POINTER pMpi2SasPhyPage1_t;
  1799. #define MPI2_SASPHY1_PAGEVERSION (0x01)
  1800. /* SAS PHY Page 2 */
  1801. typedef struct _MPI2_SASPHY2_PHY_EVENT {
  1802. U8 PhyEventCode; /* 0x00 */
  1803. U8 Reserved1; /* 0x01 */
  1804. U16 Reserved2; /* 0x02 */
  1805. U32 PhyEventInfo; /* 0x04 */
  1806. } MPI2_SASPHY2_PHY_EVENT, MPI2_POINTER PTR_MPI2_SASPHY2_PHY_EVENT,
  1807. Mpi2SasPhy2PhyEvent_t, MPI2_POINTER pMpi2SasPhy2PhyEvent_t;
  1808. /* use MPI2_SASPHY3_EVENT_CODE_ for the PhyEventCode field */
  1809. /*
  1810. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  1811. * one and check Header.ExtPageLength or NumPhyEvents at runtime.
  1812. */
  1813. #ifndef MPI2_SASPHY2_PHY_EVENT_MAX
  1814. #define MPI2_SASPHY2_PHY_EVENT_MAX (1)
  1815. #endif
  1816. typedef struct _MPI2_CONFIG_PAGE_SAS_PHY_2 {
  1817. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /* 0x00 */
  1818. U32 Reserved1; /* 0x08 */
  1819. U8 NumPhyEvents; /* 0x0C */
  1820. U8 Reserved2; /* 0x0D */
  1821. U16 Reserved3; /* 0x0E */
  1822. MPI2_SASPHY2_PHY_EVENT PhyEvent[MPI2_SASPHY2_PHY_EVENT_MAX];
  1823. /* 0x10 */
  1824. } MPI2_CONFIG_PAGE_SAS_PHY_2, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_SAS_PHY_2,
  1825. Mpi2SasPhyPage2_t, MPI2_POINTER pMpi2SasPhyPage2_t;
  1826. #define MPI2_SASPHY2_PAGEVERSION (0x00)
  1827. /* SAS PHY Page 3 */
  1828. typedef struct _MPI2_SASPHY3_PHY_EVENT_CONFIG {
  1829. U8 PhyEventCode; /* 0x00 */
  1830. U8 Reserved1; /* 0x01 */
  1831. U16 Reserved2; /* 0x02 */
  1832. U8 CounterType; /* 0x04 */
  1833. U8 ThresholdWindow; /* 0x05 */
  1834. U8 TimeUnits; /* 0x06 */
  1835. U8 Reserved3; /* 0x07 */
  1836. U32 EventThreshold; /* 0x08 */
  1837. U16 ThresholdFlags; /* 0x0C */
  1838. U16 Reserved4; /* 0x0E */
  1839. } MPI2_SASPHY3_PHY_EVENT_CONFIG, MPI2_POINTER PTR_MPI2_SASPHY3_PHY_EVENT_CONFIG,
  1840. Mpi2SasPhy3PhyEventConfig_t, MPI2_POINTER pMpi2SasPhy3PhyEventConfig_t;
  1841. /* values for PhyEventCode field */
  1842. #define MPI2_SASPHY3_EVENT_CODE_NO_EVENT (0x00)
  1843. #define MPI2_SASPHY3_EVENT_CODE_INVALID_DWORD (0x01)
  1844. #define MPI2_SASPHY3_EVENT_CODE_RUNNING_DISPARITY_ERROR (0x02)
  1845. #define MPI2_SASPHY3_EVENT_CODE_LOSS_DWORD_SYNC (0x03)
  1846. #define MPI2_SASPHY3_EVENT_CODE_PHY_RESET_PROBLEM (0x04)
  1847. #define MPI2_SASPHY3_EVENT_CODE_ELASTICITY_BUF_OVERFLOW (0x05)
  1848. #define MPI2_SASPHY3_EVENT_CODE_RX_ERROR (0x06)
  1849. #define MPI2_SASPHY3_EVENT_CODE_RX_ADDR_FRAME_ERROR (0x20)
  1850. #define MPI2_SASPHY3_EVENT_CODE_TX_AC_OPEN_REJECT (0x21)
  1851. #define MPI2_SASPHY3_EVENT_CODE_RX_AC_OPEN_REJECT (0x22)
  1852. #define MPI2_SASPHY3_EVENT_CODE_TX_RC_OPEN_REJECT (0x23)
  1853. #define MPI2_SASPHY3_EVENT_CODE_RX_RC_OPEN_REJECT (0x24)
  1854. #define MPI2_SASPHY3_EVENT_CODE_RX_AIP_PARTIAL_WAITING_ON (0x25)
  1855. #define MPI2_SASPHY3_EVENT_CODE_RX_AIP_CONNECT_WAITING_ON (0x26)
  1856. #define MPI2_SASPHY3_EVENT_CODE_TX_BREAK (0x27)
  1857. #define MPI2_SASPHY3_EVENT_CODE_RX_BREAK (0x28)
  1858. #define MPI2_SASPHY3_EVENT_CODE_BREAK_TIMEOUT (0x29)
  1859. #define MPI2_SASPHY3_EVENT_CODE_CONNECTION (0x2A)
  1860. #define MPI2_SASPHY3_EVENT_CODE_PEAKTX_PATHWAY_BLOCKED (0x2B)
  1861. #define MPI2_SASPHY3_EVENT_CODE_PEAKTX_ARB_WAIT_TIME (0x2C)
  1862. #define MPI2_SASPHY3_EVENT_CODE_PEAK_ARB_WAIT_TIME (0x2D)
  1863. #define MPI2_SASPHY3_EVENT_CODE_PEAK_CONNECT_TIME (0x2E)
  1864. #define MPI2_SASPHY3_EVENT_CODE_TX_SSP_FRAMES (0x40)
  1865. #define MPI2_SASPHY3_EVENT_CODE_RX_SSP_FRAMES (0x41)
  1866. #define MPI2_SASPHY3_EVENT_CODE_TX_SSP_ERROR_FRAMES (0x42)
  1867. #define MPI2_SASPHY3_EVENT_CODE_RX_SSP_ERROR_FRAMES (0x43)
  1868. #define MPI2_SASPHY3_EVENT_CODE_TX_CREDIT_BLOCKED (0x44)
  1869. #define MPI2_SASPHY3_EVENT_CODE_RX_CREDIT_BLOCKED (0x45)
  1870. #define MPI2_SASPHY3_EVENT_CODE_TX_SATA_FRAMES (0x50)
  1871. #define MPI2_SASPHY3_EVENT_CODE_RX_SATA_FRAMES (0x51)
  1872. #define MPI2_SASPHY3_EVENT_CODE_SATA_OVERFLOW (0x52)
  1873. #define MPI2_SASPHY3_EVENT_CODE_TX_SMP_FRAMES (0x60)
  1874. #define MPI2_SASPHY3_EVENT_CODE_RX_SMP_FRAMES (0x61)
  1875. #define MPI2_SASPHY3_EVENT_CODE_RX_SMP_ERROR_FRAMES (0x63)
  1876. #define MPI2_SASPHY3_EVENT_CODE_HOTPLUG_TIMEOUT (0xD0)
  1877. #define MPI2_SASPHY3_EVENT_CODE_MISALIGNED_MUX_PRIMITIVE (0xD1)
  1878. #define MPI2_SASPHY3_EVENT_CODE_RX_AIP (0xD2)
  1879. /* values for the CounterType field */
  1880. #define MPI2_SASPHY3_COUNTER_TYPE_WRAPPING (0x00)
  1881. #define MPI2_SASPHY3_COUNTER_TYPE_SATURATING (0x01)
  1882. #define MPI2_SASPHY3_COUNTER_TYPE_PEAK_VALUE (0x02)
  1883. /* values for the TimeUnits field */
  1884. #define MPI2_SASPHY3_TIME_UNITS_10_MICROSECONDS (0x00)
  1885. #define MPI2_SASPHY3_TIME_UNITS_100_MICROSECONDS (0x01)
  1886. #define MPI2_SASPHY3_TIME_UNITS_1_MILLISECOND (0x02)
  1887. #define MPI2_SASPHY3_TIME_UNITS_10_MILLISECONDS (0x03)
  1888. /* values for the ThresholdFlags field */
  1889. #define MPI2_SASPHY3_TFLAGS_PHY_RESET (0x0002)
  1890. #define MPI2_SASPHY3_TFLAGS_EVENT_NOTIFY (0x0001)
  1891. /*
  1892. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  1893. * one and check Header.ExtPageLength or NumPhyEvents at runtime.
  1894. */
  1895. #ifndef MPI2_SASPHY3_PHY_EVENT_MAX
  1896. #define MPI2_SASPHY3_PHY_EVENT_MAX (1)
  1897. #endif
  1898. typedef struct _MPI2_CONFIG_PAGE_SAS_PHY_3 {
  1899. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /* 0x00 */
  1900. U32 Reserved1; /* 0x08 */
  1901. U8 NumPhyEvents; /* 0x0C */
  1902. U8 Reserved2; /* 0x0D */
  1903. U16 Reserved3; /* 0x0E */
  1904. MPI2_SASPHY3_PHY_EVENT_CONFIG PhyEventConfig
  1905. [MPI2_SASPHY3_PHY_EVENT_MAX]; /* 0x10 */
  1906. } MPI2_CONFIG_PAGE_SAS_PHY_3, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_SAS_PHY_3,
  1907. Mpi2SasPhyPage3_t, MPI2_POINTER pMpi2SasPhyPage3_t;
  1908. #define MPI2_SASPHY3_PAGEVERSION (0x00)
  1909. /****************************************************************************
  1910. * SAS Port Config Pages
  1911. ****************************************************************************/
  1912. /* SAS Port Page 0 */
  1913. typedef struct _MPI2_CONFIG_PAGE_SAS_PORT_0
  1914. {
  1915. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /* 0x00 */
  1916. U8 PortNumber; /* 0x08 */
  1917. U8 PhysicalPort; /* 0x09 */
  1918. U8 PortWidth; /* 0x0A */
  1919. U8 PhysicalPortWidth; /* 0x0B */
  1920. U8 ZoneGroup; /* 0x0C */
  1921. U8 Reserved1; /* 0x0D */
  1922. U16 Reserved2; /* 0x0E */
  1923. U64 SASAddress; /* 0x10 */
  1924. U32 DeviceInfo; /* 0x18 */
  1925. U32 Reserved3; /* 0x1C */
  1926. U32 Reserved4; /* 0x20 */
  1927. } MPI2_CONFIG_PAGE_SAS_PORT_0, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_SAS_PORT_0,
  1928. Mpi2SasPortPage0_t, MPI2_POINTER pMpi2SasPortPage0_t;
  1929. #define MPI2_SASPORT0_PAGEVERSION (0x00)
  1930. /* see mpi2_sas.h for values for SAS Port Page 0 DeviceInfo values */
  1931. /****************************************************************************
  1932. * SAS Enclosure Config Pages
  1933. ****************************************************************************/
  1934. /* SAS Enclosure Page 0 */
  1935. typedef struct _MPI2_CONFIG_PAGE_SAS_ENCLOSURE_0
  1936. {
  1937. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /* 0x00 */
  1938. U32 Reserved1; /* 0x08 */
  1939. U64 EnclosureLogicalID; /* 0x0C */
  1940. U16 Flags; /* 0x14 */
  1941. U16 EnclosureHandle; /* 0x16 */
  1942. U16 NumSlots; /* 0x18 */
  1943. U16 StartSlot; /* 0x1A */
  1944. U16 Reserved2; /* 0x1C */
  1945. U16 SEPDevHandle; /* 0x1E */
  1946. U32 Reserved3; /* 0x20 */
  1947. U32 Reserved4; /* 0x24 */
  1948. } MPI2_CONFIG_PAGE_SAS_ENCLOSURE_0,
  1949. MPI2_POINTER PTR_MPI2_CONFIG_PAGE_SAS_ENCLOSURE_0,
  1950. Mpi2SasEnclosurePage0_t, MPI2_POINTER pMpi2SasEnclosurePage0_t;
  1951. #define MPI2_SASENCLOSURE0_PAGEVERSION (0x03)
  1952. /* values for SAS Enclosure Page 0 Flags field */
  1953. #define MPI2_SAS_ENCLS0_FLAGS_MNG_MASK (0x000F)
  1954. #define MPI2_SAS_ENCLS0_FLAGS_MNG_UNKNOWN (0x0000)
  1955. #define MPI2_SAS_ENCLS0_FLAGS_MNG_IOC_SES (0x0001)
  1956. #define MPI2_SAS_ENCLS0_FLAGS_MNG_IOC_SGPIO (0x0002)
  1957. #define MPI2_SAS_ENCLS0_FLAGS_MNG_EXP_SGPIO (0x0003)
  1958. #define MPI2_SAS_ENCLS0_FLAGS_MNG_SES_ENCLOSURE (0x0004)
  1959. #define MPI2_SAS_ENCLS0_FLAGS_MNG_IOC_GPIO (0x0005)
  1960. /****************************************************************************
  1961. * Log Config Page
  1962. ****************************************************************************/
  1963. /* Log Page 0 */
  1964. /*
  1965. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  1966. * one and check Header.ExtPageLength or NumPhys at runtime.
  1967. */
  1968. #ifndef MPI2_LOG_0_NUM_LOG_ENTRIES
  1969. #define MPI2_LOG_0_NUM_LOG_ENTRIES (1)
  1970. #endif
  1971. #define MPI2_LOG_0_LOG_DATA_LENGTH (0x1C)
  1972. typedef struct _MPI2_LOG_0_ENTRY
  1973. {
  1974. U64 TimeStamp; /* 0x00 */
  1975. U32 Reserved1; /* 0x08 */
  1976. U16 LogSequence; /* 0x0C */
  1977. U16 LogEntryQualifier; /* 0x0E */
  1978. U8 VP_ID; /* 0x10 */
  1979. U8 VF_ID; /* 0x11 */
  1980. U16 Reserved2; /* 0x12 */
  1981. U8 LogData[MPI2_LOG_0_LOG_DATA_LENGTH];/* 0x14 */
  1982. } MPI2_LOG_0_ENTRY, MPI2_POINTER PTR_MPI2_LOG_0_ENTRY,
  1983. Mpi2Log0Entry_t, MPI2_POINTER pMpi2Log0Entry_t;
  1984. /* values for Log Page 0 LogEntry LogEntryQualifier field */
  1985. #define MPI2_LOG_0_ENTRY_QUAL_ENTRY_UNUSED (0x0000)
  1986. #define MPI2_LOG_0_ENTRY_QUAL_POWER_ON_RESET (0x0001)
  1987. #define MPI2_LOG_0_ENTRY_QUAL_TIMESTAMP_UPDATE (0x0002)
  1988. #define MPI2_LOG_0_ENTRY_QUAL_MIN_IMPLEMENT_SPEC (0x8000)
  1989. #define MPI2_LOG_0_ENTRY_QUAL_MAX_IMPLEMENT_SPEC (0xFFFF)
  1990. typedef struct _MPI2_CONFIG_PAGE_LOG_0
  1991. {
  1992. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /* 0x00 */
  1993. U32 Reserved1; /* 0x08 */
  1994. U32 Reserved2; /* 0x0C */
  1995. U16 NumLogEntries; /* 0x10 */
  1996. U16 Reserved3; /* 0x12 */
  1997. MPI2_LOG_0_ENTRY LogEntry[MPI2_LOG_0_NUM_LOG_ENTRIES]; /* 0x14 */
  1998. } MPI2_CONFIG_PAGE_LOG_0, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_LOG_0,
  1999. Mpi2LogPage0_t, MPI2_POINTER pMpi2LogPage0_t;
  2000. #define MPI2_LOG_0_PAGEVERSION (0x02)
  2001. /****************************************************************************
  2002. * RAID Config Page
  2003. ****************************************************************************/
  2004. /* RAID Page 0 */
  2005. /*
  2006. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  2007. * one and check Header.ExtPageLength or NumPhys at runtime.
  2008. */
  2009. #ifndef MPI2_RAIDCONFIG0_MAX_ELEMENTS
  2010. #define MPI2_RAIDCONFIG0_MAX_ELEMENTS (1)
  2011. #endif
  2012. typedef struct _MPI2_RAIDCONFIG0_CONFIG_ELEMENT
  2013. {
  2014. U16 ElementFlags; /* 0x00 */
  2015. U16 VolDevHandle; /* 0x02 */
  2016. U8 HotSparePool; /* 0x04 */
  2017. U8 PhysDiskNum; /* 0x05 */
  2018. U16 PhysDiskDevHandle; /* 0x06 */
  2019. } MPI2_RAIDCONFIG0_CONFIG_ELEMENT,
  2020. MPI2_POINTER PTR_MPI2_RAIDCONFIG0_CONFIG_ELEMENT,
  2021. Mpi2RaidConfig0ConfigElement_t, MPI2_POINTER pMpi2RaidConfig0ConfigElement_t;
  2022. /* values for the ElementFlags field */
  2023. #define MPI2_RAIDCONFIG0_EFLAGS_MASK_ELEMENT_TYPE (0x000F)
  2024. #define MPI2_RAIDCONFIG0_EFLAGS_VOLUME_ELEMENT (0x0000)
  2025. #define MPI2_RAIDCONFIG0_EFLAGS_VOL_PHYS_DISK_ELEMENT (0x0001)
  2026. #define MPI2_RAIDCONFIG0_EFLAGS_HOT_SPARE_ELEMENT (0x0002)
  2027. #define MPI2_RAIDCONFIG0_EFLAGS_OCE_ELEMENT (0x0003)
  2028. typedef struct _MPI2_CONFIG_PAGE_RAID_CONFIGURATION_0
  2029. {
  2030. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /* 0x00 */
  2031. U8 NumHotSpares; /* 0x08 */
  2032. U8 NumPhysDisks; /* 0x09 */
  2033. U8 NumVolumes; /* 0x0A */
  2034. U8 ConfigNum; /* 0x0B */
  2035. U32 Flags; /* 0x0C */
  2036. U8 ConfigGUID[24]; /* 0x10 */
  2037. U32 Reserved1; /* 0x28 */
  2038. U8 NumElements; /* 0x2C */
  2039. U8 Reserved2; /* 0x2D */
  2040. U16 Reserved3; /* 0x2E */
  2041. MPI2_RAIDCONFIG0_CONFIG_ELEMENT ConfigElement[MPI2_RAIDCONFIG0_MAX_ELEMENTS]; /* 0x30 */
  2042. } MPI2_CONFIG_PAGE_RAID_CONFIGURATION_0,
  2043. MPI2_POINTER PTR_MPI2_CONFIG_PAGE_RAID_CONFIGURATION_0,
  2044. Mpi2RaidConfigurationPage0_t, MPI2_POINTER pMpi2RaidConfigurationPage0_t;
  2045. #define MPI2_RAIDCONFIG0_PAGEVERSION (0x00)
  2046. /* values for RAID Configuration Page 0 Flags field */
  2047. #define MPI2_RAIDCONFIG0_FLAG_FOREIGN_CONFIG (0x00000001)
  2048. /****************************************************************************
  2049. * Driver Persistent Mapping Config Pages
  2050. ****************************************************************************/
  2051. /* Driver Persistent Mapping Page 0 */
  2052. typedef struct _MPI2_CONFIG_PAGE_DRIVER_MAP0_ENTRY
  2053. {
  2054. U64 PhysicalIdentifier; /* 0x00 */
  2055. U16 MappingInformation; /* 0x08 */
  2056. U16 DeviceIndex; /* 0x0A */
  2057. U32 PhysicalBitsMapping; /* 0x0C */
  2058. U32 Reserved1; /* 0x10 */
  2059. } MPI2_CONFIG_PAGE_DRIVER_MAP0_ENTRY,
  2060. MPI2_POINTER PTR_MPI2_CONFIG_PAGE_DRIVER_MAP0_ENTRY,
  2061. Mpi2DriverMap0Entry_t, MPI2_POINTER pMpi2DriverMap0Entry_t;
  2062. typedef struct _MPI2_CONFIG_PAGE_DRIVER_MAPPING_0
  2063. {
  2064. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /* 0x00 */
  2065. MPI2_CONFIG_PAGE_DRIVER_MAP0_ENTRY Entry; /* 0x08 */
  2066. } MPI2_CONFIG_PAGE_DRIVER_MAPPING_0,
  2067. MPI2_POINTER PTR_MPI2_CONFIG_PAGE_DRIVER_MAPPING_0,
  2068. Mpi2DriverMappingPage0_t, MPI2_POINTER pMpi2DriverMappingPage0_t;
  2069. #define MPI2_DRIVERMAPPING0_PAGEVERSION (0x00)
  2070. /* values for Driver Persistent Mapping Page 0 MappingInformation field */
  2071. #define MPI2_DRVMAP0_MAPINFO_SLOT_MASK (0x07F0)
  2072. #define MPI2_DRVMAP0_MAPINFO_SLOT_SHIFT (4)
  2073. #define MPI2_DRVMAP0_MAPINFO_MISSING_MASK (0x000F)
  2074. /****************************************************************************
  2075. * Ethernet Config Pages
  2076. ****************************************************************************/
  2077. /* Ethernet Page 0 */
  2078. /* IP address (union of IPv4 and IPv6) */
  2079. typedef union _MPI2_ETHERNET_IP_ADDR {
  2080. U32 IPv4Addr;
  2081. U32 IPv6Addr[4];
  2082. } MPI2_ETHERNET_IP_ADDR, MPI2_POINTER PTR_MPI2_ETHERNET_IP_ADDR,
  2083. Mpi2EthernetIpAddr_t, MPI2_POINTER pMpi2EthernetIpAddr_t;
  2084. #define MPI2_ETHERNET_HOST_NAME_LENGTH (32)
  2085. typedef struct _MPI2_CONFIG_PAGE_ETHERNET_0 {
  2086. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /* 0x00 */
  2087. U8 NumInterfaces; /* 0x08 */
  2088. U8 Reserved0; /* 0x09 */
  2089. U16 Reserved1; /* 0x0A */
  2090. U32 Status; /* 0x0C */
  2091. U8 MediaState; /* 0x10 */
  2092. U8 Reserved2; /* 0x11 */
  2093. U16 Reserved3; /* 0x12 */
  2094. U8 MacAddress[6]; /* 0x14 */
  2095. U8 Reserved4; /* 0x1A */
  2096. U8 Reserved5; /* 0x1B */
  2097. MPI2_ETHERNET_IP_ADDR IpAddress; /* 0x1C */
  2098. MPI2_ETHERNET_IP_ADDR SubnetMask; /* 0x2C */
  2099. MPI2_ETHERNET_IP_ADDR GatewayIpAddress; /* 0x3C */
  2100. MPI2_ETHERNET_IP_ADDR DNS1IpAddress; /* 0x4C */
  2101. MPI2_ETHERNET_IP_ADDR DNS2IpAddress; /* 0x5C */
  2102. MPI2_ETHERNET_IP_ADDR DhcpIpAddress; /* 0x6C */
  2103. U8 HostName
  2104. [MPI2_ETHERNET_HOST_NAME_LENGTH];/* 0x7C */
  2105. } MPI2_CONFIG_PAGE_ETHERNET_0, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_ETHERNET_0,
  2106. Mpi2EthernetPage0_t, MPI2_POINTER pMpi2EthernetPage0_t;
  2107. #define MPI2_ETHERNETPAGE0_PAGEVERSION (0x00)
  2108. /* values for Ethernet Page 0 Status field */
  2109. #define MPI2_ETHPG0_STATUS_IPV6_CAPABLE (0x80000000)
  2110. #define MPI2_ETHPG0_STATUS_IPV4_CAPABLE (0x40000000)
  2111. #define MPI2_ETHPG0_STATUS_CONSOLE_CONNECTED (0x20000000)
  2112. #define MPI2_ETHPG0_STATUS_DEFAULT_IF (0x00000100)
  2113. #define MPI2_ETHPG0_STATUS_FW_DWNLD_ENABLED (0x00000080)
  2114. #define MPI2_ETHPG0_STATUS_TELNET_ENABLED (0x00000040)
  2115. #define MPI2_ETHPG0_STATUS_SSH2_ENABLED (0x00000020)
  2116. #define MPI2_ETHPG0_STATUS_DHCP_CLIENT_ENABLED (0x00000010)
  2117. #define MPI2_ETHPG0_STATUS_IPV6_ENABLED (0x00000008)
  2118. #define MPI2_ETHPG0_STATUS_IPV4_ENABLED (0x00000004)
  2119. #define MPI2_ETHPG0_STATUS_IPV6_ADDRESSES (0x00000002)
  2120. #define MPI2_ETHPG0_STATUS_ETH_IF_ENABLED (0x00000001)
  2121. /* values for Ethernet Page 0 MediaState field */
  2122. #define MPI2_ETHPG0_MS_DUPLEX_MASK (0x80)
  2123. #define MPI2_ETHPG0_MS_HALF_DUPLEX (0x00)
  2124. #define MPI2_ETHPG0_MS_FULL_DUPLEX (0x80)
  2125. #define MPI2_ETHPG0_MS_CONNECT_SPEED_MASK (0x07)
  2126. #define MPI2_ETHPG0_MS_NOT_CONNECTED (0x00)
  2127. #define MPI2_ETHPG0_MS_10MBIT (0x01)
  2128. #define MPI2_ETHPG0_MS_100MBIT (0x02)
  2129. #define MPI2_ETHPG0_MS_1GBIT (0x03)
  2130. /* Ethernet Page 1 */
  2131. typedef struct _MPI2_CONFIG_PAGE_ETHERNET_1 {
  2132. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /* 0x00 */
  2133. U32 Reserved0; /* 0x08 */
  2134. U32 Flags; /* 0x0C */
  2135. U8 MediaState; /* 0x10 */
  2136. U8 Reserved1; /* 0x11 */
  2137. U16 Reserved2; /* 0x12 */
  2138. U8 MacAddress[6]; /* 0x14 */
  2139. U8 Reserved3; /* 0x1A */
  2140. U8 Reserved4; /* 0x1B */
  2141. MPI2_ETHERNET_IP_ADDR StaticIpAddress; /* 0x1C */
  2142. MPI2_ETHERNET_IP_ADDR StaticSubnetMask; /* 0x2C */
  2143. MPI2_ETHERNET_IP_ADDR StaticGatewayIpAddress; /* 0x3C */
  2144. MPI2_ETHERNET_IP_ADDR StaticDNS1IpAddress; /* 0x4C */
  2145. MPI2_ETHERNET_IP_ADDR StaticDNS2IpAddress; /* 0x5C */
  2146. U32 Reserved5; /* 0x6C */
  2147. U32 Reserved6; /* 0x70 */
  2148. U32 Reserved7; /* 0x74 */
  2149. U32 Reserved8; /* 0x78 */
  2150. U8 HostName
  2151. [MPI2_ETHERNET_HOST_NAME_LENGTH];/* 0x7C */
  2152. } MPI2_CONFIG_PAGE_ETHERNET_1, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_ETHERNET_1,
  2153. Mpi2EthernetPage1_t, MPI2_POINTER pMpi2EthernetPage1_t;
  2154. #define MPI2_ETHERNETPAGE1_PAGEVERSION (0x00)
  2155. /* values for Ethernet Page 1 Flags field */
  2156. #define MPI2_ETHPG1_FLAG_SET_DEFAULT_IF (0x00000100)
  2157. #define MPI2_ETHPG1_FLAG_ENABLE_FW_DOWNLOAD (0x00000080)
  2158. #define MPI2_ETHPG1_FLAG_ENABLE_TELNET (0x00000040)
  2159. #define MPI2_ETHPG1_FLAG_ENABLE_SSH2 (0x00000020)
  2160. #define MPI2_ETHPG1_FLAG_ENABLE_DHCP_CLIENT (0x00000010)
  2161. #define MPI2_ETHPG1_FLAG_ENABLE_IPV6 (0x00000008)
  2162. #define MPI2_ETHPG1_FLAG_ENABLE_IPV4 (0x00000004)
  2163. #define MPI2_ETHPG1_FLAG_USE_IPV6_ADDRESSES (0x00000002)
  2164. #define MPI2_ETHPG1_FLAG_ENABLE_ETH_IF (0x00000001)
  2165. /* values for Ethernet Page 1 MediaState field */
  2166. #define MPI2_ETHPG1_MS_DUPLEX_MASK (0x80)
  2167. #define MPI2_ETHPG1_MS_HALF_DUPLEX (0x00)
  2168. #define MPI2_ETHPG1_MS_FULL_DUPLEX (0x80)
  2169. #define MPI2_ETHPG1_MS_DATA_RATE_MASK (0x07)
  2170. #define MPI2_ETHPG1_MS_DATA_RATE_AUTO (0x00)
  2171. #define MPI2_ETHPG1_MS_DATA_RATE_10MBIT (0x01)
  2172. #define MPI2_ETHPG1_MS_DATA_RATE_100MBIT (0x02)
  2173. #define MPI2_ETHPG1_MS_DATA_RATE_1GBIT (0x03)
  2174. #endif