mpi2.h 45 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111
  1. /*
  2. * Copyright (c) 2000-2009 LSI Corporation.
  3. *
  4. *
  5. * Name: mpi2.h
  6. * Title: MPI Message independent structures and definitions
  7. * including System Interface Register Set and
  8. * scatter/gather formats.
  9. * Creation Date: June 21, 2006
  10. *
  11. * mpi2.h Version: 02.00.13
  12. *
  13. * Version History
  14. * ---------------
  15. *
  16. * Date Version Description
  17. * -------- -------- ------------------------------------------------------
  18. * 04-30-07 02.00.00 Corresponds to Fusion-MPT MPI Specification Rev A.
  19. * 06-04-07 02.00.01 Bumped MPI2_HEADER_VERSION_UNIT.
  20. * 06-26-07 02.00.02 Bumped MPI2_HEADER_VERSION_UNIT.
  21. * 08-31-07 02.00.03 Bumped MPI2_HEADER_VERSION_UNIT.
  22. * Moved ReplyPostHostIndex register to offset 0x6C of the
  23. * MPI2_SYSTEM_INTERFACE_REGS and modified the define for
  24. * MPI2_REPLY_POST_HOST_INDEX_OFFSET.
  25. * Added union of request descriptors.
  26. * Added union of reply descriptors.
  27. * 10-31-07 02.00.04 Bumped MPI2_HEADER_VERSION_UNIT.
  28. * Added define for MPI2_VERSION_02_00.
  29. * Fixed the size of the FunctionDependent5 field in the
  30. * MPI2_DEFAULT_REPLY structure.
  31. * 12-18-07 02.00.05 Bumped MPI2_HEADER_VERSION_UNIT.
  32. * Removed the MPI-defined Fault Codes and extended the
  33. * product specific codes up to 0xEFFF.
  34. * Added a sixth key value for the WriteSequence register
  35. * and changed the flush value to 0x0.
  36. * Added message function codes for Diagnostic Buffer Post
  37. * and Diagnsotic Release.
  38. * New IOCStatus define: MPI2_IOCSTATUS_DIAGNOSTIC_RELEASED
  39. * Moved MPI2_VERSION_UNION from mpi2_ioc.h.
  40. * 02-29-08 02.00.06 Bumped MPI2_HEADER_VERSION_UNIT.
  41. * 03-03-08 02.00.07 Bumped MPI2_HEADER_VERSION_UNIT.
  42. * 05-21-08 02.00.08 Bumped MPI2_HEADER_VERSION_UNIT.
  43. * Added #defines for marking a reply descriptor as unused.
  44. * 06-27-08 02.00.09 Bumped MPI2_HEADER_VERSION_UNIT.
  45. * 10-02-08 02.00.10 Bumped MPI2_HEADER_VERSION_UNIT.
  46. * Moved LUN field defines from mpi2_init.h.
  47. * 01-19-09 02.00.11 Bumped MPI2_HEADER_VERSION_UNIT.
  48. * 05-06-09 02.00.12 Bumped MPI2_HEADER_VERSION_UNIT.
  49. * In all request and reply descriptors, replaced VF_ID
  50. * field with MSIxIndex field.
  51. * Removed DevHandle field from
  52. * MPI2_SCSI_IO_SUCCESS_REPLY_DESCRIPTOR and made those
  53. * bytes reserved.
  54. * Added RAID Accelerator functionality.
  55. * 07-30-09 02.00.13 Bumped MPI2_HEADER_VERSION_UNIT.
  56. * --------------------------------------------------------------------------
  57. */
  58. #ifndef MPI2_H
  59. #define MPI2_H
  60. /*****************************************************************************
  61. *
  62. * MPI Version Definitions
  63. *
  64. *****************************************************************************/
  65. #define MPI2_VERSION_MAJOR (0x02)
  66. #define MPI2_VERSION_MINOR (0x00)
  67. #define MPI2_VERSION_MAJOR_MASK (0xFF00)
  68. #define MPI2_VERSION_MAJOR_SHIFT (8)
  69. #define MPI2_VERSION_MINOR_MASK (0x00FF)
  70. #define MPI2_VERSION_MINOR_SHIFT (0)
  71. #define MPI2_VERSION ((MPI2_VERSION_MAJOR << MPI2_VERSION_MAJOR_SHIFT) | \
  72. MPI2_VERSION_MINOR)
  73. #define MPI2_VERSION_02_00 (0x0200)
  74. /* versioning for this MPI header set */
  75. #define MPI2_HEADER_VERSION_UNIT (0x0D)
  76. #define MPI2_HEADER_VERSION_DEV (0x00)
  77. #define MPI2_HEADER_VERSION_UNIT_MASK (0xFF00)
  78. #define MPI2_HEADER_VERSION_UNIT_SHIFT (8)
  79. #define MPI2_HEADER_VERSION_DEV_MASK (0x00FF)
  80. #define MPI2_HEADER_VERSION_DEV_SHIFT (0)
  81. #define MPI2_HEADER_VERSION ((MPI2_HEADER_VERSION_UNIT << 8) | MPI2_HEADER_VERSION_DEV)
  82. /*****************************************************************************
  83. *
  84. * IOC State Definitions
  85. *
  86. *****************************************************************************/
  87. #define MPI2_IOC_STATE_RESET (0x00000000)
  88. #define MPI2_IOC_STATE_READY (0x10000000)
  89. #define MPI2_IOC_STATE_OPERATIONAL (0x20000000)
  90. #define MPI2_IOC_STATE_FAULT (0x40000000)
  91. #define MPI2_IOC_STATE_MASK (0xF0000000)
  92. #define MPI2_IOC_STATE_SHIFT (28)
  93. /* Fault state range for prodcut specific codes */
  94. #define MPI2_FAULT_PRODUCT_SPECIFIC_MIN (0x0000)
  95. #define MPI2_FAULT_PRODUCT_SPECIFIC_MAX (0xEFFF)
  96. /*****************************************************************************
  97. *
  98. * System Interface Register Definitions
  99. *
  100. *****************************************************************************/
  101. typedef volatile struct _MPI2_SYSTEM_INTERFACE_REGS
  102. {
  103. U32 Doorbell; /* 0x00 */
  104. U32 WriteSequence; /* 0x04 */
  105. U32 HostDiagnostic; /* 0x08 */
  106. U32 Reserved1; /* 0x0C */
  107. U32 DiagRWData; /* 0x10 */
  108. U32 DiagRWAddressLow; /* 0x14 */
  109. U32 DiagRWAddressHigh; /* 0x18 */
  110. U32 Reserved2[5]; /* 0x1C */
  111. U32 HostInterruptStatus; /* 0x30 */
  112. U32 HostInterruptMask; /* 0x34 */
  113. U32 DCRData; /* 0x38 */
  114. U32 DCRAddress; /* 0x3C */
  115. U32 Reserved3[2]; /* 0x40 */
  116. U32 ReplyFreeHostIndex; /* 0x48 */
  117. U32 Reserved4[8]; /* 0x4C */
  118. U32 ReplyPostHostIndex; /* 0x6C */
  119. U32 Reserved5; /* 0x70 */
  120. U32 HCBSize; /* 0x74 */
  121. U32 HCBAddressLow; /* 0x78 */
  122. U32 HCBAddressHigh; /* 0x7C */
  123. U32 Reserved6[16]; /* 0x80 */
  124. U32 RequestDescriptorPostLow; /* 0xC0 */
  125. U32 RequestDescriptorPostHigh; /* 0xC4 */
  126. U32 Reserved7[14]; /* 0xC8 */
  127. } MPI2_SYSTEM_INTERFACE_REGS, MPI2_POINTER PTR_MPI2_SYSTEM_INTERFACE_REGS,
  128. Mpi2SystemInterfaceRegs_t, MPI2_POINTER pMpi2SystemInterfaceRegs_t;
  129. /*
  130. * Defines for working with the Doorbell register.
  131. */
  132. #define MPI2_DOORBELL_OFFSET (0x00000000)
  133. /* IOC --> System values */
  134. #define MPI2_DOORBELL_USED (0x08000000)
  135. #define MPI2_DOORBELL_WHO_INIT_MASK (0x07000000)
  136. #define MPI2_DOORBELL_WHO_INIT_SHIFT (24)
  137. #define MPI2_DOORBELL_FAULT_CODE_MASK (0x0000FFFF)
  138. #define MPI2_DOORBELL_DATA_MASK (0x0000FFFF)
  139. /* System --> IOC values */
  140. #define MPI2_DOORBELL_FUNCTION_MASK (0xFF000000)
  141. #define MPI2_DOORBELL_FUNCTION_SHIFT (24)
  142. #define MPI2_DOORBELL_ADD_DWORDS_MASK (0x00FF0000)
  143. #define MPI2_DOORBELL_ADD_DWORDS_SHIFT (16)
  144. /*
  145. * Defines for the WriteSequence register
  146. */
  147. #define MPI2_WRITE_SEQUENCE_OFFSET (0x00000004)
  148. #define MPI2_WRSEQ_KEY_VALUE_MASK (0x0000000F)
  149. #define MPI2_WRSEQ_FLUSH_KEY_VALUE (0x0)
  150. #define MPI2_WRSEQ_1ST_KEY_VALUE (0xF)
  151. #define MPI2_WRSEQ_2ND_KEY_VALUE (0x4)
  152. #define MPI2_WRSEQ_3RD_KEY_VALUE (0xB)
  153. #define MPI2_WRSEQ_4TH_KEY_VALUE (0x2)
  154. #define MPI2_WRSEQ_5TH_KEY_VALUE (0x7)
  155. #define MPI2_WRSEQ_6TH_KEY_VALUE (0xD)
  156. /*
  157. * Defines for the HostDiagnostic register
  158. */
  159. #define MPI2_HOST_DIAGNOSTIC_OFFSET (0x00000008)
  160. #define MPI2_DIAG_BOOT_DEVICE_SELECT_MASK (0x00001800)
  161. #define MPI2_DIAG_BOOT_DEVICE_SELECT_DEFAULT (0x00000000)
  162. #define MPI2_DIAG_BOOT_DEVICE_SELECT_HCDW (0x00000800)
  163. #define MPI2_DIAG_CLEAR_FLASH_BAD_SIG (0x00000400)
  164. #define MPI2_DIAG_FORCE_HCB_ON_RESET (0x00000200)
  165. #define MPI2_DIAG_HCB_MODE (0x00000100)
  166. #define MPI2_DIAG_DIAG_WRITE_ENABLE (0x00000080)
  167. #define MPI2_DIAG_FLASH_BAD_SIG (0x00000040)
  168. #define MPI2_DIAG_RESET_HISTORY (0x00000020)
  169. #define MPI2_DIAG_DIAG_RW_ENABLE (0x00000010)
  170. #define MPI2_DIAG_RESET_ADAPTER (0x00000004)
  171. #define MPI2_DIAG_HOLD_IOC_RESET (0x00000002)
  172. /*
  173. * Offsets for DiagRWData and address
  174. */
  175. #define MPI2_DIAG_RW_DATA_OFFSET (0x00000010)
  176. #define MPI2_DIAG_RW_ADDRESS_LOW_OFFSET (0x00000014)
  177. #define MPI2_DIAG_RW_ADDRESS_HIGH_OFFSET (0x00000018)
  178. /*
  179. * Defines for the HostInterruptStatus register
  180. */
  181. #define MPI2_HOST_INTERRUPT_STATUS_OFFSET (0x00000030)
  182. #define MPI2_HIS_SYS2IOC_DB_STATUS (0x80000000)
  183. #define MPI2_HIS_IOP_DOORBELL_STATUS MPI2_HIS_SYS2IOC_DB_STATUS
  184. #define MPI2_HIS_RESET_IRQ_STATUS (0x40000000)
  185. #define MPI2_HIS_REPLY_DESCRIPTOR_INTERRUPT (0x00000008)
  186. #define MPI2_HIS_IOC2SYS_DB_STATUS (0x00000001)
  187. #define MPI2_HIS_DOORBELL_INTERRUPT MPI2_HIS_IOC2SYS_DB_STATUS
  188. /*
  189. * Defines for the HostInterruptMask register
  190. */
  191. #define MPI2_HOST_INTERRUPT_MASK_OFFSET (0x00000034)
  192. #define MPI2_HIM_RESET_IRQ_MASK (0x40000000)
  193. #define MPI2_HIM_REPLY_INT_MASK (0x00000008)
  194. #define MPI2_HIM_RIM MPI2_HIM_REPLY_INT_MASK
  195. #define MPI2_HIM_IOC2SYS_DB_MASK (0x00000001)
  196. #define MPI2_HIM_DIM MPI2_HIM_IOC2SYS_DB_MASK
  197. /*
  198. * Offsets for DCRData and address
  199. */
  200. #define MPI2_DCR_DATA_OFFSET (0x00000038)
  201. #define MPI2_DCR_ADDRESS_OFFSET (0x0000003C)
  202. /*
  203. * Offset for the Reply Free Queue
  204. */
  205. #define MPI2_REPLY_FREE_HOST_INDEX_OFFSET (0x00000048)
  206. /*
  207. * Offset for the Reply Descriptor Post Queue
  208. */
  209. #define MPI2_REPLY_POST_HOST_INDEX_OFFSET (0x0000006C)
  210. /*
  211. * Defines for the HCBSize and address
  212. */
  213. #define MPI2_HCB_SIZE_OFFSET (0x00000074)
  214. #define MPI2_HCB_SIZE_SIZE_MASK (0xFFFFF000)
  215. #define MPI2_HCB_SIZE_HCB_ENABLE (0x00000001)
  216. #define MPI2_HCB_ADDRESS_LOW_OFFSET (0x00000078)
  217. #define MPI2_HCB_ADDRESS_HIGH_OFFSET (0x0000007C)
  218. /*
  219. * Offsets for the Request Queue
  220. */
  221. #define MPI2_REQUEST_DESCRIPTOR_POST_LOW_OFFSET (0x000000C0)
  222. #define MPI2_REQUEST_DESCRIPTOR_POST_HIGH_OFFSET (0x000000C4)
  223. /*****************************************************************************
  224. *
  225. * Message Descriptors
  226. *
  227. *****************************************************************************/
  228. /* Request Descriptors */
  229. /* Default Request Descriptor */
  230. typedef struct _MPI2_DEFAULT_REQUEST_DESCRIPTOR
  231. {
  232. U8 RequestFlags; /* 0x00 */
  233. U8 MSIxIndex; /* 0x01 */
  234. U16 SMID; /* 0x02 */
  235. U16 LMID; /* 0x04 */
  236. U16 DescriptorTypeDependent; /* 0x06 */
  237. } MPI2_DEFAULT_REQUEST_DESCRIPTOR,
  238. MPI2_POINTER PTR_MPI2_DEFAULT_REQUEST_DESCRIPTOR,
  239. Mpi2DefaultRequestDescriptor_t, MPI2_POINTER pMpi2DefaultRequestDescriptor_t;
  240. /* defines for the RequestFlags field */
  241. #define MPI2_REQ_DESCRIPT_FLAGS_TYPE_MASK (0x0E)
  242. #define MPI2_REQ_DESCRIPT_FLAGS_SCSI_IO (0x00)
  243. #define MPI2_REQ_DESCRIPT_FLAGS_SCSI_TARGET (0x02)
  244. #define MPI2_REQ_DESCRIPT_FLAGS_HIGH_PRIORITY (0x06)
  245. #define MPI2_REQ_DESCRIPT_FLAGS_DEFAULT_TYPE (0x08)
  246. #define MPI2_REQ_DESCRIPT_FLAGS_RAID_ACCELERATOR (0x0A)
  247. #define MPI2_REQ_DESCRIPT_FLAGS_IOC_FIFO_MARKER (0x01)
  248. /* High Priority Request Descriptor */
  249. typedef struct _MPI2_HIGH_PRIORITY_REQUEST_DESCRIPTOR
  250. {
  251. U8 RequestFlags; /* 0x00 */
  252. U8 MSIxIndex; /* 0x01 */
  253. U16 SMID; /* 0x02 */
  254. U16 LMID; /* 0x04 */
  255. U16 Reserved1; /* 0x06 */
  256. } MPI2_HIGH_PRIORITY_REQUEST_DESCRIPTOR,
  257. MPI2_POINTER PTR_MPI2_HIGH_PRIORITY_REQUEST_DESCRIPTOR,
  258. Mpi2HighPriorityRequestDescriptor_t,
  259. MPI2_POINTER pMpi2HighPriorityRequestDescriptor_t;
  260. /* SCSI IO Request Descriptor */
  261. typedef struct _MPI2_SCSI_IO_REQUEST_DESCRIPTOR
  262. {
  263. U8 RequestFlags; /* 0x00 */
  264. U8 MSIxIndex; /* 0x01 */
  265. U16 SMID; /* 0x02 */
  266. U16 LMID; /* 0x04 */
  267. U16 DevHandle; /* 0x06 */
  268. } MPI2_SCSI_IO_REQUEST_DESCRIPTOR,
  269. MPI2_POINTER PTR_MPI2_SCSI_IO_REQUEST_DESCRIPTOR,
  270. Mpi2SCSIIORequestDescriptor_t, MPI2_POINTER pMpi2SCSIIORequestDescriptor_t;
  271. /* SCSI Target Request Descriptor */
  272. typedef struct _MPI2_SCSI_TARGET_REQUEST_DESCRIPTOR
  273. {
  274. U8 RequestFlags; /* 0x00 */
  275. U8 MSIxIndex; /* 0x01 */
  276. U16 SMID; /* 0x02 */
  277. U16 LMID; /* 0x04 */
  278. U16 IoIndex; /* 0x06 */
  279. } MPI2_SCSI_TARGET_REQUEST_DESCRIPTOR,
  280. MPI2_POINTER PTR_MPI2_SCSI_TARGET_REQUEST_DESCRIPTOR,
  281. Mpi2SCSITargetRequestDescriptor_t,
  282. MPI2_POINTER pMpi2SCSITargetRequestDescriptor_t;
  283. /* RAID Accelerator Request Descriptor */
  284. typedef struct _MPI2_RAID_ACCEL_REQUEST_DESCRIPTOR {
  285. U8 RequestFlags; /* 0x00 */
  286. U8 MSIxIndex; /* 0x01 */
  287. U16 SMID; /* 0x02 */
  288. U16 LMID; /* 0x04 */
  289. U16 Reserved; /* 0x06 */
  290. } MPI2_RAID_ACCEL_REQUEST_DESCRIPTOR,
  291. MPI2_POINTER PTR_MPI2_RAID_ACCEL_REQUEST_DESCRIPTOR,
  292. Mpi2RAIDAcceleratorRequestDescriptor_t,
  293. MPI2_POINTER pMpi2RAIDAcceleratorRequestDescriptor_t;
  294. /* union of Request Descriptors */
  295. typedef union _MPI2_REQUEST_DESCRIPTOR_UNION
  296. {
  297. MPI2_DEFAULT_REQUEST_DESCRIPTOR Default;
  298. MPI2_HIGH_PRIORITY_REQUEST_DESCRIPTOR HighPriority;
  299. MPI2_SCSI_IO_REQUEST_DESCRIPTOR SCSIIO;
  300. MPI2_SCSI_TARGET_REQUEST_DESCRIPTOR SCSITarget;
  301. MPI2_RAID_ACCEL_REQUEST_DESCRIPTOR RAIDAccelerator;
  302. U64 Words;
  303. } MPI2_REQUEST_DESCRIPTOR_UNION, MPI2_POINTER PTR_MPI2_REQUEST_DESCRIPTOR_UNION,
  304. Mpi2RequestDescriptorUnion_t, MPI2_POINTER pMpi2RequestDescriptorUnion_t;
  305. /* Reply Descriptors */
  306. /* Default Reply Descriptor */
  307. typedef struct _MPI2_DEFAULT_REPLY_DESCRIPTOR
  308. {
  309. U8 ReplyFlags; /* 0x00 */
  310. U8 MSIxIndex; /* 0x01 */
  311. U16 DescriptorTypeDependent1; /* 0x02 */
  312. U32 DescriptorTypeDependent2; /* 0x04 */
  313. } MPI2_DEFAULT_REPLY_DESCRIPTOR, MPI2_POINTER PTR_MPI2_DEFAULT_REPLY_DESCRIPTOR,
  314. Mpi2DefaultReplyDescriptor_t, MPI2_POINTER pMpi2DefaultReplyDescriptor_t;
  315. /* defines for the ReplyFlags field */
  316. #define MPI2_RPY_DESCRIPT_FLAGS_TYPE_MASK (0x0F)
  317. #define MPI2_RPY_DESCRIPT_FLAGS_SCSI_IO_SUCCESS (0x00)
  318. #define MPI2_RPY_DESCRIPT_FLAGS_ADDRESS_REPLY (0x01)
  319. #define MPI2_RPY_DESCRIPT_FLAGS_TARGETASSIST_SUCCESS (0x02)
  320. #define MPI2_RPY_DESCRIPT_FLAGS_TARGET_COMMAND_BUFFER (0x03)
  321. #define MPI2_RPY_DESCRIPT_FLAGS_RAID_ACCELERATOR_SUCCESS (0x05)
  322. #define MPI2_RPY_DESCRIPT_FLAGS_UNUSED (0x0F)
  323. /* values for marking a reply descriptor as unused */
  324. #define MPI2_RPY_DESCRIPT_UNUSED_WORD0_MARK (0xFFFFFFFF)
  325. #define MPI2_RPY_DESCRIPT_UNUSED_WORD1_MARK (0xFFFFFFFF)
  326. /* Address Reply Descriptor */
  327. typedef struct _MPI2_ADDRESS_REPLY_DESCRIPTOR
  328. {
  329. U8 ReplyFlags; /* 0x00 */
  330. U8 MSIxIndex; /* 0x01 */
  331. U16 SMID; /* 0x02 */
  332. U32 ReplyFrameAddress; /* 0x04 */
  333. } MPI2_ADDRESS_REPLY_DESCRIPTOR, MPI2_POINTER PTR_MPI2_ADDRESS_REPLY_DESCRIPTOR,
  334. Mpi2AddressReplyDescriptor_t, MPI2_POINTER pMpi2AddressReplyDescriptor_t;
  335. #define MPI2_ADDRESS_REPLY_SMID_INVALID (0x00)
  336. /* SCSI IO Success Reply Descriptor */
  337. typedef struct _MPI2_SCSI_IO_SUCCESS_REPLY_DESCRIPTOR
  338. {
  339. U8 ReplyFlags; /* 0x00 */
  340. U8 MSIxIndex; /* 0x01 */
  341. U16 SMID; /* 0x02 */
  342. U16 TaskTag; /* 0x04 */
  343. U16 Reserved1; /* 0x06 */
  344. } MPI2_SCSI_IO_SUCCESS_REPLY_DESCRIPTOR,
  345. MPI2_POINTER PTR_MPI2_SCSI_IO_SUCCESS_REPLY_DESCRIPTOR,
  346. Mpi2SCSIIOSuccessReplyDescriptor_t,
  347. MPI2_POINTER pMpi2SCSIIOSuccessReplyDescriptor_t;
  348. /* TargetAssist Success Reply Descriptor */
  349. typedef struct _MPI2_TARGETASSIST_SUCCESS_REPLY_DESCRIPTOR
  350. {
  351. U8 ReplyFlags; /* 0x00 */
  352. U8 MSIxIndex; /* 0x01 */
  353. U16 SMID; /* 0x02 */
  354. U8 SequenceNumber; /* 0x04 */
  355. U8 Reserved1; /* 0x05 */
  356. U16 IoIndex; /* 0x06 */
  357. } MPI2_TARGETASSIST_SUCCESS_REPLY_DESCRIPTOR,
  358. MPI2_POINTER PTR_MPI2_TARGETASSIST_SUCCESS_REPLY_DESCRIPTOR,
  359. Mpi2TargetAssistSuccessReplyDescriptor_t,
  360. MPI2_POINTER pMpi2TargetAssistSuccessReplyDescriptor_t;
  361. /* Target Command Buffer Reply Descriptor */
  362. typedef struct _MPI2_TARGET_COMMAND_BUFFER_REPLY_DESCRIPTOR
  363. {
  364. U8 ReplyFlags; /* 0x00 */
  365. U8 MSIxIndex; /* 0x01 */
  366. U8 VP_ID; /* 0x02 */
  367. U8 Flags; /* 0x03 */
  368. U16 InitiatorDevHandle; /* 0x04 */
  369. U16 IoIndex; /* 0x06 */
  370. } MPI2_TARGET_COMMAND_BUFFER_REPLY_DESCRIPTOR,
  371. MPI2_POINTER PTR_MPI2_TARGET_COMMAND_BUFFER_REPLY_DESCRIPTOR,
  372. Mpi2TargetCommandBufferReplyDescriptor_t,
  373. MPI2_POINTER pMpi2TargetCommandBufferReplyDescriptor_t;
  374. /* defines for Flags field */
  375. #define MPI2_RPY_DESCRIPT_TCB_FLAGS_PHYNUM_MASK (0x3F)
  376. /* RAID Accelerator Success Reply Descriptor */
  377. typedef struct _MPI2_RAID_ACCELERATOR_SUCCESS_REPLY_DESCRIPTOR {
  378. U8 ReplyFlags; /* 0x00 */
  379. U8 MSIxIndex; /* 0x01 */
  380. U16 SMID; /* 0x02 */
  381. U32 Reserved; /* 0x04 */
  382. } MPI2_RAID_ACCELERATOR_SUCCESS_REPLY_DESCRIPTOR,
  383. MPI2_POINTER PTR_MPI2_RAID_ACCELERATOR_SUCCESS_REPLY_DESCRIPTOR,
  384. Mpi2RAIDAcceleratorSuccessReplyDescriptor_t,
  385. MPI2_POINTER pMpi2RAIDAcceleratorSuccessReplyDescriptor_t;
  386. /* union of Reply Descriptors */
  387. typedef union _MPI2_REPLY_DESCRIPTORS_UNION
  388. {
  389. MPI2_DEFAULT_REPLY_DESCRIPTOR Default;
  390. MPI2_ADDRESS_REPLY_DESCRIPTOR AddressReply;
  391. MPI2_SCSI_IO_SUCCESS_REPLY_DESCRIPTOR SCSIIOSuccess;
  392. MPI2_TARGETASSIST_SUCCESS_REPLY_DESCRIPTOR TargetAssistSuccess;
  393. MPI2_TARGET_COMMAND_BUFFER_REPLY_DESCRIPTOR TargetCommandBuffer;
  394. MPI2_RAID_ACCELERATOR_SUCCESS_REPLY_DESCRIPTOR RAIDAcceleratorSuccess;
  395. U64 Words;
  396. } MPI2_REPLY_DESCRIPTORS_UNION, MPI2_POINTER PTR_MPI2_REPLY_DESCRIPTORS_UNION,
  397. Mpi2ReplyDescriptorsUnion_t, MPI2_POINTER pMpi2ReplyDescriptorsUnion_t;
  398. /*****************************************************************************
  399. *
  400. * Message Functions
  401. * 0x80 -> 0x8F reserved for private message use per product
  402. *
  403. *
  404. *****************************************************************************/
  405. #define MPI2_FUNCTION_SCSI_IO_REQUEST (0x00) /* SCSI IO */
  406. #define MPI2_FUNCTION_SCSI_TASK_MGMT (0x01) /* SCSI Task Management */
  407. #define MPI2_FUNCTION_IOC_INIT (0x02) /* IOC Init */
  408. #define MPI2_FUNCTION_IOC_FACTS (0x03) /* IOC Facts */
  409. #define MPI2_FUNCTION_CONFIG (0x04) /* Configuration */
  410. #define MPI2_FUNCTION_PORT_FACTS (0x05) /* Port Facts */
  411. #define MPI2_FUNCTION_PORT_ENABLE (0x06) /* Port Enable */
  412. #define MPI2_FUNCTION_EVENT_NOTIFICATION (0x07) /* Event Notification */
  413. #define MPI2_FUNCTION_EVENT_ACK (0x08) /* Event Acknowledge */
  414. #define MPI2_FUNCTION_FW_DOWNLOAD (0x09) /* FW Download */
  415. #define MPI2_FUNCTION_TARGET_ASSIST (0x0B) /* Target Assist */
  416. #define MPI2_FUNCTION_TARGET_STATUS_SEND (0x0C) /* Target Status Send */
  417. #define MPI2_FUNCTION_TARGET_MODE_ABORT (0x0D) /* Target Mode Abort */
  418. #define MPI2_FUNCTION_FW_UPLOAD (0x12) /* FW Upload */
  419. #define MPI2_FUNCTION_RAID_ACTION (0x15) /* RAID Action */
  420. #define MPI2_FUNCTION_RAID_SCSI_IO_PASSTHROUGH (0x16) /* SCSI IO RAID Passthrough */
  421. #define MPI2_FUNCTION_TOOLBOX (0x17) /* Toolbox */
  422. #define MPI2_FUNCTION_SCSI_ENCLOSURE_PROCESSOR (0x18) /* SCSI Enclosure Processor */
  423. #define MPI2_FUNCTION_SMP_PASSTHROUGH (0x1A) /* SMP Passthrough */
  424. #define MPI2_FUNCTION_SAS_IO_UNIT_CONTROL (0x1B) /* SAS IO Unit Control */
  425. #define MPI2_FUNCTION_SATA_PASSTHROUGH (0x1C) /* SATA Passthrough */
  426. #define MPI2_FUNCTION_DIAG_BUFFER_POST (0x1D) /* Diagnostic Buffer Post */
  427. #define MPI2_FUNCTION_DIAG_RELEASE (0x1E) /* Diagnostic Release */
  428. #define MPI2_FUNCTION_TARGET_CMD_BUF_BASE_POST (0x24) /* Target Command Buffer Post Base */
  429. #define MPI2_FUNCTION_TARGET_CMD_BUF_LIST_POST (0x25) /* Target Command Buffer Post List */
  430. #define MPI2_FUNCTION_RAID_ACCELERATOR (0x2C) /* RAID Accelerator*/
  431. /* Doorbell functions */
  432. #define MPI2_FUNCTION_IOC_MESSAGE_UNIT_RESET (0x40)
  433. /* #define MPI2_FUNCTION_IO_UNIT_RESET (0x41) */
  434. #define MPI2_FUNCTION_HANDSHAKE (0x42)
  435. /*****************************************************************************
  436. *
  437. * IOC Status Values
  438. *
  439. *****************************************************************************/
  440. /* mask for IOCStatus status value */
  441. #define MPI2_IOCSTATUS_MASK (0x7FFF)
  442. /****************************************************************************
  443. * Common IOCStatus values for all replies
  444. ****************************************************************************/
  445. #define MPI2_IOCSTATUS_SUCCESS (0x0000)
  446. #define MPI2_IOCSTATUS_INVALID_FUNCTION (0x0001)
  447. #define MPI2_IOCSTATUS_BUSY (0x0002)
  448. #define MPI2_IOCSTATUS_INVALID_SGL (0x0003)
  449. #define MPI2_IOCSTATUS_INTERNAL_ERROR (0x0004)
  450. #define MPI2_IOCSTATUS_INVALID_VPID (0x0005)
  451. #define MPI2_IOCSTATUS_INSUFFICIENT_RESOURCES (0x0006)
  452. #define MPI2_IOCSTATUS_INVALID_FIELD (0x0007)
  453. #define MPI2_IOCSTATUS_INVALID_STATE (0x0008)
  454. #define MPI2_IOCSTATUS_OP_STATE_NOT_SUPPORTED (0x0009)
  455. /****************************************************************************
  456. * Config IOCStatus values
  457. ****************************************************************************/
  458. #define MPI2_IOCSTATUS_CONFIG_INVALID_ACTION (0x0020)
  459. #define MPI2_IOCSTATUS_CONFIG_INVALID_TYPE (0x0021)
  460. #define MPI2_IOCSTATUS_CONFIG_INVALID_PAGE (0x0022)
  461. #define MPI2_IOCSTATUS_CONFIG_INVALID_DATA (0x0023)
  462. #define MPI2_IOCSTATUS_CONFIG_NO_DEFAULTS (0x0024)
  463. #define MPI2_IOCSTATUS_CONFIG_CANT_COMMIT (0x0025)
  464. /****************************************************************************
  465. * SCSI IO Reply
  466. ****************************************************************************/
  467. #define MPI2_IOCSTATUS_SCSI_RECOVERED_ERROR (0x0040)
  468. #define MPI2_IOCSTATUS_SCSI_INVALID_DEVHANDLE (0x0042)
  469. #define MPI2_IOCSTATUS_SCSI_DEVICE_NOT_THERE (0x0043)
  470. #define MPI2_IOCSTATUS_SCSI_DATA_OVERRUN (0x0044)
  471. #define MPI2_IOCSTATUS_SCSI_DATA_UNDERRUN (0x0045)
  472. #define MPI2_IOCSTATUS_SCSI_IO_DATA_ERROR (0x0046)
  473. #define MPI2_IOCSTATUS_SCSI_PROTOCOL_ERROR (0x0047)
  474. #define MPI2_IOCSTATUS_SCSI_TASK_TERMINATED (0x0048)
  475. #define MPI2_IOCSTATUS_SCSI_RESIDUAL_MISMATCH (0x0049)
  476. #define MPI2_IOCSTATUS_SCSI_TASK_MGMT_FAILED (0x004A)
  477. #define MPI2_IOCSTATUS_SCSI_IOC_TERMINATED (0x004B)
  478. #define MPI2_IOCSTATUS_SCSI_EXT_TERMINATED (0x004C)
  479. /****************************************************************************
  480. * For use by SCSI Initiator and SCSI Target end-to-end data protection
  481. ****************************************************************************/
  482. #define MPI2_IOCSTATUS_EEDP_GUARD_ERROR (0x004D)
  483. #define MPI2_IOCSTATUS_EEDP_REF_TAG_ERROR (0x004E)
  484. #define MPI2_IOCSTATUS_EEDP_APP_TAG_ERROR (0x004F)
  485. /****************************************************************************
  486. * SCSI Target values
  487. ****************************************************************************/
  488. #define MPI2_IOCSTATUS_TARGET_INVALID_IO_INDEX (0x0062)
  489. #define MPI2_IOCSTATUS_TARGET_ABORTED (0x0063)
  490. #define MPI2_IOCSTATUS_TARGET_NO_CONN_RETRYABLE (0x0064)
  491. #define MPI2_IOCSTATUS_TARGET_NO_CONNECTION (0x0065)
  492. #define MPI2_IOCSTATUS_TARGET_XFER_COUNT_MISMATCH (0x006A)
  493. #define MPI2_IOCSTATUS_TARGET_DATA_OFFSET_ERROR (0x006D)
  494. #define MPI2_IOCSTATUS_TARGET_TOO_MUCH_WRITE_DATA (0x006E)
  495. #define MPI2_IOCSTATUS_TARGET_IU_TOO_SHORT (0x006F)
  496. #define MPI2_IOCSTATUS_TARGET_ACK_NAK_TIMEOUT (0x0070)
  497. #define MPI2_IOCSTATUS_TARGET_NAK_RECEIVED (0x0071)
  498. /****************************************************************************
  499. * Serial Attached SCSI values
  500. ****************************************************************************/
  501. #define MPI2_IOCSTATUS_SAS_SMP_REQUEST_FAILED (0x0090)
  502. #define MPI2_IOCSTATUS_SAS_SMP_DATA_OVERRUN (0x0091)
  503. /****************************************************************************
  504. * Diagnostic Buffer Post / Diagnostic Release values
  505. ****************************************************************************/
  506. #define MPI2_IOCSTATUS_DIAGNOSTIC_RELEASED (0x00A0)
  507. /****************************************************************************
  508. * RAID Accelerator values
  509. ****************************************************************************/
  510. #define MPI2_IOCSTATUS_RAID_ACCEL_ERROR (0x00B0)
  511. /****************************************************************************
  512. * IOCStatus flag to indicate that log info is available
  513. ****************************************************************************/
  514. #define MPI2_IOCSTATUS_FLAG_LOG_INFO_AVAILABLE (0x8000)
  515. /****************************************************************************
  516. * IOCLogInfo Types
  517. ****************************************************************************/
  518. #define MPI2_IOCLOGINFO_TYPE_MASK (0xF0000000)
  519. #define MPI2_IOCLOGINFO_TYPE_SHIFT (28)
  520. #define MPI2_IOCLOGINFO_TYPE_NONE (0x0)
  521. #define MPI2_IOCLOGINFO_TYPE_SCSI (0x1)
  522. #define MPI2_IOCLOGINFO_TYPE_FC (0x2)
  523. #define MPI2_IOCLOGINFO_TYPE_SAS (0x3)
  524. #define MPI2_IOCLOGINFO_TYPE_ISCSI (0x4)
  525. #define MPI2_IOCLOGINFO_LOG_DATA_MASK (0x0FFFFFFF)
  526. /*****************************************************************************
  527. *
  528. * Standard Message Structures
  529. *
  530. *****************************************************************************/
  531. /****************************************************************************
  532. * Request Message Header for all request messages
  533. ****************************************************************************/
  534. typedef struct _MPI2_REQUEST_HEADER
  535. {
  536. U16 FunctionDependent1; /* 0x00 */
  537. U8 ChainOffset; /* 0x02 */
  538. U8 Function; /* 0x03 */
  539. U16 FunctionDependent2; /* 0x04 */
  540. U8 FunctionDependent3; /* 0x06 */
  541. U8 MsgFlags; /* 0x07 */
  542. U8 VP_ID; /* 0x08 */
  543. U8 VF_ID; /* 0x09 */
  544. U16 Reserved1; /* 0x0A */
  545. } MPI2_REQUEST_HEADER, MPI2_POINTER PTR_MPI2_REQUEST_HEADER,
  546. MPI2RequestHeader_t, MPI2_POINTER pMPI2RequestHeader_t;
  547. /****************************************************************************
  548. * Default Reply
  549. ****************************************************************************/
  550. typedef struct _MPI2_DEFAULT_REPLY
  551. {
  552. U16 FunctionDependent1; /* 0x00 */
  553. U8 MsgLength; /* 0x02 */
  554. U8 Function; /* 0x03 */
  555. U16 FunctionDependent2; /* 0x04 */
  556. U8 FunctionDependent3; /* 0x06 */
  557. U8 MsgFlags; /* 0x07 */
  558. U8 VP_ID; /* 0x08 */
  559. U8 VF_ID; /* 0x09 */
  560. U16 Reserved1; /* 0x0A */
  561. U16 FunctionDependent5; /* 0x0C */
  562. U16 IOCStatus; /* 0x0E */
  563. U32 IOCLogInfo; /* 0x10 */
  564. } MPI2_DEFAULT_REPLY, MPI2_POINTER PTR_MPI2_DEFAULT_REPLY,
  565. MPI2DefaultReply_t, MPI2_POINTER pMPI2DefaultReply_t;
  566. /* common version structure/union used in messages and configuration pages */
  567. typedef struct _MPI2_VERSION_STRUCT
  568. {
  569. U8 Dev; /* 0x00 */
  570. U8 Unit; /* 0x01 */
  571. U8 Minor; /* 0x02 */
  572. U8 Major; /* 0x03 */
  573. } MPI2_VERSION_STRUCT;
  574. typedef union _MPI2_VERSION_UNION
  575. {
  576. MPI2_VERSION_STRUCT Struct;
  577. U32 Word;
  578. } MPI2_VERSION_UNION;
  579. /* LUN field defines, common to many structures */
  580. #define MPI2_LUN_FIRST_LEVEL_ADDRESSING (0x0000FFFF)
  581. #define MPI2_LUN_SECOND_LEVEL_ADDRESSING (0xFFFF0000)
  582. #define MPI2_LUN_THIRD_LEVEL_ADDRESSING (0x0000FFFF)
  583. #define MPI2_LUN_FOURTH_LEVEL_ADDRESSING (0xFFFF0000)
  584. #define MPI2_LUN_LEVEL_1_WORD (0xFF00)
  585. #define MPI2_LUN_LEVEL_1_DWORD (0x0000FF00)
  586. /*****************************************************************************
  587. *
  588. * Fusion-MPT MPI Scatter Gather Elements
  589. *
  590. *****************************************************************************/
  591. /****************************************************************************
  592. * MPI Simple Element structures
  593. ****************************************************************************/
  594. typedef struct _MPI2_SGE_SIMPLE32
  595. {
  596. U32 FlagsLength;
  597. U32 Address;
  598. } MPI2_SGE_SIMPLE32, MPI2_POINTER PTR_MPI2_SGE_SIMPLE32,
  599. Mpi2SGESimple32_t, MPI2_POINTER pMpi2SGESimple32_t;
  600. typedef struct _MPI2_SGE_SIMPLE64
  601. {
  602. U32 FlagsLength;
  603. U64 Address;
  604. } MPI2_SGE_SIMPLE64, MPI2_POINTER PTR_MPI2_SGE_SIMPLE64,
  605. Mpi2SGESimple64_t, MPI2_POINTER pMpi2SGESimple64_t;
  606. typedef struct _MPI2_SGE_SIMPLE_UNION
  607. {
  608. U32 FlagsLength;
  609. union
  610. {
  611. U32 Address32;
  612. U64 Address64;
  613. } u;
  614. } MPI2_SGE_SIMPLE_UNION, MPI2_POINTER PTR_MPI2_SGE_SIMPLE_UNION,
  615. Mpi2SGESimpleUnion_t, MPI2_POINTER pMpi2SGESimpleUnion_t;
  616. /****************************************************************************
  617. * MPI Chain Element structures
  618. ****************************************************************************/
  619. typedef struct _MPI2_SGE_CHAIN32
  620. {
  621. U16 Length;
  622. U8 NextChainOffset;
  623. U8 Flags;
  624. U32 Address;
  625. } MPI2_SGE_CHAIN32, MPI2_POINTER PTR_MPI2_SGE_CHAIN32,
  626. Mpi2SGEChain32_t, MPI2_POINTER pMpi2SGEChain32_t;
  627. typedef struct _MPI2_SGE_CHAIN64
  628. {
  629. U16 Length;
  630. U8 NextChainOffset;
  631. U8 Flags;
  632. U64 Address;
  633. } MPI2_SGE_CHAIN64, MPI2_POINTER PTR_MPI2_SGE_CHAIN64,
  634. Mpi2SGEChain64_t, MPI2_POINTER pMpi2SGEChain64_t;
  635. typedef struct _MPI2_SGE_CHAIN_UNION
  636. {
  637. U16 Length;
  638. U8 NextChainOffset;
  639. U8 Flags;
  640. union
  641. {
  642. U32 Address32;
  643. U64 Address64;
  644. } u;
  645. } MPI2_SGE_CHAIN_UNION, MPI2_POINTER PTR_MPI2_SGE_CHAIN_UNION,
  646. Mpi2SGEChainUnion_t, MPI2_POINTER pMpi2SGEChainUnion_t;
  647. /****************************************************************************
  648. * MPI Transaction Context Element structures
  649. ****************************************************************************/
  650. typedef struct _MPI2_SGE_TRANSACTION32
  651. {
  652. U8 Reserved;
  653. U8 ContextSize;
  654. U8 DetailsLength;
  655. U8 Flags;
  656. U32 TransactionContext[1];
  657. U32 TransactionDetails[1];
  658. } MPI2_SGE_TRANSACTION32, MPI2_POINTER PTR_MPI2_SGE_TRANSACTION32,
  659. Mpi2SGETransaction32_t, MPI2_POINTER pMpi2SGETransaction32_t;
  660. typedef struct _MPI2_SGE_TRANSACTION64
  661. {
  662. U8 Reserved;
  663. U8 ContextSize;
  664. U8 DetailsLength;
  665. U8 Flags;
  666. U32 TransactionContext[2];
  667. U32 TransactionDetails[1];
  668. } MPI2_SGE_TRANSACTION64, MPI2_POINTER PTR_MPI2_SGE_TRANSACTION64,
  669. Mpi2SGETransaction64_t, MPI2_POINTER pMpi2SGETransaction64_t;
  670. typedef struct _MPI2_SGE_TRANSACTION96
  671. {
  672. U8 Reserved;
  673. U8 ContextSize;
  674. U8 DetailsLength;
  675. U8 Flags;
  676. U32 TransactionContext[3];
  677. U32 TransactionDetails[1];
  678. } MPI2_SGE_TRANSACTION96, MPI2_POINTER PTR_MPI2_SGE_TRANSACTION96,
  679. Mpi2SGETransaction96_t, MPI2_POINTER pMpi2SGETransaction96_t;
  680. typedef struct _MPI2_SGE_TRANSACTION128
  681. {
  682. U8 Reserved;
  683. U8 ContextSize;
  684. U8 DetailsLength;
  685. U8 Flags;
  686. U32 TransactionContext[4];
  687. U32 TransactionDetails[1];
  688. } MPI2_SGE_TRANSACTION128, MPI2_POINTER PTR_MPI2_SGE_TRANSACTION128,
  689. Mpi2SGETransaction_t128, MPI2_POINTER pMpi2SGETransaction_t128;
  690. typedef struct _MPI2_SGE_TRANSACTION_UNION
  691. {
  692. U8 Reserved;
  693. U8 ContextSize;
  694. U8 DetailsLength;
  695. U8 Flags;
  696. union
  697. {
  698. U32 TransactionContext32[1];
  699. U32 TransactionContext64[2];
  700. U32 TransactionContext96[3];
  701. U32 TransactionContext128[4];
  702. } u;
  703. U32 TransactionDetails[1];
  704. } MPI2_SGE_TRANSACTION_UNION, MPI2_POINTER PTR_MPI2_SGE_TRANSACTION_UNION,
  705. Mpi2SGETransactionUnion_t, MPI2_POINTER pMpi2SGETransactionUnion_t;
  706. /****************************************************************************
  707. * MPI SGE union for IO SGL's
  708. ****************************************************************************/
  709. typedef struct _MPI2_MPI_SGE_IO_UNION
  710. {
  711. union
  712. {
  713. MPI2_SGE_SIMPLE_UNION Simple;
  714. MPI2_SGE_CHAIN_UNION Chain;
  715. } u;
  716. } MPI2_MPI_SGE_IO_UNION, MPI2_POINTER PTR_MPI2_MPI_SGE_IO_UNION,
  717. Mpi2MpiSGEIOUnion_t, MPI2_POINTER pMpi2MpiSGEIOUnion_t;
  718. /****************************************************************************
  719. * MPI SGE union for SGL's with Simple and Transaction elements
  720. ****************************************************************************/
  721. typedef struct _MPI2_SGE_TRANS_SIMPLE_UNION
  722. {
  723. union
  724. {
  725. MPI2_SGE_SIMPLE_UNION Simple;
  726. MPI2_SGE_TRANSACTION_UNION Transaction;
  727. } u;
  728. } MPI2_SGE_TRANS_SIMPLE_UNION, MPI2_POINTER PTR_MPI2_SGE_TRANS_SIMPLE_UNION,
  729. Mpi2SGETransSimpleUnion_t, MPI2_POINTER pMpi2SGETransSimpleUnion_t;
  730. /****************************************************************************
  731. * All MPI SGE types union
  732. ****************************************************************************/
  733. typedef struct _MPI2_MPI_SGE_UNION
  734. {
  735. union
  736. {
  737. MPI2_SGE_SIMPLE_UNION Simple;
  738. MPI2_SGE_CHAIN_UNION Chain;
  739. MPI2_SGE_TRANSACTION_UNION Transaction;
  740. } u;
  741. } MPI2_MPI_SGE_UNION, MPI2_POINTER PTR_MPI2_MPI_SGE_UNION,
  742. Mpi2MpiSgeUnion_t, MPI2_POINTER pMpi2MpiSgeUnion_t;
  743. /****************************************************************************
  744. * MPI SGE field definition and masks
  745. ****************************************************************************/
  746. /* Flags field bit definitions */
  747. #define MPI2_SGE_FLAGS_LAST_ELEMENT (0x80)
  748. #define MPI2_SGE_FLAGS_END_OF_BUFFER (0x40)
  749. #define MPI2_SGE_FLAGS_ELEMENT_TYPE_MASK (0x30)
  750. #define MPI2_SGE_FLAGS_LOCAL_ADDRESS (0x08)
  751. #define MPI2_SGE_FLAGS_DIRECTION (0x04)
  752. #define MPI2_SGE_FLAGS_ADDRESS_SIZE (0x02)
  753. #define MPI2_SGE_FLAGS_END_OF_LIST (0x01)
  754. #define MPI2_SGE_FLAGS_SHIFT (24)
  755. #define MPI2_SGE_LENGTH_MASK (0x00FFFFFF)
  756. #define MPI2_SGE_CHAIN_LENGTH_MASK (0x0000FFFF)
  757. /* Element Type */
  758. #define MPI2_SGE_FLAGS_TRANSACTION_ELEMENT (0x00)
  759. #define MPI2_SGE_FLAGS_SIMPLE_ELEMENT (0x10)
  760. #define MPI2_SGE_FLAGS_CHAIN_ELEMENT (0x30)
  761. #define MPI2_SGE_FLAGS_ELEMENT_MASK (0x30)
  762. /* Address location */
  763. #define MPI2_SGE_FLAGS_SYSTEM_ADDRESS (0x00)
  764. /* Direction */
  765. #define MPI2_SGE_FLAGS_IOC_TO_HOST (0x00)
  766. #define MPI2_SGE_FLAGS_HOST_TO_IOC (0x04)
  767. /* Address Size */
  768. #define MPI2_SGE_FLAGS_32_BIT_ADDRESSING (0x00)
  769. #define MPI2_SGE_FLAGS_64_BIT_ADDRESSING (0x02)
  770. /* Context Size */
  771. #define MPI2_SGE_FLAGS_32_BIT_CONTEXT (0x00)
  772. #define MPI2_SGE_FLAGS_64_BIT_CONTEXT (0x02)
  773. #define MPI2_SGE_FLAGS_96_BIT_CONTEXT (0x04)
  774. #define MPI2_SGE_FLAGS_128_BIT_CONTEXT (0x06)
  775. #define MPI2_SGE_CHAIN_OFFSET_MASK (0x00FF0000)
  776. #define MPI2_SGE_CHAIN_OFFSET_SHIFT (16)
  777. /****************************************************************************
  778. * MPI SGE operation Macros
  779. ****************************************************************************/
  780. /* SIMPLE FlagsLength manipulations... */
  781. #define MPI2_SGE_SET_FLAGS(f) ((U32)(f) << MPI2_SGE_FLAGS_SHIFT)
  782. #define MPI2_SGE_GET_FLAGS(f) (((f) & ~MPI2_SGE_LENGTH_MASK) >> MPI2_SGE_FLAGS_SHIFT)
  783. #define MPI2_SGE_LENGTH(f) ((f) & MPI2_SGE_LENGTH_MASK)
  784. #define MPI2_SGE_CHAIN_LENGTH(f) ((f) & MPI2_SGE_CHAIN_LENGTH_MASK)
  785. #define MPI2_SGE_SET_FLAGS_LENGTH(f,l) (MPI2_SGE_SET_FLAGS(f) | MPI2_SGE_LENGTH(l))
  786. #define MPI2_pSGE_GET_FLAGS(psg) MPI2_SGE_GET_FLAGS((psg)->FlagsLength)
  787. #define MPI2_pSGE_GET_LENGTH(psg) MPI2_SGE_LENGTH((psg)->FlagsLength)
  788. #define MPI2_pSGE_SET_FLAGS_LENGTH(psg,f,l) (psg)->FlagsLength = MPI2_SGE_SET_FLAGS_LENGTH(f,l)
  789. /* CAUTION - The following are READ-MODIFY-WRITE! */
  790. #define MPI2_pSGE_SET_FLAGS(psg,f) (psg)->FlagsLength |= MPI2_SGE_SET_FLAGS(f)
  791. #define MPI2_pSGE_SET_LENGTH(psg,l) (psg)->FlagsLength |= MPI2_SGE_LENGTH(l)
  792. #define MPI2_GET_CHAIN_OFFSET(x) ((x & MPI2_SGE_CHAIN_OFFSET_MASK) >> MPI2_SGE_CHAIN_OFFSET_SHIFT)
  793. /*****************************************************************************
  794. *
  795. * Fusion-MPT IEEE Scatter Gather Elements
  796. *
  797. *****************************************************************************/
  798. /****************************************************************************
  799. * IEEE Simple Element structures
  800. ****************************************************************************/
  801. typedef struct _MPI2_IEEE_SGE_SIMPLE32
  802. {
  803. U32 Address;
  804. U32 FlagsLength;
  805. } MPI2_IEEE_SGE_SIMPLE32, MPI2_POINTER PTR_MPI2_IEEE_SGE_SIMPLE32,
  806. Mpi2IeeeSgeSimple32_t, MPI2_POINTER pMpi2IeeeSgeSimple32_t;
  807. typedef struct _MPI2_IEEE_SGE_SIMPLE64
  808. {
  809. U64 Address;
  810. U32 Length;
  811. U16 Reserved1;
  812. U8 Reserved2;
  813. U8 Flags;
  814. } MPI2_IEEE_SGE_SIMPLE64, MPI2_POINTER PTR_MPI2_IEEE_SGE_SIMPLE64,
  815. Mpi2IeeeSgeSimple64_t, MPI2_POINTER pMpi2IeeeSgeSimple64_t;
  816. typedef union _MPI2_IEEE_SGE_SIMPLE_UNION
  817. {
  818. MPI2_IEEE_SGE_SIMPLE32 Simple32;
  819. MPI2_IEEE_SGE_SIMPLE64 Simple64;
  820. } MPI2_IEEE_SGE_SIMPLE_UNION, MPI2_POINTER PTR_MPI2_IEEE_SGE_SIMPLE_UNION,
  821. Mpi2IeeeSgeSimpleUnion_t, MPI2_POINTER pMpi2IeeeSgeSimpleUnion_t;
  822. /****************************************************************************
  823. * IEEE Chain Element structures
  824. ****************************************************************************/
  825. typedef MPI2_IEEE_SGE_SIMPLE32 MPI2_IEEE_SGE_CHAIN32;
  826. typedef MPI2_IEEE_SGE_SIMPLE64 MPI2_IEEE_SGE_CHAIN64;
  827. typedef union _MPI2_IEEE_SGE_CHAIN_UNION
  828. {
  829. MPI2_IEEE_SGE_CHAIN32 Chain32;
  830. MPI2_IEEE_SGE_CHAIN64 Chain64;
  831. } MPI2_IEEE_SGE_CHAIN_UNION, MPI2_POINTER PTR_MPI2_IEEE_SGE_CHAIN_UNION,
  832. Mpi2IeeeSgeChainUnion_t, MPI2_POINTER pMpi2IeeeSgeChainUnion_t;
  833. /****************************************************************************
  834. * All IEEE SGE types union
  835. ****************************************************************************/
  836. typedef struct _MPI2_IEEE_SGE_UNION
  837. {
  838. union
  839. {
  840. MPI2_IEEE_SGE_SIMPLE_UNION Simple;
  841. MPI2_IEEE_SGE_CHAIN_UNION Chain;
  842. } u;
  843. } MPI2_IEEE_SGE_UNION, MPI2_POINTER PTR_MPI2_IEEE_SGE_UNION,
  844. Mpi2IeeeSgeUnion_t, MPI2_POINTER pMpi2IeeeSgeUnion_t;
  845. /****************************************************************************
  846. * IEEE SGE field definitions and masks
  847. ****************************************************************************/
  848. /* Flags field bit definitions */
  849. #define MPI2_IEEE_SGE_FLAGS_ELEMENT_TYPE_MASK (0x80)
  850. #define MPI2_IEEE32_SGE_FLAGS_SHIFT (24)
  851. #define MPI2_IEEE32_SGE_LENGTH_MASK (0x00FFFFFF)
  852. /* Element Type */
  853. #define MPI2_IEEE_SGE_FLAGS_SIMPLE_ELEMENT (0x00)
  854. #define MPI2_IEEE_SGE_FLAGS_CHAIN_ELEMENT (0x80)
  855. /* Data Location Address Space */
  856. #define MPI2_IEEE_SGE_FLAGS_ADDR_MASK (0x03)
  857. #define MPI2_IEEE_SGE_FLAGS_SYSTEM_ADDR (0x00)
  858. #define MPI2_IEEE_SGE_FLAGS_IOCDDR_ADDR (0x01)
  859. #define MPI2_IEEE_SGE_FLAGS_IOCPLB_ADDR (0x02)
  860. #define MPI2_IEEE_SGE_FLAGS_IOCPLBNTA_ADDR (0x03)
  861. /****************************************************************************
  862. * IEEE SGE operation Macros
  863. ****************************************************************************/
  864. /* SIMPLE FlagsLength manipulations... */
  865. #define MPI2_IEEE32_SGE_SET_FLAGS(f) ((U32)(f) << MPI2_IEEE32_SGE_FLAGS_SHIFT)
  866. #define MPI2_IEEE32_SGE_GET_FLAGS(f) (((f) & ~MPI2_IEEE32_SGE_LENGTH_MASK) >> MPI2_IEEE32_SGE_FLAGS_SHIFT)
  867. #define MPI2_IEEE32_SGE_LENGTH(f) ((f) & MPI2_IEEE32_SGE_LENGTH_MASK)
  868. #define MPI2_IEEE32_SGE_SET_FLAGS_LENGTH(f, l) (MPI2_IEEE32_SGE_SET_FLAGS(f) | MPI2_IEEE32_SGE_LENGTH(l))
  869. #define MPI2_IEEE32_pSGE_GET_FLAGS(psg) MPI2_IEEE32_SGE_GET_FLAGS((psg)->FlagsLength)
  870. #define MPI2_IEEE32_pSGE_GET_LENGTH(psg) MPI2_IEEE32_SGE_LENGTH((psg)->FlagsLength)
  871. #define MPI2_IEEE32_pSGE_SET_FLAGS_LENGTH(psg,f,l) (psg)->FlagsLength = MPI2_IEEE32_SGE_SET_FLAGS_LENGTH(f,l)
  872. /* CAUTION - The following are READ-MODIFY-WRITE! */
  873. #define MPI2_IEEE32_pSGE_SET_FLAGS(psg,f) (psg)->FlagsLength |= MPI2_IEEE32_SGE_SET_FLAGS(f)
  874. #define MPI2_IEEE32_pSGE_SET_LENGTH(psg,l) (psg)->FlagsLength |= MPI2_IEEE32_SGE_LENGTH(l)
  875. /*****************************************************************************
  876. *
  877. * Fusion-MPT MPI/IEEE Scatter Gather Unions
  878. *
  879. *****************************************************************************/
  880. typedef union _MPI2_SIMPLE_SGE_UNION
  881. {
  882. MPI2_SGE_SIMPLE_UNION MpiSimple;
  883. MPI2_IEEE_SGE_SIMPLE_UNION IeeeSimple;
  884. } MPI2_SIMPLE_SGE_UNION, MPI2_POINTER PTR_MPI2_SIMPLE_SGE_UNION,
  885. Mpi2SimpleSgeUntion_t, MPI2_POINTER pMpi2SimpleSgeUntion_t;
  886. typedef union _MPI2_SGE_IO_UNION
  887. {
  888. MPI2_SGE_SIMPLE_UNION MpiSimple;
  889. MPI2_SGE_CHAIN_UNION MpiChain;
  890. MPI2_IEEE_SGE_SIMPLE_UNION IeeeSimple;
  891. MPI2_IEEE_SGE_CHAIN_UNION IeeeChain;
  892. } MPI2_SGE_IO_UNION, MPI2_POINTER PTR_MPI2_SGE_IO_UNION,
  893. Mpi2SGEIOUnion_t, MPI2_POINTER pMpi2SGEIOUnion_t;
  894. /****************************************************************************
  895. *
  896. * Values for SGLFlags field, used in many request messages with an SGL
  897. *
  898. ****************************************************************************/
  899. /* values for MPI SGL Data Location Address Space subfield */
  900. #define MPI2_SGLFLAGS_ADDRESS_SPACE_MASK (0x0C)
  901. #define MPI2_SGLFLAGS_SYSTEM_ADDRESS_SPACE (0x00)
  902. #define MPI2_SGLFLAGS_IOCDDR_ADDRESS_SPACE (0x04)
  903. #define MPI2_SGLFLAGS_IOCPLB_ADDRESS_SPACE (0x08)
  904. #define MPI2_SGLFLAGS_IOCPLBNTA_ADDRESS_SPACE (0x0C)
  905. /* values for SGL Type subfield */
  906. #define MPI2_SGLFLAGS_SGL_TYPE_MASK (0x03)
  907. #define MPI2_SGLFLAGS_SGL_TYPE_MPI (0x00)
  908. #define MPI2_SGLFLAGS_SGL_TYPE_IEEE32 (0x01)
  909. #define MPI2_SGLFLAGS_SGL_TYPE_IEEE64 (0x02)
  910. #endif