entry64.S 30 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054
  1. /*
  2. * arch/s390/kernel/entry64.S
  3. * S390 low-level entry points.
  4. *
  5. * Copyright (C) IBM Corp. 1999,2006
  6. * Author(s): Martin Schwidefsky (schwidefsky@de.ibm.com),
  7. * Hartmut Penner (hp@de.ibm.com),
  8. * Denis Joseph Barrow (djbarrow@de.ibm.com,barrow_dj@yahoo.com),
  9. * Heiko Carstens <heiko.carstens@de.ibm.com>
  10. */
  11. #include <linux/sys.h>
  12. #include <linux/linkage.h>
  13. #include <linux/init.h>
  14. #include <asm/cache.h>
  15. #include <asm/lowcore.h>
  16. #include <asm/errno.h>
  17. #include <asm/ptrace.h>
  18. #include <asm/thread_info.h>
  19. #include <asm/asm-offsets.h>
  20. #include <asm/unistd.h>
  21. #include <asm/page.h>
  22. /*
  23. * Stack layout for the system_call stack entry.
  24. * The first few entries are identical to the user_regs_struct.
  25. */
  26. SP_PTREGS = STACK_FRAME_OVERHEAD
  27. SP_ARGS = STACK_FRAME_OVERHEAD + __PT_ARGS
  28. SP_PSW = STACK_FRAME_OVERHEAD + __PT_PSW
  29. SP_R0 = STACK_FRAME_OVERHEAD + __PT_GPRS
  30. SP_R1 = STACK_FRAME_OVERHEAD + __PT_GPRS + 8
  31. SP_R2 = STACK_FRAME_OVERHEAD + __PT_GPRS + 16
  32. SP_R3 = STACK_FRAME_OVERHEAD + __PT_GPRS + 24
  33. SP_R4 = STACK_FRAME_OVERHEAD + __PT_GPRS + 32
  34. SP_R5 = STACK_FRAME_OVERHEAD + __PT_GPRS + 40
  35. SP_R6 = STACK_FRAME_OVERHEAD + __PT_GPRS + 48
  36. SP_R7 = STACK_FRAME_OVERHEAD + __PT_GPRS + 56
  37. SP_R8 = STACK_FRAME_OVERHEAD + __PT_GPRS + 64
  38. SP_R9 = STACK_FRAME_OVERHEAD + __PT_GPRS + 72
  39. SP_R10 = STACK_FRAME_OVERHEAD + __PT_GPRS + 80
  40. SP_R11 = STACK_FRAME_OVERHEAD + __PT_GPRS + 88
  41. SP_R12 = STACK_FRAME_OVERHEAD + __PT_GPRS + 96
  42. SP_R13 = STACK_FRAME_OVERHEAD + __PT_GPRS + 104
  43. SP_R14 = STACK_FRAME_OVERHEAD + __PT_GPRS + 112
  44. SP_R15 = STACK_FRAME_OVERHEAD + __PT_GPRS + 120
  45. SP_ORIG_R2 = STACK_FRAME_OVERHEAD + __PT_ORIG_GPR2
  46. SP_ILC = STACK_FRAME_OVERHEAD + __PT_ILC
  47. SP_SVCNR = STACK_FRAME_OVERHEAD + __PT_SVCNR
  48. SP_SIZE = STACK_FRAME_OVERHEAD + __PT_SIZE
  49. STACK_SHIFT = PAGE_SHIFT + THREAD_ORDER
  50. STACK_SIZE = 1 << STACK_SHIFT
  51. _TIF_WORK_SVC = (_TIF_SIGPENDING | _TIF_NOTIFY_RESUME | _TIF_NEED_RESCHED | \
  52. _TIF_MCCK_PENDING | _TIF_RESTART_SVC | _TIF_SINGLE_STEP )
  53. _TIF_WORK_INT = (_TIF_SIGPENDING | _TIF_NOTIFY_RESUME | _TIF_NEED_RESCHED | \
  54. _TIF_MCCK_PENDING)
  55. #define BASED(name) name-system_call(%r13)
  56. #ifdef CONFIG_TRACE_IRQFLAGS
  57. .macro TRACE_IRQS_ON
  58. basr %r2,%r0
  59. brasl %r14,trace_hardirqs_on_caller
  60. .endm
  61. .macro TRACE_IRQS_OFF
  62. basr %r2,%r0
  63. brasl %r14,trace_hardirqs_off_caller
  64. .endm
  65. .macro TRACE_IRQS_CHECK
  66. basr %r2,%r0
  67. tm SP_PSW(%r15),0x03 # irqs enabled?
  68. jz 0f
  69. brasl %r14,trace_hardirqs_on_caller
  70. j 1f
  71. 0: brasl %r14,trace_hardirqs_off_caller
  72. 1:
  73. .endm
  74. #else
  75. #define TRACE_IRQS_ON
  76. #define TRACE_IRQS_OFF
  77. #define TRACE_IRQS_CHECK
  78. #endif
  79. #ifdef CONFIG_LOCKDEP
  80. .macro LOCKDEP_SYS_EXIT
  81. tm SP_PSW+1(%r15),0x01 # returning to user ?
  82. jz 0f
  83. brasl %r14,lockdep_sys_exit
  84. 0:
  85. .endm
  86. #else
  87. #define LOCKDEP_SYS_EXIT
  88. #endif
  89. .macro UPDATE_VTIME lc_from,lc_to,lc_sum
  90. lg %r10,\lc_from
  91. slg %r10,\lc_to
  92. alg %r10,\lc_sum
  93. stg %r10,\lc_sum
  94. .endm
  95. /*
  96. * Register usage in interrupt handlers:
  97. * R9 - pointer to current task structure
  98. * R13 - pointer to literal pool
  99. * R14 - return register for function calls
  100. * R15 - kernel stack pointer
  101. */
  102. .macro SAVE_ALL_BASE savearea
  103. stmg %r12,%r15,\savearea
  104. larl %r13,system_call
  105. .endm
  106. .macro SAVE_ALL_SVC psworg,savearea
  107. la %r12,\psworg
  108. lg %r15,__LC_KERNEL_STACK # problem state -> load ksp
  109. .endm
  110. .macro SAVE_ALL_SYNC psworg,savearea
  111. la %r12,\psworg
  112. tm \psworg+1,0x01 # test problem state bit
  113. jz 2f # skip stack setup save
  114. lg %r15,__LC_KERNEL_STACK # problem state -> load ksp
  115. #ifdef CONFIG_CHECK_STACK
  116. j 3f
  117. 2: tml %r15,STACK_SIZE - CONFIG_STACK_GUARD
  118. jz stack_overflow
  119. 3:
  120. #endif
  121. 2:
  122. .endm
  123. .macro SAVE_ALL_ASYNC psworg,savearea
  124. la %r12,\psworg
  125. tm \psworg+1,0x01 # test problem state bit
  126. jnz 1f # from user -> load kernel stack
  127. clc \psworg+8(8),BASED(.Lcritical_end)
  128. jhe 0f
  129. clc \psworg+8(8),BASED(.Lcritical_start)
  130. jl 0f
  131. brasl %r14,cleanup_critical
  132. tm 1(%r12),0x01 # retest problem state after cleanup
  133. jnz 1f
  134. 0: lg %r14,__LC_ASYNC_STACK # are we already on the async. stack ?
  135. slgr %r14,%r15
  136. srag %r14,%r14,STACK_SHIFT
  137. jz 2f
  138. 1: lg %r15,__LC_ASYNC_STACK # load async stack
  139. #ifdef CONFIG_CHECK_STACK
  140. j 3f
  141. 2: tml %r15,STACK_SIZE - CONFIG_STACK_GUARD
  142. jz stack_overflow
  143. 3:
  144. #endif
  145. 2:
  146. .endm
  147. .macro CREATE_STACK_FRAME psworg,savearea
  148. aghi %r15,-SP_SIZE # make room for registers & psw
  149. mvc SP_PSW(16,%r15),0(%r12) # move user PSW to stack
  150. stg %r2,SP_ORIG_R2(%r15) # store original content of gpr 2
  151. icm %r12,3,__LC_SVC_ILC
  152. stmg %r0,%r11,SP_R0(%r15) # store gprs %r0-%r11 to kernel stack
  153. st %r12,SP_SVCNR(%r15)
  154. mvc SP_R12(32,%r15),\savearea # move %r12-%r15 to stack
  155. la %r12,0
  156. stg %r12,__SF_BACKCHAIN(%r15)
  157. .endm
  158. .macro RESTORE_ALL psworg,sync
  159. mvc \psworg(16),SP_PSW(%r15) # move user PSW to lowcore
  160. .if !\sync
  161. ni \psworg+1,0xfd # clear wait state bit
  162. .endif
  163. lmg %r0,%r15,SP_R0(%r15) # load gprs 0-15 of user
  164. stpt __LC_EXIT_TIMER
  165. lpswe \psworg # back to caller
  166. .endm
  167. /*
  168. * Scheduler resume function, called by switch_to
  169. * gpr2 = (task_struct *) prev
  170. * gpr3 = (task_struct *) next
  171. * Returns:
  172. * gpr2 = prev
  173. */
  174. .globl __switch_to
  175. __switch_to:
  176. tm __THREAD_per+4(%r3),0xe8 # is the new process using per ?
  177. jz __switch_to_noper # if not we're fine
  178. stctg %c9,%c11,__SF_EMPTY(%r15)# We are using per stuff
  179. clc __THREAD_per(24,%r3),__SF_EMPTY(%r15)
  180. je __switch_to_noper # we got away without bashing TLB's
  181. lctlg %c9,%c11,__THREAD_per(%r3) # Nope we didn't
  182. __switch_to_noper:
  183. lg %r4,__THREAD_info(%r2) # get thread_info of prev
  184. tm __TI_flags+7(%r4),_TIF_MCCK_PENDING # machine check pending?
  185. jz __switch_to_no_mcck
  186. ni __TI_flags+7(%r4),255-_TIF_MCCK_PENDING # clear flag in prev
  187. lg %r4,__THREAD_info(%r3) # get thread_info of next
  188. oi __TI_flags+7(%r4),_TIF_MCCK_PENDING # set it in next
  189. __switch_to_no_mcck:
  190. stmg %r6,%r15,__SF_GPRS(%r15)# store __switch_to registers of prev task
  191. stg %r15,__THREAD_ksp(%r2) # store kernel stack to prev->tss.ksp
  192. lg %r15,__THREAD_ksp(%r3) # load kernel stack from next->tss.ksp
  193. lmg %r6,%r15,__SF_GPRS(%r15)# load __switch_to registers of next task
  194. stg %r3,__LC_CURRENT # __LC_CURRENT = current task struct
  195. lctl %c4,%c4,__TASK_pid(%r3) # load pid to control reg. 4
  196. lg %r3,__THREAD_info(%r3) # load thread_info from task struct
  197. stg %r3,__LC_THREAD_INFO
  198. aghi %r3,STACK_SIZE
  199. stg %r3,__LC_KERNEL_STACK # __LC_KERNEL_STACK = new kernel stack
  200. br %r14
  201. __critical_start:
  202. /*
  203. * SVC interrupt handler routine. System calls are synchronous events and
  204. * are executed with interrupts enabled.
  205. */
  206. .globl system_call
  207. system_call:
  208. stpt __LC_SYNC_ENTER_TIMER
  209. sysc_saveall:
  210. SAVE_ALL_BASE __LC_SAVE_AREA
  211. SAVE_ALL_SVC __LC_SVC_OLD_PSW,__LC_SAVE_AREA
  212. CREATE_STACK_FRAME __LC_SVC_OLD_PSW,__LC_SAVE_AREA
  213. llgh %r7,__LC_SVC_INT_CODE # get svc number from lowcore
  214. sysc_vtime:
  215. UPDATE_VTIME __LC_EXIT_TIMER,__LC_SYNC_ENTER_TIMER,__LC_USER_TIMER
  216. sysc_stime:
  217. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  218. sysc_update:
  219. mvc __LC_LAST_UPDATE_TIMER(8),__LC_SYNC_ENTER_TIMER
  220. sysc_do_svc:
  221. lg %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  222. ltgr %r7,%r7 # test for svc 0
  223. jnz sysc_nr_ok
  224. # svc 0: system call number in %r1
  225. cl %r1,BASED(.Lnr_syscalls)
  226. jnl sysc_nr_ok
  227. lgfr %r7,%r1 # clear high word in r1
  228. sysc_nr_ok:
  229. mvc SP_ARGS(8,%r15),SP_R7(%r15)
  230. sysc_do_restart:
  231. sth %r7,SP_SVCNR(%r15)
  232. sllg %r7,%r7,2 # svc number * 4
  233. larl %r10,sys_call_table
  234. #ifdef CONFIG_COMPAT
  235. tm __TI_flags+5(%r9),(_TIF_31BIT>>16) # running in 31 bit mode ?
  236. jno sysc_noemu
  237. larl %r10,sys_call_table_emu # use 31 bit emulation system calls
  238. sysc_noemu:
  239. #endif
  240. tm __TI_flags+7(%r9),(_TIF_SYSCALL_TRACE|_TIF_SYSCALL_AUDIT)
  241. lgf %r8,0(%r7,%r10) # load address of system call routine
  242. jnz sysc_tracesys
  243. basr %r14,%r8 # call sys_xxxx
  244. stg %r2,SP_R2(%r15) # store return value (change R2 on stack)
  245. sysc_return:
  246. tm __TI_flags+7(%r9),_TIF_WORK_SVC
  247. jnz sysc_work # there is work to do (signals etc.)
  248. sysc_restore:
  249. #ifdef CONFIG_TRACE_IRQFLAGS
  250. larl %r1,sysc_restore_trace_psw
  251. lpswe 0(%r1)
  252. sysc_restore_trace:
  253. TRACE_IRQS_CHECK
  254. LOCKDEP_SYS_EXIT
  255. #endif
  256. sysc_leave:
  257. RESTORE_ALL __LC_RETURN_PSW,1
  258. sysc_done:
  259. #ifdef CONFIG_TRACE_IRQFLAGS
  260. .align 8
  261. .globl sysc_restore_trace_psw
  262. sysc_restore_trace_psw:
  263. .quad 0, sysc_restore_trace
  264. #endif
  265. #
  266. # recheck if there is more work to do
  267. #
  268. sysc_work_loop:
  269. tm __TI_flags+7(%r9),_TIF_WORK_SVC
  270. jz sysc_restore # there is no work to do
  271. #
  272. # One of the work bits is on. Find out which one.
  273. #
  274. sysc_work:
  275. tm SP_PSW+1(%r15),0x01 # returning to user ?
  276. jno sysc_restore
  277. tm __TI_flags+7(%r9),_TIF_MCCK_PENDING
  278. jo sysc_mcck_pending
  279. tm __TI_flags+7(%r9),_TIF_NEED_RESCHED
  280. jo sysc_reschedule
  281. tm __TI_flags+7(%r9),_TIF_SIGPENDING
  282. jnz sysc_sigpending
  283. tm __TI_flags+7(%r9),_TIF_NOTIFY_RESUME
  284. jnz sysc_notify_resume
  285. tm __TI_flags+7(%r9),_TIF_RESTART_SVC
  286. jo sysc_restart
  287. tm __TI_flags+7(%r9),_TIF_SINGLE_STEP
  288. jo sysc_singlestep
  289. j sysc_restore
  290. sysc_work_done:
  291. #
  292. # _TIF_NEED_RESCHED is set, call schedule
  293. #
  294. sysc_reschedule:
  295. larl %r14,sysc_work_loop
  296. jg schedule # return point is sysc_return
  297. #
  298. # _TIF_MCCK_PENDING is set, call handler
  299. #
  300. sysc_mcck_pending:
  301. larl %r14,sysc_work_loop
  302. jg s390_handle_mcck # TIF bit will be cleared by handler
  303. #
  304. # _TIF_SIGPENDING is set, call do_signal
  305. #
  306. sysc_sigpending:
  307. ni __TI_flags+7(%r9),255-_TIF_SINGLE_STEP # clear TIF_SINGLE_STEP
  308. la %r2,SP_PTREGS(%r15) # load pt_regs
  309. brasl %r14,do_signal # call do_signal
  310. tm __TI_flags+7(%r9),_TIF_RESTART_SVC
  311. jo sysc_restart
  312. tm __TI_flags+7(%r9),_TIF_SINGLE_STEP
  313. jo sysc_singlestep
  314. j sysc_work_loop
  315. #
  316. # _TIF_NOTIFY_RESUME is set, call do_notify_resume
  317. #
  318. sysc_notify_resume:
  319. la %r2,SP_PTREGS(%r15) # load pt_regs
  320. larl %r14,sysc_work_loop
  321. jg do_notify_resume # call do_notify_resume
  322. #
  323. # _TIF_RESTART_SVC is set, set up registers and restart svc
  324. #
  325. sysc_restart:
  326. ni __TI_flags+7(%r9),255-_TIF_RESTART_SVC # clear TIF_RESTART_SVC
  327. lg %r7,SP_R2(%r15) # load new svc number
  328. mvc SP_R2(8,%r15),SP_ORIG_R2(%r15) # restore first argument
  329. lmg %r2,%r6,SP_R2(%r15) # load svc arguments
  330. j sysc_do_restart # restart svc
  331. #
  332. # _TIF_SINGLE_STEP is set, call do_single_step
  333. #
  334. sysc_singlestep:
  335. ni __TI_flags+7(%r9),255-_TIF_SINGLE_STEP # clear TIF_SINGLE_STEP
  336. xc SP_SVCNR(2,%r15),SP_SVCNR(%r15) # clear svc number
  337. la %r2,SP_PTREGS(%r15) # address of register-save area
  338. larl %r14,sysc_return # load adr. of system return
  339. jg do_single_step # branch to do_sigtrap
  340. #
  341. # call tracehook_report_syscall_entry/tracehook_report_syscall_exit before
  342. # and after the system call
  343. #
  344. sysc_tracesys:
  345. la %r2,SP_PTREGS(%r15) # load pt_regs
  346. la %r3,0
  347. srl %r7,2
  348. stg %r7,SP_R2(%r15)
  349. brasl %r14,do_syscall_trace_enter
  350. lghi %r0,NR_syscalls
  351. clgr %r0,%r2
  352. jnh sysc_tracenogo
  353. sllg %r7,%r2,2 # svc number *4
  354. lgf %r8,0(%r7,%r10)
  355. sysc_tracego:
  356. lmg %r3,%r6,SP_R3(%r15)
  357. lg %r2,SP_ORIG_R2(%r15)
  358. basr %r14,%r8 # call sys_xxx
  359. stg %r2,SP_R2(%r15) # store return value
  360. sysc_tracenogo:
  361. tm __TI_flags+7(%r9),(_TIF_SYSCALL_TRACE|_TIF_SYSCALL_AUDIT)
  362. jz sysc_return
  363. la %r2,SP_PTREGS(%r15) # load pt_regs
  364. larl %r14,sysc_return # return point is sysc_return
  365. jg do_syscall_trace_exit
  366. #
  367. # a new process exits the kernel with ret_from_fork
  368. #
  369. .globl ret_from_fork
  370. ret_from_fork:
  371. lg %r13,__LC_SVC_NEW_PSW+8
  372. lg %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  373. tm SP_PSW+1(%r15),0x01 # forking a kernel thread ?
  374. jo 0f
  375. stg %r15,SP_R15(%r15) # store stack pointer for new kthread
  376. 0: brasl %r14,schedule_tail
  377. TRACE_IRQS_ON
  378. stosm 24(%r15),0x03 # reenable interrupts
  379. j sysc_tracenogo
  380. #
  381. # kernel_execve function needs to deal with pt_regs that is not
  382. # at the usual place
  383. #
  384. .globl kernel_execve
  385. kernel_execve:
  386. stmg %r12,%r15,96(%r15)
  387. lgr %r14,%r15
  388. aghi %r15,-SP_SIZE
  389. stg %r14,__SF_BACKCHAIN(%r15)
  390. la %r12,SP_PTREGS(%r15)
  391. xc 0(__PT_SIZE,%r12),0(%r12)
  392. lgr %r5,%r12
  393. brasl %r14,do_execve
  394. ltgfr %r2,%r2
  395. je 0f
  396. aghi %r15,SP_SIZE
  397. lmg %r12,%r15,96(%r15)
  398. br %r14
  399. # execve succeeded.
  400. 0: stnsm __SF_EMPTY(%r15),0xfc # disable interrupts
  401. lg %r15,__LC_KERNEL_STACK # load ksp
  402. aghi %r15,-SP_SIZE # make room for registers & psw
  403. lg %r13,__LC_SVC_NEW_PSW+8
  404. lg %r9,__LC_THREAD_INFO
  405. mvc SP_PTREGS(__PT_SIZE,%r15),0(%r12) # copy pt_regs
  406. xc __SF_BACKCHAIN(8,%r15),__SF_BACKCHAIN(%r15)
  407. stosm __SF_EMPTY(%r15),0x03 # reenable interrupts
  408. brasl %r14,execve_tail
  409. j sysc_return
  410. /*
  411. * Program check handler routine
  412. */
  413. .globl pgm_check_handler
  414. pgm_check_handler:
  415. /*
  416. * First we need to check for a special case:
  417. * Single stepping an instruction that disables the PER event mask will
  418. * cause a PER event AFTER the mask has been set. Example: SVC or LPSW.
  419. * For a single stepped SVC the program check handler gets control after
  420. * the SVC new PSW has been loaded. But we want to execute the SVC first and
  421. * then handle the PER event. Therefore we update the SVC old PSW to point
  422. * to the pgm_check_handler and branch to the SVC handler after we checked
  423. * if we have to load the kernel stack register.
  424. * For every other possible cause for PER event without the PER mask set
  425. * we just ignore the PER event (FIXME: is there anything we have to do
  426. * for LPSW?).
  427. */
  428. stpt __LC_SYNC_ENTER_TIMER
  429. SAVE_ALL_BASE __LC_SAVE_AREA
  430. tm __LC_PGM_INT_CODE+1,0x80 # check whether we got a per exception
  431. jnz pgm_per # got per exception -> special case
  432. SAVE_ALL_SYNC __LC_PGM_OLD_PSW,__LC_SAVE_AREA
  433. CREATE_STACK_FRAME __LC_PGM_OLD_PSW,__LC_SAVE_AREA
  434. tm SP_PSW+1(%r15),0x01 # interrupting from user ?
  435. jz pgm_no_vtime
  436. UPDATE_VTIME __LC_EXIT_TIMER,__LC_SYNC_ENTER_TIMER,__LC_USER_TIMER
  437. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  438. mvc __LC_LAST_UPDATE_TIMER(8),__LC_SYNC_ENTER_TIMER
  439. pgm_no_vtime:
  440. lg %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  441. mvc SP_ARGS(8,%r15),__LC_LAST_BREAK
  442. TRACE_IRQS_OFF
  443. lgf %r3,__LC_PGM_ILC # load program interruption code
  444. lghi %r8,0x7f
  445. ngr %r8,%r3
  446. pgm_do_call:
  447. sll %r8,3
  448. larl %r1,pgm_check_table
  449. lg %r1,0(%r8,%r1) # load address of handler routine
  450. la %r2,SP_PTREGS(%r15) # address of register-save area
  451. larl %r14,sysc_return
  452. br %r1 # branch to interrupt-handler
  453. #
  454. # handle per exception
  455. #
  456. pgm_per:
  457. tm __LC_PGM_OLD_PSW,0x40 # test if per event recording is on
  458. jnz pgm_per_std # ok, normal per event from user space
  459. # ok its one of the special cases, now we need to find out which one
  460. clc __LC_PGM_OLD_PSW(16),__LC_SVC_NEW_PSW
  461. je pgm_svcper
  462. # no interesting special case, ignore PER event
  463. lmg %r12,%r15,__LC_SAVE_AREA
  464. lpswe __LC_PGM_OLD_PSW
  465. #
  466. # Normal per exception
  467. #
  468. pgm_per_std:
  469. SAVE_ALL_SYNC __LC_PGM_OLD_PSW,__LC_SAVE_AREA
  470. CREATE_STACK_FRAME __LC_PGM_OLD_PSW,__LC_SAVE_AREA
  471. tm SP_PSW+1(%r15),0x01 # interrupting from user ?
  472. jz pgm_no_vtime2
  473. UPDATE_VTIME __LC_EXIT_TIMER,__LC_SYNC_ENTER_TIMER,__LC_USER_TIMER
  474. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  475. mvc __LC_LAST_UPDATE_TIMER(8),__LC_SYNC_ENTER_TIMER
  476. pgm_no_vtime2:
  477. lg %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  478. TRACE_IRQS_OFF
  479. lg %r1,__TI_task(%r9)
  480. tm SP_PSW+1(%r15),0x01 # kernel per event ?
  481. jz kernel_per
  482. mvc __THREAD_per+__PER_atmid(2,%r1),__LC_PER_ATMID
  483. mvc __THREAD_per+__PER_address(8,%r1),__LC_PER_ADDRESS
  484. mvc __THREAD_per+__PER_access_id(1,%r1),__LC_PER_ACCESS_ID
  485. oi __TI_flags+7(%r9),_TIF_SINGLE_STEP # set TIF_SINGLE_STEP
  486. lgf %r3,__LC_PGM_ILC # load program interruption code
  487. lghi %r8,0x7f
  488. ngr %r8,%r3 # clear per-event-bit and ilc
  489. je sysc_return
  490. j pgm_do_call
  491. #
  492. # it was a single stepped SVC that is causing all the trouble
  493. #
  494. pgm_svcper:
  495. SAVE_ALL_SYNC __LC_SVC_OLD_PSW,__LC_SAVE_AREA
  496. CREATE_STACK_FRAME __LC_SVC_OLD_PSW,__LC_SAVE_AREA
  497. UPDATE_VTIME __LC_EXIT_TIMER,__LC_SYNC_ENTER_TIMER,__LC_USER_TIMER
  498. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  499. mvc __LC_LAST_UPDATE_TIMER(8),__LC_SYNC_ENTER_TIMER
  500. llgh %r7,__LC_SVC_INT_CODE # get svc number from lowcore
  501. lg %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  502. lg %r1,__TI_task(%r9)
  503. mvc __THREAD_per+__PER_atmid(2,%r1),__LC_PER_ATMID
  504. mvc __THREAD_per+__PER_address(8,%r1),__LC_PER_ADDRESS
  505. mvc __THREAD_per+__PER_access_id(1,%r1),__LC_PER_ACCESS_ID
  506. oi __TI_flags+7(%r9),_TIF_SINGLE_STEP # set TIF_SINGLE_STEP
  507. TRACE_IRQS_ON
  508. stosm __SF_EMPTY(%r15),0x03 # reenable interrupts
  509. j sysc_do_svc
  510. #
  511. # per was called from kernel, must be kprobes
  512. #
  513. kernel_per:
  514. xc SP_SVCNR(2,%r15),SP_SVCNR(%r15) # clear svc number
  515. la %r2,SP_PTREGS(%r15) # address of register-save area
  516. larl %r14,sysc_restore # load adr. of system ret, no work
  517. jg do_single_step # branch to do_single_step
  518. /*
  519. * IO interrupt handler routine
  520. */
  521. .globl io_int_handler
  522. io_int_handler:
  523. stpt __LC_ASYNC_ENTER_TIMER
  524. stck __LC_INT_CLOCK
  525. SAVE_ALL_BASE __LC_SAVE_AREA+32
  526. SAVE_ALL_ASYNC __LC_IO_OLD_PSW,__LC_SAVE_AREA+32
  527. CREATE_STACK_FRAME __LC_IO_OLD_PSW,__LC_SAVE_AREA+32
  528. tm SP_PSW+1(%r15),0x01 # interrupting from user ?
  529. jz io_no_vtime
  530. UPDATE_VTIME __LC_EXIT_TIMER,__LC_ASYNC_ENTER_TIMER,__LC_USER_TIMER
  531. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  532. mvc __LC_LAST_UPDATE_TIMER(8),__LC_ASYNC_ENTER_TIMER
  533. io_no_vtime:
  534. lg %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  535. TRACE_IRQS_OFF
  536. la %r2,SP_PTREGS(%r15) # address of register-save area
  537. brasl %r14,do_IRQ # call standard irq handler
  538. io_return:
  539. tm __TI_flags+7(%r9),_TIF_WORK_INT
  540. jnz io_work # there is work to do (signals etc.)
  541. io_restore:
  542. #ifdef CONFIG_TRACE_IRQFLAGS
  543. larl %r1,io_restore_trace_psw
  544. lpswe 0(%r1)
  545. io_restore_trace:
  546. TRACE_IRQS_CHECK
  547. LOCKDEP_SYS_EXIT
  548. #endif
  549. io_leave:
  550. RESTORE_ALL __LC_RETURN_PSW,0
  551. io_done:
  552. #ifdef CONFIG_TRACE_IRQFLAGS
  553. .align 8
  554. .globl io_restore_trace_psw
  555. io_restore_trace_psw:
  556. .quad 0, io_restore_trace
  557. #endif
  558. #
  559. # There is work todo, we need to check if we return to userspace, then
  560. # check, if we are in SIE, if yes leave it
  561. #
  562. io_work:
  563. tm SP_PSW+1(%r15),0x01 # returning to user ?
  564. #ifndef CONFIG_PREEMPT
  565. #if defined(CONFIG_KVM) || defined(CONFIG_KVM_MODULE)
  566. jnz io_work_user # yes -> no need to check for SIE
  567. la %r1, BASED(sie_opcode) # we return to kernel here
  568. lg %r2, SP_PSW+8(%r15)
  569. clc 0(2,%r1), 0(%r2) # is current instruction = SIE?
  570. jne io_restore # no-> return to kernel
  571. lg %r1, SP_PSW+8(%r15) # yes-> add 4 bytes to leave SIE
  572. aghi %r1, 4
  573. stg %r1, SP_PSW+8(%r15)
  574. j io_restore # return to kernel
  575. #else
  576. jno io_restore # no-> skip resched & signal
  577. #endif
  578. #else
  579. jnz io_work_user # yes -> do resched & signal
  580. #if defined(CONFIG_KVM) || defined(CONFIG_KVM_MODULE)
  581. la %r1, BASED(sie_opcode)
  582. lg %r2, SP_PSW+8(%r15)
  583. clc 0(2,%r1), 0(%r2) # is current instruction = SIE?
  584. jne 0f # no -> leave PSW alone
  585. lg %r1, SP_PSW+8(%r15) # yes-> add 4 bytes to leave SIE
  586. aghi %r1, 4
  587. stg %r1, SP_PSW+8(%r15)
  588. 0:
  589. #endif
  590. # check for preemptive scheduling
  591. icm %r0,15,__TI_precount(%r9)
  592. jnz io_restore # preemption is disabled
  593. # switch to kernel stack
  594. lg %r1,SP_R15(%r15)
  595. aghi %r1,-SP_SIZE
  596. mvc SP_PTREGS(__PT_SIZE,%r1),SP_PTREGS(%r15)
  597. xc __SF_BACKCHAIN(8,%r1),__SF_BACKCHAIN(%r1) # clear back chain
  598. lgr %r15,%r1
  599. io_resume_loop:
  600. tm __TI_flags+7(%r9),_TIF_NEED_RESCHED
  601. jno io_restore
  602. larl %r14,io_resume_loop
  603. jg preempt_schedule_irq
  604. #endif
  605. io_work_user:
  606. lg %r1,__LC_KERNEL_STACK
  607. aghi %r1,-SP_SIZE
  608. mvc SP_PTREGS(__PT_SIZE,%r1),SP_PTREGS(%r15)
  609. xc __SF_BACKCHAIN(8,%r1),__SF_BACKCHAIN(%r1) # clear back chain
  610. lgr %r15,%r1
  611. #
  612. # One of the work bits is on. Find out which one.
  613. # Checked are: _TIF_SIGPENDING, _TIF_RESTORE_SIGPENDING, _TIF_NEED_RESCHED
  614. # and _TIF_MCCK_PENDING
  615. #
  616. io_work_loop:
  617. tm __TI_flags+7(%r9),_TIF_MCCK_PENDING
  618. jo io_mcck_pending
  619. tm __TI_flags+7(%r9),_TIF_NEED_RESCHED
  620. jo io_reschedule
  621. tm __TI_flags+7(%r9),_TIF_SIGPENDING
  622. jnz io_sigpending
  623. tm __TI_flags+7(%r9),_TIF_NOTIFY_RESUME
  624. jnz io_notify_resume
  625. j io_restore
  626. io_work_done:
  627. #if defined(CONFIG_KVM) || defined(CONFIG_KVM_MODULE)
  628. sie_opcode:
  629. .long 0xb2140000
  630. #endif
  631. #
  632. # _TIF_MCCK_PENDING is set, call handler
  633. #
  634. io_mcck_pending:
  635. brasl %r14,s390_handle_mcck # TIF bit will be cleared by handler
  636. j io_work_loop
  637. #
  638. # _TIF_NEED_RESCHED is set, call schedule
  639. #
  640. io_reschedule:
  641. TRACE_IRQS_ON
  642. stosm __SF_EMPTY(%r15),0x03 # reenable interrupts
  643. brasl %r14,schedule # call scheduler
  644. stnsm __SF_EMPTY(%r15),0xfc # disable I/O and ext. interrupts
  645. TRACE_IRQS_OFF
  646. tm __TI_flags+7(%r9),_TIF_WORK_INT
  647. jz io_restore # there is no work to do
  648. j io_work_loop
  649. #
  650. # _TIF_SIGPENDING or is set, call do_signal
  651. #
  652. io_sigpending:
  653. TRACE_IRQS_ON
  654. stosm __SF_EMPTY(%r15),0x03 # reenable interrupts
  655. la %r2,SP_PTREGS(%r15) # load pt_regs
  656. brasl %r14,do_signal # call do_signal
  657. stnsm __SF_EMPTY(%r15),0xfc # disable I/O and ext. interrupts
  658. TRACE_IRQS_OFF
  659. j io_work_loop
  660. #
  661. # _TIF_NOTIFY_RESUME or is set, call do_notify_resume
  662. #
  663. io_notify_resume:
  664. TRACE_IRQS_ON
  665. stosm __SF_EMPTY(%r15),0x03 # reenable interrupts
  666. la %r2,SP_PTREGS(%r15) # load pt_regs
  667. brasl %r14,do_notify_resume # call do_notify_resume
  668. stnsm __SF_EMPTY(%r15),0xfc # disable I/O and ext. interrupts
  669. TRACE_IRQS_OFF
  670. j io_work_loop
  671. /*
  672. * External interrupt handler routine
  673. */
  674. .globl ext_int_handler
  675. ext_int_handler:
  676. stpt __LC_ASYNC_ENTER_TIMER
  677. stck __LC_INT_CLOCK
  678. SAVE_ALL_BASE __LC_SAVE_AREA+32
  679. SAVE_ALL_ASYNC __LC_EXT_OLD_PSW,__LC_SAVE_AREA+32
  680. CREATE_STACK_FRAME __LC_EXT_OLD_PSW,__LC_SAVE_AREA+32
  681. tm SP_PSW+1(%r15),0x01 # interrupting from user ?
  682. jz ext_no_vtime
  683. UPDATE_VTIME __LC_EXIT_TIMER,__LC_ASYNC_ENTER_TIMER,__LC_USER_TIMER
  684. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  685. mvc __LC_LAST_UPDATE_TIMER(8),__LC_ASYNC_ENTER_TIMER
  686. ext_no_vtime:
  687. lg %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  688. TRACE_IRQS_OFF
  689. la %r2,SP_PTREGS(%r15) # address of register-save area
  690. llgh %r3,__LC_EXT_INT_CODE # get interruption code
  691. brasl %r14,do_extint
  692. j io_return
  693. __critical_end:
  694. /*
  695. * Machine check handler routines
  696. */
  697. .globl mcck_int_handler
  698. mcck_int_handler:
  699. la %r1,4095 # revalidate r1
  700. spt __LC_CPU_TIMER_SAVE_AREA-4095(%r1) # revalidate cpu timer
  701. lmg %r0,%r15,__LC_GPREGS_SAVE_AREA-4095(%r1)# revalidate gprs
  702. SAVE_ALL_BASE __LC_SAVE_AREA+64
  703. la %r12,__LC_MCK_OLD_PSW
  704. tm __LC_MCCK_CODE,0x80 # system damage?
  705. jo mcck_int_main # yes -> rest of mcck code invalid
  706. la %r14,4095
  707. mvc __LC_SAVE_AREA+104(8),__LC_ASYNC_ENTER_TIMER
  708. mvc __LC_ASYNC_ENTER_TIMER(8),__LC_CPU_TIMER_SAVE_AREA-4095(%r14)
  709. tm __LC_MCCK_CODE+5,0x02 # stored cpu timer value valid?
  710. jo 1f
  711. la %r14,__LC_SYNC_ENTER_TIMER
  712. clc 0(8,%r14),__LC_ASYNC_ENTER_TIMER
  713. jl 0f
  714. la %r14,__LC_ASYNC_ENTER_TIMER
  715. 0: clc 0(8,%r14),__LC_EXIT_TIMER
  716. jl 0f
  717. la %r14,__LC_EXIT_TIMER
  718. 0: clc 0(8,%r14),__LC_LAST_UPDATE_TIMER
  719. jl 0f
  720. la %r14,__LC_LAST_UPDATE_TIMER
  721. 0: spt 0(%r14)
  722. mvc __LC_ASYNC_ENTER_TIMER(8),0(%r14)
  723. 1: tm __LC_MCCK_CODE+2,0x09 # mwp + ia of old psw valid?
  724. jno mcck_int_main # no -> skip cleanup critical
  725. tm __LC_MCK_OLD_PSW+1,0x01 # test problem state bit
  726. jnz mcck_int_main # from user -> load kernel stack
  727. clc __LC_MCK_OLD_PSW+8(8),BASED(.Lcritical_end)
  728. jhe mcck_int_main
  729. clc __LC_MCK_OLD_PSW+8(8),BASED(.Lcritical_start)
  730. jl mcck_int_main
  731. brasl %r14,cleanup_critical
  732. mcck_int_main:
  733. lg %r14,__LC_PANIC_STACK # are we already on the panic stack?
  734. slgr %r14,%r15
  735. srag %r14,%r14,PAGE_SHIFT
  736. jz 0f
  737. lg %r15,__LC_PANIC_STACK # load panic stack
  738. 0: CREATE_STACK_FRAME __LC_MCK_OLD_PSW,__LC_SAVE_AREA+64
  739. tm __LC_MCCK_CODE+2,0x08 # mwp of old psw valid?
  740. jno mcck_no_vtime # no -> no timer update
  741. tm SP_PSW+1(%r15),0x01 # interrupting from user ?
  742. jz mcck_no_vtime
  743. UPDATE_VTIME __LC_EXIT_TIMER,__LC_ASYNC_ENTER_TIMER,__LC_USER_TIMER
  744. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  745. mvc __LC_LAST_UPDATE_TIMER(8),__LC_ASYNC_ENTER_TIMER
  746. mcck_no_vtime:
  747. lg %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  748. la %r2,SP_PTREGS(%r15) # load pt_regs
  749. brasl %r14,s390_do_machine_check
  750. tm SP_PSW+1(%r15),0x01 # returning to user ?
  751. jno mcck_return
  752. lg %r1,__LC_KERNEL_STACK # switch to kernel stack
  753. aghi %r1,-SP_SIZE
  754. mvc SP_PTREGS(__PT_SIZE,%r1),SP_PTREGS(%r15)
  755. xc __SF_BACKCHAIN(8,%r1),__SF_BACKCHAIN(%r1) # clear back chain
  756. lgr %r15,%r1
  757. stosm __SF_EMPTY(%r15),0x04 # turn dat on
  758. tm __TI_flags+7(%r9),_TIF_MCCK_PENDING
  759. jno mcck_return
  760. TRACE_IRQS_OFF
  761. brasl %r14,s390_handle_mcck
  762. TRACE_IRQS_ON
  763. mcck_return:
  764. mvc __LC_RETURN_MCCK_PSW(16),SP_PSW(%r15) # move return PSW
  765. ni __LC_RETURN_MCCK_PSW+1,0xfd # clear wait state bit
  766. lmg %r0,%r15,SP_R0(%r15) # load gprs 0-15
  767. mvc __LC_ASYNC_ENTER_TIMER(8),__LC_SAVE_AREA+104
  768. tm __LC_RETURN_MCCK_PSW+1,0x01 # returning to user ?
  769. jno 0f
  770. stpt __LC_EXIT_TIMER
  771. 0: lpswe __LC_RETURN_MCCK_PSW # back to caller
  772. /*
  773. * Restart interruption handler, kick starter for additional CPUs
  774. */
  775. #ifdef CONFIG_SMP
  776. __CPUINIT
  777. .globl restart_int_handler
  778. restart_int_handler:
  779. lg %r15,__LC_SAVE_AREA+120 # load ksp
  780. lghi %r10,__LC_CREGS_SAVE_AREA
  781. lctlg %c0,%c15,0(%r10) # get new ctl regs
  782. lghi %r10,__LC_AREGS_SAVE_AREA
  783. lam %a0,%a15,0(%r10)
  784. lmg %r6,%r15,__SF_GPRS(%r15) # load registers from clone
  785. stosm __SF_EMPTY(%r15),0x04 # now we can turn dat on
  786. jg start_secondary
  787. .previous
  788. #else
  789. /*
  790. * If we do not run with SMP enabled, let the new CPU crash ...
  791. */
  792. .globl restart_int_handler
  793. restart_int_handler:
  794. basr %r1,0
  795. restart_base:
  796. lpswe restart_crash-restart_base(%r1)
  797. .align 8
  798. restart_crash:
  799. .long 0x000a0000,0x00000000,0x00000000,0x00000000
  800. restart_go:
  801. #endif
  802. #ifdef CONFIG_CHECK_STACK
  803. /*
  804. * The synchronous or the asynchronous stack overflowed. We are dead.
  805. * No need to properly save the registers, we are going to panic anyway.
  806. * Setup a pt_regs so that show_trace can provide a good call trace.
  807. */
  808. stack_overflow:
  809. lg %r15,__LC_PANIC_STACK # change to panic stack
  810. aghi %r15,-SP_SIZE
  811. mvc SP_PSW(16,%r15),0(%r12) # move user PSW to stack
  812. stmg %r0,%r11,SP_R0(%r15) # store gprs %r0-%r11 to kernel stack
  813. la %r1,__LC_SAVE_AREA
  814. chi %r12,__LC_SVC_OLD_PSW
  815. je 0f
  816. chi %r12,__LC_PGM_OLD_PSW
  817. je 0f
  818. la %r1,__LC_SAVE_AREA+32
  819. 0: mvc SP_R12(32,%r15),0(%r1) # move %r12-%r15 to stack
  820. mvc SP_ARGS(8,%r15),__LC_LAST_BREAK
  821. xc __SF_BACKCHAIN(8,%r15),__SF_BACKCHAIN(%r15) # clear back chain
  822. la %r2,SP_PTREGS(%r15) # load pt_regs
  823. jg kernel_stack_overflow
  824. #endif
  825. cleanup_table_system_call:
  826. .quad system_call, sysc_do_svc
  827. cleanup_table_sysc_return:
  828. .quad sysc_return, sysc_leave
  829. cleanup_table_sysc_leave:
  830. .quad sysc_leave, sysc_done
  831. cleanup_table_sysc_work_loop:
  832. .quad sysc_work_loop, sysc_work_done
  833. cleanup_table_io_return:
  834. .quad io_return, io_leave
  835. cleanup_table_io_leave:
  836. .quad io_leave, io_done
  837. cleanup_table_io_work_loop:
  838. .quad io_work_loop, io_work_done
  839. cleanup_critical:
  840. clc 8(8,%r12),BASED(cleanup_table_system_call)
  841. jl 0f
  842. clc 8(8,%r12),BASED(cleanup_table_system_call+8)
  843. jl cleanup_system_call
  844. 0:
  845. clc 8(8,%r12),BASED(cleanup_table_sysc_return)
  846. jl 0f
  847. clc 8(8,%r12),BASED(cleanup_table_sysc_return+8)
  848. jl cleanup_sysc_return
  849. 0:
  850. clc 8(8,%r12),BASED(cleanup_table_sysc_leave)
  851. jl 0f
  852. clc 8(8,%r12),BASED(cleanup_table_sysc_leave+8)
  853. jl cleanup_sysc_leave
  854. 0:
  855. clc 8(8,%r12),BASED(cleanup_table_sysc_work_loop)
  856. jl 0f
  857. clc 8(8,%r12),BASED(cleanup_table_sysc_work_loop+8)
  858. jl cleanup_sysc_return
  859. 0:
  860. clc 8(8,%r12),BASED(cleanup_table_io_return)
  861. jl 0f
  862. clc 8(8,%r12),BASED(cleanup_table_io_return+8)
  863. jl cleanup_io_return
  864. 0:
  865. clc 8(8,%r12),BASED(cleanup_table_io_leave)
  866. jl 0f
  867. clc 8(8,%r12),BASED(cleanup_table_io_leave+8)
  868. jl cleanup_io_leave
  869. 0:
  870. clc 8(8,%r12),BASED(cleanup_table_io_work_loop)
  871. jl 0f
  872. clc 8(8,%r12),BASED(cleanup_table_io_work_loop+8)
  873. jl cleanup_io_return
  874. 0:
  875. br %r14
  876. cleanup_system_call:
  877. mvc __LC_RETURN_PSW(16),0(%r12)
  878. cghi %r12,__LC_MCK_OLD_PSW
  879. je 0f
  880. la %r12,__LC_SAVE_AREA+32
  881. j 1f
  882. 0: la %r12,__LC_SAVE_AREA+64
  883. 1:
  884. clc __LC_RETURN_PSW+8(8),BASED(cleanup_system_call_insn+8)
  885. jh 0f
  886. mvc __LC_SYNC_ENTER_TIMER(8),__LC_ASYNC_ENTER_TIMER
  887. 0: clc __LC_RETURN_PSW+8(8),BASED(cleanup_system_call_insn+16)
  888. jhe cleanup_vtime
  889. clc __LC_RETURN_PSW+8(8),BASED(cleanup_system_call_insn)
  890. jh 0f
  891. mvc __LC_SAVE_AREA(32),0(%r12)
  892. 0: stg %r13,8(%r12)
  893. stg %r12,__LC_SAVE_AREA+96 # argh
  894. SAVE_ALL_SYNC __LC_SVC_OLD_PSW,__LC_SAVE_AREA
  895. CREATE_STACK_FRAME __LC_SVC_OLD_PSW,__LC_SAVE_AREA
  896. lg %r12,__LC_SAVE_AREA+96 # argh
  897. stg %r15,24(%r12)
  898. llgh %r7,__LC_SVC_INT_CODE
  899. cleanup_vtime:
  900. clc __LC_RETURN_PSW+8(8),BASED(cleanup_system_call_insn+24)
  901. jhe cleanup_stime
  902. UPDATE_VTIME __LC_EXIT_TIMER,__LC_SYNC_ENTER_TIMER,__LC_USER_TIMER
  903. cleanup_stime:
  904. clc __LC_RETURN_PSW+8(8),BASED(cleanup_system_call_insn+32)
  905. jh cleanup_update
  906. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  907. cleanup_update:
  908. mvc __LC_LAST_UPDATE_TIMER(8),__LC_SYNC_ENTER_TIMER
  909. mvc __LC_RETURN_PSW+8(8),BASED(cleanup_table_system_call+8)
  910. la %r12,__LC_RETURN_PSW
  911. br %r14
  912. cleanup_system_call_insn:
  913. .quad sysc_saveall
  914. .quad system_call
  915. .quad sysc_vtime
  916. .quad sysc_stime
  917. .quad sysc_update
  918. cleanup_sysc_return:
  919. mvc __LC_RETURN_PSW(8),0(%r12)
  920. mvc __LC_RETURN_PSW+8(8),BASED(cleanup_table_sysc_return)
  921. la %r12,__LC_RETURN_PSW
  922. br %r14
  923. cleanup_sysc_leave:
  924. clc 8(8,%r12),BASED(cleanup_sysc_leave_insn)
  925. je 2f
  926. mvc __LC_EXIT_TIMER(8),__LC_ASYNC_ENTER_TIMER
  927. clc 8(8,%r12),BASED(cleanup_sysc_leave_insn+8)
  928. je 2f
  929. mvc __LC_RETURN_PSW(16),SP_PSW(%r15)
  930. cghi %r12,__LC_MCK_OLD_PSW
  931. jne 0f
  932. mvc __LC_SAVE_AREA+64(32),SP_R12(%r15)
  933. j 1f
  934. 0: mvc __LC_SAVE_AREA+32(32),SP_R12(%r15)
  935. 1: lmg %r0,%r11,SP_R0(%r15)
  936. lg %r15,SP_R15(%r15)
  937. 2: la %r12,__LC_RETURN_PSW
  938. br %r14
  939. cleanup_sysc_leave_insn:
  940. .quad sysc_done - 4
  941. .quad sysc_done - 8
  942. cleanup_io_return:
  943. mvc __LC_RETURN_PSW(8),0(%r12)
  944. mvc __LC_RETURN_PSW+8(8),BASED(cleanup_table_io_work_loop)
  945. la %r12,__LC_RETURN_PSW
  946. br %r14
  947. cleanup_io_leave:
  948. clc 8(8,%r12),BASED(cleanup_io_leave_insn)
  949. je 2f
  950. mvc __LC_EXIT_TIMER(8),__LC_ASYNC_ENTER_TIMER
  951. clc 8(8,%r12),BASED(cleanup_io_leave_insn+8)
  952. je 2f
  953. mvc __LC_RETURN_PSW(16),SP_PSW(%r15)
  954. cghi %r12,__LC_MCK_OLD_PSW
  955. jne 0f
  956. mvc __LC_SAVE_AREA+64(32),SP_R12(%r15)
  957. j 1f
  958. 0: mvc __LC_SAVE_AREA+32(32),SP_R12(%r15)
  959. 1: lmg %r0,%r11,SP_R0(%r15)
  960. lg %r15,SP_R15(%r15)
  961. 2: la %r12,__LC_RETURN_PSW
  962. br %r14
  963. cleanup_io_leave_insn:
  964. .quad io_done - 4
  965. .quad io_done - 8
  966. /*
  967. * Integer constants
  968. */
  969. .align 4
  970. .Lconst:
  971. .Lnr_syscalls: .long NR_syscalls
  972. .L0x0130: .short 0x130
  973. .L0x0140: .short 0x140
  974. .L0x0150: .short 0x150
  975. .L0x0160: .short 0x160
  976. .L0x0170: .short 0x170
  977. .Lcritical_start:
  978. .quad __critical_start
  979. .Lcritical_end:
  980. .quad __critical_end
  981. .section .rodata, "a"
  982. #define SYSCALL(esa,esame,emu) .long esame
  983. sys_call_table:
  984. #include "syscalls.S"
  985. #undef SYSCALL
  986. #ifdef CONFIG_COMPAT
  987. #define SYSCALL(esa,esame,emu) .long emu
  988. sys_call_table_emu:
  989. #include "syscalls.S"
  990. #undef SYSCALL
  991. #endif