pxa2xx-i2s.c 9.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402
  1. /*
  2. * pxa2xx-i2s.c -- ALSA Soc Audio Layer
  3. *
  4. * Copyright 2005 Wolfson Microelectronics PLC.
  5. * Author: Liam Girdwood
  6. * lrg@slimlogic.co.uk
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the
  10. * Free Software Foundation; either version 2 of the License, or (at your
  11. * option) any later version.
  12. */
  13. #include <linux/init.h>
  14. #include <linux/module.h>
  15. #include <linux/device.h>
  16. #include <linux/delay.h>
  17. #include <linux/clk.h>
  18. #include <linux/platform_device.h>
  19. #include <sound/core.h>
  20. #include <sound/pcm.h>
  21. #include <sound/initval.h>
  22. #include <sound/soc.h>
  23. #include <sound/pxa2xx-lib.h>
  24. #include <mach/hardware.h>
  25. #include <mach/dma.h>
  26. #include <mach/audio.h>
  27. #include "pxa2xx-pcm.h"
  28. #include "pxa2xx-i2s.h"
  29. /*
  30. * I2S Controller Register and Bit Definitions
  31. */
  32. #define SACR0 __REG(0x40400000) /* Global Control Register */
  33. #define SACR1 __REG(0x40400004) /* Serial Audio I 2 S/MSB-Justified Control Register */
  34. #define SASR0 __REG(0x4040000C) /* Serial Audio I 2 S/MSB-Justified Interface and FIFO Status Register */
  35. #define SAIMR __REG(0x40400014) /* Serial Audio Interrupt Mask Register */
  36. #define SAICR __REG(0x40400018) /* Serial Audio Interrupt Clear Register */
  37. #define SADIV __REG(0x40400060) /* Audio Clock Divider Register. */
  38. #define SADR __REG(0x40400080) /* Serial Audio Data Register (TX and RX FIFO access Register). */
  39. #define SACR0_RFTH(x) ((x) << 12) /* Rx FIFO Interrupt or DMA Trigger Threshold */
  40. #define SACR0_TFTH(x) ((x) << 8) /* Tx FIFO Interrupt or DMA Trigger Threshold */
  41. #define SACR0_STRF (1 << 5) /* FIFO Select for EFWR Special Function */
  42. #define SACR0_EFWR (1 << 4) /* Enable EFWR Function */
  43. #define SACR0_RST (1 << 3) /* FIFO, i2s Register Reset */
  44. #define SACR0_BCKD (1 << 2) /* Bit Clock Direction */
  45. #define SACR0_ENB (1 << 0) /* Enable I2S Link */
  46. #define SACR1_ENLBF (1 << 5) /* Enable Loopback */
  47. #define SACR1_DRPL (1 << 4) /* Disable Replaying Function */
  48. #define SACR1_DREC (1 << 3) /* Disable Recording Function */
  49. #define SACR1_AMSL (1 << 0) /* Specify Alternate Mode */
  50. #define SASR0_I2SOFF (1 << 7) /* Controller Status */
  51. #define SASR0_ROR (1 << 6) /* Rx FIFO Overrun */
  52. #define SASR0_TUR (1 << 5) /* Tx FIFO Underrun */
  53. #define SASR0_RFS (1 << 4) /* Rx FIFO Service Request */
  54. #define SASR0_TFS (1 << 3) /* Tx FIFO Service Request */
  55. #define SASR0_BSY (1 << 2) /* I2S Busy */
  56. #define SASR0_RNE (1 << 1) /* Rx FIFO Not Empty */
  57. #define SASR0_TNF (1 << 0) /* Tx FIFO Not Empty */
  58. #define SAICR_ROR (1 << 6) /* Clear Rx FIFO Overrun Interrupt */
  59. #define SAICR_TUR (1 << 5) /* Clear Tx FIFO Underrun Interrupt */
  60. #define SAIMR_ROR (1 << 6) /* Enable Rx FIFO Overrun Condition Interrupt */
  61. #define SAIMR_TUR (1 << 5) /* Enable Tx FIFO Underrun Condition Interrupt */
  62. #define SAIMR_RFS (1 << 4) /* Enable Rx FIFO Service Interrupt */
  63. #define SAIMR_TFS (1 << 3) /* Enable Tx FIFO Service Interrupt */
  64. struct pxa_i2s_port {
  65. u32 sadiv;
  66. u32 sacr0;
  67. u32 sacr1;
  68. u32 saimr;
  69. int master;
  70. u32 fmt;
  71. };
  72. static struct pxa_i2s_port pxa_i2s;
  73. static struct clk *clk_i2s;
  74. static struct pxa2xx_pcm_dma_params pxa2xx_i2s_pcm_stereo_out = {
  75. .name = "I2S PCM Stereo out",
  76. .dev_addr = __PREG(SADR),
  77. .drcmr = &DRCMR(3),
  78. .dcmd = DCMD_INCSRCADDR | DCMD_FLOWTRG |
  79. DCMD_BURST32 | DCMD_WIDTH4,
  80. };
  81. static struct pxa2xx_pcm_dma_params pxa2xx_i2s_pcm_stereo_in = {
  82. .name = "I2S PCM Stereo in",
  83. .dev_addr = __PREG(SADR),
  84. .drcmr = &DRCMR(2),
  85. .dcmd = DCMD_INCTRGADDR | DCMD_FLOWSRC |
  86. DCMD_BURST32 | DCMD_WIDTH4,
  87. };
  88. static int pxa2xx_i2s_startup(struct snd_pcm_substream *substream,
  89. struct snd_soc_dai *dai)
  90. {
  91. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  92. struct snd_soc_dai *cpu_dai = rtd->dai->cpu_dai;
  93. if (IS_ERR(clk_i2s))
  94. return PTR_ERR(clk_i2s);
  95. if (!cpu_dai->active)
  96. SACR0 = 0;
  97. return 0;
  98. }
  99. /* wait for I2S controller to be ready */
  100. static int pxa_i2s_wait(void)
  101. {
  102. int i;
  103. /* flush the Rx FIFO */
  104. for(i = 0; i < 16; i++)
  105. SADR;
  106. return 0;
  107. }
  108. static int pxa2xx_i2s_set_dai_fmt(struct snd_soc_dai *cpu_dai,
  109. unsigned int fmt)
  110. {
  111. /* interface format */
  112. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  113. case SND_SOC_DAIFMT_I2S:
  114. pxa_i2s.fmt = 0;
  115. break;
  116. case SND_SOC_DAIFMT_LEFT_J:
  117. pxa_i2s.fmt = SACR1_AMSL;
  118. break;
  119. }
  120. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  121. case SND_SOC_DAIFMT_CBS_CFS:
  122. pxa_i2s.master = 1;
  123. break;
  124. case SND_SOC_DAIFMT_CBM_CFS:
  125. pxa_i2s.master = 0;
  126. break;
  127. default:
  128. break;
  129. }
  130. return 0;
  131. }
  132. static int pxa2xx_i2s_set_dai_sysclk(struct snd_soc_dai *cpu_dai,
  133. int clk_id, unsigned int freq, int dir)
  134. {
  135. if (clk_id != PXA2XX_I2S_SYSCLK)
  136. return -ENODEV;
  137. return 0;
  138. }
  139. static int pxa2xx_i2s_hw_params(struct snd_pcm_substream *substream,
  140. struct snd_pcm_hw_params *params,
  141. struct snd_soc_dai *dai)
  142. {
  143. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  144. struct snd_soc_dai *cpu_dai = rtd->dai->cpu_dai;
  145. struct pxa2xx_pcm_dma_params *dma_data;
  146. BUG_ON(IS_ERR(clk_i2s));
  147. clk_enable(clk_i2s);
  148. dai->private_data = dai;
  149. pxa_i2s_wait();
  150. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  151. dma_data = &pxa2xx_i2s_pcm_stereo_out;
  152. else
  153. dma_data = &pxa2xx_i2s_pcm_stereo_in;
  154. snd_soc_dai_set_dma_data(cpu_dai, substream, dma_data);
  155. /* is port used by another stream */
  156. if (!(SACR0 & SACR0_ENB)) {
  157. SACR0 = 0;
  158. if (pxa_i2s.master)
  159. SACR0 |= SACR0_BCKD;
  160. SACR0 |= SACR0_RFTH(14) | SACR0_TFTH(1);
  161. SACR1 |= pxa_i2s.fmt;
  162. }
  163. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  164. SAIMR |= SAIMR_TFS;
  165. else
  166. SAIMR |= SAIMR_RFS;
  167. switch (params_rate(params)) {
  168. case 8000:
  169. SADIV = 0x48;
  170. break;
  171. case 11025:
  172. SADIV = 0x34;
  173. break;
  174. case 16000:
  175. SADIV = 0x24;
  176. break;
  177. case 22050:
  178. SADIV = 0x1a;
  179. break;
  180. case 44100:
  181. SADIV = 0xd;
  182. break;
  183. case 48000:
  184. SADIV = 0xc;
  185. break;
  186. case 96000: /* not in manual and possibly slightly inaccurate */
  187. SADIV = 0x6;
  188. break;
  189. }
  190. return 0;
  191. }
  192. static int pxa2xx_i2s_trigger(struct snd_pcm_substream *substream, int cmd,
  193. struct snd_soc_dai *dai)
  194. {
  195. int ret = 0;
  196. switch (cmd) {
  197. case SNDRV_PCM_TRIGGER_START:
  198. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  199. SACR1 &= ~SACR1_DRPL;
  200. else
  201. SACR1 &= ~SACR1_DREC;
  202. SACR0 |= SACR0_ENB;
  203. break;
  204. case SNDRV_PCM_TRIGGER_RESUME:
  205. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  206. case SNDRV_PCM_TRIGGER_STOP:
  207. case SNDRV_PCM_TRIGGER_SUSPEND:
  208. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  209. break;
  210. default:
  211. ret = -EINVAL;
  212. }
  213. return ret;
  214. }
  215. static void pxa2xx_i2s_shutdown(struct snd_pcm_substream *substream,
  216. struct snd_soc_dai *dai)
  217. {
  218. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  219. SACR1 |= SACR1_DRPL;
  220. SAIMR &= ~SAIMR_TFS;
  221. } else {
  222. SACR1 |= SACR1_DREC;
  223. SAIMR &= ~SAIMR_RFS;
  224. }
  225. if ((SACR1 & (SACR1_DREC | SACR1_DRPL)) == (SACR1_DREC | SACR1_DRPL)) {
  226. SACR0 &= ~SACR0_ENB;
  227. pxa_i2s_wait();
  228. if (dai->private_data != NULL) {
  229. clk_disable(clk_i2s);
  230. dai->private_data = NULL;
  231. }
  232. }
  233. }
  234. #ifdef CONFIG_PM
  235. static int pxa2xx_i2s_suspend(struct snd_soc_dai *dai)
  236. {
  237. /* store registers */
  238. pxa_i2s.sacr0 = SACR0;
  239. pxa_i2s.sacr1 = SACR1;
  240. pxa_i2s.saimr = SAIMR;
  241. pxa_i2s.sadiv = SADIV;
  242. /* deactivate link */
  243. SACR0 &= ~SACR0_ENB;
  244. pxa_i2s_wait();
  245. return 0;
  246. }
  247. static int pxa2xx_i2s_resume(struct snd_soc_dai *dai)
  248. {
  249. pxa_i2s_wait();
  250. SACR0 = pxa_i2s.sacr0 & ~SACR0_ENB;
  251. SACR1 = pxa_i2s.sacr1;
  252. SAIMR = pxa_i2s.saimr;
  253. SADIV = pxa_i2s.sadiv;
  254. SACR0 = pxa_i2s.sacr0;
  255. return 0;
  256. }
  257. #else
  258. #define pxa2xx_i2s_suspend NULL
  259. #define pxa2xx_i2s_resume NULL
  260. #endif
  261. #define PXA2XX_I2S_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |\
  262. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 | SNDRV_PCM_RATE_44100 | \
  263. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_96000)
  264. static struct snd_soc_dai_ops pxa_i2s_dai_ops = {
  265. .startup = pxa2xx_i2s_startup,
  266. .shutdown = pxa2xx_i2s_shutdown,
  267. .trigger = pxa2xx_i2s_trigger,
  268. .hw_params = pxa2xx_i2s_hw_params,
  269. .set_fmt = pxa2xx_i2s_set_dai_fmt,
  270. .set_sysclk = pxa2xx_i2s_set_dai_sysclk,
  271. };
  272. struct snd_soc_dai pxa_i2s_dai = {
  273. .name = "pxa2xx-i2s",
  274. .id = 0,
  275. .suspend = pxa2xx_i2s_suspend,
  276. .resume = pxa2xx_i2s_resume,
  277. .playback = {
  278. .channels_min = 2,
  279. .channels_max = 2,
  280. .rates = PXA2XX_I2S_RATES,
  281. .formats = SNDRV_PCM_FMTBIT_S16_LE,},
  282. .capture = {
  283. .channels_min = 2,
  284. .channels_max = 2,
  285. .rates = PXA2XX_I2S_RATES,
  286. .formats = SNDRV_PCM_FMTBIT_S16_LE,},
  287. .ops = &pxa_i2s_dai_ops,
  288. .symmetric_rates = 1,
  289. };
  290. EXPORT_SYMBOL_GPL(pxa_i2s_dai);
  291. static int pxa2xx_i2s_probe(struct platform_device *dev)
  292. {
  293. int ret;
  294. clk_i2s = clk_get(&dev->dev, "I2SCLK");
  295. if (IS_ERR(clk_i2s))
  296. return PTR_ERR(clk_i2s);
  297. pxa_i2s_dai.dev = &dev->dev;
  298. pxa_i2s_dai.private_data = NULL;
  299. ret = snd_soc_register_dai(&pxa_i2s_dai);
  300. if (ret != 0)
  301. clk_put(clk_i2s);
  302. /*
  303. * PXA Developer's Manual:
  304. * If SACR0[ENB] is toggled in the middle of a normal operation,
  305. * the SACR0[RST] bit must also be set and cleared to reset all
  306. * I2S controller registers.
  307. */
  308. SACR0 = SACR0_RST;
  309. SACR0 = 0;
  310. /* Make sure RPL and REC are disabled */
  311. SACR1 = SACR1_DRPL | SACR1_DREC;
  312. /* Along with FIFO servicing */
  313. SAIMR &= ~(SAIMR_RFS | SAIMR_TFS);
  314. return ret;
  315. }
  316. static int __devexit pxa2xx_i2s_remove(struct platform_device *dev)
  317. {
  318. snd_soc_unregister_dai(&pxa_i2s_dai);
  319. clk_put(clk_i2s);
  320. clk_i2s = ERR_PTR(-ENOENT);
  321. return 0;
  322. }
  323. static struct platform_driver pxa2xx_i2s_driver = {
  324. .probe = pxa2xx_i2s_probe,
  325. .remove = __devexit_p(pxa2xx_i2s_remove),
  326. .driver = {
  327. .name = "pxa2xx-i2s",
  328. .owner = THIS_MODULE,
  329. },
  330. };
  331. static int __init pxa2xx_i2s_init(void)
  332. {
  333. clk_i2s = ERR_PTR(-ENOENT);
  334. return platform_driver_register(&pxa2xx_i2s_driver);
  335. }
  336. static void __exit pxa2xx_i2s_exit(void)
  337. {
  338. platform_driver_unregister(&pxa2xx_i2s_driver);
  339. }
  340. module_init(pxa2xx_i2s_init);
  341. module_exit(pxa2xx_i2s_exit);
  342. /* Module information */
  343. MODULE_AUTHOR("Liam Girdwood, lrg@slimlogic.co.uk");
  344. MODULE_DESCRIPTION("pxa2xx I2S SoC Interface");
  345. MODULE_LICENSE("GPL");