imx-ssi.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763
  1. /*
  2. * imx-ssi.c -- ALSA Soc Audio Layer
  3. *
  4. * Copyright 2009 Sascha Hauer <s.hauer@pengutronix.de>
  5. *
  6. * This code is based on code copyrighted by Freescale,
  7. * Liam Girdwood, Javier Martin and probably others.
  8. *
  9. * This program is free software; you can redistribute it and/or modify it
  10. * under the terms of the GNU General Public License as published by the
  11. * Free Software Foundation; either version 2 of the License, or (at your
  12. * option) any later version.
  13. *
  14. *
  15. * The i.MX SSI core has some nasty limitations in AC97 mode. While most
  16. * sane processor vendors have a FIFO per AC97 slot, the i.MX has only
  17. * one FIFO which combines all valid receive slots. We cannot even select
  18. * which slots we want to receive. The WM9712 with which this driver
  19. * was developped with always sends GPIO status data in slot 12 which
  20. * we receive in our (PCM-) data stream. The only chance we have is to
  21. * manually skip this data in the FIQ handler. With sampling rates different
  22. * from 48000Hz not every frame has valid receive data, so the ratio
  23. * between pcm data and GPIO status data changes. Our FIQ handler is not
  24. * able to handle this, hence this driver only works with 48000Hz sampling
  25. * rate.
  26. * Reading and writing AC97 registers is another challange. The core
  27. * provides us status bits when the read register is updated with *another*
  28. * value. When we read the same register two times (and the register still
  29. * contains the same value) these status bits are not set. We work
  30. * around this by not polling these bits but only wait a fixed delay.
  31. *
  32. */
  33. #include <linux/clk.h>
  34. #include <linux/delay.h>
  35. #include <linux/device.h>
  36. #include <linux/dma-mapping.h>
  37. #include <linux/init.h>
  38. #include <linux/interrupt.h>
  39. #include <linux/module.h>
  40. #include <linux/platform_device.h>
  41. #include <linux/slab.h>
  42. #include <sound/core.h>
  43. #include <sound/initval.h>
  44. #include <sound/pcm.h>
  45. #include <sound/pcm_params.h>
  46. #include <sound/soc.h>
  47. #include <mach/ssi.h>
  48. #include <mach/hardware.h>
  49. #include "imx-ssi.h"
  50. #define SSI_SACNT_DEFAULT (SSI_SACNT_AC97EN | SSI_SACNT_FV)
  51. /*
  52. * SSI Network Mode or TDM slots configuration.
  53. * Should only be called when port is inactive (i.e. SSIEN = 0).
  54. */
  55. static int imx_ssi_set_dai_tdm_slot(struct snd_soc_dai *cpu_dai,
  56. unsigned int tx_mask, unsigned int rx_mask, int slots, int slot_width)
  57. {
  58. struct imx_ssi *ssi = cpu_dai->private_data;
  59. u32 sccr;
  60. sccr = readl(ssi->base + SSI_STCCR);
  61. sccr &= ~SSI_STCCR_DC_MASK;
  62. sccr |= SSI_STCCR_DC(slots - 1);
  63. writel(sccr, ssi->base + SSI_STCCR);
  64. sccr = readl(ssi->base + SSI_SRCCR);
  65. sccr &= ~SSI_STCCR_DC_MASK;
  66. sccr |= SSI_STCCR_DC(slots - 1);
  67. writel(sccr, ssi->base + SSI_SRCCR);
  68. writel(tx_mask, ssi->base + SSI_STMSK);
  69. writel(rx_mask, ssi->base + SSI_SRMSK);
  70. return 0;
  71. }
  72. /*
  73. * SSI DAI format configuration.
  74. * Should only be called when port is inactive (i.e. SSIEN = 0).
  75. * Note: We don't use the I2S modes but instead manually configure the
  76. * SSI for I2S because the I2S mode is only a register preset.
  77. */
  78. static int imx_ssi_set_dai_fmt(struct snd_soc_dai *cpu_dai, unsigned int fmt)
  79. {
  80. struct imx_ssi *ssi = cpu_dai->private_data;
  81. u32 strcr = 0, scr;
  82. scr = readl(ssi->base + SSI_SCR) & ~(SSI_SCR_SYN | SSI_SCR_NET);
  83. /* DAI mode */
  84. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  85. case SND_SOC_DAIFMT_I2S:
  86. /* data on rising edge of bclk, frame low 1clk before data */
  87. strcr |= SSI_STCR_TFSI | SSI_STCR_TEFS | SSI_STCR_TXBIT0;
  88. scr |= SSI_SCR_NET;
  89. break;
  90. case SND_SOC_DAIFMT_LEFT_J:
  91. /* data on rising edge of bclk, frame high with data */
  92. strcr |= SSI_STCR_TXBIT0;
  93. break;
  94. case SND_SOC_DAIFMT_DSP_B:
  95. /* data on rising edge of bclk, frame high with data */
  96. strcr |= SSI_STCR_TFSL;
  97. break;
  98. case SND_SOC_DAIFMT_DSP_A:
  99. /* data on rising edge of bclk, frame high 1clk before data */
  100. strcr |= SSI_STCR_TFSL | SSI_STCR_TEFS;
  101. break;
  102. }
  103. /* DAI clock inversion */
  104. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  105. case SND_SOC_DAIFMT_IB_IF:
  106. strcr |= SSI_STCR_TFSI;
  107. strcr &= ~SSI_STCR_TSCKP;
  108. break;
  109. case SND_SOC_DAIFMT_IB_NF:
  110. strcr &= ~(SSI_STCR_TSCKP | SSI_STCR_TFSI);
  111. break;
  112. case SND_SOC_DAIFMT_NB_IF:
  113. strcr |= SSI_STCR_TFSI | SSI_STCR_TSCKP;
  114. break;
  115. case SND_SOC_DAIFMT_NB_NF:
  116. strcr &= ~SSI_STCR_TFSI;
  117. strcr |= SSI_STCR_TSCKP;
  118. break;
  119. }
  120. /* DAI clock master masks */
  121. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  122. case SND_SOC_DAIFMT_CBM_CFM:
  123. break;
  124. default:
  125. /* Master mode not implemented, needs handling of clocks. */
  126. return -EINVAL;
  127. }
  128. strcr |= SSI_STCR_TFEN0;
  129. writel(strcr, ssi->base + SSI_STCR);
  130. writel(strcr, ssi->base + SSI_SRCR);
  131. writel(scr, ssi->base + SSI_SCR);
  132. return 0;
  133. }
  134. /*
  135. * SSI system clock configuration.
  136. * Should only be called when port is inactive (i.e. SSIEN = 0).
  137. */
  138. static int imx_ssi_set_dai_sysclk(struct snd_soc_dai *cpu_dai,
  139. int clk_id, unsigned int freq, int dir)
  140. {
  141. struct imx_ssi *ssi = cpu_dai->private_data;
  142. u32 scr;
  143. scr = readl(ssi->base + SSI_SCR);
  144. switch (clk_id) {
  145. case IMX_SSP_SYS_CLK:
  146. if (dir == SND_SOC_CLOCK_OUT)
  147. scr |= SSI_SCR_SYS_CLK_EN;
  148. else
  149. scr &= ~SSI_SCR_SYS_CLK_EN;
  150. break;
  151. default:
  152. return -EINVAL;
  153. }
  154. writel(scr, ssi->base + SSI_SCR);
  155. return 0;
  156. }
  157. /*
  158. * SSI Clock dividers
  159. * Should only be called when port is inactive (i.e. SSIEN = 0).
  160. */
  161. static int imx_ssi_set_dai_clkdiv(struct snd_soc_dai *cpu_dai,
  162. int div_id, int div)
  163. {
  164. struct imx_ssi *ssi = cpu_dai->private_data;
  165. u32 stccr, srccr;
  166. stccr = readl(ssi->base + SSI_STCCR);
  167. srccr = readl(ssi->base + SSI_SRCCR);
  168. switch (div_id) {
  169. case IMX_SSI_TX_DIV_2:
  170. stccr &= ~SSI_STCCR_DIV2;
  171. stccr |= div;
  172. break;
  173. case IMX_SSI_TX_DIV_PSR:
  174. stccr &= ~SSI_STCCR_PSR;
  175. stccr |= div;
  176. break;
  177. case IMX_SSI_TX_DIV_PM:
  178. stccr &= ~0xff;
  179. stccr |= SSI_STCCR_PM(div);
  180. break;
  181. case IMX_SSI_RX_DIV_2:
  182. stccr &= ~SSI_STCCR_DIV2;
  183. stccr |= div;
  184. break;
  185. case IMX_SSI_RX_DIV_PSR:
  186. stccr &= ~SSI_STCCR_PSR;
  187. stccr |= div;
  188. break;
  189. case IMX_SSI_RX_DIV_PM:
  190. stccr &= ~0xff;
  191. stccr |= SSI_STCCR_PM(div);
  192. break;
  193. default:
  194. return -EINVAL;
  195. }
  196. writel(stccr, ssi->base + SSI_STCCR);
  197. writel(srccr, ssi->base + SSI_SRCCR);
  198. return 0;
  199. }
  200. /*
  201. * Should only be called when port is inactive (i.e. SSIEN = 0),
  202. * although can be called multiple times by upper layers.
  203. */
  204. static int imx_ssi_hw_params(struct snd_pcm_substream *substream,
  205. struct snd_pcm_hw_params *params,
  206. struct snd_soc_dai *cpu_dai)
  207. {
  208. struct imx_ssi *ssi = cpu_dai->private_data;
  209. struct imx_pcm_dma_params *dma_data;
  210. u32 reg, sccr;
  211. /* Tx/Rx config */
  212. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  213. reg = SSI_STCCR;
  214. dma_data = &ssi->dma_params_tx;
  215. } else {
  216. reg = SSI_SRCCR;
  217. dma_data = &ssi->dma_params_rx;
  218. }
  219. snd_soc_dai_set_dma_data(cpu_dai, substream, dma_data);
  220. sccr = readl(ssi->base + reg) & ~SSI_STCCR_WL_MASK;
  221. /* DAI data (word) size */
  222. switch (params_format(params)) {
  223. case SNDRV_PCM_FORMAT_S16_LE:
  224. sccr |= SSI_SRCCR_WL(16);
  225. break;
  226. case SNDRV_PCM_FORMAT_S20_3LE:
  227. sccr |= SSI_SRCCR_WL(20);
  228. break;
  229. case SNDRV_PCM_FORMAT_S24_LE:
  230. sccr |= SSI_SRCCR_WL(24);
  231. break;
  232. }
  233. writel(sccr, ssi->base + reg);
  234. return 0;
  235. }
  236. static int imx_ssi_trigger(struct snd_pcm_substream *substream, int cmd,
  237. struct snd_soc_dai *dai)
  238. {
  239. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  240. struct snd_soc_dai *cpu_dai = rtd->dai->cpu_dai;
  241. struct imx_ssi *ssi = cpu_dai->private_data;
  242. unsigned int sier_bits, sier;
  243. unsigned int scr;
  244. scr = readl(ssi->base + SSI_SCR);
  245. sier = readl(ssi->base + SSI_SIER);
  246. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  247. if (ssi->flags & IMX_SSI_DMA)
  248. sier_bits = SSI_SIER_TDMAE;
  249. else
  250. sier_bits = SSI_SIER_TIE | SSI_SIER_TFE0_EN;
  251. } else {
  252. if (ssi->flags & IMX_SSI_DMA)
  253. sier_bits = SSI_SIER_RDMAE;
  254. else
  255. sier_bits = SSI_SIER_RIE | SSI_SIER_RFF0_EN;
  256. }
  257. switch (cmd) {
  258. case SNDRV_PCM_TRIGGER_START:
  259. case SNDRV_PCM_TRIGGER_RESUME:
  260. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  261. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  262. scr |= SSI_SCR_TE;
  263. else
  264. scr |= SSI_SCR_RE;
  265. sier |= sier_bits;
  266. if (++ssi->enabled == 1)
  267. scr |= SSI_SCR_SSIEN;
  268. break;
  269. case SNDRV_PCM_TRIGGER_STOP:
  270. case SNDRV_PCM_TRIGGER_SUSPEND:
  271. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  272. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  273. scr &= ~SSI_SCR_TE;
  274. else
  275. scr &= ~SSI_SCR_RE;
  276. sier &= ~sier_bits;
  277. if (--ssi->enabled == 0)
  278. scr &= ~SSI_SCR_SSIEN;
  279. break;
  280. default:
  281. return -EINVAL;
  282. }
  283. if (!(ssi->flags & IMX_SSI_USE_AC97))
  284. /* rx/tx are always enabled to access ac97 registers */
  285. writel(scr, ssi->base + SSI_SCR);
  286. writel(sier, ssi->base + SSI_SIER);
  287. return 0;
  288. }
  289. static struct snd_soc_dai_ops imx_ssi_pcm_dai_ops = {
  290. .hw_params = imx_ssi_hw_params,
  291. .set_fmt = imx_ssi_set_dai_fmt,
  292. .set_clkdiv = imx_ssi_set_dai_clkdiv,
  293. .set_sysclk = imx_ssi_set_dai_sysclk,
  294. .set_tdm_slot = imx_ssi_set_dai_tdm_slot,
  295. .trigger = imx_ssi_trigger,
  296. };
  297. static struct snd_soc_dai imx_ssi_dai = {
  298. .playback = {
  299. .channels_min = 2,
  300. .channels_max = 2,
  301. .rates = SNDRV_PCM_RATE_8000_96000,
  302. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  303. },
  304. .capture = {
  305. .channels_min = 2,
  306. .channels_max = 2,
  307. .rates = SNDRV_PCM_RATE_8000_96000,
  308. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  309. },
  310. .ops = &imx_ssi_pcm_dai_ops,
  311. };
  312. int snd_imx_pcm_mmap(struct snd_pcm_substream *substream,
  313. struct vm_area_struct *vma)
  314. {
  315. struct snd_pcm_runtime *runtime = substream->runtime;
  316. int ret;
  317. ret = dma_mmap_coherent(NULL, vma, runtime->dma_area,
  318. runtime->dma_addr, runtime->dma_bytes);
  319. pr_debug("%s: ret: %d %p 0x%08x 0x%08x\n", __func__, ret,
  320. runtime->dma_area,
  321. runtime->dma_addr,
  322. runtime->dma_bytes);
  323. return ret;
  324. }
  325. static int imx_pcm_preallocate_dma_buffer(struct snd_pcm *pcm, int stream)
  326. {
  327. struct snd_pcm_substream *substream = pcm->streams[stream].substream;
  328. struct snd_dma_buffer *buf = &substream->dma_buffer;
  329. size_t size = IMX_SSI_DMABUF_SIZE;
  330. buf->dev.type = SNDRV_DMA_TYPE_DEV;
  331. buf->dev.dev = pcm->card->dev;
  332. buf->private_data = NULL;
  333. buf->area = dma_alloc_writecombine(pcm->card->dev, size,
  334. &buf->addr, GFP_KERNEL);
  335. if (!buf->area)
  336. return -ENOMEM;
  337. buf->bytes = size;
  338. return 0;
  339. }
  340. static u64 imx_pcm_dmamask = DMA_BIT_MASK(32);
  341. int imx_pcm_new(struct snd_card *card, struct snd_soc_dai *dai,
  342. struct snd_pcm *pcm)
  343. {
  344. int ret = 0;
  345. if (!card->dev->dma_mask)
  346. card->dev->dma_mask = &imx_pcm_dmamask;
  347. if (!card->dev->coherent_dma_mask)
  348. card->dev->coherent_dma_mask = DMA_BIT_MASK(32);
  349. if (dai->playback.channels_min) {
  350. ret = imx_pcm_preallocate_dma_buffer(pcm,
  351. SNDRV_PCM_STREAM_PLAYBACK);
  352. if (ret)
  353. goto out;
  354. }
  355. if (dai->capture.channels_min) {
  356. ret = imx_pcm_preallocate_dma_buffer(pcm,
  357. SNDRV_PCM_STREAM_CAPTURE);
  358. if (ret)
  359. goto out;
  360. }
  361. out:
  362. return ret;
  363. }
  364. void imx_pcm_free(struct snd_pcm *pcm)
  365. {
  366. struct snd_pcm_substream *substream;
  367. struct snd_dma_buffer *buf;
  368. int stream;
  369. for (stream = 0; stream < 2; stream++) {
  370. substream = pcm->streams[stream].substream;
  371. if (!substream)
  372. continue;
  373. buf = &substream->dma_buffer;
  374. if (!buf->area)
  375. continue;
  376. dma_free_writecombine(pcm->card->dev, buf->bytes,
  377. buf->area, buf->addr);
  378. buf->area = NULL;
  379. }
  380. }
  381. struct snd_soc_platform imx_soc_platform = {
  382. .name = "imx-audio",
  383. };
  384. EXPORT_SYMBOL_GPL(imx_soc_platform);
  385. static struct snd_soc_dai imx_ac97_dai = {
  386. .name = "AC97",
  387. .ac97_control = 1,
  388. .playback = {
  389. .stream_name = "AC97 Playback",
  390. .channels_min = 2,
  391. .channels_max = 2,
  392. .rates = SNDRV_PCM_RATE_48000,
  393. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  394. },
  395. .capture = {
  396. .stream_name = "AC97 Capture",
  397. .channels_min = 2,
  398. .channels_max = 2,
  399. .rates = SNDRV_PCM_RATE_48000,
  400. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  401. },
  402. .ops = &imx_ssi_pcm_dai_ops,
  403. };
  404. static void setup_channel_to_ac97(struct imx_ssi *imx_ssi)
  405. {
  406. void __iomem *base = imx_ssi->base;
  407. writel(0x0, base + SSI_SCR);
  408. writel(0x0, base + SSI_STCR);
  409. writel(0x0, base + SSI_SRCR);
  410. writel(SSI_SCR_SYN | SSI_SCR_NET, base + SSI_SCR);
  411. writel(SSI_SFCSR_RFWM0(8) |
  412. SSI_SFCSR_TFWM0(8) |
  413. SSI_SFCSR_RFWM1(8) |
  414. SSI_SFCSR_TFWM1(8), base + SSI_SFCSR);
  415. writel(SSI_STCCR_WL(16) | SSI_STCCR_DC(12), base + SSI_STCCR);
  416. writel(SSI_STCCR_WL(16) | SSI_STCCR_DC(12), base + SSI_SRCCR);
  417. writel(SSI_SCR_SYN | SSI_SCR_NET | SSI_SCR_SSIEN, base + SSI_SCR);
  418. writel(SSI_SOR_WAIT(3), base + SSI_SOR);
  419. writel(SSI_SCR_SYN | SSI_SCR_NET | SSI_SCR_SSIEN |
  420. SSI_SCR_TE | SSI_SCR_RE,
  421. base + SSI_SCR);
  422. writel(SSI_SACNT_DEFAULT, base + SSI_SACNT);
  423. writel(0xff, base + SSI_SACCDIS);
  424. writel(0x300, base + SSI_SACCEN);
  425. }
  426. static struct imx_ssi *ac97_ssi;
  427. static void imx_ssi_ac97_write(struct snd_ac97 *ac97, unsigned short reg,
  428. unsigned short val)
  429. {
  430. struct imx_ssi *imx_ssi = ac97_ssi;
  431. void __iomem *base = imx_ssi->base;
  432. unsigned int lreg;
  433. unsigned int lval;
  434. if (reg > 0x7f)
  435. return;
  436. pr_debug("%s: 0x%02x 0x%04x\n", __func__, reg, val);
  437. lreg = reg << 12;
  438. writel(lreg, base + SSI_SACADD);
  439. lval = val << 4;
  440. writel(lval , base + SSI_SACDAT);
  441. writel(SSI_SACNT_DEFAULT | SSI_SACNT_WR, base + SSI_SACNT);
  442. udelay(100);
  443. }
  444. static unsigned short imx_ssi_ac97_read(struct snd_ac97 *ac97,
  445. unsigned short reg)
  446. {
  447. struct imx_ssi *imx_ssi = ac97_ssi;
  448. void __iomem *base = imx_ssi->base;
  449. unsigned short val = -1;
  450. unsigned int lreg;
  451. lreg = (reg & 0x7f) << 12 ;
  452. writel(lreg, base + SSI_SACADD);
  453. writel(SSI_SACNT_DEFAULT | SSI_SACNT_RD, base + SSI_SACNT);
  454. udelay(100);
  455. val = (readl(base + SSI_SACDAT) >> 4) & 0xffff;
  456. pr_debug("%s: 0x%02x 0x%04x\n", __func__, reg, val);
  457. return val;
  458. }
  459. static void imx_ssi_ac97_reset(struct snd_ac97 *ac97)
  460. {
  461. struct imx_ssi *imx_ssi = ac97_ssi;
  462. if (imx_ssi->ac97_reset)
  463. imx_ssi->ac97_reset(ac97);
  464. }
  465. static void imx_ssi_ac97_warm_reset(struct snd_ac97 *ac97)
  466. {
  467. struct imx_ssi *imx_ssi = ac97_ssi;
  468. if (imx_ssi->ac97_warm_reset)
  469. imx_ssi->ac97_warm_reset(ac97);
  470. }
  471. struct snd_ac97_bus_ops soc_ac97_ops = {
  472. .read = imx_ssi_ac97_read,
  473. .write = imx_ssi_ac97_write,
  474. .reset = imx_ssi_ac97_reset,
  475. .warm_reset = imx_ssi_ac97_warm_reset
  476. };
  477. EXPORT_SYMBOL_GPL(soc_ac97_ops);
  478. struct snd_soc_dai imx_ssi_pcm_dai[2];
  479. EXPORT_SYMBOL_GPL(imx_ssi_pcm_dai);
  480. static int imx_ssi_probe(struct platform_device *pdev)
  481. {
  482. struct resource *res;
  483. struct imx_ssi *ssi;
  484. struct imx_ssi_platform_data *pdata = pdev->dev.platform_data;
  485. struct snd_soc_platform *platform;
  486. int ret = 0;
  487. unsigned int val;
  488. struct snd_soc_dai *dai = &imx_ssi_pcm_dai[pdev->id];
  489. if (dai->id >= ARRAY_SIZE(imx_ssi_pcm_dai))
  490. return -EINVAL;
  491. ssi = kzalloc(sizeof(*ssi), GFP_KERNEL);
  492. if (!ssi)
  493. return -ENOMEM;
  494. if (pdata) {
  495. ssi->ac97_reset = pdata->ac97_reset;
  496. ssi->ac97_warm_reset = pdata->ac97_warm_reset;
  497. ssi->flags = pdata->flags;
  498. }
  499. ssi->irq = platform_get_irq(pdev, 0);
  500. ssi->clk = clk_get(&pdev->dev, NULL);
  501. if (IS_ERR(ssi->clk)) {
  502. ret = PTR_ERR(ssi->clk);
  503. dev_err(&pdev->dev, "Cannot get the clock: %d\n",
  504. ret);
  505. goto failed_clk;
  506. }
  507. clk_enable(ssi->clk);
  508. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  509. if (!res) {
  510. ret = -ENODEV;
  511. goto failed_get_resource;
  512. }
  513. if (!request_mem_region(res->start, resource_size(res), DRV_NAME)) {
  514. dev_err(&pdev->dev, "request_mem_region failed\n");
  515. ret = -EBUSY;
  516. goto failed_get_resource;
  517. }
  518. ssi->base = ioremap(res->start, resource_size(res));
  519. if (!ssi->base) {
  520. dev_err(&pdev->dev, "ioremap failed\n");
  521. ret = -ENODEV;
  522. goto failed_ioremap;
  523. }
  524. if (ssi->flags & IMX_SSI_USE_AC97) {
  525. if (ac97_ssi) {
  526. ret = -EBUSY;
  527. goto failed_ac97;
  528. }
  529. ac97_ssi = ssi;
  530. setup_channel_to_ac97(ssi);
  531. memcpy(dai, &imx_ac97_dai, sizeof(imx_ac97_dai));
  532. } else
  533. memcpy(dai, &imx_ssi_dai, sizeof(imx_ssi_dai));
  534. writel(0x0, ssi->base + SSI_SIER);
  535. ssi->dma_params_rx.dma_addr = res->start + SSI_SRX0;
  536. ssi->dma_params_tx.dma_addr = res->start + SSI_STX0;
  537. res = platform_get_resource_byname(pdev, IORESOURCE_DMA, "tx0");
  538. if (res)
  539. ssi->dma_params_tx.dma = res->start;
  540. res = platform_get_resource_byname(pdev, IORESOURCE_DMA, "rx0");
  541. if (res)
  542. ssi->dma_params_rx.dma = res->start;
  543. dai->id = pdev->id;
  544. dai->dev = &pdev->dev;
  545. dai->name = kasprintf(GFP_KERNEL, "imx-ssi.%d", pdev->id);
  546. dai->private_data = ssi;
  547. if ((cpu_is_mx27() || cpu_is_mx21()) &&
  548. !(ssi->flags & IMX_SSI_USE_AC97) &&
  549. (ssi->flags & IMX_SSI_DMA)) {
  550. ssi->flags |= IMX_SSI_DMA;
  551. platform = imx_ssi_dma_mx2_init(pdev, ssi);
  552. } else
  553. platform = imx_ssi_fiq_init(pdev, ssi);
  554. imx_soc_platform.pcm_ops = platform->pcm_ops;
  555. imx_soc_platform.pcm_new = platform->pcm_new;
  556. imx_soc_platform.pcm_free = platform->pcm_free;
  557. val = SSI_SFCSR_TFWM0(ssi->dma_params_tx.burstsize) |
  558. SSI_SFCSR_RFWM0(ssi->dma_params_rx.burstsize);
  559. writel(val, ssi->base + SSI_SFCSR);
  560. ret = snd_soc_register_dai(dai);
  561. if (ret) {
  562. dev_err(&pdev->dev, "register DAI failed\n");
  563. goto failed_register;
  564. }
  565. platform_set_drvdata(pdev, ssi);
  566. return 0;
  567. failed_register:
  568. failed_ac97:
  569. iounmap(ssi->base);
  570. failed_ioremap:
  571. release_mem_region(res->start, resource_size(res));
  572. failed_get_resource:
  573. clk_disable(ssi->clk);
  574. clk_put(ssi->clk);
  575. failed_clk:
  576. kfree(ssi);
  577. return ret;
  578. }
  579. static int __devexit imx_ssi_remove(struct platform_device *pdev)
  580. {
  581. struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  582. struct imx_ssi *ssi = platform_get_drvdata(pdev);
  583. struct snd_soc_dai *dai = &imx_ssi_pcm_dai[pdev->id];
  584. snd_soc_unregister_dai(dai);
  585. if (ssi->flags & IMX_SSI_USE_AC97)
  586. ac97_ssi = NULL;
  587. if (!(ssi->flags & IMX_SSI_DMA))
  588. imx_ssi_fiq_exit(pdev, ssi);
  589. iounmap(ssi->base);
  590. release_mem_region(res->start, resource_size(res));
  591. clk_disable(ssi->clk);
  592. clk_put(ssi->clk);
  593. kfree(ssi);
  594. return 0;
  595. }
  596. static struct platform_driver imx_ssi_driver = {
  597. .probe = imx_ssi_probe,
  598. .remove = __devexit_p(imx_ssi_remove),
  599. .driver = {
  600. .name = DRV_NAME,
  601. .owner = THIS_MODULE,
  602. },
  603. };
  604. static int __init imx_ssi_init(void)
  605. {
  606. int ret;
  607. ret = snd_soc_register_platform(&imx_soc_platform);
  608. if (ret) {
  609. pr_err("failed to register soc platform: %d\n", ret);
  610. return ret;
  611. }
  612. ret = platform_driver_register(&imx_ssi_driver);
  613. if (ret) {
  614. snd_soc_unregister_platform(&imx_soc_platform);
  615. return ret;
  616. }
  617. return 0;
  618. }
  619. static void __exit imx_ssi_exit(void)
  620. {
  621. platform_driver_unregister(&imx_ssi_driver);
  622. snd_soc_unregister_platform(&imx_soc_platform);
  623. }
  624. module_init(imx_ssi_init);
  625. module_exit(imx_ssi_exit);
  626. /* Module information */
  627. MODULE_AUTHOR("Sascha Hauer, <s.hauer@pengutronix.de>");
  628. MODULE_DESCRIPTION("i.MX I2S/ac97 SoC Interface");
  629. MODULE_LICENSE("GPL");