davinci-i2s.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644
  1. /*
  2. * ALSA SoC I2S (McBSP) Audio Layer for TI DAVINCI processor
  3. *
  4. * Author: Vladimir Barinov, <vbarinov@embeddedalley.com>
  5. * Copyright: (C) 2007 MontaVista Software, Inc., <source@mvista.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. */
  11. #include <linux/init.h>
  12. #include <linux/module.h>
  13. #include <linux/device.h>
  14. #include <linux/slab.h>
  15. #include <linux/delay.h>
  16. #include <linux/io.h>
  17. #include <linux/clk.h>
  18. #include <sound/core.h>
  19. #include <sound/pcm.h>
  20. #include <sound/pcm_params.h>
  21. #include <sound/initval.h>
  22. #include <sound/soc.h>
  23. #include <mach/asp.h>
  24. #include "davinci-pcm.h"
  25. /*
  26. * NOTE: terminology here is confusing.
  27. *
  28. * - This driver supports the "Audio Serial Port" (ASP),
  29. * found on dm6446, dm355, and other DaVinci chips.
  30. *
  31. * - But it labels it a "Multi-channel Buffered Serial Port"
  32. * (McBSP) as on older chips like the dm642 ... which was
  33. * backward-compatible, possibly explaining that confusion.
  34. *
  35. * - OMAP chips have a controller called McBSP, which is
  36. * incompatible with the DaVinci flavor of McBSP.
  37. *
  38. * - Newer DaVinci chips have a controller called McASP,
  39. * incompatible with ASP and with either McBSP.
  40. *
  41. * In short: this uses ASP to implement I2S, not McBSP.
  42. * And it won't be the only DaVinci implemention of I2S.
  43. */
  44. #define DAVINCI_MCBSP_DRR_REG 0x00
  45. #define DAVINCI_MCBSP_DXR_REG 0x04
  46. #define DAVINCI_MCBSP_SPCR_REG 0x08
  47. #define DAVINCI_MCBSP_RCR_REG 0x0c
  48. #define DAVINCI_MCBSP_XCR_REG 0x10
  49. #define DAVINCI_MCBSP_SRGR_REG 0x14
  50. #define DAVINCI_MCBSP_PCR_REG 0x24
  51. #define DAVINCI_MCBSP_SPCR_RRST (1 << 0)
  52. #define DAVINCI_MCBSP_SPCR_RINTM(v) ((v) << 4)
  53. #define DAVINCI_MCBSP_SPCR_XRST (1 << 16)
  54. #define DAVINCI_MCBSP_SPCR_XINTM(v) ((v) << 20)
  55. #define DAVINCI_MCBSP_SPCR_GRST (1 << 22)
  56. #define DAVINCI_MCBSP_SPCR_FRST (1 << 23)
  57. #define DAVINCI_MCBSP_SPCR_FREE (1 << 25)
  58. #define DAVINCI_MCBSP_RCR_RWDLEN1(v) ((v) << 5)
  59. #define DAVINCI_MCBSP_RCR_RFRLEN1(v) ((v) << 8)
  60. #define DAVINCI_MCBSP_RCR_RDATDLY(v) ((v) << 16)
  61. #define DAVINCI_MCBSP_RCR_RFIG (1 << 18)
  62. #define DAVINCI_MCBSP_RCR_RWDLEN2(v) ((v) << 21)
  63. #define DAVINCI_MCBSP_XCR_XWDLEN1(v) ((v) << 5)
  64. #define DAVINCI_MCBSP_XCR_XFRLEN1(v) ((v) << 8)
  65. #define DAVINCI_MCBSP_XCR_XDATDLY(v) ((v) << 16)
  66. #define DAVINCI_MCBSP_XCR_XFIG (1 << 18)
  67. #define DAVINCI_MCBSP_XCR_XWDLEN2(v) ((v) << 21)
  68. #define DAVINCI_MCBSP_SRGR_FWID(v) ((v) << 8)
  69. #define DAVINCI_MCBSP_SRGR_FPER(v) ((v) << 16)
  70. #define DAVINCI_MCBSP_SRGR_FSGM (1 << 28)
  71. #define DAVINCI_MCBSP_PCR_CLKRP (1 << 0)
  72. #define DAVINCI_MCBSP_PCR_CLKXP (1 << 1)
  73. #define DAVINCI_MCBSP_PCR_FSRP (1 << 2)
  74. #define DAVINCI_MCBSP_PCR_FSXP (1 << 3)
  75. #define DAVINCI_MCBSP_PCR_SCLKME (1 << 7)
  76. #define DAVINCI_MCBSP_PCR_CLKRM (1 << 8)
  77. #define DAVINCI_MCBSP_PCR_CLKXM (1 << 9)
  78. #define DAVINCI_MCBSP_PCR_FSRM (1 << 10)
  79. #define DAVINCI_MCBSP_PCR_FSXM (1 << 11)
  80. enum {
  81. DAVINCI_MCBSP_WORD_8 = 0,
  82. DAVINCI_MCBSP_WORD_12,
  83. DAVINCI_MCBSP_WORD_16,
  84. DAVINCI_MCBSP_WORD_20,
  85. DAVINCI_MCBSP_WORD_24,
  86. DAVINCI_MCBSP_WORD_32,
  87. };
  88. static const unsigned char data_type[SNDRV_PCM_FORMAT_S32_LE + 1] = {
  89. [SNDRV_PCM_FORMAT_S8] = 1,
  90. [SNDRV_PCM_FORMAT_S16_LE] = 2,
  91. [SNDRV_PCM_FORMAT_S32_LE] = 4,
  92. };
  93. static const unsigned char asp_word_length[SNDRV_PCM_FORMAT_S32_LE + 1] = {
  94. [SNDRV_PCM_FORMAT_S8] = DAVINCI_MCBSP_WORD_8,
  95. [SNDRV_PCM_FORMAT_S16_LE] = DAVINCI_MCBSP_WORD_16,
  96. [SNDRV_PCM_FORMAT_S32_LE] = DAVINCI_MCBSP_WORD_32,
  97. };
  98. static const unsigned char double_fmt[SNDRV_PCM_FORMAT_S32_LE + 1] = {
  99. [SNDRV_PCM_FORMAT_S8] = SNDRV_PCM_FORMAT_S16_LE,
  100. [SNDRV_PCM_FORMAT_S16_LE] = SNDRV_PCM_FORMAT_S32_LE,
  101. };
  102. struct davinci_mcbsp_dev {
  103. struct davinci_pcm_dma_params dma_params[2];
  104. void __iomem *base;
  105. #define MOD_DSP_A 0
  106. #define MOD_DSP_B 1
  107. int mode;
  108. u32 pcr;
  109. struct clk *clk;
  110. /*
  111. * Combining both channels into 1 element will at least double the
  112. * amount of time between servicing the dma channel, increase
  113. * effiency, and reduce the chance of overrun/underrun. But,
  114. * it will result in the left & right channels being swapped.
  115. *
  116. * If relabeling the left and right channels is not possible,
  117. * you may want to let the codec know to swap them back.
  118. *
  119. * It may allow x10 the amount of time to service dma requests,
  120. * if the codec is master and is using an unnecessarily fast bit clock
  121. * (ie. tlvaic23b), independent of the sample rate. So, having an
  122. * entire frame at once means it can be serviced at the sample rate
  123. * instead of the bit clock rate.
  124. *
  125. * In the now unlikely case that an underrun still
  126. * occurs, both the left and right samples will be repeated
  127. * so that no pops are heard, and the left and right channels
  128. * won't end up being swapped because of the underrun.
  129. */
  130. unsigned enable_channel_combine:1;
  131. };
  132. static inline void davinci_mcbsp_write_reg(struct davinci_mcbsp_dev *dev,
  133. int reg, u32 val)
  134. {
  135. __raw_writel(val, dev->base + reg);
  136. }
  137. static inline u32 davinci_mcbsp_read_reg(struct davinci_mcbsp_dev *dev, int reg)
  138. {
  139. return __raw_readl(dev->base + reg);
  140. }
  141. static void toggle_clock(struct davinci_mcbsp_dev *dev, int playback)
  142. {
  143. u32 m = playback ? DAVINCI_MCBSP_PCR_CLKXP : DAVINCI_MCBSP_PCR_CLKRP;
  144. /* The clock needs to toggle to complete reset.
  145. * So, fake it by toggling the clk polarity.
  146. */
  147. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_PCR_REG, dev->pcr ^ m);
  148. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_PCR_REG, dev->pcr);
  149. }
  150. static void davinci_mcbsp_start(struct davinci_mcbsp_dev *dev,
  151. struct snd_pcm_substream *substream)
  152. {
  153. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  154. struct snd_soc_device *socdev = rtd->socdev;
  155. struct snd_soc_platform *platform = socdev->card->platform;
  156. int playback = (substream->stream == SNDRV_PCM_STREAM_PLAYBACK);
  157. u32 spcr;
  158. u32 mask = playback ? DAVINCI_MCBSP_SPCR_XRST : DAVINCI_MCBSP_SPCR_RRST;
  159. spcr = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_SPCR_REG);
  160. if (spcr & mask) {
  161. /* start off disabled */
  162. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG,
  163. spcr & ~mask);
  164. toggle_clock(dev, playback);
  165. }
  166. if (dev->pcr & (DAVINCI_MCBSP_PCR_FSXM | DAVINCI_MCBSP_PCR_FSRM |
  167. DAVINCI_MCBSP_PCR_CLKXM | DAVINCI_MCBSP_PCR_CLKRM)) {
  168. /* Start the sample generator */
  169. spcr |= DAVINCI_MCBSP_SPCR_GRST;
  170. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, spcr);
  171. }
  172. if (playback) {
  173. /* Stop the DMA to avoid data loss */
  174. /* while the transmitter is out of reset to handle XSYNCERR */
  175. if (platform->pcm_ops->trigger) {
  176. int ret = platform->pcm_ops->trigger(substream,
  177. SNDRV_PCM_TRIGGER_STOP);
  178. if (ret < 0)
  179. printk(KERN_DEBUG "Playback DMA stop failed\n");
  180. }
  181. /* Enable the transmitter */
  182. spcr = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_SPCR_REG);
  183. spcr |= DAVINCI_MCBSP_SPCR_XRST;
  184. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, spcr);
  185. /* wait for any unexpected frame sync error to occur */
  186. udelay(100);
  187. /* Disable the transmitter to clear any outstanding XSYNCERR */
  188. spcr = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_SPCR_REG);
  189. spcr &= ~DAVINCI_MCBSP_SPCR_XRST;
  190. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, spcr);
  191. toggle_clock(dev, playback);
  192. /* Restart the DMA */
  193. if (platform->pcm_ops->trigger) {
  194. int ret = platform->pcm_ops->trigger(substream,
  195. SNDRV_PCM_TRIGGER_START);
  196. if (ret < 0)
  197. printk(KERN_DEBUG "Playback DMA start failed\n");
  198. }
  199. }
  200. /* Enable transmitter or receiver */
  201. spcr = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_SPCR_REG);
  202. spcr |= mask;
  203. if (dev->pcr & (DAVINCI_MCBSP_PCR_FSXM | DAVINCI_MCBSP_PCR_FSRM)) {
  204. /* Start frame sync */
  205. spcr |= DAVINCI_MCBSP_SPCR_FRST;
  206. }
  207. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, spcr);
  208. }
  209. static void davinci_mcbsp_stop(struct davinci_mcbsp_dev *dev, int playback)
  210. {
  211. u32 spcr;
  212. /* Reset transmitter/receiver and sample rate/frame sync generators */
  213. spcr = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_SPCR_REG);
  214. spcr &= ~(DAVINCI_MCBSP_SPCR_GRST | DAVINCI_MCBSP_SPCR_FRST);
  215. spcr &= playback ? ~DAVINCI_MCBSP_SPCR_XRST : ~DAVINCI_MCBSP_SPCR_RRST;
  216. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, spcr);
  217. toggle_clock(dev, playback);
  218. }
  219. #define DEFAULT_BITPERSAMPLE 16
  220. static int davinci_i2s_set_dai_fmt(struct snd_soc_dai *cpu_dai,
  221. unsigned int fmt)
  222. {
  223. struct davinci_mcbsp_dev *dev = cpu_dai->private_data;
  224. unsigned int pcr;
  225. unsigned int srgr;
  226. srgr = DAVINCI_MCBSP_SRGR_FSGM |
  227. DAVINCI_MCBSP_SRGR_FPER(DEFAULT_BITPERSAMPLE * 2 - 1) |
  228. DAVINCI_MCBSP_SRGR_FWID(DEFAULT_BITPERSAMPLE - 1);
  229. /* set master/slave audio interface */
  230. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  231. case SND_SOC_DAIFMT_CBS_CFS:
  232. /* cpu is master */
  233. pcr = DAVINCI_MCBSP_PCR_FSXM |
  234. DAVINCI_MCBSP_PCR_FSRM |
  235. DAVINCI_MCBSP_PCR_CLKXM |
  236. DAVINCI_MCBSP_PCR_CLKRM;
  237. break;
  238. case SND_SOC_DAIFMT_CBM_CFS:
  239. /* McBSP CLKR pin is the input for the Sample Rate Generator.
  240. * McBSP FSR and FSX are driven by the Sample Rate Generator. */
  241. pcr = DAVINCI_MCBSP_PCR_SCLKME |
  242. DAVINCI_MCBSP_PCR_FSXM |
  243. DAVINCI_MCBSP_PCR_FSRM;
  244. break;
  245. case SND_SOC_DAIFMT_CBM_CFM:
  246. /* codec is master */
  247. pcr = 0;
  248. break;
  249. default:
  250. printk(KERN_ERR "%s:bad master\n", __func__);
  251. return -EINVAL;
  252. }
  253. /* interface format */
  254. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  255. case SND_SOC_DAIFMT_I2S:
  256. /* Davinci doesn't support TRUE I2S, but some codecs will have
  257. * the left and right channels contiguous. This allows
  258. * dsp_a mode to be used with an inverted normal frame clk.
  259. * If your codec is master and does not have contiguous
  260. * channels, then you will have sound on only one channel.
  261. * Try using a different mode, or codec as slave.
  262. *
  263. * The TLV320AIC33 is an example of a codec where this works.
  264. * It has a variable bit clock frequency allowing it to have
  265. * valid data on every bit clock.
  266. *
  267. * The TLV320AIC23 is an example of a codec where this does not
  268. * work. It has a fixed bit clock frequency with progressively
  269. * more empty bit clock slots between channels as the sample
  270. * rate is lowered.
  271. */
  272. fmt ^= SND_SOC_DAIFMT_NB_IF;
  273. case SND_SOC_DAIFMT_DSP_A:
  274. dev->mode = MOD_DSP_A;
  275. break;
  276. case SND_SOC_DAIFMT_DSP_B:
  277. dev->mode = MOD_DSP_B;
  278. break;
  279. default:
  280. printk(KERN_ERR "%s:bad format\n", __func__);
  281. return -EINVAL;
  282. }
  283. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  284. case SND_SOC_DAIFMT_NB_NF:
  285. /* CLKRP Receive clock polarity,
  286. * 1 - sampled on rising edge of CLKR
  287. * valid on rising edge
  288. * CLKXP Transmit clock polarity,
  289. * 1 - clocked on falling edge of CLKX
  290. * valid on rising edge
  291. * FSRP Receive frame sync pol, 0 - active high
  292. * FSXP Transmit frame sync pol, 0 - active high
  293. */
  294. pcr |= (DAVINCI_MCBSP_PCR_CLKXP | DAVINCI_MCBSP_PCR_CLKRP);
  295. break;
  296. case SND_SOC_DAIFMT_IB_IF:
  297. /* CLKRP Receive clock polarity,
  298. * 0 - sampled on falling edge of CLKR
  299. * valid on falling edge
  300. * CLKXP Transmit clock polarity,
  301. * 0 - clocked on rising edge of CLKX
  302. * valid on falling edge
  303. * FSRP Receive frame sync pol, 1 - active low
  304. * FSXP Transmit frame sync pol, 1 - active low
  305. */
  306. pcr |= (DAVINCI_MCBSP_PCR_FSXP | DAVINCI_MCBSP_PCR_FSRP);
  307. break;
  308. case SND_SOC_DAIFMT_NB_IF:
  309. /* CLKRP Receive clock polarity,
  310. * 1 - sampled on rising edge of CLKR
  311. * valid on rising edge
  312. * CLKXP Transmit clock polarity,
  313. * 1 - clocked on falling edge of CLKX
  314. * valid on rising edge
  315. * FSRP Receive frame sync pol, 1 - active low
  316. * FSXP Transmit frame sync pol, 1 - active low
  317. */
  318. pcr |= (DAVINCI_MCBSP_PCR_CLKXP | DAVINCI_MCBSP_PCR_CLKRP |
  319. DAVINCI_MCBSP_PCR_FSXP | DAVINCI_MCBSP_PCR_FSRP);
  320. break;
  321. case SND_SOC_DAIFMT_IB_NF:
  322. /* CLKRP Receive clock polarity,
  323. * 0 - sampled on falling edge of CLKR
  324. * valid on falling edge
  325. * CLKXP Transmit clock polarity,
  326. * 0 - clocked on rising edge of CLKX
  327. * valid on falling edge
  328. * FSRP Receive frame sync pol, 0 - active high
  329. * FSXP Transmit frame sync pol, 0 - active high
  330. */
  331. break;
  332. default:
  333. return -EINVAL;
  334. }
  335. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SRGR_REG, srgr);
  336. dev->pcr = pcr;
  337. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_PCR_REG, pcr);
  338. return 0;
  339. }
  340. static int davinci_i2s_hw_params(struct snd_pcm_substream *substream,
  341. struct snd_pcm_hw_params *params,
  342. struct snd_soc_dai *dai)
  343. {
  344. struct davinci_mcbsp_dev *dev = dai->private_data;
  345. struct davinci_pcm_dma_params *dma_params =
  346. &dev->dma_params[substream->stream];
  347. struct snd_interval *i = NULL;
  348. int mcbsp_word_length;
  349. unsigned int rcr, xcr, srgr;
  350. u32 spcr;
  351. snd_pcm_format_t fmt;
  352. unsigned element_cnt = 1;
  353. /* general line settings */
  354. spcr = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_SPCR_REG);
  355. if (substream->stream == SNDRV_PCM_STREAM_CAPTURE) {
  356. spcr |= DAVINCI_MCBSP_SPCR_RINTM(3) | DAVINCI_MCBSP_SPCR_FREE;
  357. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, spcr);
  358. } else {
  359. spcr |= DAVINCI_MCBSP_SPCR_XINTM(3) | DAVINCI_MCBSP_SPCR_FREE;
  360. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, spcr);
  361. }
  362. i = hw_param_interval(params, SNDRV_PCM_HW_PARAM_SAMPLE_BITS);
  363. srgr = DAVINCI_MCBSP_SRGR_FSGM;
  364. srgr |= DAVINCI_MCBSP_SRGR_FWID(snd_interval_value(i) - 1);
  365. i = hw_param_interval(params, SNDRV_PCM_HW_PARAM_FRAME_BITS);
  366. srgr |= DAVINCI_MCBSP_SRGR_FPER(snd_interval_value(i) - 1);
  367. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SRGR_REG, srgr);
  368. rcr = DAVINCI_MCBSP_RCR_RFIG;
  369. xcr = DAVINCI_MCBSP_XCR_XFIG;
  370. if (dev->mode == MOD_DSP_B) {
  371. rcr |= DAVINCI_MCBSP_RCR_RDATDLY(0);
  372. xcr |= DAVINCI_MCBSP_XCR_XDATDLY(0);
  373. } else {
  374. rcr |= DAVINCI_MCBSP_RCR_RDATDLY(1);
  375. xcr |= DAVINCI_MCBSP_XCR_XDATDLY(1);
  376. }
  377. /* Determine xfer data type */
  378. fmt = params_format(params);
  379. if ((fmt > SNDRV_PCM_FORMAT_S32_LE) || !data_type[fmt]) {
  380. printk(KERN_WARNING "davinci-i2s: unsupported PCM format\n");
  381. return -EINVAL;
  382. }
  383. if (params_channels(params) == 2) {
  384. element_cnt = 2;
  385. if (double_fmt[fmt] && dev->enable_channel_combine) {
  386. element_cnt = 1;
  387. fmt = double_fmt[fmt];
  388. }
  389. }
  390. dma_params->acnt = dma_params->data_type = data_type[fmt];
  391. dma_params->fifo_level = 0;
  392. mcbsp_word_length = asp_word_length[fmt];
  393. rcr |= DAVINCI_MCBSP_RCR_RFRLEN1(element_cnt - 1);
  394. xcr |= DAVINCI_MCBSP_XCR_XFRLEN1(element_cnt - 1);
  395. rcr |= DAVINCI_MCBSP_RCR_RWDLEN1(mcbsp_word_length) |
  396. DAVINCI_MCBSP_RCR_RWDLEN2(mcbsp_word_length);
  397. xcr |= DAVINCI_MCBSP_XCR_XWDLEN1(mcbsp_word_length) |
  398. DAVINCI_MCBSP_XCR_XWDLEN2(mcbsp_word_length);
  399. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  400. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_XCR_REG, xcr);
  401. else
  402. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_RCR_REG, rcr);
  403. return 0;
  404. }
  405. static int davinci_i2s_prepare(struct snd_pcm_substream *substream,
  406. struct snd_soc_dai *dai)
  407. {
  408. struct davinci_mcbsp_dev *dev = dai->private_data;
  409. int playback = (substream->stream == SNDRV_PCM_STREAM_PLAYBACK);
  410. davinci_mcbsp_stop(dev, playback);
  411. if ((dev->pcr & DAVINCI_MCBSP_PCR_FSXM) == 0) {
  412. /* codec is master */
  413. davinci_mcbsp_start(dev, substream);
  414. }
  415. return 0;
  416. }
  417. static int davinci_i2s_trigger(struct snd_pcm_substream *substream, int cmd,
  418. struct snd_soc_dai *dai)
  419. {
  420. struct davinci_mcbsp_dev *dev = dai->private_data;
  421. int ret = 0;
  422. int playback = (substream->stream == SNDRV_PCM_STREAM_PLAYBACK);
  423. if ((dev->pcr & DAVINCI_MCBSP_PCR_FSXM) == 0)
  424. return 0; /* return if codec is master */
  425. switch (cmd) {
  426. case SNDRV_PCM_TRIGGER_START:
  427. case SNDRV_PCM_TRIGGER_RESUME:
  428. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  429. davinci_mcbsp_start(dev, substream);
  430. break;
  431. case SNDRV_PCM_TRIGGER_STOP:
  432. case SNDRV_PCM_TRIGGER_SUSPEND:
  433. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  434. davinci_mcbsp_stop(dev, playback);
  435. break;
  436. default:
  437. ret = -EINVAL;
  438. }
  439. return ret;
  440. }
  441. static void davinci_i2s_shutdown(struct snd_pcm_substream *substream,
  442. struct snd_soc_dai *dai)
  443. {
  444. struct davinci_mcbsp_dev *dev = dai->private_data;
  445. int playback = (substream->stream == SNDRV_PCM_STREAM_PLAYBACK);
  446. davinci_mcbsp_stop(dev, playback);
  447. }
  448. #define DAVINCI_I2S_RATES SNDRV_PCM_RATE_8000_96000
  449. static struct snd_soc_dai_ops davinci_i2s_dai_ops = {
  450. .shutdown = davinci_i2s_shutdown,
  451. .prepare = davinci_i2s_prepare,
  452. .trigger = davinci_i2s_trigger,
  453. .hw_params = davinci_i2s_hw_params,
  454. .set_fmt = davinci_i2s_set_dai_fmt,
  455. };
  456. struct snd_soc_dai davinci_i2s_dai = {
  457. .name = "davinci-i2s",
  458. .id = 0,
  459. .playback = {
  460. .channels_min = 2,
  461. .channels_max = 2,
  462. .rates = DAVINCI_I2S_RATES,
  463. .formats = SNDRV_PCM_FMTBIT_S16_LE,},
  464. .capture = {
  465. .channels_min = 2,
  466. .channels_max = 2,
  467. .rates = DAVINCI_I2S_RATES,
  468. .formats = SNDRV_PCM_FMTBIT_S16_LE,},
  469. .ops = &davinci_i2s_dai_ops,
  470. };
  471. EXPORT_SYMBOL_GPL(davinci_i2s_dai);
  472. static int davinci_i2s_probe(struct platform_device *pdev)
  473. {
  474. struct snd_platform_data *pdata = pdev->dev.platform_data;
  475. struct davinci_mcbsp_dev *dev;
  476. struct resource *mem, *ioarea, *res;
  477. int ret;
  478. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  479. if (!mem) {
  480. dev_err(&pdev->dev, "no mem resource?\n");
  481. return -ENODEV;
  482. }
  483. ioarea = request_mem_region(mem->start, (mem->end - mem->start) + 1,
  484. pdev->name);
  485. if (!ioarea) {
  486. dev_err(&pdev->dev, "McBSP region already claimed\n");
  487. return -EBUSY;
  488. }
  489. dev = kzalloc(sizeof(struct davinci_mcbsp_dev), GFP_KERNEL);
  490. if (!dev) {
  491. ret = -ENOMEM;
  492. goto err_release_region;
  493. }
  494. if (pdata) {
  495. dev->enable_channel_combine = pdata->enable_channel_combine;
  496. dev->dma_params[SNDRV_PCM_STREAM_PLAYBACK].sram_size =
  497. pdata->sram_size_playback;
  498. dev->dma_params[SNDRV_PCM_STREAM_CAPTURE].sram_size =
  499. pdata->sram_size_capture;
  500. }
  501. dev->clk = clk_get(&pdev->dev, NULL);
  502. if (IS_ERR(dev->clk)) {
  503. ret = -ENODEV;
  504. goto err_free_mem;
  505. }
  506. clk_enable(dev->clk);
  507. dev->base = (void __iomem *)IO_ADDRESS(mem->start);
  508. dev->dma_params[SNDRV_PCM_STREAM_PLAYBACK].dma_addr =
  509. (dma_addr_t)(io_v2p(dev->base) + DAVINCI_MCBSP_DXR_REG);
  510. dev->dma_params[SNDRV_PCM_STREAM_CAPTURE].dma_addr =
  511. (dma_addr_t)(io_v2p(dev->base) + DAVINCI_MCBSP_DRR_REG);
  512. /* first TX, then RX */
  513. res = platform_get_resource(pdev, IORESOURCE_DMA, 0);
  514. if (!res) {
  515. dev_err(&pdev->dev, "no DMA resource\n");
  516. ret = -ENXIO;
  517. goto err_free_mem;
  518. }
  519. dev->dma_params[SNDRV_PCM_STREAM_PLAYBACK].channel = res->start;
  520. res = platform_get_resource(pdev, IORESOURCE_DMA, 1);
  521. if (!res) {
  522. dev_err(&pdev->dev, "no DMA resource\n");
  523. ret = -ENXIO;
  524. goto err_free_mem;
  525. }
  526. dev->dma_params[SNDRV_PCM_STREAM_CAPTURE].channel = res->start;
  527. davinci_i2s_dai.private_data = dev;
  528. davinci_i2s_dai.capture.dma_data = dev->dma_params;
  529. davinci_i2s_dai.playback.dma_data = dev->dma_params;
  530. ret = snd_soc_register_dai(&davinci_i2s_dai);
  531. if (ret != 0)
  532. goto err_free_mem;
  533. return 0;
  534. err_free_mem:
  535. kfree(dev);
  536. err_release_region:
  537. release_mem_region(mem->start, (mem->end - mem->start) + 1);
  538. return ret;
  539. }
  540. static int davinci_i2s_remove(struct platform_device *pdev)
  541. {
  542. struct davinci_mcbsp_dev *dev = davinci_i2s_dai.private_data;
  543. struct resource *mem;
  544. snd_soc_unregister_dai(&davinci_i2s_dai);
  545. clk_disable(dev->clk);
  546. clk_put(dev->clk);
  547. dev->clk = NULL;
  548. kfree(dev);
  549. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  550. release_mem_region(mem->start, (mem->end - mem->start) + 1);
  551. return 0;
  552. }
  553. static struct platform_driver davinci_mcbsp_driver = {
  554. .probe = davinci_i2s_probe,
  555. .remove = davinci_i2s_remove,
  556. .driver = {
  557. .name = "davinci-asp",
  558. .owner = THIS_MODULE,
  559. },
  560. };
  561. static int __init davinci_i2s_init(void)
  562. {
  563. return platform_driver_register(&davinci_mcbsp_driver);
  564. }
  565. module_init(davinci_i2s_init);
  566. static void __exit davinci_i2s_exit(void)
  567. {
  568. platform_driver_unregister(&davinci_mcbsp_driver);
  569. }
  570. module_exit(davinci_i2s_exit);
  571. MODULE_AUTHOR("Vladimir Barinov");
  572. MODULE_DESCRIPTION("TI DAVINCI I2S (McBSP) SoC Interface");
  573. MODULE_LICENSE("GPL");