wm8904.h 95 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681
  1. /*
  2. * wm8904.h -- WM8904 ASoC driver
  3. *
  4. * Copyright 2009 Wolfson Microelectronics, plc
  5. *
  6. * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #ifndef _WM8904_H
  13. #define _WM8904_H
  14. #define WM8904_CLK_MCLK 1
  15. #define WM8904_CLK_FLL 2
  16. #define WM8904_FLL_MCLK 1
  17. #define WM8904_FLL_BCLK 2
  18. #define WM8904_FLL_LRCLK 3
  19. #define WM8904_FLL_FREE_RUNNING 4
  20. extern struct snd_soc_dai wm8904_dai;
  21. extern struct snd_soc_codec_device soc_codec_dev_wm8904;
  22. /*
  23. * Register values.
  24. */
  25. #define WM8904_SW_RESET_AND_ID 0x00
  26. #define WM8904_REVISION 0x01
  27. #define WM8904_BIAS_CONTROL_0 0x04
  28. #define WM8904_VMID_CONTROL_0 0x05
  29. #define WM8904_MIC_BIAS_CONTROL_0 0x06
  30. #define WM8904_MIC_BIAS_CONTROL_1 0x07
  31. #define WM8904_ANALOGUE_DAC_0 0x08
  32. #define WM8904_MIC_FILTER_CONTROL 0x09
  33. #define WM8904_ANALOGUE_ADC_0 0x0A
  34. #define WM8904_POWER_MANAGEMENT_0 0x0C
  35. #define WM8904_POWER_MANAGEMENT_2 0x0E
  36. #define WM8904_POWER_MANAGEMENT_3 0x0F
  37. #define WM8904_POWER_MANAGEMENT_6 0x12
  38. #define WM8904_CLOCK_RATES_0 0x14
  39. #define WM8904_CLOCK_RATES_1 0x15
  40. #define WM8904_CLOCK_RATES_2 0x16
  41. #define WM8904_AUDIO_INTERFACE_0 0x18
  42. #define WM8904_AUDIO_INTERFACE_1 0x19
  43. #define WM8904_AUDIO_INTERFACE_2 0x1A
  44. #define WM8904_AUDIO_INTERFACE_3 0x1B
  45. #define WM8904_DAC_DIGITAL_VOLUME_LEFT 0x1E
  46. #define WM8904_DAC_DIGITAL_VOLUME_RIGHT 0x1F
  47. #define WM8904_DAC_DIGITAL_0 0x20
  48. #define WM8904_DAC_DIGITAL_1 0x21
  49. #define WM8904_ADC_DIGITAL_VOLUME_LEFT 0x24
  50. #define WM8904_ADC_DIGITAL_VOLUME_RIGHT 0x25
  51. #define WM8904_ADC_DIGITAL_0 0x26
  52. #define WM8904_DIGITAL_MICROPHONE_0 0x27
  53. #define WM8904_DRC_0 0x28
  54. #define WM8904_DRC_1 0x29
  55. #define WM8904_DRC_2 0x2A
  56. #define WM8904_DRC_3 0x2B
  57. #define WM8904_ANALOGUE_LEFT_INPUT_0 0x2C
  58. #define WM8904_ANALOGUE_RIGHT_INPUT_0 0x2D
  59. #define WM8904_ANALOGUE_LEFT_INPUT_1 0x2E
  60. #define WM8904_ANALOGUE_RIGHT_INPUT_1 0x2F
  61. #define WM8904_ANALOGUE_OUT1_LEFT 0x39
  62. #define WM8904_ANALOGUE_OUT1_RIGHT 0x3A
  63. #define WM8904_ANALOGUE_OUT2_LEFT 0x3B
  64. #define WM8904_ANALOGUE_OUT2_RIGHT 0x3C
  65. #define WM8904_ANALOGUE_OUT12_ZC 0x3D
  66. #define WM8904_DC_SERVO_0 0x43
  67. #define WM8904_DC_SERVO_1 0x44
  68. #define WM8904_DC_SERVO_2 0x45
  69. #define WM8904_DC_SERVO_4 0x47
  70. #define WM8904_DC_SERVO_5 0x48
  71. #define WM8904_DC_SERVO_6 0x49
  72. #define WM8904_DC_SERVO_7 0x4A
  73. #define WM8904_DC_SERVO_8 0x4B
  74. #define WM8904_DC_SERVO_9 0x4C
  75. #define WM8904_DC_SERVO_READBACK_0 0x4D
  76. #define WM8904_ANALOGUE_HP_0 0x5A
  77. #define WM8904_ANALOGUE_LINEOUT_0 0x5E
  78. #define WM8904_CHARGE_PUMP_0 0x62
  79. #define WM8904_CLASS_W_0 0x68
  80. #define WM8904_WRITE_SEQUENCER_0 0x6C
  81. #define WM8904_WRITE_SEQUENCER_1 0x6D
  82. #define WM8904_WRITE_SEQUENCER_2 0x6E
  83. #define WM8904_WRITE_SEQUENCER_3 0x6F
  84. #define WM8904_WRITE_SEQUENCER_4 0x70
  85. #define WM8904_FLL_CONTROL_1 0x74
  86. #define WM8904_FLL_CONTROL_2 0x75
  87. #define WM8904_FLL_CONTROL_3 0x76
  88. #define WM8904_FLL_CONTROL_4 0x77
  89. #define WM8904_FLL_CONTROL_5 0x78
  90. #define WM8904_GPIO_CONTROL_1 0x79
  91. #define WM8904_GPIO_CONTROL_2 0x7A
  92. #define WM8904_GPIO_CONTROL_3 0x7B
  93. #define WM8904_GPIO_CONTROL_4 0x7C
  94. #define WM8904_DIGITAL_PULLS 0x7E
  95. #define WM8904_INTERRUPT_STATUS 0x7F
  96. #define WM8904_INTERRUPT_STATUS_MASK 0x80
  97. #define WM8904_INTERRUPT_POLARITY 0x81
  98. #define WM8904_INTERRUPT_DEBOUNCE 0x82
  99. #define WM8904_EQ1 0x86
  100. #define WM8904_EQ2 0x87
  101. #define WM8904_EQ3 0x88
  102. #define WM8904_EQ4 0x89
  103. #define WM8904_EQ5 0x8A
  104. #define WM8904_EQ6 0x8B
  105. #define WM8904_EQ7 0x8C
  106. #define WM8904_EQ8 0x8D
  107. #define WM8904_EQ9 0x8E
  108. #define WM8904_EQ10 0x8F
  109. #define WM8904_EQ11 0x90
  110. #define WM8904_EQ12 0x91
  111. #define WM8904_EQ13 0x92
  112. #define WM8904_EQ14 0x93
  113. #define WM8904_EQ15 0x94
  114. #define WM8904_EQ16 0x95
  115. #define WM8904_EQ17 0x96
  116. #define WM8904_EQ18 0x97
  117. #define WM8904_EQ19 0x98
  118. #define WM8904_EQ20 0x99
  119. #define WM8904_EQ21 0x9A
  120. #define WM8904_EQ22 0x9B
  121. #define WM8904_EQ23 0x9C
  122. #define WM8904_EQ24 0x9D
  123. #define WM8904_CONTROL_INTERFACE_TEST_1 0xA1
  124. #define WM8904_ANALOGUE_OUTPUT_BIAS_0 0xCC
  125. #define WM8904_FLL_NCO_TEST_0 0xF7
  126. #define WM8904_FLL_NCO_TEST_1 0xF8
  127. #define WM8904_REGISTER_COUNT 101
  128. #define WM8904_MAX_REGISTER 0xF8
  129. /*
  130. * Field Definitions.
  131. */
  132. /*
  133. * R0 (0x00) - SW Reset and ID
  134. */
  135. #define WM8904_SW_RST_DEV_ID1_MASK 0xFFFF /* SW_RST_DEV_ID1 - [15:0] */
  136. #define WM8904_SW_RST_DEV_ID1_SHIFT 0 /* SW_RST_DEV_ID1 - [15:0] */
  137. #define WM8904_SW_RST_DEV_ID1_WIDTH 16 /* SW_RST_DEV_ID1 - [15:0] */
  138. /*
  139. * R1 (0x01) - Revision
  140. */
  141. #define WM8904_REVISION_MASK 0x000F /* REVISION - [3:0] */
  142. #define WM8904_REVISION_SHIFT 0 /* REVISION - [3:0] */
  143. #define WM8904_REVISION_WIDTH 16 /* REVISION - [3:0] */
  144. /*
  145. * R4 (0x04) - Bias Control 0
  146. */
  147. #define WM8904_POBCTRL 0x0010 /* POBCTRL */
  148. #define WM8904_POBCTRL_MASK 0x0010 /* POBCTRL */
  149. #define WM8904_POBCTRL_SHIFT 4 /* POBCTRL */
  150. #define WM8904_POBCTRL_WIDTH 1 /* POBCTRL */
  151. #define WM8904_ISEL_MASK 0x000C /* ISEL - [3:2] */
  152. #define WM8904_ISEL_SHIFT 2 /* ISEL - [3:2] */
  153. #define WM8904_ISEL_WIDTH 2 /* ISEL - [3:2] */
  154. #define WM8904_STARTUP_BIAS_ENA 0x0002 /* STARTUP_BIAS_ENA */
  155. #define WM8904_STARTUP_BIAS_ENA_MASK 0x0002 /* STARTUP_BIAS_ENA */
  156. #define WM8904_STARTUP_BIAS_ENA_SHIFT 1 /* STARTUP_BIAS_ENA */
  157. #define WM8904_STARTUP_BIAS_ENA_WIDTH 1 /* STARTUP_BIAS_ENA */
  158. #define WM8904_BIAS_ENA 0x0001 /* BIAS_ENA */
  159. #define WM8904_BIAS_ENA_MASK 0x0001 /* BIAS_ENA */
  160. #define WM8904_BIAS_ENA_SHIFT 0 /* BIAS_ENA */
  161. #define WM8904_BIAS_ENA_WIDTH 1 /* BIAS_ENA */
  162. /*
  163. * R5 (0x05) - VMID Control 0
  164. */
  165. #define WM8904_VMID_BUF_ENA 0x0040 /* VMID_BUF_ENA */
  166. #define WM8904_VMID_BUF_ENA_MASK 0x0040 /* VMID_BUF_ENA */
  167. #define WM8904_VMID_BUF_ENA_SHIFT 6 /* VMID_BUF_ENA */
  168. #define WM8904_VMID_BUF_ENA_WIDTH 1 /* VMID_BUF_ENA */
  169. #define WM8904_VMID_RES_MASK 0x0006 /* VMID_RES - [2:1] */
  170. #define WM8904_VMID_RES_SHIFT 1 /* VMID_RES - [2:1] */
  171. #define WM8904_VMID_RES_WIDTH 2 /* VMID_RES - [2:1] */
  172. #define WM8904_VMID_ENA 0x0001 /* VMID_ENA */
  173. #define WM8904_VMID_ENA_MASK 0x0001 /* VMID_ENA */
  174. #define WM8904_VMID_ENA_SHIFT 0 /* VMID_ENA */
  175. #define WM8904_VMID_ENA_WIDTH 1 /* VMID_ENA */
  176. /*
  177. * R6 (0x06) - Mic Bias Control 0
  178. */
  179. #define WM8904_MICDET_THR_MASK 0x0070 /* MICDET_THR - [6:4] */
  180. #define WM8904_MICDET_THR_SHIFT 4 /* MICDET_THR - [6:4] */
  181. #define WM8904_MICDET_THR_WIDTH 3 /* MICDET_THR - [6:4] */
  182. #define WM8904_MICSHORT_THR_MASK 0x000C /* MICSHORT_THR - [3:2] */
  183. #define WM8904_MICSHORT_THR_SHIFT 2 /* MICSHORT_THR - [3:2] */
  184. #define WM8904_MICSHORT_THR_WIDTH 2 /* MICSHORT_THR - [3:2] */
  185. #define WM8904_MICDET_ENA 0x0002 /* MICDET_ENA */
  186. #define WM8904_MICDET_ENA_MASK 0x0002 /* MICDET_ENA */
  187. #define WM8904_MICDET_ENA_SHIFT 1 /* MICDET_ENA */
  188. #define WM8904_MICDET_ENA_WIDTH 1 /* MICDET_ENA */
  189. #define WM8904_MICBIAS_ENA 0x0001 /* MICBIAS_ENA */
  190. #define WM8904_MICBIAS_ENA_MASK 0x0001 /* MICBIAS_ENA */
  191. #define WM8904_MICBIAS_ENA_SHIFT 0 /* MICBIAS_ENA */
  192. #define WM8904_MICBIAS_ENA_WIDTH 1 /* MICBIAS_ENA */
  193. /*
  194. * R7 (0x07) - Mic Bias Control 1
  195. */
  196. #define WM8904_MIC_DET_FILTER_ENA 0x8000 /* MIC_DET_FILTER_ENA */
  197. #define WM8904_MIC_DET_FILTER_ENA_MASK 0x8000 /* MIC_DET_FILTER_ENA */
  198. #define WM8904_MIC_DET_FILTER_ENA_SHIFT 15 /* MIC_DET_FILTER_ENA */
  199. #define WM8904_MIC_DET_FILTER_ENA_WIDTH 1 /* MIC_DET_FILTER_ENA */
  200. #define WM8904_MIC_SHORT_FILTER_ENA 0x4000 /* MIC_SHORT_FILTER_ENA */
  201. #define WM8904_MIC_SHORT_FILTER_ENA_MASK 0x4000 /* MIC_SHORT_FILTER_ENA */
  202. #define WM8904_MIC_SHORT_FILTER_ENA_SHIFT 14 /* MIC_SHORT_FILTER_ENA */
  203. #define WM8904_MIC_SHORT_FILTER_ENA_WIDTH 1 /* MIC_SHORT_FILTER_ENA */
  204. #define WM8904_MICBIAS_SEL_MASK 0x0007 /* MICBIAS_SEL - [2:0] */
  205. #define WM8904_MICBIAS_SEL_SHIFT 0 /* MICBIAS_SEL - [2:0] */
  206. #define WM8904_MICBIAS_SEL_WIDTH 3 /* MICBIAS_SEL - [2:0] */
  207. /*
  208. * R8 (0x08) - Analogue DAC 0
  209. */
  210. #define WM8904_DAC_BIAS_SEL_MASK 0x0018 /* DAC_BIAS_SEL - [4:3] */
  211. #define WM8904_DAC_BIAS_SEL_SHIFT 3 /* DAC_BIAS_SEL - [4:3] */
  212. #define WM8904_DAC_BIAS_SEL_WIDTH 2 /* DAC_BIAS_SEL - [4:3] */
  213. #define WM8904_DAC_VMID_BIAS_SEL_MASK 0x0006 /* DAC_VMID_BIAS_SEL - [2:1] */
  214. #define WM8904_DAC_VMID_BIAS_SEL_SHIFT 1 /* DAC_VMID_BIAS_SEL - [2:1] */
  215. #define WM8904_DAC_VMID_BIAS_SEL_WIDTH 2 /* DAC_VMID_BIAS_SEL - [2:1] */
  216. /*
  217. * R9 (0x09) - mic Filter Control
  218. */
  219. #define WM8904_MIC_DET_SET_THRESHOLD_MASK 0xF000 /* MIC_DET_SET_THRESHOLD - [15:12] */
  220. #define WM8904_MIC_DET_SET_THRESHOLD_SHIFT 12 /* MIC_DET_SET_THRESHOLD - [15:12] */
  221. #define WM8904_MIC_DET_SET_THRESHOLD_WIDTH 4 /* MIC_DET_SET_THRESHOLD - [15:12] */
  222. #define WM8904_MIC_DET_RESET_THRESHOLD_MASK 0x0F00 /* MIC_DET_RESET_THRESHOLD - [11:8] */
  223. #define WM8904_MIC_DET_RESET_THRESHOLD_SHIFT 8 /* MIC_DET_RESET_THRESHOLD - [11:8] */
  224. #define WM8904_MIC_DET_RESET_THRESHOLD_WIDTH 4 /* MIC_DET_RESET_THRESHOLD - [11:8] */
  225. #define WM8904_MIC_SHORT_SET_THRESHOLD_MASK 0x00F0 /* MIC_SHORT_SET_THRESHOLD - [7:4] */
  226. #define WM8904_MIC_SHORT_SET_THRESHOLD_SHIFT 4 /* MIC_SHORT_SET_THRESHOLD - [7:4] */
  227. #define WM8904_MIC_SHORT_SET_THRESHOLD_WIDTH 4 /* MIC_SHORT_SET_THRESHOLD - [7:4] */
  228. #define WM8904_MIC_SHORT_RESET_THRESHOLD_MASK 0x000F /* MIC_SHORT_RESET_THRESHOLD - [3:0] */
  229. #define WM8904_MIC_SHORT_RESET_THRESHOLD_SHIFT 0 /* MIC_SHORT_RESET_THRESHOLD - [3:0] */
  230. #define WM8904_MIC_SHORT_RESET_THRESHOLD_WIDTH 4 /* MIC_SHORT_RESET_THRESHOLD - [3:0] */
  231. /*
  232. * R10 (0x0A) - Analogue ADC 0
  233. */
  234. #define WM8904_ADC_OSR128 0x0001 /* ADC_OSR128 */
  235. #define WM8904_ADC_OSR128_MASK 0x0001 /* ADC_OSR128 */
  236. #define WM8904_ADC_OSR128_SHIFT 0 /* ADC_OSR128 */
  237. #define WM8904_ADC_OSR128_WIDTH 1 /* ADC_OSR128 */
  238. /*
  239. * R12 (0x0C) - Power Management 0
  240. */
  241. #define WM8904_INL_ENA 0x0002 /* INL_ENA */
  242. #define WM8904_INL_ENA_MASK 0x0002 /* INL_ENA */
  243. #define WM8904_INL_ENA_SHIFT 1 /* INL_ENA */
  244. #define WM8904_INL_ENA_WIDTH 1 /* INL_ENA */
  245. #define WM8904_INR_ENA 0x0001 /* INR_ENA */
  246. #define WM8904_INR_ENA_MASK 0x0001 /* INR_ENA */
  247. #define WM8904_INR_ENA_SHIFT 0 /* INR_ENA */
  248. #define WM8904_INR_ENA_WIDTH 1 /* INR_ENA */
  249. /*
  250. * R14 (0x0E) - Power Management 2
  251. */
  252. #define WM8904_HPL_PGA_ENA 0x0002 /* HPL_PGA_ENA */
  253. #define WM8904_HPL_PGA_ENA_MASK 0x0002 /* HPL_PGA_ENA */
  254. #define WM8904_HPL_PGA_ENA_SHIFT 1 /* HPL_PGA_ENA */
  255. #define WM8904_HPL_PGA_ENA_WIDTH 1 /* HPL_PGA_ENA */
  256. #define WM8904_HPR_PGA_ENA 0x0001 /* HPR_PGA_ENA */
  257. #define WM8904_HPR_PGA_ENA_MASK 0x0001 /* HPR_PGA_ENA */
  258. #define WM8904_HPR_PGA_ENA_SHIFT 0 /* HPR_PGA_ENA */
  259. #define WM8904_HPR_PGA_ENA_WIDTH 1 /* HPR_PGA_ENA */
  260. /*
  261. * R15 (0x0F) - Power Management 3
  262. */
  263. #define WM8904_LINEOUTL_PGA_ENA 0x0002 /* LINEOUTL_PGA_ENA */
  264. #define WM8904_LINEOUTL_PGA_ENA_MASK 0x0002 /* LINEOUTL_PGA_ENA */
  265. #define WM8904_LINEOUTL_PGA_ENA_SHIFT 1 /* LINEOUTL_PGA_ENA */
  266. #define WM8904_LINEOUTL_PGA_ENA_WIDTH 1 /* LINEOUTL_PGA_ENA */
  267. #define WM8904_LINEOUTR_PGA_ENA 0x0001 /* LINEOUTR_PGA_ENA */
  268. #define WM8904_LINEOUTR_PGA_ENA_MASK 0x0001 /* LINEOUTR_PGA_ENA */
  269. #define WM8904_LINEOUTR_PGA_ENA_SHIFT 0 /* LINEOUTR_PGA_ENA */
  270. #define WM8904_LINEOUTR_PGA_ENA_WIDTH 1 /* LINEOUTR_PGA_ENA */
  271. /*
  272. * R18 (0x12) - Power Management 6
  273. */
  274. #define WM8904_DACL_ENA 0x0008 /* DACL_ENA */
  275. #define WM8904_DACL_ENA_MASK 0x0008 /* DACL_ENA */
  276. #define WM8904_DACL_ENA_SHIFT 3 /* DACL_ENA */
  277. #define WM8904_DACL_ENA_WIDTH 1 /* DACL_ENA */
  278. #define WM8904_DACR_ENA 0x0004 /* DACR_ENA */
  279. #define WM8904_DACR_ENA_MASK 0x0004 /* DACR_ENA */
  280. #define WM8904_DACR_ENA_SHIFT 2 /* DACR_ENA */
  281. #define WM8904_DACR_ENA_WIDTH 1 /* DACR_ENA */
  282. #define WM8904_ADCL_ENA 0x0002 /* ADCL_ENA */
  283. #define WM8904_ADCL_ENA_MASK 0x0002 /* ADCL_ENA */
  284. #define WM8904_ADCL_ENA_SHIFT 1 /* ADCL_ENA */
  285. #define WM8904_ADCL_ENA_WIDTH 1 /* ADCL_ENA */
  286. #define WM8904_ADCR_ENA 0x0001 /* ADCR_ENA */
  287. #define WM8904_ADCR_ENA_MASK 0x0001 /* ADCR_ENA */
  288. #define WM8904_ADCR_ENA_SHIFT 0 /* ADCR_ENA */
  289. #define WM8904_ADCR_ENA_WIDTH 1 /* ADCR_ENA */
  290. /*
  291. * R20 (0x14) - Clock Rates 0
  292. */
  293. #define WM8904_TOCLK_RATE_DIV16 0x4000 /* TOCLK_RATE_DIV16 */
  294. #define WM8904_TOCLK_RATE_DIV16_MASK 0x4000 /* TOCLK_RATE_DIV16 */
  295. #define WM8904_TOCLK_RATE_DIV16_SHIFT 14 /* TOCLK_RATE_DIV16 */
  296. #define WM8904_TOCLK_RATE_DIV16_WIDTH 1 /* TOCLK_RATE_DIV16 */
  297. #define WM8904_TOCLK_RATE_X4 0x2000 /* TOCLK_RATE_X4 */
  298. #define WM8904_TOCLK_RATE_X4_MASK 0x2000 /* TOCLK_RATE_X4 */
  299. #define WM8904_TOCLK_RATE_X4_SHIFT 13 /* TOCLK_RATE_X4 */
  300. #define WM8904_TOCLK_RATE_X4_WIDTH 1 /* TOCLK_RATE_X4 */
  301. #define WM8904_SR_MODE 0x1000 /* SR_MODE */
  302. #define WM8904_SR_MODE_MASK 0x1000 /* SR_MODE */
  303. #define WM8904_SR_MODE_SHIFT 12 /* SR_MODE */
  304. #define WM8904_SR_MODE_WIDTH 1 /* SR_MODE */
  305. #define WM8904_MCLK_DIV 0x0001 /* MCLK_DIV */
  306. #define WM8904_MCLK_DIV_MASK 0x0001 /* MCLK_DIV */
  307. #define WM8904_MCLK_DIV_SHIFT 0 /* MCLK_DIV */
  308. #define WM8904_MCLK_DIV_WIDTH 1 /* MCLK_DIV */
  309. /*
  310. * R21 (0x15) - Clock Rates 1
  311. */
  312. #define WM8904_CLK_SYS_RATE_MASK 0x3C00 /* CLK_SYS_RATE - [13:10] */
  313. #define WM8904_CLK_SYS_RATE_SHIFT 10 /* CLK_SYS_RATE - [13:10] */
  314. #define WM8904_CLK_SYS_RATE_WIDTH 4 /* CLK_SYS_RATE - [13:10] */
  315. #define WM8904_SAMPLE_RATE_MASK 0x0007 /* SAMPLE_RATE - [2:0] */
  316. #define WM8904_SAMPLE_RATE_SHIFT 0 /* SAMPLE_RATE - [2:0] */
  317. #define WM8904_SAMPLE_RATE_WIDTH 3 /* SAMPLE_RATE - [2:0] */
  318. /*
  319. * R22 (0x16) - Clock Rates 2
  320. */
  321. #define WM8904_MCLK_INV 0x8000 /* MCLK_INV */
  322. #define WM8904_MCLK_INV_MASK 0x8000 /* MCLK_INV */
  323. #define WM8904_MCLK_INV_SHIFT 15 /* MCLK_INV */
  324. #define WM8904_MCLK_INV_WIDTH 1 /* MCLK_INV */
  325. #define WM8904_SYSCLK_SRC 0x4000 /* SYSCLK_SRC */
  326. #define WM8904_SYSCLK_SRC_MASK 0x4000 /* SYSCLK_SRC */
  327. #define WM8904_SYSCLK_SRC_SHIFT 14 /* SYSCLK_SRC */
  328. #define WM8904_SYSCLK_SRC_WIDTH 1 /* SYSCLK_SRC */
  329. #define WM8904_TOCLK_RATE 0x1000 /* TOCLK_RATE */
  330. #define WM8904_TOCLK_RATE_MASK 0x1000 /* TOCLK_RATE */
  331. #define WM8904_TOCLK_RATE_SHIFT 12 /* TOCLK_RATE */
  332. #define WM8904_TOCLK_RATE_WIDTH 1 /* TOCLK_RATE */
  333. #define WM8904_OPCLK_ENA 0x0008 /* OPCLK_ENA */
  334. #define WM8904_OPCLK_ENA_MASK 0x0008 /* OPCLK_ENA */
  335. #define WM8904_OPCLK_ENA_SHIFT 3 /* OPCLK_ENA */
  336. #define WM8904_OPCLK_ENA_WIDTH 1 /* OPCLK_ENA */
  337. #define WM8904_CLK_SYS_ENA 0x0004 /* CLK_SYS_ENA */
  338. #define WM8904_CLK_SYS_ENA_MASK 0x0004 /* CLK_SYS_ENA */
  339. #define WM8904_CLK_SYS_ENA_SHIFT 2 /* CLK_SYS_ENA */
  340. #define WM8904_CLK_SYS_ENA_WIDTH 1 /* CLK_SYS_ENA */
  341. #define WM8904_CLK_DSP_ENA 0x0002 /* CLK_DSP_ENA */
  342. #define WM8904_CLK_DSP_ENA_MASK 0x0002 /* CLK_DSP_ENA */
  343. #define WM8904_CLK_DSP_ENA_SHIFT 1 /* CLK_DSP_ENA */
  344. #define WM8904_CLK_DSP_ENA_WIDTH 1 /* CLK_DSP_ENA */
  345. #define WM8904_TOCLK_ENA 0x0001 /* TOCLK_ENA */
  346. #define WM8904_TOCLK_ENA_MASK 0x0001 /* TOCLK_ENA */
  347. #define WM8904_TOCLK_ENA_SHIFT 0 /* TOCLK_ENA */
  348. #define WM8904_TOCLK_ENA_WIDTH 1 /* TOCLK_ENA */
  349. /*
  350. * R24 (0x18) - Audio Interface 0
  351. */
  352. #define WM8904_DACL_DATINV 0x1000 /* DACL_DATINV */
  353. #define WM8904_DACL_DATINV_MASK 0x1000 /* DACL_DATINV */
  354. #define WM8904_DACL_DATINV_SHIFT 12 /* DACL_DATINV */
  355. #define WM8904_DACL_DATINV_WIDTH 1 /* DACL_DATINV */
  356. #define WM8904_DACR_DATINV 0x0800 /* DACR_DATINV */
  357. #define WM8904_DACR_DATINV_MASK 0x0800 /* DACR_DATINV */
  358. #define WM8904_DACR_DATINV_SHIFT 11 /* DACR_DATINV */
  359. #define WM8904_DACR_DATINV_WIDTH 1 /* DACR_DATINV */
  360. #define WM8904_DAC_BOOST_MASK 0x0600 /* DAC_BOOST - [10:9] */
  361. #define WM8904_DAC_BOOST_SHIFT 9 /* DAC_BOOST - [10:9] */
  362. #define WM8904_DAC_BOOST_WIDTH 2 /* DAC_BOOST - [10:9] */
  363. #define WM8904_LOOPBACK 0x0100 /* LOOPBACK */
  364. #define WM8904_LOOPBACK_MASK 0x0100 /* LOOPBACK */
  365. #define WM8904_LOOPBACK_SHIFT 8 /* LOOPBACK */
  366. #define WM8904_LOOPBACK_WIDTH 1 /* LOOPBACK */
  367. #define WM8904_AIFADCL_SRC 0x0080 /* AIFADCL_SRC */
  368. #define WM8904_AIFADCL_SRC_MASK 0x0080 /* AIFADCL_SRC */
  369. #define WM8904_AIFADCL_SRC_SHIFT 7 /* AIFADCL_SRC */
  370. #define WM8904_AIFADCL_SRC_WIDTH 1 /* AIFADCL_SRC */
  371. #define WM8904_AIFADCR_SRC 0x0040 /* AIFADCR_SRC */
  372. #define WM8904_AIFADCR_SRC_MASK 0x0040 /* AIFADCR_SRC */
  373. #define WM8904_AIFADCR_SRC_SHIFT 6 /* AIFADCR_SRC */
  374. #define WM8904_AIFADCR_SRC_WIDTH 1 /* AIFADCR_SRC */
  375. #define WM8904_AIFDACL_SRC 0x0020 /* AIFDACL_SRC */
  376. #define WM8904_AIFDACL_SRC_MASK 0x0020 /* AIFDACL_SRC */
  377. #define WM8904_AIFDACL_SRC_SHIFT 5 /* AIFDACL_SRC */
  378. #define WM8904_AIFDACL_SRC_WIDTH 1 /* AIFDACL_SRC */
  379. #define WM8904_AIFDACR_SRC 0x0010 /* AIFDACR_SRC */
  380. #define WM8904_AIFDACR_SRC_MASK 0x0010 /* AIFDACR_SRC */
  381. #define WM8904_AIFDACR_SRC_SHIFT 4 /* AIFDACR_SRC */
  382. #define WM8904_AIFDACR_SRC_WIDTH 1 /* AIFDACR_SRC */
  383. #define WM8904_ADC_COMP 0x0008 /* ADC_COMP */
  384. #define WM8904_ADC_COMP_MASK 0x0008 /* ADC_COMP */
  385. #define WM8904_ADC_COMP_SHIFT 3 /* ADC_COMP */
  386. #define WM8904_ADC_COMP_WIDTH 1 /* ADC_COMP */
  387. #define WM8904_ADC_COMPMODE 0x0004 /* ADC_COMPMODE */
  388. #define WM8904_ADC_COMPMODE_MASK 0x0004 /* ADC_COMPMODE */
  389. #define WM8904_ADC_COMPMODE_SHIFT 2 /* ADC_COMPMODE */
  390. #define WM8904_ADC_COMPMODE_WIDTH 1 /* ADC_COMPMODE */
  391. #define WM8904_DAC_COMP 0x0002 /* DAC_COMP */
  392. #define WM8904_DAC_COMP_MASK 0x0002 /* DAC_COMP */
  393. #define WM8904_DAC_COMP_SHIFT 1 /* DAC_COMP */
  394. #define WM8904_DAC_COMP_WIDTH 1 /* DAC_COMP */
  395. #define WM8904_DAC_COMPMODE 0x0001 /* DAC_COMPMODE */
  396. #define WM8904_DAC_COMPMODE_MASK 0x0001 /* DAC_COMPMODE */
  397. #define WM8904_DAC_COMPMODE_SHIFT 0 /* DAC_COMPMODE */
  398. #define WM8904_DAC_COMPMODE_WIDTH 1 /* DAC_COMPMODE */
  399. /*
  400. * R25 (0x19) - Audio Interface 1
  401. */
  402. #define WM8904_AIFDAC_TDM 0x2000 /* AIFDAC_TDM */
  403. #define WM8904_AIFDAC_TDM_MASK 0x2000 /* AIFDAC_TDM */
  404. #define WM8904_AIFDAC_TDM_SHIFT 13 /* AIFDAC_TDM */
  405. #define WM8904_AIFDAC_TDM_WIDTH 1 /* AIFDAC_TDM */
  406. #define WM8904_AIFDAC_TDM_CHAN 0x1000 /* AIFDAC_TDM_CHAN */
  407. #define WM8904_AIFDAC_TDM_CHAN_MASK 0x1000 /* AIFDAC_TDM_CHAN */
  408. #define WM8904_AIFDAC_TDM_CHAN_SHIFT 12 /* AIFDAC_TDM_CHAN */
  409. #define WM8904_AIFDAC_TDM_CHAN_WIDTH 1 /* AIFDAC_TDM_CHAN */
  410. #define WM8904_AIFADC_TDM 0x0800 /* AIFADC_TDM */
  411. #define WM8904_AIFADC_TDM_MASK 0x0800 /* AIFADC_TDM */
  412. #define WM8904_AIFADC_TDM_SHIFT 11 /* AIFADC_TDM */
  413. #define WM8904_AIFADC_TDM_WIDTH 1 /* AIFADC_TDM */
  414. #define WM8904_AIFADC_TDM_CHAN 0x0400 /* AIFADC_TDM_CHAN */
  415. #define WM8904_AIFADC_TDM_CHAN_MASK 0x0400 /* AIFADC_TDM_CHAN */
  416. #define WM8904_AIFADC_TDM_CHAN_SHIFT 10 /* AIFADC_TDM_CHAN */
  417. #define WM8904_AIFADC_TDM_CHAN_WIDTH 1 /* AIFADC_TDM_CHAN */
  418. #define WM8904_AIF_TRIS 0x0100 /* AIF_TRIS */
  419. #define WM8904_AIF_TRIS_MASK 0x0100 /* AIF_TRIS */
  420. #define WM8904_AIF_TRIS_SHIFT 8 /* AIF_TRIS */
  421. #define WM8904_AIF_TRIS_WIDTH 1 /* AIF_TRIS */
  422. #define WM8904_AIF_BCLK_INV 0x0080 /* AIF_BCLK_INV */
  423. #define WM8904_AIF_BCLK_INV_MASK 0x0080 /* AIF_BCLK_INV */
  424. #define WM8904_AIF_BCLK_INV_SHIFT 7 /* AIF_BCLK_INV */
  425. #define WM8904_AIF_BCLK_INV_WIDTH 1 /* AIF_BCLK_INV */
  426. #define WM8904_BCLK_DIR 0x0040 /* BCLK_DIR */
  427. #define WM8904_BCLK_DIR_MASK 0x0040 /* BCLK_DIR */
  428. #define WM8904_BCLK_DIR_SHIFT 6 /* BCLK_DIR */
  429. #define WM8904_BCLK_DIR_WIDTH 1 /* BCLK_DIR */
  430. #define WM8904_AIF_LRCLK_INV 0x0010 /* AIF_LRCLK_INV */
  431. #define WM8904_AIF_LRCLK_INV_MASK 0x0010 /* AIF_LRCLK_INV */
  432. #define WM8904_AIF_LRCLK_INV_SHIFT 4 /* AIF_LRCLK_INV */
  433. #define WM8904_AIF_LRCLK_INV_WIDTH 1 /* AIF_LRCLK_INV */
  434. #define WM8904_AIF_WL_MASK 0x000C /* AIF_WL - [3:2] */
  435. #define WM8904_AIF_WL_SHIFT 2 /* AIF_WL - [3:2] */
  436. #define WM8904_AIF_WL_WIDTH 2 /* AIF_WL - [3:2] */
  437. #define WM8904_AIF_FMT_MASK 0x0003 /* AIF_FMT - [1:0] */
  438. #define WM8904_AIF_FMT_SHIFT 0 /* AIF_FMT - [1:0] */
  439. #define WM8904_AIF_FMT_WIDTH 2 /* AIF_FMT - [1:0] */
  440. /*
  441. * R26 (0x1A) - Audio Interface 2
  442. */
  443. #define WM8904_OPCLK_DIV_MASK 0x0F00 /* OPCLK_DIV - [11:8] */
  444. #define WM8904_OPCLK_DIV_SHIFT 8 /* OPCLK_DIV - [11:8] */
  445. #define WM8904_OPCLK_DIV_WIDTH 4 /* OPCLK_DIV - [11:8] */
  446. #define WM8904_BCLK_DIV_MASK 0x001F /* BCLK_DIV - [4:0] */
  447. #define WM8904_BCLK_DIV_SHIFT 0 /* BCLK_DIV - [4:0] */
  448. #define WM8904_BCLK_DIV_WIDTH 5 /* BCLK_DIV - [4:0] */
  449. /*
  450. * R27 (0x1B) - Audio Interface 3
  451. */
  452. #define WM8904_LRCLK_DIR 0x0800 /* LRCLK_DIR */
  453. #define WM8904_LRCLK_DIR_MASK 0x0800 /* LRCLK_DIR */
  454. #define WM8904_LRCLK_DIR_SHIFT 11 /* LRCLK_DIR */
  455. #define WM8904_LRCLK_DIR_WIDTH 1 /* LRCLK_DIR */
  456. #define WM8904_LRCLK_RATE_MASK 0x07FF /* LRCLK_RATE - [10:0] */
  457. #define WM8904_LRCLK_RATE_SHIFT 0 /* LRCLK_RATE - [10:0] */
  458. #define WM8904_LRCLK_RATE_WIDTH 11 /* LRCLK_RATE - [10:0] */
  459. /*
  460. * R30 (0x1E) - DAC Digital Volume Left
  461. */
  462. #define WM8904_DAC_VU 0x0100 /* DAC_VU */
  463. #define WM8904_DAC_VU_MASK 0x0100 /* DAC_VU */
  464. #define WM8904_DAC_VU_SHIFT 8 /* DAC_VU */
  465. #define WM8904_DAC_VU_WIDTH 1 /* DAC_VU */
  466. #define WM8904_DACL_VOL_MASK 0x00FF /* DACL_VOL - [7:0] */
  467. #define WM8904_DACL_VOL_SHIFT 0 /* DACL_VOL - [7:0] */
  468. #define WM8904_DACL_VOL_WIDTH 8 /* DACL_VOL - [7:0] */
  469. /*
  470. * R31 (0x1F) - DAC Digital Volume Right
  471. */
  472. #define WM8904_DAC_VU 0x0100 /* DAC_VU */
  473. #define WM8904_DAC_VU_MASK 0x0100 /* DAC_VU */
  474. #define WM8904_DAC_VU_SHIFT 8 /* DAC_VU */
  475. #define WM8904_DAC_VU_WIDTH 1 /* DAC_VU */
  476. #define WM8904_DACR_VOL_MASK 0x00FF /* DACR_VOL - [7:0] */
  477. #define WM8904_DACR_VOL_SHIFT 0 /* DACR_VOL - [7:0] */
  478. #define WM8904_DACR_VOL_WIDTH 8 /* DACR_VOL - [7:0] */
  479. /*
  480. * R32 (0x20) - DAC Digital 0
  481. */
  482. #define WM8904_ADCL_DAC_SVOL_MASK 0x0F00 /* ADCL_DAC_SVOL - [11:8] */
  483. #define WM8904_ADCL_DAC_SVOL_SHIFT 8 /* ADCL_DAC_SVOL - [11:8] */
  484. #define WM8904_ADCL_DAC_SVOL_WIDTH 4 /* ADCL_DAC_SVOL - [11:8] */
  485. #define WM8904_ADCR_DAC_SVOL_MASK 0x00F0 /* ADCR_DAC_SVOL - [7:4] */
  486. #define WM8904_ADCR_DAC_SVOL_SHIFT 4 /* ADCR_DAC_SVOL - [7:4] */
  487. #define WM8904_ADCR_DAC_SVOL_WIDTH 4 /* ADCR_DAC_SVOL - [7:4] */
  488. #define WM8904_ADC_TO_DACL_MASK 0x000C /* ADC_TO_DACL - [3:2] */
  489. #define WM8904_ADC_TO_DACL_SHIFT 2 /* ADC_TO_DACL - [3:2] */
  490. #define WM8904_ADC_TO_DACL_WIDTH 2 /* ADC_TO_DACL - [3:2] */
  491. #define WM8904_ADC_TO_DACR_MASK 0x0003 /* ADC_TO_DACR - [1:0] */
  492. #define WM8904_ADC_TO_DACR_SHIFT 0 /* ADC_TO_DACR - [1:0] */
  493. #define WM8904_ADC_TO_DACR_WIDTH 2 /* ADC_TO_DACR - [1:0] */
  494. /*
  495. * R33 (0x21) - DAC Digital 1
  496. */
  497. #define WM8904_DAC_MONO 0x1000 /* DAC_MONO */
  498. #define WM8904_DAC_MONO_MASK 0x1000 /* DAC_MONO */
  499. #define WM8904_DAC_MONO_SHIFT 12 /* DAC_MONO */
  500. #define WM8904_DAC_MONO_WIDTH 1 /* DAC_MONO */
  501. #define WM8904_DAC_SB_FILT 0x0800 /* DAC_SB_FILT */
  502. #define WM8904_DAC_SB_FILT_MASK 0x0800 /* DAC_SB_FILT */
  503. #define WM8904_DAC_SB_FILT_SHIFT 11 /* DAC_SB_FILT */
  504. #define WM8904_DAC_SB_FILT_WIDTH 1 /* DAC_SB_FILT */
  505. #define WM8904_DAC_MUTERATE 0x0400 /* DAC_MUTERATE */
  506. #define WM8904_DAC_MUTERATE_MASK 0x0400 /* DAC_MUTERATE */
  507. #define WM8904_DAC_MUTERATE_SHIFT 10 /* DAC_MUTERATE */
  508. #define WM8904_DAC_MUTERATE_WIDTH 1 /* DAC_MUTERATE */
  509. #define WM8904_DAC_UNMUTE_RAMP 0x0200 /* DAC_UNMUTE_RAMP */
  510. #define WM8904_DAC_UNMUTE_RAMP_MASK 0x0200 /* DAC_UNMUTE_RAMP */
  511. #define WM8904_DAC_UNMUTE_RAMP_SHIFT 9 /* DAC_UNMUTE_RAMP */
  512. #define WM8904_DAC_UNMUTE_RAMP_WIDTH 1 /* DAC_UNMUTE_RAMP */
  513. #define WM8904_DAC_OSR128 0x0040 /* DAC_OSR128 */
  514. #define WM8904_DAC_OSR128_MASK 0x0040 /* DAC_OSR128 */
  515. #define WM8904_DAC_OSR128_SHIFT 6 /* DAC_OSR128 */
  516. #define WM8904_DAC_OSR128_WIDTH 1 /* DAC_OSR128 */
  517. #define WM8904_DAC_MUTE 0x0008 /* DAC_MUTE */
  518. #define WM8904_DAC_MUTE_MASK 0x0008 /* DAC_MUTE */
  519. #define WM8904_DAC_MUTE_SHIFT 3 /* DAC_MUTE */
  520. #define WM8904_DAC_MUTE_WIDTH 1 /* DAC_MUTE */
  521. #define WM8904_DEEMPH_MASK 0x0006 /* DEEMPH - [2:1] */
  522. #define WM8904_DEEMPH_SHIFT 1 /* DEEMPH - [2:1] */
  523. #define WM8904_DEEMPH_WIDTH 2 /* DEEMPH - [2:1] */
  524. /*
  525. * R36 (0x24) - ADC Digital Volume Left
  526. */
  527. #define WM8904_ADC_VU 0x0100 /* ADC_VU */
  528. #define WM8904_ADC_VU_MASK 0x0100 /* ADC_VU */
  529. #define WM8904_ADC_VU_SHIFT 8 /* ADC_VU */
  530. #define WM8904_ADC_VU_WIDTH 1 /* ADC_VU */
  531. #define WM8904_ADCL_VOL_MASK 0x00FF /* ADCL_VOL - [7:0] */
  532. #define WM8904_ADCL_VOL_SHIFT 0 /* ADCL_VOL - [7:0] */
  533. #define WM8904_ADCL_VOL_WIDTH 8 /* ADCL_VOL - [7:0] */
  534. /*
  535. * R37 (0x25) - ADC Digital Volume Right
  536. */
  537. #define WM8904_ADC_VU 0x0100 /* ADC_VU */
  538. #define WM8904_ADC_VU_MASK 0x0100 /* ADC_VU */
  539. #define WM8904_ADC_VU_SHIFT 8 /* ADC_VU */
  540. #define WM8904_ADC_VU_WIDTH 1 /* ADC_VU */
  541. #define WM8904_ADCR_VOL_MASK 0x00FF /* ADCR_VOL - [7:0] */
  542. #define WM8904_ADCR_VOL_SHIFT 0 /* ADCR_VOL - [7:0] */
  543. #define WM8904_ADCR_VOL_WIDTH 8 /* ADCR_VOL - [7:0] */
  544. /*
  545. * R38 (0x26) - ADC Digital 0
  546. */
  547. #define WM8904_ADC_HPF_CUT_MASK 0x0060 /* ADC_HPF_CUT - [6:5] */
  548. #define WM8904_ADC_HPF_CUT_SHIFT 5 /* ADC_HPF_CUT - [6:5] */
  549. #define WM8904_ADC_HPF_CUT_WIDTH 2 /* ADC_HPF_CUT - [6:5] */
  550. #define WM8904_ADC_HPF 0x0010 /* ADC_HPF */
  551. #define WM8904_ADC_HPF_MASK 0x0010 /* ADC_HPF */
  552. #define WM8904_ADC_HPF_SHIFT 4 /* ADC_HPF */
  553. #define WM8904_ADC_HPF_WIDTH 1 /* ADC_HPF */
  554. #define WM8904_ADCL_DATINV 0x0002 /* ADCL_DATINV */
  555. #define WM8904_ADCL_DATINV_MASK 0x0002 /* ADCL_DATINV */
  556. #define WM8904_ADCL_DATINV_SHIFT 1 /* ADCL_DATINV */
  557. #define WM8904_ADCL_DATINV_WIDTH 1 /* ADCL_DATINV */
  558. #define WM8904_ADCR_DATINV 0x0001 /* ADCR_DATINV */
  559. #define WM8904_ADCR_DATINV_MASK 0x0001 /* ADCR_DATINV */
  560. #define WM8904_ADCR_DATINV_SHIFT 0 /* ADCR_DATINV */
  561. #define WM8904_ADCR_DATINV_WIDTH 1 /* ADCR_DATINV */
  562. /*
  563. * R39 (0x27) - Digital Microphone 0
  564. */
  565. #define WM8904_DMIC_ENA 0x1000 /* DMIC_ENA */
  566. #define WM8904_DMIC_ENA_MASK 0x1000 /* DMIC_ENA */
  567. #define WM8904_DMIC_ENA_SHIFT 12 /* DMIC_ENA */
  568. #define WM8904_DMIC_ENA_WIDTH 1 /* DMIC_ENA */
  569. #define WM8904_DMIC_SRC 0x0800 /* DMIC_SRC */
  570. #define WM8904_DMIC_SRC_MASK 0x0800 /* DMIC_SRC */
  571. #define WM8904_DMIC_SRC_SHIFT 11 /* DMIC_SRC */
  572. #define WM8904_DMIC_SRC_WIDTH 1 /* DMIC_SRC */
  573. /*
  574. * R40 (0x28) - DRC 0
  575. */
  576. #define WM8904_DRC_ENA 0x8000 /* DRC_ENA */
  577. #define WM8904_DRC_ENA_MASK 0x8000 /* DRC_ENA */
  578. #define WM8904_DRC_ENA_SHIFT 15 /* DRC_ENA */
  579. #define WM8904_DRC_ENA_WIDTH 1 /* DRC_ENA */
  580. #define WM8904_DRC_DAC_PATH 0x4000 /* DRC_DAC_PATH */
  581. #define WM8904_DRC_DAC_PATH_MASK 0x4000 /* DRC_DAC_PATH */
  582. #define WM8904_DRC_DAC_PATH_SHIFT 14 /* DRC_DAC_PATH */
  583. #define WM8904_DRC_DAC_PATH_WIDTH 1 /* DRC_DAC_PATH */
  584. #define WM8904_DRC_GS_HYST_LVL_MASK 0x1800 /* DRC_GS_HYST_LVL - [12:11] */
  585. #define WM8904_DRC_GS_HYST_LVL_SHIFT 11 /* DRC_GS_HYST_LVL - [12:11] */
  586. #define WM8904_DRC_GS_HYST_LVL_WIDTH 2 /* DRC_GS_HYST_LVL - [12:11] */
  587. #define WM8904_DRC_STARTUP_GAIN_MASK 0x07C0 /* DRC_STARTUP_GAIN - [10:6] */
  588. #define WM8904_DRC_STARTUP_GAIN_SHIFT 6 /* DRC_STARTUP_GAIN - [10:6] */
  589. #define WM8904_DRC_STARTUP_GAIN_WIDTH 5 /* DRC_STARTUP_GAIN - [10:6] */
  590. #define WM8904_DRC_FF_DELAY 0x0020 /* DRC_FF_DELAY */
  591. #define WM8904_DRC_FF_DELAY_MASK 0x0020 /* DRC_FF_DELAY */
  592. #define WM8904_DRC_FF_DELAY_SHIFT 5 /* DRC_FF_DELAY */
  593. #define WM8904_DRC_FF_DELAY_WIDTH 1 /* DRC_FF_DELAY */
  594. #define WM8904_DRC_GS_ENA 0x0008 /* DRC_GS_ENA */
  595. #define WM8904_DRC_GS_ENA_MASK 0x0008 /* DRC_GS_ENA */
  596. #define WM8904_DRC_GS_ENA_SHIFT 3 /* DRC_GS_ENA */
  597. #define WM8904_DRC_GS_ENA_WIDTH 1 /* DRC_GS_ENA */
  598. #define WM8904_DRC_QR 0x0004 /* DRC_QR */
  599. #define WM8904_DRC_QR_MASK 0x0004 /* DRC_QR */
  600. #define WM8904_DRC_QR_SHIFT 2 /* DRC_QR */
  601. #define WM8904_DRC_QR_WIDTH 1 /* DRC_QR */
  602. #define WM8904_DRC_ANTICLIP 0x0002 /* DRC_ANTICLIP */
  603. #define WM8904_DRC_ANTICLIP_MASK 0x0002 /* DRC_ANTICLIP */
  604. #define WM8904_DRC_ANTICLIP_SHIFT 1 /* DRC_ANTICLIP */
  605. #define WM8904_DRC_ANTICLIP_WIDTH 1 /* DRC_ANTICLIP */
  606. #define WM8904_DRC_GS_HYST 0x0001 /* DRC_GS_HYST */
  607. #define WM8904_DRC_GS_HYST_MASK 0x0001 /* DRC_GS_HYST */
  608. #define WM8904_DRC_GS_HYST_SHIFT 0 /* DRC_GS_HYST */
  609. #define WM8904_DRC_GS_HYST_WIDTH 1 /* DRC_GS_HYST */
  610. /*
  611. * R41 (0x29) - DRC 1
  612. */
  613. #define WM8904_DRC_ATK_MASK 0xF000 /* DRC_ATK - [15:12] */
  614. #define WM8904_DRC_ATK_SHIFT 12 /* DRC_ATK - [15:12] */
  615. #define WM8904_DRC_ATK_WIDTH 4 /* DRC_ATK - [15:12] */
  616. #define WM8904_DRC_DCY_MASK 0x0F00 /* DRC_DCY - [11:8] */
  617. #define WM8904_DRC_DCY_SHIFT 8 /* DRC_DCY - [11:8] */
  618. #define WM8904_DRC_DCY_WIDTH 4 /* DRC_DCY - [11:8] */
  619. #define WM8904_DRC_QR_THR_MASK 0x00C0 /* DRC_QR_THR - [7:6] */
  620. #define WM8904_DRC_QR_THR_SHIFT 6 /* DRC_QR_THR - [7:6] */
  621. #define WM8904_DRC_QR_THR_WIDTH 2 /* DRC_QR_THR - [7:6] */
  622. #define WM8904_DRC_QR_DCY_MASK 0x0030 /* DRC_QR_DCY - [5:4] */
  623. #define WM8904_DRC_QR_DCY_SHIFT 4 /* DRC_QR_DCY - [5:4] */
  624. #define WM8904_DRC_QR_DCY_WIDTH 2 /* DRC_QR_DCY - [5:4] */
  625. #define WM8904_DRC_MINGAIN_MASK 0x000C /* DRC_MINGAIN - [3:2] */
  626. #define WM8904_DRC_MINGAIN_SHIFT 2 /* DRC_MINGAIN - [3:2] */
  627. #define WM8904_DRC_MINGAIN_WIDTH 2 /* DRC_MINGAIN - [3:2] */
  628. #define WM8904_DRC_MAXGAIN_MASK 0x0003 /* DRC_MAXGAIN - [1:0] */
  629. #define WM8904_DRC_MAXGAIN_SHIFT 0 /* DRC_MAXGAIN - [1:0] */
  630. #define WM8904_DRC_MAXGAIN_WIDTH 2 /* DRC_MAXGAIN - [1:0] */
  631. /*
  632. * R42 (0x2A) - DRC 2
  633. */
  634. #define WM8904_DRC_HI_COMP_MASK 0x0038 /* DRC_HI_COMP - [5:3] */
  635. #define WM8904_DRC_HI_COMP_SHIFT 3 /* DRC_HI_COMP - [5:3] */
  636. #define WM8904_DRC_HI_COMP_WIDTH 3 /* DRC_HI_COMP - [5:3] */
  637. #define WM8904_DRC_LO_COMP_MASK 0x0007 /* DRC_LO_COMP - [2:0] */
  638. #define WM8904_DRC_LO_COMP_SHIFT 0 /* DRC_LO_COMP - [2:0] */
  639. #define WM8904_DRC_LO_COMP_WIDTH 3 /* DRC_LO_COMP - [2:0] */
  640. /*
  641. * R43 (0x2B) - DRC 3
  642. */
  643. #define WM8904_DRC_KNEE_IP_MASK 0x07E0 /* DRC_KNEE_IP - [10:5] */
  644. #define WM8904_DRC_KNEE_IP_SHIFT 5 /* DRC_KNEE_IP - [10:5] */
  645. #define WM8904_DRC_KNEE_IP_WIDTH 6 /* DRC_KNEE_IP - [10:5] */
  646. #define WM8904_DRC_KNEE_OP_MASK 0x001F /* DRC_KNEE_OP - [4:0] */
  647. #define WM8904_DRC_KNEE_OP_SHIFT 0 /* DRC_KNEE_OP - [4:0] */
  648. #define WM8904_DRC_KNEE_OP_WIDTH 5 /* DRC_KNEE_OP - [4:0] */
  649. /*
  650. * R44 (0x2C) - Analogue Left Input 0
  651. */
  652. #define WM8904_LINMUTE 0x0080 /* LINMUTE */
  653. #define WM8904_LINMUTE_MASK 0x0080 /* LINMUTE */
  654. #define WM8904_LINMUTE_SHIFT 7 /* LINMUTE */
  655. #define WM8904_LINMUTE_WIDTH 1 /* LINMUTE */
  656. #define WM8904_LIN_VOL_MASK 0x001F /* LIN_VOL - [4:0] */
  657. #define WM8904_LIN_VOL_SHIFT 0 /* LIN_VOL - [4:0] */
  658. #define WM8904_LIN_VOL_WIDTH 5 /* LIN_VOL - [4:0] */
  659. /*
  660. * R45 (0x2D) - Analogue Right Input 0
  661. */
  662. #define WM8904_RINMUTE 0x0080 /* RINMUTE */
  663. #define WM8904_RINMUTE_MASK 0x0080 /* RINMUTE */
  664. #define WM8904_RINMUTE_SHIFT 7 /* RINMUTE */
  665. #define WM8904_RINMUTE_WIDTH 1 /* RINMUTE */
  666. #define WM8904_RIN_VOL_MASK 0x001F /* RIN_VOL - [4:0] */
  667. #define WM8904_RIN_VOL_SHIFT 0 /* RIN_VOL - [4:0] */
  668. #define WM8904_RIN_VOL_WIDTH 5 /* RIN_VOL - [4:0] */
  669. /*
  670. * R46 (0x2E) - Analogue Left Input 1
  671. */
  672. #define WM8904_INL_CM_ENA 0x0040 /* INL_CM_ENA */
  673. #define WM8904_INL_CM_ENA_MASK 0x0040 /* INL_CM_ENA */
  674. #define WM8904_INL_CM_ENA_SHIFT 6 /* INL_CM_ENA */
  675. #define WM8904_INL_CM_ENA_WIDTH 1 /* INL_CM_ENA */
  676. #define WM8904_L_IP_SEL_N_MASK 0x0030 /* L_IP_SEL_N - [5:4] */
  677. #define WM8904_L_IP_SEL_N_SHIFT 4 /* L_IP_SEL_N - [5:4] */
  678. #define WM8904_L_IP_SEL_N_WIDTH 2 /* L_IP_SEL_N - [5:4] */
  679. #define WM8904_L_IP_SEL_P_MASK 0x000C /* L_IP_SEL_P - [3:2] */
  680. #define WM8904_L_IP_SEL_P_SHIFT 2 /* L_IP_SEL_P - [3:2] */
  681. #define WM8904_L_IP_SEL_P_WIDTH 2 /* L_IP_SEL_P - [3:2] */
  682. #define WM8904_L_MODE_MASK 0x0003 /* L_MODE - [1:0] */
  683. #define WM8904_L_MODE_SHIFT 0 /* L_MODE - [1:0] */
  684. #define WM8904_L_MODE_WIDTH 2 /* L_MODE - [1:0] */
  685. /*
  686. * R47 (0x2F) - Analogue Right Input 1
  687. */
  688. #define WM8904_INR_CM_ENA 0x0040 /* INR_CM_ENA */
  689. #define WM8904_INR_CM_ENA_MASK 0x0040 /* INR_CM_ENA */
  690. #define WM8904_INR_CM_ENA_SHIFT 6 /* INR_CM_ENA */
  691. #define WM8904_INR_CM_ENA_WIDTH 1 /* INR_CM_ENA */
  692. #define WM8904_R_IP_SEL_N_MASK 0x0030 /* R_IP_SEL_N - [5:4] */
  693. #define WM8904_R_IP_SEL_N_SHIFT 4 /* R_IP_SEL_N - [5:4] */
  694. #define WM8904_R_IP_SEL_N_WIDTH 2 /* R_IP_SEL_N - [5:4] */
  695. #define WM8904_R_IP_SEL_P_MASK 0x000C /* R_IP_SEL_P - [3:2] */
  696. #define WM8904_R_IP_SEL_P_SHIFT 2 /* R_IP_SEL_P - [3:2] */
  697. #define WM8904_R_IP_SEL_P_WIDTH 2 /* R_IP_SEL_P - [3:2] */
  698. #define WM8904_R_MODE_MASK 0x0003 /* R_MODE - [1:0] */
  699. #define WM8904_R_MODE_SHIFT 0 /* R_MODE - [1:0] */
  700. #define WM8904_R_MODE_WIDTH 2 /* R_MODE - [1:0] */
  701. /*
  702. * R57 (0x39) - Analogue OUT1 Left
  703. */
  704. #define WM8904_HPOUTL_MUTE 0x0100 /* HPOUTL_MUTE */
  705. #define WM8904_HPOUTL_MUTE_MASK 0x0100 /* HPOUTL_MUTE */
  706. #define WM8904_HPOUTL_MUTE_SHIFT 8 /* HPOUTL_MUTE */
  707. #define WM8904_HPOUTL_MUTE_WIDTH 1 /* HPOUTL_MUTE */
  708. #define WM8904_HPOUT_VU 0x0080 /* HPOUT_VU */
  709. #define WM8904_HPOUT_VU_MASK 0x0080 /* HPOUT_VU */
  710. #define WM8904_HPOUT_VU_SHIFT 7 /* HPOUT_VU */
  711. #define WM8904_HPOUT_VU_WIDTH 1 /* HPOUT_VU */
  712. #define WM8904_HPOUTLZC 0x0040 /* HPOUTLZC */
  713. #define WM8904_HPOUTLZC_MASK 0x0040 /* HPOUTLZC */
  714. #define WM8904_HPOUTLZC_SHIFT 6 /* HPOUTLZC */
  715. #define WM8904_HPOUTLZC_WIDTH 1 /* HPOUTLZC */
  716. #define WM8904_HPOUTL_VOL_MASK 0x003F /* HPOUTL_VOL - [5:0] */
  717. #define WM8904_HPOUTL_VOL_SHIFT 0 /* HPOUTL_VOL - [5:0] */
  718. #define WM8904_HPOUTL_VOL_WIDTH 6 /* HPOUTL_VOL - [5:0] */
  719. /*
  720. * R58 (0x3A) - Analogue OUT1 Right
  721. */
  722. #define WM8904_HPOUTR_MUTE 0x0100 /* HPOUTR_MUTE */
  723. #define WM8904_HPOUTR_MUTE_MASK 0x0100 /* HPOUTR_MUTE */
  724. #define WM8904_HPOUTR_MUTE_SHIFT 8 /* HPOUTR_MUTE */
  725. #define WM8904_HPOUTR_MUTE_WIDTH 1 /* HPOUTR_MUTE */
  726. #define WM8904_HPOUT_VU 0x0080 /* HPOUT_VU */
  727. #define WM8904_HPOUT_VU_MASK 0x0080 /* HPOUT_VU */
  728. #define WM8904_HPOUT_VU_SHIFT 7 /* HPOUT_VU */
  729. #define WM8904_HPOUT_VU_WIDTH 1 /* HPOUT_VU */
  730. #define WM8904_HPOUTRZC 0x0040 /* HPOUTRZC */
  731. #define WM8904_HPOUTRZC_MASK 0x0040 /* HPOUTRZC */
  732. #define WM8904_HPOUTRZC_SHIFT 6 /* HPOUTRZC */
  733. #define WM8904_HPOUTRZC_WIDTH 1 /* HPOUTRZC */
  734. #define WM8904_HPOUTR_VOL_MASK 0x003F /* HPOUTR_VOL - [5:0] */
  735. #define WM8904_HPOUTR_VOL_SHIFT 0 /* HPOUTR_VOL - [5:0] */
  736. #define WM8904_HPOUTR_VOL_WIDTH 6 /* HPOUTR_VOL - [5:0] */
  737. /*
  738. * R59 (0x3B) - Analogue OUT2 Left
  739. */
  740. #define WM8904_LINEOUTL_MUTE 0x0100 /* LINEOUTL_MUTE */
  741. #define WM8904_LINEOUTL_MUTE_MASK 0x0100 /* LINEOUTL_MUTE */
  742. #define WM8904_LINEOUTL_MUTE_SHIFT 8 /* LINEOUTL_MUTE */
  743. #define WM8904_LINEOUTL_MUTE_WIDTH 1 /* LINEOUTL_MUTE */
  744. #define WM8904_LINEOUT_VU 0x0080 /* LINEOUT_VU */
  745. #define WM8904_LINEOUT_VU_MASK 0x0080 /* LINEOUT_VU */
  746. #define WM8904_LINEOUT_VU_SHIFT 7 /* LINEOUT_VU */
  747. #define WM8904_LINEOUT_VU_WIDTH 1 /* LINEOUT_VU */
  748. #define WM8904_LINEOUTLZC 0x0040 /* LINEOUTLZC */
  749. #define WM8904_LINEOUTLZC_MASK 0x0040 /* LINEOUTLZC */
  750. #define WM8904_LINEOUTLZC_SHIFT 6 /* LINEOUTLZC */
  751. #define WM8904_LINEOUTLZC_WIDTH 1 /* LINEOUTLZC */
  752. #define WM8904_LINEOUTL_VOL_MASK 0x003F /* LINEOUTL_VOL - [5:0] */
  753. #define WM8904_LINEOUTL_VOL_SHIFT 0 /* LINEOUTL_VOL - [5:0] */
  754. #define WM8904_LINEOUTL_VOL_WIDTH 6 /* LINEOUTL_VOL - [5:0] */
  755. /*
  756. * R60 (0x3C) - Analogue OUT2 Right
  757. */
  758. #define WM8904_LINEOUTR_MUTE 0x0100 /* LINEOUTR_MUTE */
  759. #define WM8904_LINEOUTR_MUTE_MASK 0x0100 /* LINEOUTR_MUTE */
  760. #define WM8904_LINEOUTR_MUTE_SHIFT 8 /* LINEOUTR_MUTE */
  761. #define WM8904_LINEOUTR_MUTE_WIDTH 1 /* LINEOUTR_MUTE */
  762. #define WM8904_LINEOUT_VU 0x0080 /* LINEOUT_VU */
  763. #define WM8904_LINEOUT_VU_MASK 0x0080 /* LINEOUT_VU */
  764. #define WM8904_LINEOUT_VU_SHIFT 7 /* LINEOUT_VU */
  765. #define WM8904_LINEOUT_VU_WIDTH 1 /* LINEOUT_VU */
  766. #define WM8904_LINEOUTRZC 0x0040 /* LINEOUTRZC */
  767. #define WM8904_LINEOUTRZC_MASK 0x0040 /* LINEOUTRZC */
  768. #define WM8904_LINEOUTRZC_SHIFT 6 /* LINEOUTRZC */
  769. #define WM8904_LINEOUTRZC_WIDTH 1 /* LINEOUTRZC */
  770. #define WM8904_LINEOUTR_VOL_MASK 0x003F /* LINEOUTR_VOL - [5:0] */
  771. #define WM8904_LINEOUTR_VOL_SHIFT 0 /* LINEOUTR_VOL - [5:0] */
  772. #define WM8904_LINEOUTR_VOL_WIDTH 6 /* LINEOUTR_VOL - [5:0] */
  773. /*
  774. * R61 (0x3D) - Analogue OUT12 ZC
  775. */
  776. #define WM8904_HPL_BYP_ENA 0x0008 /* HPL_BYP_ENA */
  777. #define WM8904_HPL_BYP_ENA_MASK 0x0008 /* HPL_BYP_ENA */
  778. #define WM8904_HPL_BYP_ENA_SHIFT 3 /* HPL_BYP_ENA */
  779. #define WM8904_HPL_BYP_ENA_WIDTH 1 /* HPL_BYP_ENA */
  780. #define WM8904_HPR_BYP_ENA 0x0004 /* HPR_BYP_ENA */
  781. #define WM8904_HPR_BYP_ENA_MASK 0x0004 /* HPR_BYP_ENA */
  782. #define WM8904_HPR_BYP_ENA_SHIFT 2 /* HPR_BYP_ENA */
  783. #define WM8904_HPR_BYP_ENA_WIDTH 1 /* HPR_BYP_ENA */
  784. #define WM8904_LINEOUTL_BYP_ENA 0x0002 /* LINEOUTL_BYP_ENA */
  785. #define WM8904_LINEOUTL_BYP_ENA_MASK 0x0002 /* LINEOUTL_BYP_ENA */
  786. #define WM8904_LINEOUTL_BYP_ENA_SHIFT 1 /* LINEOUTL_BYP_ENA */
  787. #define WM8904_LINEOUTL_BYP_ENA_WIDTH 1 /* LINEOUTL_BYP_ENA */
  788. #define WM8904_LINEOUTR_BYP_ENA 0x0001 /* LINEOUTR_BYP_ENA */
  789. #define WM8904_LINEOUTR_BYP_ENA_MASK 0x0001 /* LINEOUTR_BYP_ENA */
  790. #define WM8904_LINEOUTR_BYP_ENA_SHIFT 0 /* LINEOUTR_BYP_ENA */
  791. #define WM8904_LINEOUTR_BYP_ENA_WIDTH 1 /* LINEOUTR_BYP_ENA */
  792. /*
  793. * R67 (0x43) - DC Servo 0
  794. */
  795. #define WM8904_DCS_ENA_CHAN_3 0x0008 /* DCS_ENA_CHAN_3 */
  796. #define WM8904_DCS_ENA_CHAN_3_MASK 0x0008 /* DCS_ENA_CHAN_3 */
  797. #define WM8904_DCS_ENA_CHAN_3_SHIFT 3 /* DCS_ENA_CHAN_3 */
  798. #define WM8904_DCS_ENA_CHAN_3_WIDTH 1 /* DCS_ENA_CHAN_3 */
  799. #define WM8904_DCS_ENA_CHAN_2 0x0004 /* DCS_ENA_CHAN_2 */
  800. #define WM8904_DCS_ENA_CHAN_2_MASK 0x0004 /* DCS_ENA_CHAN_2 */
  801. #define WM8904_DCS_ENA_CHAN_2_SHIFT 2 /* DCS_ENA_CHAN_2 */
  802. #define WM8904_DCS_ENA_CHAN_2_WIDTH 1 /* DCS_ENA_CHAN_2 */
  803. #define WM8904_DCS_ENA_CHAN_1 0x0002 /* DCS_ENA_CHAN_1 */
  804. #define WM8904_DCS_ENA_CHAN_1_MASK 0x0002 /* DCS_ENA_CHAN_1 */
  805. #define WM8904_DCS_ENA_CHAN_1_SHIFT 1 /* DCS_ENA_CHAN_1 */
  806. #define WM8904_DCS_ENA_CHAN_1_WIDTH 1 /* DCS_ENA_CHAN_1 */
  807. #define WM8904_DCS_ENA_CHAN_0 0x0001 /* DCS_ENA_CHAN_0 */
  808. #define WM8904_DCS_ENA_CHAN_0_MASK 0x0001 /* DCS_ENA_CHAN_0 */
  809. #define WM8904_DCS_ENA_CHAN_0_SHIFT 0 /* DCS_ENA_CHAN_0 */
  810. #define WM8904_DCS_ENA_CHAN_0_WIDTH 1 /* DCS_ENA_CHAN_0 */
  811. /*
  812. * R68 (0x44) - DC Servo 1
  813. */
  814. #define WM8904_DCS_TRIG_SINGLE_3 0x8000 /* DCS_TRIG_SINGLE_3 */
  815. #define WM8904_DCS_TRIG_SINGLE_3_MASK 0x8000 /* DCS_TRIG_SINGLE_3 */
  816. #define WM8904_DCS_TRIG_SINGLE_3_SHIFT 15 /* DCS_TRIG_SINGLE_3 */
  817. #define WM8904_DCS_TRIG_SINGLE_3_WIDTH 1 /* DCS_TRIG_SINGLE_3 */
  818. #define WM8904_DCS_TRIG_SINGLE_2 0x4000 /* DCS_TRIG_SINGLE_2 */
  819. #define WM8904_DCS_TRIG_SINGLE_2_MASK 0x4000 /* DCS_TRIG_SINGLE_2 */
  820. #define WM8904_DCS_TRIG_SINGLE_2_SHIFT 14 /* DCS_TRIG_SINGLE_2 */
  821. #define WM8904_DCS_TRIG_SINGLE_2_WIDTH 1 /* DCS_TRIG_SINGLE_2 */
  822. #define WM8904_DCS_TRIG_SINGLE_1 0x2000 /* DCS_TRIG_SINGLE_1 */
  823. #define WM8904_DCS_TRIG_SINGLE_1_MASK 0x2000 /* DCS_TRIG_SINGLE_1 */
  824. #define WM8904_DCS_TRIG_SINGLE_1_SHIFT 13 /* DCS_TRIG_SINGLE_1 */
  825. #define WM8904_DCS_TRIG_SINGLE_1_WIDTH 1 /* DCS_TRIG_SINGLE_1 */
  826. #define WM8904_DCS_TRIG_SINGLE_0 0x1000 /* DCS_TRIG_SINGLE_0 */
  827. #define WM8904_DCS_TRIG_SINGLE_0_MASK 0x1000 /* DCS_TRIG_SINGLE_0 */
  828. #define WM8904_DCS_TRIG_SINGLE_0_SHIFT 12 /* DCS_TRIG_SINGLE_0 */
  829. #define WM8904_DCS_TRIG_SINGLE_0_WIDTH 1 /* DCS_TRIG_SINGLE_0 */
  830. #define WM8904_DCS_TRIG_SERIES_3 0x0800 /* DCS_TRIG_SERIES_3 */
  831. #define WM8904_DCS_TRIG_SERIES_3_MASK 0x0800 /* DCS_TRIG_SERIES_3 */
  832. #define WM8904_DCS_TRIG_SERIES_3_SHIFT 11 /* DCS_TRIG_SERIES_3 */
  833. #define WM8904_DCS_TRIG_SERIES_3_WIDTH 1 /* DCS_TRIG_SERIES_3 */
  834. #define WM8904_DCS_TRIG_SERIES_2 0x0400 /* DCS_TRIG_SERIES_2 */
  835. #define WM8904_DCS_TRIG_SERIES_2_MASK 0x0400 /* DCS_TRIG_SERIES_2 */
  836. #define WM8904_DCS_TRIG_SERIES_2_SHIFT 10 /* DCS_TRIG_SERIES_2 */
  837. #define WM8904_DCS_TRIG_SERIES_2_WIDTH 1 /* DCS_TRIG_SERIES_2 */
  838. #define WM8904_DCS_TRIG_SERIES_1 0x0200 /* DCS_TRIG_SERIES_1 */
  839. #define WM8904_DCS_TRIG_SERIES_1_MASK 0x0200 /* DCS_TRIG_SERIES_1 */
  840. #define WM8904_DCS_TRIG_SERIES_1_SHIFT 9 /* DCS_TRIG_SERIES_1 */
  841. #define WM8904_DCS_TRIG_SERIES_1_WIDTH 1 /* DCS_TRIG_SERIES_1 */
  842. #define WM8904_DCS_TRIG_SERIES_0 0x0100 /* DCS_TRIG_SERIES_0 */
  843. #define WM8904_DCS_TRIG_SERIES_0_MASK 0x0100 /* DCS_TRIG_SERIES_0 */
  844. #define WM8904_DCS_TRIG_SERIES_0_SHIFT 8 /* DCS_TRIG_SERIES_0 */
  845. #define WM8904_DCS_TRIG_SERIES_0_WIDTH 1 /* DCS_TRIG_SERIES_0 */
  846. #define WM8904_DCS_TRIG_STARTUP_3 0x0080 /* DCS_TRIG_STARTUP_3 */
  847. #define WM8904_DCS_TRIG_STARTUP_3_MASK 0x0080 /* DCS_TRIG_STARTUP_3 */
  848. #define WM8904_DCS_TRIG_STARTUP_3_SHIFT 7 /* DCS_TRIG_STARTUP_3 */
  849. #define WM8904_DCS_TRIG_STARTUP_3_WIDTH 1 /* DCS_TRIG_STARTUP_3 */
  850. #define WM8904_DCS_TRIG_STARTUP_2 0x0040 /* DCS_TRIG_STARTUP_2 */
  851. #define WM8904_DCS_TRIG_STARTUP_2_MASK 0x0040 /* DCS_TRIG_STARTUP_2 */
  852. #define WM8904_DCS_TRIG_STARTUP_2_SHIFT 6 /* DCS_TRIG_STARTUP_2 */
  853. #define WM8904_DCS_TRIG_STARTUP_2_WIDTH 1 /* DCS_TRIG_STARTUP_2 */
  854. #define WM8904_DCS_TRIG_STARTUP_1 0x0020 /* DCS_TRIG_STARTUP_1 */
  855. #define WM8904_DCS_TRIG_STARTUP_1_MASK 0x0020 /* DCS_TRIG_STARTUP_1 */
  856. #define WM8904_DCS_TRIG_STARTUP_1_SHIFT 5 /* DCS_TRIG_STARTUP_1 */
  857. #define WM8904_DCS_TRIG_STARTUP_1_WIDTH 1 /* DCS_TRIG_STARTUP_1 */
  858. #define WM8904_DCS_TRIG_STARTUP_0 0x0010 /* DCS_TRIG_STARTUP_0 */
  859. #define WM8904_DCS_TRIG_STARTUP_0_MASK 0x0010 /* DCS_TRIG_STARTUP_0 */
  860. #define WM8904_DCS_TRIG_STARTUP_0_SHIFT 4 /* DCS_TRIG_STARTUP_0 */
  861. #define WM8904_DCS_TRIG_STARTUP_0_WIDTH 1 /* DCS_TRIG_STARTUP_0 */
  862. #define WM8904_DCS_TRIG_DAC_WR_3 0x0008 /* DCS_TRIG_DAC_WR_3 */
  863. #define WM8904_DCS_TRIG_DAC_WR_3_MASK 0x0008 /* DCS_TRIG_DAC_WR_3 */
  864. #define WM8904_DCS_TRIG_DAC_WR_3_SHIFT 3 /* DCS_TRIG_DAC_WR_3 */
  865. #define WM8904_DCS_TRIG_DAC_WR_3_WIDTH 1 /* DCS_TRIG_DAC_WR_3 */
  866. #define WM8904_DCS_TRIG_DAC_WR_2 0x0004 /* DCS_TRIG_DAC_WR_2 */
  867. #define WM8904_DCS_TRIG_DAC_WR_2_MASK 0x0004 /* DCS_TRIG_DAC_WR_2 */
  868. #define WM8904_DCS_TRIG_DAC_WR_2_SHIFT 2 /* DCS_TRIG_DAC_WR_2 */
  869. #define WM8904_DCS_TRIG_DAC_WR_2_WIDTH 1 /* DCS_TRIG_DAC_WR_2 */
  870. #define WM8904_DCS_TRIG_DAC_WR_1 0x0002 /* DCS_TRIG_DAC_WR_1 */
  871. #define WM8904_DCS_TRIG_DAC_WR_1_MASK 0x0002 /* DCS_TRIG_DAC_WR_1 */
  872. #define WM8904_DCS_TRIG_DAC_WR_1_SHIFT 1 /* DCS_TRIG_DAC_WR_1 */
  873. #define WM8904_DCS_TRIG_DAC_WR_1_WIDTH 1 /* DCS_TRIG_DAC_WR_1 */
  874. #define WM8904_DCS_TRIG_DAC_WR_0 0x0001 /* DCS_TRIG_DAC_WR_0 */
  875. #define WM8904_DCS_TRIG_DAC_WR_0_MASK 0x0001 /* DCS_TRIG_DAC_WR_0 */
  876. #define WM8904_DCS_TRIG_DAC_WR_0_SHIFT 0 /* DCS_TRIG_DAC_WR_0 */
  877. #define WM8904_DCS_TRIG_DAC_WR_0_WIDTH 1 /* DCS_TRIG_DAC_WR_0 */
  878. /*
  879. * R69 (0x45) - DC Servo 2
  880. */
  881. #define WM8904_DCS_TIMER_PERIOD_23_MASK 0x0F00 /* DCS_TIMER_PERIOD_23 - [11:8] */
  882. #define WM8904_DCS_TIMER_PERIOD_23_SHIFT 8 /* DCS_TIMER_PERIOD_23 - [11:8] */
  883. #define WM8904_DCS_TIMER_PERIOD_23_WIDTH 4 /* DCS_TIMER_PERIOD_23 - [11:8] */
  884. #define WM8904_DCS_TIMER_PERIOD_01_MASK 0x000F /* DCS_TIMER_PERIOD_01 - [3:0] */
  885. #define WM8904_DCS_TIMER_PERIOD_01_SHIFT 0 /* DCS_TIMER_PERIOD_01 - [3:0] */
  886. #define WM8904_DCS_TIMER_PERIOD_01_WIDTH 4 /* DCS_TIMER_PERIOD_01 - [3:0] */
  887. /*
  888. * R71 (0x47) - DC Servo 4
  889. */
  890. #define WM8904_DCS_SERIES_NO_23_MASK 0x007F /* DCS_SERIES_NO_23 - [6:0] */
  891. #define WM8904_DCS_SERIES_NO_23_SHIFT 0 /* DCS_SERIES_NO_23 - [6:0] */
  892. #define WM8904_DCS_SERIES_NO_23_WIDTH 7 /* DCS_SERIES_NO_23 - [6:0] */
  893. /*
  894. * R72 (0x48) - DC Servo 5
  895. */
  896. #define WM8904_DCS_SERIES_NO_01_MASK 0x007F /* DCS_SERIES_NO_01 - [6:0] */
  897. #define WM8904_DCS_SERIES_NO_01_SHIFT 0 /* DCS_SERIES_NO_01 - [6:0] */
  898. #define WM8904_DCS_SERIES_NO_01_WIDTH 7 /* DCS_SERIES_NO_01 - [6:0] */
  899. /*
  900. * R73 (0x49) - DC Servo 6
  901. */
  902. #define WM8904_DCS_DAC_WR_VAL_3_MASK 0x00FF /* DCS_DAC_WR_VAL_3 - [7:0] */
  903. #define WM8904_DCS_DAC_WR_VAL_3_SHIFT 0 /* DCS_DAC_WR_VAL_3 - [7:0] */
  904. #define WM8904_DCS_DAC_WR_VAL_3_WIDTH 8 /* DCS_DAC_WR_VAL_3 - [7:0] */
  905. /*
  906. * R74 (0x4A) - DC Servo 7
  907. */
  908. #define WM8904_DCS_DAC_WR_VAL_2_MASK 0x00FF /* DCS_DAC_WR_VAL_2 - [7:0] */
  909. #define WM8904_DCS_DAC_WR_VAL_2_SHIFT 0 /* DCS_DAC_WR_VAL_2 - [7:0] */
  910. #define WM8904_DCS_DAC_WR_VAL_2_WIDTH 8 /* DCS_DAC_WR_VAL_2 - [7:0] */
  911. /*
  912. * R75 (0x4B) - DC Servo 8
  913. */
  914. #define WM8904_DCS_DAC_WR_VAL_1_MASK 0x00FF /* DCS_DAC_WR_VAL_1 - [7:0] */
  915. #define WM8904_DCS_DAC_WR_VAL_1_SHIFT 0 /* DCS_DAC_WR_VAL_1 - [7:0] */
  916. #define WM8904_DCS_DAC_WR_VAL_1_WIDTH 8 /* DCS_DAC_WR_VAL_1 - [7:0] */
  917. /*
  918. * R76 (0x4C) - DC Servo 9
  919. */
  920. #define WM8904_DCS_DAC_WR_VAL_0_MASK 0x00FF /* DCS_DAC_WR_VAL_0 - [7:0] */
  921. #define WM8904_DCS_DAC_WR_VAL_0_SHIFT 0 /* DCS_DAC_WR_VAL_0 - [7:0] */
  922. #define WM8904_DCS_DAC_WR_VAL_0_WIDTH 8 /* DCS_DAC_WR_VAL_0 - [7:0] */
  923. /*
  924. * R77 (0x4D) - DC Servo Readback 0
  925. */
  926. #define WM8904_DCS_CAL_COMPLETE_MASK 0x0F00 /* DCS_CAL_COMPLETE - [11:8] */
  927. #define WM8904_DCS_CAL_COMPLETE_SHIFT 8 /* DCS_CAL_COMPLETE - [11:8] */
  928. #define WM8904_DCS_CAL_COMPLETE_WIDTH 4 /* DCS_CAL_COMPLETE - [11:8] */
  929. #define WM8904_DCS_DAC_WR_COMPLETE_MASK 0x00F0 /* DCS_DAC_WR_COMPLETE - [7:4] */
  930. #define WM8904_DCS_DAC_WR_COMPLETE_SHIFT 4 /* DCS_DAC_WR_COMPLETE - [7:4] */
  931. #define WM8904_DCS_DAC_WR_COMPLETE_WIDTH 4 /* DCS_DAC_WR_COMPLETE - [7:4] */
  932. #define WM8904_DCS_STARTUP_COMPLETE_MASK 0x000F /* DCS_STARTUP_COMPLETE - [3:0] */
  933. #define WM8904_DCS_STARTUP_COMPLETE_SHIFT 0 /* DCS_STARTUP_COMPLETE - [3:0] */
  934. #define WM8904_DCS_STARTUP_COMPLETE_WIDTH 4 /* DCS_STARTUP_COMPLETE - [3:0] */
  935. /*
  936. * R90 (0x5A) - Analogue HP 0
  937. */
  938. #define WM8904_HPL_RMV_SHORT 0x0080 /* HPL_RMV_SHORT */
  939. #define WM8904_HPL_RMV_SHORT_MASK 0x0080 /* HPL_RMV_SHORT */
  940. #define WM8904_HPL_RMV_SHORT_SHIFT 7 /* HPL_RMV_SHORT */
  941. #define WM8904_HPL_RMV_SHORT_WIDTH 1 /* HPL_RMV_SHORT */
  942. #define WM8904_HPL_ENA_OUTP 0x0040 /* HPL_ENA_OUTP */
  943. #define WM8904_HPL_ENA_OUTP_MASK 0x0040 /* HPL_ENA_OUTP */
  944. #define WM8904_HPL_ENA_OUTP_SHIFT 6 /* HPL_ENA_OUTP */
  945. #define WM8904_HPL_ENA_OUTP_WIDTH 1 /* HPL_ENA_OUTP */
  946. #define WM8904_HPL_ENA_DLY 0x0020 /* HPL_ENA_DLY */
  947. #define WM8904_HPL_ENA_DLY_MASK 0x0020 /* HPL_ENA_DLY */
  948. #define WM8904_HPL_ENA_DLY_SHIFT 5 /* HPL_ENA_DLY */
  949. #define WM8904_HPL_ENA_DLY_WIDTH 1 /* HPL_ENA_DLY */
  950. #define WM8904_HPL_ENA 0x0010 /* HPL_ENA */
  951. #define WM8904_HPL_ENA_MASK 0x0010 /* HPL_ENA */
  952. #define WM8904_HPL_ENA_SHIFT 4 /* HPL_ENA */
  953. #define WM8904_HPL_ENA_WIDTH 1 /* HPL_ENA */
  954. #define WM8904_HPR_RMV_SHORT 0x0008 /* HPR_RMV_SHORT */
  955. #define WM8904_HPR_RMV_SHORT_MASK 0x0008 /* HPR_RMV_SHORT */
  956. #define WM8904_HPR_RMV_SHORT_SHIFT 3 /* HPR_RMV_SHORT */
  957. #define WM8904_HPR_RMV_SHORT_WIDTH 1 /* HPR_RMV_SHORT */
  958. #define WM8904_HPR_ENA_OUTP 0x0004 /* HPR_ENA_OUTP */
  959. #define WM8904_HPR_ENA_OUTP_MASK 0x0004 /* HPR_ENA_OUTP */
  960. #define WM8904_HPR_ENA_OUTP_SHIFT 2 /* HPR_ENA_OUTP */
  961. #define WM8904_HPR_ENA_OUTP_WIDTH 1 /* HPR_ENA_OUTP */
  962. #define WM8904_HPR_ENA_DLY 0x0002 /* HPR_ENA_DLY */
  963. #define WM8904_HPR_ENA_DLY_MASK 0x0002 /* HPR_ENA_DLY */
  964. #define WM8904_HPR_ENA_DLY_SHIFT 1 /* HPR_ENA_DLY */
  965. #define WM8904_HPR_ENA_DLY_WIDTH 1 /* HPR_ENA_DLY */
  966. #define WM8904_HPR_ENA 0x0001 /* HPR_ENA */
  967. #define WM8904_HPR_ENA_MASK 0x0001 /* HPR_ENA */
  968. #define WM8904_HPR_ENA_SHIFT 0 /* HPR_ENA */
  969. #define WM8904_HPR_ENA_WIDTH 1 /* HPR_ENA */
  970. /*
  971. * R94 (0x5E) - Analogue Lineout 0
  972. */
  973. #define WM8904_LINEOUTL_RMV_SHORT 0x0080 /* LINEOUTL_RMV_SHORT */
  974. #define WM8904_LINEOUTL_RMV_SHORT_MASK 0x0080 /* LINEOUTL_RMV_SHORT */
  975. #define WM8904_LINEOUTL_RMV_SHORT_SHIFT 7 /* LINEOUTL_RMV_SHORT */
  976. #define WM8904_LINEOUTL_RMV_SHORT_WIDTH 1 /* LINEOUTL_RMV_SHORT */
  977. #define WM8904_LINEOUTL_ENA_OUTP 0x0040 /* LINEOUTL_ENA_OUTP */
  978. #define WM8904_LINEOUTL_ENA_OUTP_MASK 0x0040 /* LINEOUTL_ENA_OUTP */
  979. #define WM8904_LINEOUTL_ENA_OUTP_SHIFT 6 /* LINEOUTL_ENA_OUTP */
  980. #define WM8904_LINEOUTL_ENA_OUTP_WIDTH 1 /* LINEOUTL_ENA_OUTP */
  981. #define WM8904_LINEOUTL_ENA_DLY 0x0020 /* LINEOUTL_ENA_DLY */
  982. #define WM8904_LINEOUTL_ENA_DLY_MASK 0x0020 /* LINEOUTL_ENA_DLY */
  983. #define WM8904_LINEOUTL_ENA_DLY_SHIFT 5 /* LINEOUTL_ENA_DLY */
  984. #define WM8904_LINEOUTL_ENA_DLY_WIDTH 1 /* LINEOUTL_ENA_DLY */
  985. #define WM8904_LINEOUTL_ENA 0x0010 /* LINEOUTL_ENA */
  986. #define WM8904_LINEOUTL_ENA_MASK 0x0010 /* LINEOUTL_ENA */
  987. #define WM8904_LINEOUTL_ENA_SHIFT 4 /* LINEOUTL_ENA */
  988. #define WM8904_LINEOUTL_ENA_WIDTH 1 /* LINEOUTL_ENA */
  989. #define WM8904_LINEOUTR_RMV_SHORT 0x0008 /* LINEOUTR_RMV_SHORT */
  990. #define WM8904_LINEOUTR_RMV_SHORT_MASK 0x0008 /* LINEOUTR_RMV_SHORT */
  991. #define WM8904_LINEOUTR_RMV_SHORT_SHIFT 3 /* LINEOUTR_RMV_SHORT */
  992. #define WM8904_LINEOUTR_RMV_SHORT_WIDTH 1 /* LINEOUTR_RMV_SHORT */
  993. #define WM8904_LINEOUTR_ENA_OUTP 0x0004 /* LINEOUTR_ENA_OUTP */
  994. #define WM8904_LINEOUTR_ENA_OUTP_MASK 0x0004 /* LINEOUTR_ENA_OUTP */
  995. #define WM8904_LINEOUTR_ENA_OUTP_SHIFT 2 /* LINEOUTR_ENA_OUTP */
  996. #define WM8904_LINEOUTR_ENA_OUTP_WIDTH 1 /* LINEOUTR_ENA_OUTP */
  997. #define WM8904_LINEOUTR_ENA_DLY 0x0002 /* LINEOUTR_ENA_DLY */
  998. #define WM8904_LINEOUTR_ENA_DLY_MASK 0x0002 /* LINEOUTR_ENA_DLY */
  999. #define WM8904_LINEOUTR_ENA_DLY_SHIFT 1 /* LINEOUTR_ENA_DLY */
  1000. #define WM8904_LINEOUTR_ENA_DLY_WIDTH 1 /* LINEOUTR_ENA_DLY */
  1001. #define WM8904_LINEOUTR_ENA 0x0001 /* LINEOUTR_ENA */
  1002. #define WM8904_LINEOUTR_ENA_MASK 0x0001 /* LINEOUTR_ENA */
  1003. #define WM8904_LINEOUTR_ENA_SHIFT 0 /* LINEOUTR_ENA */
  1004. #define WM8904_LINEOUTR_ENA_WIDTH 1 /* LINEOUTR_ENA */
  1005. /*
  1006. * R98 (0x62) - Charge Pump 0
  1007. */
  1008. #define WM8904_CP_ENA 0x0001 /* CP_ENA */
  1009. #define WM8904_CP_ENA_MASK 0x0001 /* CP_ENA */
  1010. #define WM8904_CP_ENA_SHIFT 0 /* CP_ENA */
  1011. #define WM8904_CP_ENA_WIDTH 1 /* CP_ENA */
  1012. /*
  1013. * R104 (0x68) - Class W 0
  1014. */
  1015. #define WM8904_CP_DYN_PWR 0x0001 /* CP_DYN_PWR */
  1016. #define WM8904_CP_DYN_PWR_MASK 0x0001 /* CP_DYN_PWR */
  1017. #define WM8904_CP_DYN_PWR_SHIFT 0 /* CP_DYN_PWR */
  1018. #define WM8904_CP_DYN_PWR_WIDTH 1 /* CP_DYN_PWR */
  1019. /*
  1020. * R108 (0x6C) - Write Sequencer 0
  1021. */
  1022. #define WM8904_WSEQ_ENA 0x0100 /* WSEQ_ENA */
  1023. #define WM8904_WSEQ_ENA_MASK 0x0100 /* WSEQ_ENA */
  1024. #define WM8904_WSEQ_ENA_SHIFT 8 /* WSEQ_ENA */
  1025. #define WM8904_WSEQ_ENA_WIDTH 1 /* WSEQ_ENA */
  1026. #define WM8904_WSEQ_WRITE_INDEX_MASK 0x001F /* WSEQ_WRITE_INDEX - [4:0] */
  1027. #define WM8904_WSEQ_WRITE_INDEX_SHIFT 0 /* WSEQ_WRITE_INDEX - [4:0] */
  1028. #define WM8904_WSEQ_WRITE_INDEX_WIDTH 5 /* WSEQ_WRITE_INDEX - [4:0] */
  1029. /*
  1030. * R109 (0x6D) - Write Sequencer 1
  1031. */
  1032. #define WM8904_WSEQ_DATA_WIDTH_MASK 0x7000 /* WSEQ_DATA_WIDTH - [14:12] */
  1033. #define WM8904_WSEQ_DATA_WIDTH_SHIFT 12 /* WSEQ_DATA_WIDTH - [14:12] */
  1034. #define WM8904_WSEQ_DATA_WIDTH_WIDTH 3 /* WSEQ_DATA_WIDTH - [14:12] */
  1035. #define WM8904_WSEQ_DATA_START_MASK 0x0F00 /* WSEQ_DATA_START - [11:8] */
  1036. #define WM8904_WSEQ_DATA_START_SHIFT 8 /* WSEQ_DATA_START - [11:8] */
  1037. #define WM8904_WSEQ_DATA_START_WIDTH 4 /* WSEQ_DATA_START - [11:8] */
  1038. #define WM8904_WSEQ_ADDR_MASK 0x00FF /* WSEQ_ADDR - [7:0] */
  1039. #define WM8904_WSEQ_ADDR_SHIFT 0 /* WSEQ_ADDR - [7:0] */
  1040. #define WM8904_WSEQ_ADDR_WIDTH 8 /* WSEQ_ADDR - [7:0] */
  1041. /*
  1042. * R110 (0x6E) - Write Sequencer 2
  1043. */
  1044. #define WM8904_WSEQ_EOS 0x4000 /* WSEQ_EOS */
  1045. #define WM8904_WSEQ_EOS_MASK 0x4000 /* WSEQ_EOS */
  1046. #define WM8904_WSEQ_EOS_SHIFT 14 /* WSEQ_EOS */
  1047. #define WM8904_WSEQ_EOS_WIDTH 1 /* WSEQ_EOS */
  1048. #define WM8904_WSEQ_DELAY_MASK 0x0F00 /* WSEQ_DELAY - [11:8] */
  1049. #define WM8904_WSEQ_DELAY_SHIFT 8 /* WSEQ_DELAY - [11:8] */
  1050. #define WM8904_WSEQ_DELAY_WIDTH 4 /* WSEQ_DELAY - [11:8] */
  1051. #define WM8904_WSEQ_DATA_MASK 0x00FF /* WSEQ_DATA - [7:0] */
  1052. #define WM8904_WSEQ_DATA_SHIFT 0 /* WSEQ_DATA - [7:0] */
  1053. #define WM8904_WSEQ_DATA_WIDTH 8 /* WSEQ_DATA - [7:0] */
  1054. /*
  1055. * R111 (0x6F) - Write Sequencer 3
  1056. */
  1057. #define WM8904_WSEQ_ABORT 0x0200 /* WSEQ_ABORT */
  1058. #define WM8904_WSEQ_ABORT_MASK 0x0200 /* WSEQ_ABORT */
  1059. #define WM8904_WSEQ_ABORT_SHIFT 9 /* WSEQ_ABORT */
  1060. #define WM8904_WSEQ_ABORT_WIDTH 1 /* WSEQ_ABORT */
  1061. #define WM8904_WSEQ_START 0x0100 /* WSEQ_START */
  1062. #define WM8904_WSEQ_START_MASK 0x0100 /* WSEQ_START */
  1063. #define WM8904_WSEQ_START_SHIFT 8 /* WSEQ_START */
  1064. #define WM8904_WSEQ_START_WIDTH 1 /* WSEQ_START */
  1065. #define WM8904_WSEQ_START_INDEX_MASK 0x003F /* WSEQ_START_INDEX - [5:0] */
  1066. #define WM8904_WSEQ_START_INDEX_SHIFT 0 /* WSEQ_START_INDEX - [5:0] */
  1067. #define WM8904_WSEQ_START_INDEX_WIDTH 6 /* WSEQ_START_INDEX - [5:0] */
  1068. /*
  1069. * R112 (0x70) - Write Sequencer 4
  1070. */
  1071. #define WM8904_WSEQ_CURRENT_INDEX_MASK 0x03F0 /* WSEQ_CURRENT_INDEX - [9:4] */
  1072. #define WM8904_WSEQ_CURRENT_INDEX_SHIFT 4 /* WSEQ_CURRENT_INDEX - [9:4] */
  1073. #define WM8904_WSEQ_CURRENT_INDEX_WIDTH 6 /* WSEQ_CURRENT_INDEX - [9:4] */
  1074. #define WM8904_WSEQ_BUSY 0x0001 /* WSEQ_BUSY */
  1075. #define WM8904_WSEQ_BUSY_MASK 0x0001 /* WSEQ_BUSY */
  1076. #define WM8904_WSEQ_BUSY_SHIFT 0 /* WSEQ_BUSY */
  1077. #define WM8904_WSEQ_BUSY_WIDTH 1 /* WSEQ_BUSY */
  1078. /*
  1079. * R116 (0x74) - FLL Control 1
  1080. */
  1081. #define WM8904_FLL_FRACN_ENA 0x0004 /* FLL_FRACN_ENA */
  1082. #define WM8904_FLL_FRACN_ENA_MASK 0x0004 /* FLL_FRACN_ENA */
  1083. #define WM8904_FLL_FRACN_ENA_SHIFT 2 /* FLL_FRACN_ENA */
  1084. #define WM8904_FLL_FRACN_ENA_WIDTH 1 /* FLL_FRACN_ENA */
  1085. #define WM8904_FLL_OSC_ENA 0x0002 /* FLL_OSC_ENA */
  1086. #define WM8904_FLL_OSC_ENA_MASK 0x0002 /* FLL_OSC_ENA */
  1087. #define WM8904_FLL_OSC_ENA_SHIFT 1 /* FLL_OSC_ENA */
  1088. #define WM8904_FLL_OSC_ENA_WIDTH 1 /* FLL_OSC_ENA */
  1089. #define WM8904_FLL_ENA 0x0001 /* FLL_ENA */
  1090. #define WM8904_FLL_ENA_MASK 0x0001 /* FLL_ENA */
  1091. #define WM8904_FLL_ENA_SHIFT 0 /* FLL_ENA */
  1092. #define WM8904_FLL_ENA_WIDTH 1 /* FLL_ENA */
  1093. /*
  1094. * R117 (0x75) - FLL Control 2
  1095. */
  1096. #define WM8904_FLL_OUTDIV_MASK 0x3F00 /* FLL_OUTDIV - [13:8] */
  1097. #define WM8904_FLL_OUTDIV_SHIFT 8 /* FLL_OUTDIV - [13:8] */
  1098. #define WM8904_FLL_OUTDIV_WIDTH 6 /* FLL_OUTDIV - [13:8] */
  1099. #define WM8904_FLL_CTRL_RATE_MASK 0x0070 /* FLL_CTRL_RATE - [6:4] */
  1100. #define WM8904_FLL_CTRL_RATE_SHIFT 4 /* FLL_CTRL_RATE - [6:4] */
  1101. #define WM8904_FLL_CTRL_RATE_WIDTH 3 /* FLL_CTRL_RATE - [6:4] */
  1102. #define WM8904_FLL_FRATIO_MASK 0x0007 /* FLL_FRATIO - [2:0] */
  1103. #define WM8904_FLL_FRATIO_SHIFT 0 /* FLL_FRATIO - [2:0] */
  1104. #define WM8904_FLL_FRATIO_WIDTH 3 /* FLL_FRATIO - [2:0] */
  1105. /*
  1106. * R118 (0x76) - FLL Control 3
  1107. */
  1108. #define WM8904_FLL_K_MASK 0xFFFF /* FLL_K - [15:0] */
  1109. #define WM8904_FLL_K_SHIFT 0 /* FLL_K - [15:0] */
  1110. #define WM8904_FLL_K_WIDTH 16 /* FLL_K - [15:0] */
  1111. /*
  1112. * R119 (0x77) - FLL Control 4
  1113. */
  1114. #define WM8904_FLL_N_MASK 0x7FE0 /* FLL_N - [14:5] */
  1115. #define WM8904_FLL_N_SHIFT 5 /* FLL_N - [14:5] */
  1116. #define WM8904_FLL_N_WIDTH 10 /* FLL_N - [14:5] */
  1117. #define WM8904_FLL_GAIN_MASK 0x000F /* FLL_GAIN - [3:0] */
  1118. #define WM8904_FLL_GAIN_SHIFT 0 /* FLL_GAIN - [3:0] */
  1119. #define WM8904_FLL_GAIN_WIDTH 4 /* FLL_GAIN - [3:0] */
  1120. /*
  1121. * R120 (0x78) - FLL Control 5
  1122. */
  1123. #define WM8904_FLL_CLK_REF_DIV_MASK 0x0018 /* FLL_CLK_REF_DIV - [4:3] */
  1124. #define WM8904_FLL_CLK_REF_DIV_SHIFT 3 /* FLL_CLK_REF_DIV - [4:3] */
  1125. #define WM8904_FLL_CLK_REF_DIV_WIDTH 2 /* FLL_CLK_REF_DIV - [4:3] */
  1126. #define WM8904_FLL_CLK_REF_SRC_MASK 0x0003 /* FLL_CLK_REF_SRC - [1:0] */
  1127. #define WM8904_FLL_CLK_REF_SRC_SHIFT 0 /* FLL_CLK_REF_SRC - [1:0] */
  1128. #define WM8904_FLL_CLK_REF_SRC_WIDTH 2 /* FLL_CLK_REF_SRC - [1:0] */
  1129. /*
  1130. * R121 (0x79) - GPIO Control 1
  1131. */
  1132. #define WM8904_GPIO1_PU 0x0020 /* GPIO1_PU */
  1133. #define WM8904_GPIO1_PU_MASK 0x0020 /* GPIO1_PU */
  1134. #define WM8904_GPIO1_PU_SHIFT 5 /* GPIO1_PU */
  1135. #define WM8904_GPIO1_PU_WIDTH 1 /* GPIO1_PU */
  1136. #define WM8904_GPIO1_PD 0x0010 /* GPIO1_PD */
  1137. #define WM8904_GPIO1_PD_MASK 0x0010 /* GPIO1_PD */
  1138. #define WM8904_GPIO1_PD_SHIFT 4 /* GPIO1_PD */
  1139. #define WM8904_GPIO1_PD_WIDTH 1 /* GPIO1_PD */
  1140. #define WM8904_GPIO1_SEL_MASK 0x000F /* GPIO1_SEL - [3:0] */
  1141. #define WM8904_GPIO1_SEL_SHIFT 0 /* GPIO1_SEL - [3:0] */
  1142. #define WM8904_GPIO1_SEL_WIDTH 4 /* GPIO1_SEL - [3:0] */
  1143. /*
  1144. * R122 (0x7A) - GPIO Control 2
  1145. */
  1146. #define WM8904_GPIO2_PU 0x0020 /* GPIO2_PU */
  1147. #define WM8904_GPIO2_PU_MASK 0x0020 /* GPIO2_PU */
  1148. #define WM8904_GPIO2_PU_SHIFT 5 /* GPIO2_PU */
  1149. #define WM8904_GPIO2_PU_WIDTH 1 /* GPIO2_PU */
  1150. #define WM8904_GPIO2_PD 0x0010 /* GPIO2_PD */
  1151. #define WM8904_GPIO2_PD_MASK 0x0010 /* GPIO2_PD */
  1152. #define WM8904_GPIO2_PD_SHIFT 4 /* GPIO2_PD */
  1153. #define WM8904_GPIO2_PD_WIDTH 1 /* GPIO2_PD */
  1154. #define WM8904_GPIO2_SEL_MASK 0x000F /* GPIO2_SEL - [3:0] */
  1155. #define WM8904_GPIO2_SEL_SHIFT 0 /* GPIO2_SEL - [3:0] */
  1156. #define WM8904_GPIO2_SEL_WIDTH 4 /* GPIO2_SEL - [3:0] */
  1157. /*
  1158. * R123 (0x7B) - GPIO Control 3
  1159. */
  1160. #define WM8904_GPIO3_PU 0x0020 /* GPIO3_PU */
  1161. #define WM8904_GPIO3_PU_MASK 0x0020 /* GPIO3_PU */
  1162. #define WM8904_GPIO3_PU_SHIFT 5 /* GPIO3_PU */
  1163. #define WM8904_GPIO3_PU_WIDTH 1 /* GPIO3_PU */
  1164. #define WM8904_GPIO3_PD 0x0010 /* GPIO3_PD */
  1165. #define WM8904_GPIO3_PD_MASK 0x0010 /* GPIO3_PD */
  1166. #define WM8904_GPIO3_PD_SHIFT 4 /* GPIO3_PD */
  1167. #define WM8904_GPIO3_PD_WIDTH 1 /* GPIO3_PD */
  1168. #define WM8904_GPIO3_SEL_MASK 0x000F /* GPIO3_SEL - [3:0] */
  1169. #define WM8904_GPIO3_SEL_SHIFT 0 /* GPIO3_SEL - [3:0] */
  1170. #define WM8904_GPIO3_SEL_WIDTH 4 /* GPIO3_SEL - [3:0] */
  1171. /*
  1172. * R124 (0x7C) - GPIO Control 4
  1173. */
  1174. #define WM8904_GPI7_ENA 0x0200 /* GPI7_ENA */
  1175. #define WM8904_GPI7_ENA_MASK 0x0200 /* GPI7_ENA */
  1176. #define WM8904_GPI7_ENA_SHIFT 9 /* GPI7_ENA */
  1177. #define WM8904_GPI7_ENA_WIDTH 1 /* GPI7_ENA */
  1178. #define WM8904_GPI8_ENA 0x0100 /* GPI8_ENA */
  1179. #define WM8904_GPI8_ENA_MASK 0x0100 /* GPI8_ENA */
  1180. #define WM8904_GPI8_ENA_SHIFT 8 /* GPI8_ENA */
  1181. #define WM8904_GPI8_ENA_WIDTH 1 /* GPI8_ENA */
  1182. #define WM8904_GPIO_BCLK_MODE_ENA 0x0080 /* GPIO_BCLK_MODE_ENA */
  1183. #define WM8904_GPIO_BCLK_MODE_ENA_MASK 0x0080 /* GPIO_BCLK_MODE_ENA */
  1184. #define WM8904_GPIO_BCLK_MODE_ENA_SHIFT 7 /* GPIO_BCLK_MODE_ENA */
  1185. #define WM8904_GPIO_BCLK_MODE_ENA_WIDTH 1 /* GPIO_BCLK_MODE_ENA */
  1186. #define WM8904_GPIO_BCLK_SEL_MASK 0x000F /* GPIO_BCLK_SEL - [3:0] */
  1187. #define WM8904_GPIO_BCLK_SEL_SHIFT 0 /* GPIO_BCLK_SEL - [3:0] */
  1188. #define WM8904_GPIO_BCLK_SEL_WIDTH 4 /* GPIO_BCLK_SEL - [3:0] */
  1189. /*
  1190. * R126 (0x7E) - Digital Pulls
  1191. */
  1192. #define WM8904_MCLK_PU 0x0080 /* MCLK_PU */
  1193. #define WM8904_MCLK_PU_MASK 0x0080 /* MCLK_PU */
  1194. #define WM8904_MCLK_PU_SHIFT 7 /* MCLK_PU */
  1195. #define WM8904_MCLK_PU_WIDTH 1 /* MCLK_PU */
  1196. #define WM8904_MCLK_PD 0x0040 /* MCLK_PD */
  1197. #define WM8904_MCLK_PD_MASK 0x0040 /* MCLK_PD */
  1198. #define WM8904_MCLK_PD_SHIFT 6 /* MCLK_PD */
  1199. #define WM8904_MCLK_PD_WIDTH 1 /* MCLK_PD */
  1200. #define WM8904_DACDAT_PU 0x0020 /* DACDAT_PU */
  1201. #define WM8904_DACDAT_PU_MASK 0x0020 /* DACDAT_PU */
  1202. #define WM8904_DACDAT_PU_SHIFT 5 /* DACDAT_PU */
  1203. #define WM8904_DACDAT_PU_WIDTH 1 /* DACDAT_PU */
  1204. #define WM8904_DACDAT_PD 0x0010 /* DACDAT_PD */
  1205. #define WM8904_DACDAT_PD_MASK 0x0010 /* DACDAT_PD */
  1206. #define WM8904_DACDAT_PD_SHIFT 4 /* DACDAT_PD */
  1207. #define WM8904_DACDAT_PD_WIDTH 1 /* DACDAT_PD */
  1208. #define WM8904_LRCLK_PU 0x0008 /* LRCLK_PU */
  1209. #define WM8904_LRCLK_PU_MASK 0x0008 /* LRCLK_PU */
  1210. #define WM8904_LRCLK_PU_SHIFT 3 /* LRCLK_PU */
  1211. #define WM8904_LRCLK_PU_WIDTH 1 /* LRCLK_PU */
  1212. #define WM8904_LRCLK_PD 0x0004 /* LRCLK_PD */
  1213. #define WM8904_LRCLK_PD_MASK 0x0004 /* LRCLK_PD */
  1214. #define WM8904_LRCLK_PD_SHIFT 2 /* LRCLK_PD */
  1215. #define WM8904_LRCLK_PD_WIDTH 1 /* LRCLK_PD */
  1216. #define WM8904_BCLK_PU 0x0002 /* BCLK_PU */
  1217. #define WM8904_BCLK_PU_MASK 0x0002 /* BCLK_PU */
  1218. #define WM8904_BCLK_PU_SHIFT 1 /* BCLK_PU */
  1219. #define WM8904_BCLK_PU_WIDTH 1 /* BCLK_PU */
  1220. #define WM8904_BCLK_PD 0x0001 /* BCLK_PD */
  1221. #define WM8904_BCLK_PD_MASK 0x0001 /* BCLK_PD */
  1222. #define WM8904_BCLK_PD_SHIFT 0 /* BCLK_PD */
  1223. #define WM8904_BCLK_PD_WIDTH 1 /* BCLK_PD */
  1224. /*
  1225. * R127 (0x7F) - Interrupt Status
  1226. */
  1227. #define WM8904_IRQ 0x0400 /* IRQ */
  1228. #define WM8904_IRQ_MASK 0x0400 /* IRQ */
  1229. #define WM8904_IRQ_SHIFT 10 /* IRQ */
  1230. #define WM8904_IRQ_WIDTH 1 /* IRQ */
  1231. #define WM8904_GPIO_BCLK_EINT 0x0200 /* GPIO_BCLK_EINT */
  1232. #define WM8904_GPIO_BCLK_EINT_MASK 0x0200 /* GPIO_BCLK_EINT */
  1233. #define WM8904_GPIO_BCLK_EINT_SHIFT 9 /* GPIO_BCLK_EINT */
  1234. #define WM8904_GPIO_BCLK_EINT_WIDTH 1 /* GPIO_BCLK_EINT */
  1235. #define WM8904_WSEQ_EINT 0x0100 /* WSEQ_EINT */
  1236. #define WM8904_WSEQ_EINT_MASK 0x0100 /* WSEQ_EINT */
  1237. #define WM8904_WSEQ_EINT_SHIFT 8 /* WSEQ_EINT */
  1238. #define WM8904_WSEQ_EINT_WIDTH 1 /* WSEQ_EINT */
  1239. #define WM8904_GPIO3_EINT 0x0080 /* GPIO3_EINT */
  1240. #define WM8904_GPIO3_EINT_MASK 0x0080 /* GPIO3_EINT */
  1241. #define WM8904_GPIO3_EINT_SHIFT 7 /* GPIO3_EINT */
  1242. #define WM8904_GPIO3_EINT_WIDTH 1 /* GPIO3_EINT */
  1243. #define WM8904_GPIO2_EINT 0x0040 /* GPIO2_EINT */
  1244. #define WM8904_GPIO2_EINT_MASK 0x0040 /* GPIO2_EINT */
  1245. #define WM8904_GPIO2_EINT_SHIFT 6 /* GPIO2_EINT */
  1246. #define WM8904_GPIO2_EINT_WIDTH 1 /* GPIO2_EINT */
  1247. #define WM8904_GPIO1_EINT 0x0020 /* GPIO1_EINT */
  1248. #define WM8904_GPIO1_EINT_MASK 0x0020 /* GPIO1_EINT */
  1249. #define WM8904_GPIO1_EINT_SHIFT 5 /* GPIO1_EINT */
  1250. #define WM8904_GPIO1_EINT_WIDTH 1 /* GPIO1_EINT */
  1251. #define WM8904_GPI8_EINT 0x0010 /* GPI8_EINT */
  1252. #define WM8904_GPI8_EINT_MASK 0x0010 /* GPI8_EINT */
  1253. #define WM8904_GPI8_EINT_SHIFT 4 /* GPI8_EINT */
  1254. #define WM8904_GPI8_EINT_WIDTH 1 /* GPI8_EINT */
  1255. #define WM8904_GPI7_EINT 0x0008 /* GPI7_EINT */
  1256. #define WM8904_GPI7_EINT_MASK 0x0008 /* GPI7_EINT */
  1257. #define WM8904_GPI7_EINT_SHIFT 3 /* GPI7_EINT */
  1258. #define WM8904_GPI7_EINT_WIDTH 1 /* GPI7_EINT */
  1259. #define WM8904_FLL_LOCK_EINT 0x0004 /* FLL_LOCK_EINT */
  1260. #define WM8904_FLL_LOCK_EINT_MASK 0x0004 /* FLL_LOCK_EINT */
  1261. #define WM8904_FLL_LOCK_EINT_SHIFT 2 /* FLL_LOCK_EINT */
  1262. #define WM8904_FLL_LOCK_EINT_WIDTH 1 /* FLL_LOCK_EINT */
  1263. #define WM8904_MIC_SHRT_EINT 0x0002 /* MIC_SHRT_EINT */
  1264. #define WM8904_MIC_SHRT_EINT_MASK 0x0002 /* MIC_SHRT_EINT */
  1265. #define WM8904_MIC_SHRT_EINT_SHIFT 1 /* MIC_SHRT_EINT */
  1266. #define WM8904_MIC_SHRT_EINT_WIDTH 1 /* MIC_SHRT_EINT */
  1267. #define WM8904_MIC_DET_EINT 0x0001 /* MIC_DET_EINT */
  1268. #define WM8904_MIC_DET_EINT_MASK 0x0001 /* MIC_DET_EINT */
  1269. #define WM8904_MIC_DET_EINT_SHIFT 0 /* MIC_DET_EINT */
  1270. #define WM8904_MIC_DET_EINT_WIDTH 1 /* MIC_DET_EINT */
  1271. /*
  1272. * R128 (0x80) - Interrupt Status Mask
  1273. */
  1274. #define WM8904_IM_GPIO_BCLK_EINT 0x0200 /* IM_GPIO_BCLK_EINT */
  1275. #define WM8904_IM_GPIO_BCLK_EINT_MASK 0x0200 /* IM_GPIO_BCLK_EINT */
  1276. #define WM8904_IM_GPIO_BCLK_EINT_SHIFT 9 /* IM_GPIO_BCLK_EINT */
  1277. #define WM8904_IM_GPIO_BCLK_EINT_WIDTH 1 /* IM_GPIO_BCLK_EINT */
  1278. #define WM8904_IM_WSEQ_EINT 0x0100 /* IM_WSEQ_EINT */
  1279. #define WM8904_IM_WSEQ_EINT_MASK 0x0100 /* IM_WSEQ_EINT */
  1280. #define WM8904_IM_WSEQ_EINT_SHIFT 8 /* IM_WSEQ_EINT */
  1281. #define WM8904_IM_WSEQ_EINT_WIDTH 1 /* IM_WSEQ_EINT */
  1282. #define WM8904_IM_GPIO3_EINT 0x0080 /* IM_GPIO3_EINT */
  1283. #define WM8904_IM_GPIO3_EINT_MASK 0x0080 /* IM_GPIO3_EINT */
  1284. #define WM8904_IM_GPIO3_EINT_SHIFT 7 /* IM_GPIO3_EINT */
  1285. #define WM8904_IM_GPIO3_EINT_WIDTH 1 /* IM_GPIO3_EINT */
  1286. #define WM8904_IM_GPIO2_EINT 0x0040 /* IM_GPIO2_EINT */
  1287. #define WM8904_IM_GPIO2_EINT_MASK 0x0040 /* IM_GPIO2_EINT */
  1288. #define WM8904_IM_GPIO2_EINT_SHIFT 6 /* IM_GPIO2_EINT */
  1289. #define WM8904_IM_GPIO2_EINT_WIDTH 1 /* IM_GPIO2_EINT */
  1290. #define WM8904_IM_GPIO1_EINT 0x0020 /* IM_GPIO1_EINT */
  1291. #define WM8904_IM_GPIO1_EINT_MASK 0x0020 /* IM_GPIO1_EINT */
  1292. #define WM8904_IM_GPIO1_EINT_SHIFT 5 /* IM_GPIO1_EINT */
  1293. #define WM8904_IM_GPIO1_EINT_WIDTH 1 /* IM_GPIO1_EINT */
  1294. #define WM8904_IM_GPI8_EINT 0x0010 /* IM_GPI8_EINT */
  1295. #define WM8904_IM_GPI8_EINT_MASK 0x0010 /* IM_GPI8_EINT */
  1296. #define WM8904_IM_GPI8_EINT_SHIFT 4 /* IM_GPI8_EINT */
  1297. #define WM8904_IM_GPI8_EINT_WIDTH 1 /* IM_GPI8_EINT */
  1298. #define WM8904_IM_GPI7_EINT 0x0008 /* IM_GPI7_EINT */
  1299. #define WM8904_IM_GPI7_EINT_MASK 0x0008 /* IM_GPI7_EINT */
  1300. #define WM8904_IM_GPI7_EINT_SHIFT 3 /* IM_GPI7_EINT */
  1301. #define WM8904_IM_GPI7_EINT_WIDTH 1 /* IM_GPI7_EINT */
  1302. #define WM8904_IM_FLL_LOCK_EINT 0x0004 /* IM_FLL_LOCK_EINT */
  1303. #define WM8904_IM_FLL_LOCK_EINT_MASK 0x0004 /* IM_FLL_LOCK_EINT */
  1304. #define WM8904_IM_FLL_LOCK_EINT_SHIFT 2 /* IM_FLL_LOCK_EINT */
  1305. #define WM8904_IM_FLL_LOCK_EINT_WIDTH 1 /* IM_FLL_LOCK_EINT */
  1306. #define WM8904_IM_MIC_SHRT_EINT 0x0002 /* IM_MIC_SHRT_EINT */
  1307. #define WM8904_IM_MIC_SHRT_EINT_MASK 0x0002 /* IM_MIC_SHRT_EINT */
  1308. #define WM8904_IM_MIC_SHRT_EINT_SHIFT 1 /* IM_MIC_SHRT_EINT */
  1309. #define WM8904_IM_MIC_SHRT_EINT_WIDTH 1 /* IM_MIC_SHRT_EINT */
  1310. #define WM8904_IM_MIC_DET_EINT 0x0001 /* IM_MIC_DET_EINT */
  1311. #define WM8904_IM_MIC_DET_EINT_MASK 0x0001 /* IM_MIC_DET_EINT */
  1312. #define WM8904_IM_MIC_DET_EINT_SHIFT 0 /* IM_MIC_DET_EINT */
  1313. #define WM8904_IM_MIC_DET_EINT_WIDTH 1 /* IM_MIC_DET_EINT */
  1314. /*
  1315. * R129 (0x81) - Interrupt Polarity
  1316. */
  1317. #define WM8904_GPIO_BCLK_EINT_POL 0x0200 /* GPIO_BCLK_EINT_POL */
  1318. #define WM8904_GPIO_BCLK_EINT_POL_MASK 0x0200 /* GPIO_BCLK_EINT_POL */
  1319. #define WM8904_GPIO_BCLK_EINT_POL_SHIFT 9 /* GPIO_BCLK_EINT_POL */
  1320. #define WM8904_GPIO_BCLK_EINT_POL_WIDTH 1 /* GPIO_BCLK_EINT_POL */
  1321. #define WM8904_WSEQ_EINT_POL 0x0100 /* WSEQ_EINT_POL */
  1322. #define WM8904_WSEQ_EINT_POL_MASK 0x0100 /* WSEQ_EINT_POL */
  1323. #define WM8904_WSEQ_EINT_POL_SHIFT 8 /* WSEQ_EINT_POL */
  1324. #define WM8904_WSEQ_EINT_POL_WIDTH 1 /* WSEQ_EINT_POL */
  1325. #define WM8904_GPIO3_EINT_POL 0x0080 /* GPIO3_EINT_POL */
  1326. #define WM8904_GPIO3_EINT_POL_MASK 0x0080 /* GPIO3_EINT_POL */
  1327. #define WM8904_GPIO3_EINT_POL_SHIFT 7 /* GPIO3_EINT_POL */
  1328. #define WM8904_GPIO3_EINT_POL_WIDTH 1 /* GPIO3_EINT_POL */
  1329. #define WM8904_GPIO2_EINT_POL 0x0040 /* GPIO2_EINT_POL */
  1330. #define WM8904_GPIO2_EINT_POL_MASK 0x0040 /* GPIO2_EINT_POL */
  1331. #define WM8904_GPIO2_EINT_POL_SHIFT 6 /* GPIO2_EINT_POL */
  1332. #define WM8904_GPIO2_EINT_POL_WIDTH 1 /* GPIO2_EINT_POL */
  1333. #define WM8904_GPIO1_EINT_POL 0x0020 /* GPIO1_EINT_POL */
  1334. #define WM8904_GPIO1_EINT_POL_MASK 0x0020 /* GPIO1_EINT_POL */
  1335. #define WM8904_GPIO1_EINT_POL_SHIFT 5 /* GPIO1_EINT_POL */
  1336. #define WM8904_GPIO1_EINT_POL_WIDTH 1 /* GPIO1_EINT_POL */
  1337. #define WM8904_GPI8_EINT_POL 0x0010 /* GPI8_EINT_POL */
  1338. #define WM8904_GPI8_EINT_POL_MASK 0x0010 /* GPI8_EINT_POL */
  1339. #define WM8904_GPI8_EINT_POL_SHIFT 4 /* GPI8_EINT_POL */
  1340. #define WM8904_GPI8_EINT_POL_WIDTH 1 /* GPI8_EINT_POL */
  1341. #define WM8904_GPI7_EINT_POL 0x0008 /* GPI7_EINT_POL */
  1342. #define WM8904_GPI7_EINT_POL_MASK 0x0008 /* GPI7_EINT_POL */
  1343. #define WM8904_GPI7_EINT_POL_SHIFT 3 /* GPI7_EINT_POL */
  1344. #define WM8904_GPI7_EINT_POL_WIDTH 1 /* GPI7_EINT_POL */
  1345. #define WM8904_FLL_LOCK_EINT_POL 0x0004 /* FLL_LOCK_EINT_POL */
  1346. #define WM8904_FLL_LOCK_EINT_POL_MASK 0x0004 /* FLL_LOCK_EINT_POL */
  1347. #define WM8904_FLL_LOCK_EINT_POL_SHIFT 2 /* FLL_LOCK_EINT_POL */
  1348. #define WM8904_FLL_LOCK_EINT_POL_WIDTH 1 /* FLL_LOCK_EINT_POL */
  1349. #define WM8904_MIC_SHRT_EINT_POL 0x0002 /* MIC_SHRT_EINT_POL */
  1350. #define WM8904_MIC_SHRT_EINT_POL_MASK 0x0002 /* MIC_SHRT_EINT_POL */
  1351. #define WM8904_MIC_SHRT_EINT_POL_SHIFT 1 /* MIC_SHRT_EINT_POL */
  1352. #define WM8904_MIC_SHRT_EINT_POL_WIDTH 1 /* MIC_SHRT_EINT_POL */
  1353. #define WM8904_MIC_DET_EINT_POL 0x0001 /* MIC_DET_EINT_POL */
  1354. #define WM8904_MIC_DET_EINT_POL_MASK 0x0001 /* MIC_DET_EINT_POL */
  1355. #define WM8904_MIC_DET_EINT_POL_SHIFT 0 /* MIC_DET_EINT_POL */
  1356. #define WM8904_MIC_DET_EINT_POL_WIDTH 1 /* MIC_DET_EINT_POL */
  1357. /*
  1358. * R130 (0x82) - Interrupt Debounce
  1359. */
  1360. #define WM8904_GPIO_BCLK_EINT_DB 0x0200 /* GPIO_BCLK_EINT_DB */
  1361. #define WM8904_GPIO_BCLK_EINT_DB_MASK 0x0200 /* GPIO_BCLK_EINT_DB */
  1362. #define WM8904_GPIO_BCLK_EINT_DB_SHIFT 9 /* GPIO_BCLK_EINT_DB */
  1363. #define WM8904_GPIO_BCLK_EINT_DB_WIDTH 1 /* GPIO_BCLK_EINT_DB */
  1364. #define WM8904_WSEQ_EINT_DB 0x0100 /* WSEQ_EINT_DB */
  1365. #define WM8904_WSEQ_EINT_DB_MASK 0x0100 /* WSEQ_EINT_DB */
  1366. #define WM8904_WSEQ_EINT_DB_SHIFT 8 /* WSEQ_EINT_DB */
  1367. #define WM8904_WSEQ_EINT_DB_WIDTH 1 /* WSEQ_EINT_DB */
  1368. #define WM8904_GPIO3_EINT_DB 0x0080 /* GPIO3_EINT_DB */
  1369. #define WM8904_GPIO3_EINT_DB_MASK 0x0080 /* GPIO3_EINT_DB */
  1370. #define WM8904_GPIO3_EINT_DB_SHIFT 7 /* GPIO3_EINT_DB */
  1371. #define WM8904_GPIO3_EINT_DB_WIDTH 1 /* GPIO3_EINT_DB */
  1372. #define WM8904_GPIO2_EINT_DB 0x0040 /* GPIO2_EINT_DB */
  1373. #define WM8904_GPIO2_EINT_DB_MASK 0x0040 /* GPIO2_EINT_DB */
  1374. #define WM8904_GPIO2_EINT_DB_SHIFT 6 /* GPIO2_EINT_DB */
  1375. #define WM8904_GPIO2_EINT_DB_WIDTH 1 /* GPIO2_EINT_DB */
  1376. #define WM8904_GPIO1_EINT_DB 0x0020 /* GPIO1_EINT_DB */
  1377. #define WM8904_GPIO1_EINT_DB_MASK 0x0020 /* GPIO1_EINT_DB */
  1378. #define WM8904_GPIO1_EINT_DB_SHIFT 5 /* GPIO1_EINT_DB */
  1379. #define WM8904_GPIO1_EINT_DB_WIDTH 1 /* GPIO1_EINT_DB */
  1380. #define WM8904_GPI8_EINT_DB 0x0010 /* GPI8_EINT_DB */
  1381. #define WM8904_GPI8_EINT_DB_MASK 0x0010 /* GPI8_EINT_DB */
  1382. #define WM8904_GPI8_EINT_DB_SHIFT 4 /* GPI8_EINT_DB */
  1383. #define WM8904_GPI8_EINT_DB_WIDTH 1 /* GPI8_EINT_DB */
  1384. #define WM8904_GPI7_EINT_DB 0x0008 /* GPI7_EINT_DB */
  1385. #define WM8904_GPI7_EINT_DB_MASK 0x0008 /* GPI7_EINT_DB */
  1386. #define WM8904_GPI7_EINT_DB_SHIFT 3 /* GPI7_EINT_DB */
  1387. #define WM8904_GPI7_EINT_DB_WIDTH 1 /* GPI7_EINT_DB */
  1388. #define WM8904_FLL_LOCK_EINT_DB 0x0004 /* FLL_LOCK_EINT_DB */
  1389. #define WM8904_FLL_LOCK_EINT_DB_MASK 0x0004 /* FLL_LOCK_EINT_DB */
  1390. #define WM8904_FLL_LOCK_EINT_DB_SHIFT 2 /* FLL_LOCK_EINT_DB */
  1391. #define WM8904_FLL_LOCK_EINT_DB_WIDTH 1 /* FLL_LOCK_EINT_DB */
  1392. #define WM8904_MIC_SHRT_EINT_DB 0x0002 /* MIC_SHRT_EINT_DB */
  1393. #define WM8904_MIC_SHRT_EINT_DB_MASK 0x0002 /* MIC_SHRT_EINT_DB */
  1394. #define WM8904_MIC_SHRT_EINT_DB_SHIFT 1 /* MIC_SHRT_EINT_DB */
  1395. #define WM8904_MIC_SHRT_EINT_DB_WIDTH 1 /* MIC_SHRT_EINT_DB */
  1396. #define WM8904_MIC_DET_EINT_DB 0x0001 /* MIC_DET_EINT_DB */
  1397. #define WM8904_MIC_DET_EINT_DB_MASK 0x0001 /* MIC_DET_EINT_DB */
  1398. #define WM8904_MIC_DET_EINT_DB_SHIFT 0 /* MIC_DET_EINT_DB */
  1399. #define WM8904_MIC_DET_EINT_DB_WIDTH 1 /* MIC_DET_EINT_DB */
  1400. /*
  1401. * R134 (0x86) - EQ1
  1402. */
  1403. #define WM8904_EQ_ENA 0x0001 /* EQ_ENA */
  1404. #define WM8904_EQ_ENA_MASK 0x0001 /* EQ_ENA */
  1405. #define WM8904_EQ_ENA_SHIFT 0 /* EQ_ENA */
  1406. #define WM8904_EQ_ENA_WIDTH 1 /* EQ_ENA */
  1407. /*
  1408. * R135 (0x87) - EQ2
  1409. */
  1410. #define WM8904_EQ_B1_GAIN_MASK 0x001F /* EQ_B1_GAIN - [4:0] */
  1411. #define WM8904_EQ_B1_GAIN_SHIFT 0 /* EQ_B1_GAIN - [4:0] */
  1412. #define WM8904_EQ_B1_GAIN_WIDTH 5 /* EQ_B1_GAIN - [4:0] */
  1413. /*
  1414. * R136 (0x88) - EQ3
  1415. */
  1416. #define WM8904_EQ_B2_GAIN_MASK 0x001F /* EQ_B2_GAIN - [4:0] */
  1417. #define WM8904_EQ_B2_GAIN_SHIFT 0 /* EQ_B2_GAIN - [4:0] */
  1418. #define WM8904_EQ_B2_GAIN_WIDTH 5 /* EQ_B2_GAIN - [4:0] */
  1419. /*
  1420. * R137 (0x89) - EQ4
  1421. */
  1422. #define WM8904_EQ_B3_GAIN_MASK 0x001F /* EQ_B3_GAIN - [4:0] */
  1423. #define WM8904_EQ_B3_GAIN_SHIFT 0 /* EQ_B3_GAIN - [4:0] */
  1424. #define WM8904_EQ_B3_GAIN_WIDTH 5 /* EQ_B3_GAIN - [4:0] */
  1425. /*
  1426. * R138 (0x8A) - EQ5
  1427. */
  1428. #define WM8904_EQ_B4_GAIN_MASK 0x001F /* EQ_B4_GAIN - [4:0] */
  1429. #define WM8904_EQ_B4_GAIN_SHIFT 0 /* EQ_B4_GAIN - [4:0] */
  1430. #define WM8904_EQ_B4_GAIN_WIDTH 5 /* EQ_B4_GAIN - [4:0] */
  1431. /*
  1432. * R139 (0x8B) - EQ6
  1433. */
  1434. #define WM8904_EQ_B5_GAIN_MASK 0x001F /* EQ_B5_GAIN - [4:0] */
  1435. #define WM8904_EQ_B5_GAIN_SHIFT 0 /* EQ_B5_GAIN - [4:0] */
  1436. #define WM8904_EQ_B5_GAIN_WIDTH 5 /* EQ_B5_GAIN - [4:0] */
  1437. /*
  1438. * R140 (0x8C) - EQ7
  1439. */
  1440. #define WM8904_EQ_B1_A_MASK 0xFFFF /* EQ_B1_A - [15:0] */
  1441. #define WM8904_EQ_B1_A_SHIFT 0 /* EQ_B1_A - [15:0] */
  1442. #define WM8904_EQ_B1_A_WIDTH 16 /* EQ_B1_A - [15:0] */
  1443. /*
  1444. * R141 (0x8D) - EQ8
  1445. */
  1446. #define WM8904_EQ_B1_B_MASK 0xFFFF /* EQ_B1_B - [15:0] */
  1447. #define WM8904_EQ_B1_B_SHIFT 0 /* EQ_B1_B - [15:0] */
  1448. #define WM8904_EQ_B1_B_WIDTH 16 /* EQ_B1_B - [15:0] */
  1449. /*
  1450. * R142 (0x8E) - EQ9
  1451. */
  1452. #define WM8904_EQ_B1_PG_MASK 0xFFFF /* EQ_B1_PG - [15:0] */
  1453. #define WM8904_EQ_B1_PG_SHIFT 0 /* EQ_B1_PG - [15:0] */
  1454. #define WM8904_EQ_B1_PG_WIDTH 16 /* EQ_B1_PG - [15:0] */
  1455. /*
  1456. * R143 (0x8F) - EQ10
  1457. */
  1458. #define WM8904_EQ_B2_A_MASK 0xFFFF /* EQ_B2_A - [15:0] */
  1459. #define WM8904_EQ_B2_A_SHIFT 0 /* EQ_B2_A - [15:0] */
  1460. #define WM8904_EQ_B2_A_WIDTH 16 /* EQ_B2_A - [15:0] */
  1461. /*
  1462. * R144 (0x90) - EQ11
  1463. */
  1464. #define WM8904_EQ_B2_B_MASK 0xFFFF /* EQ_B2_B - [15:0] */
  1465. #define WM8904_EQ_B2_B_SHIFT 0 /* EQ_B2_B - [15:0] */
  1466. #define WM8904_EQ_B2_B_WIDTH 16 /* EQ_B2_B - [15:0] */
  1467. /*
  1468. * R145 (0x91) - EQ12
  1469. */
  1470. #define WM8904_EQ_B2_C_MASK 0xFFFF /* EQ_B2_C - [15:0] */
  1471. #define WM8904_EQ_B2_C_SHIFT 0 /* EQ_B2_C - [15:0] */
  1472. #define WM8904_EQ_B2_C_WIDTH 16 /* EQ_B2_C - [15:0] */
  1473. /*
  1474. * R146 (0x92) - EQ13
  1475. */
  1476. #define WM8904_EQ_B2_PG_MASK 0xFFFF /* EQ_B2_PG - [15:0] */
  1477. #define WM8904_EQ_B2_PG_SHIFT 0 /* EQ_B2_PG - [15:0] */
  1478. #define WM8904_EQ_B2_PG_WIDTH 16 /* EQ_B2_PG - [15:0] */
  1479. /*
  1480. * R147 (0x93) - EQ14
  1481. */
  1482. #define WM8904_EQ_B3_A_MASK 0xFFFF /* EQ_B3_A - [15:0] */
  1483. #define WM8904_EQ_B3_A_SHIFT 0 /* EQ_B3_A - [15:0] */
  1484. #define WM8904_EQ_B3_A_WIDTH 16 /* EQ_B3_A - [15:0] */
  1485. /*
  1486. * R148 (0x94) - EQ15
  1487. */
  1488. #define WM8904_EQ_B3_B_MASK 0xFFFF /* EQ_B3_B - [15:0] */
  1489. #define WM8904_EQ_B3_B_SHIFT 0 /* EQ_B3_B - [15:0] */
  1490. #define WM8904_EQ_B3_B_WIDTH 16 /* EQ_B3_B - [15:0] */
  1491. /*
  1492. * R149 (0x95) - EQ16
  1493. */
  1494. #define WM8904_EQ_B3_C_MASK 0xFFFF /* EQ_B3_C - [15:0] */
  1495. #define WM8904_EQ_B3_C_SHIFT 0 /* EQ_B3_C - [15:0] */
  1496. #define WM8904_EQ_B3_C_WIDTH 16 /* EQ_B3_C - [15:0] */
  1497. /*
  1498. * R150 (0x96) - EQ17
  1499. */
  1500. #define WM8904_EQ_B3_PG_MASK 0xFFFF /* EQ_B3_PG - [15:0] */
  1501. #define WM8904_EQ_B3_PG_SHIFT 0 /* EQ_B3_PG - [15:0] */
  1502. #define WM8904_EQ_B3_PG_WIDTH 16 /* EQ_B3_PG - [15:0] */
  1503. /*
  1504. * R151 (0x97) - EQ18
  1505. */
  1506. #define WM8904_EQ_B4_A_MASK 0xFFFF /* EQ_B4_A - [15:0] */
  1507. #define WM8904_EQ_B4_A_SHIFT 0 /* EQ_B4_A - [15:0] */
  1508. #define WM8904_EQ_B4_A_WIDTH 16 /* EQ_B4_A - [15:0] */
  1509. /*
  1510. * R152 (0x98) - EQ19
  1511. */
  1512. #define WM8904_EQ_B4_B_MASK 0xFFFF /* EQ_B4_B - [15:0] */
  1513. #define WM8904_EQ_B4_B_SHIFT 0 /* EQ_B4_B - [15:0] */
  1514. #define WM8904_EQ_B4_B_WIDTH 16 /* EQ_B4_B - [15:0] */
  1515. /*
  1516. * R153 (0x99) - EQ20
  1517. */
  1518. #define WM8904_EQ_B4_C_MASK 0xFFFF /* EQ_B4_C - [15:0] */
  1519. #define WM8904_EQ_B4_C_SHIFT 0 /* EQ_B4_C - [15:0] */
  1520. #define WM8904_EQ_B4_C_WIDTH 16 /* EQ_B4_C - [15:0] */
  1521. /*
  1522. * R154 (0x9A) - EQ21
  1523. */
  1524. #define WM8904_EQ_B4_PG_MASK 0xFFFF /* EQ_B4_PG - [15:0] */
  1525. #define WM8904_EQ_B4_PG_SHIFT 0 /* EQ_B4_PG - [15:0] */
  1526. #define WM8904_EQ_B4_PG_WIDTH 16 /* EQ_B4_PG - [15:0] */
  1527. /*
  1528. * R155 (0x9B) - EQ22
  1529. */
  1530. #define WM8904_EQ_B5_A_MASK 0xFFFF /* EQ_B5_A - [15:0] */
  1531. #define WM8904_EQ_B5_A_SHIFT 0 /* EQ_B5_A - [15:0] */
  1532. #define WM8904_EQ_B5_A_WIDTH 16 /* EQ_B5_A - [15:0] */
  1533. /*
  1534. * R156 (0x9C) - EQ23
  1535. */
  1536. #define WM8904_EQ_B5_B_MASK 0xFFFF /* EQ_B5_B - [15:0] */
  1537. #define WM8904_EQ_B5_B_SHIFT 0 /* EQ_B5_B - [15:0] */
  1538. #define WM8904_EQ_B5_B_WIDTH 16 /* EQ_B5_B - [15:0] */
  1539. /*
  1540. * R157 (0x9D) - EQ24
  1541. */
  1542. #define WM8904_EQ_B5_PG_MASK 0xFFFF /* EQ_B5_PG - [15:0] */
  1543. #define WM8904_EQ_B5_PG_SHIFT 0 /* EQ_B5_PG - [15:0] */
  1544. #define WM8904_EQ_B5_PG_WIDTH 16 /* EQ_B5_PG - [15:0] */
  1545. /*
  1546. * R161 (0xA1) - Control Interface Test 1
  1547. */
  1548. #define WM8904_USER_KEY 0x0002 /* USER_KEY */
  1549. #define WM8904_USER_KEY_MASK 0x0002 /* USER_KEY */
  1550. #define WM8904_USER_KEY_SHIFT 1 /* USER_KEY */
  1551. #define WM8904_USER_KEY_WIDTH 1 /* USER_KEY */
  1552. /*
  1553. * R204 (0xCC) - Analogue Output Bias 0
  1554. */
  1555. #define WM8904_PGA_BIAS_MASK 0x0070 /* PGA_BIAS - [6:4] */
  1556. #define WM8904_PGA_BIAS_SHIFT 4 /* PGA_BIAS - [6:4] */
  1557. #define WM8904_PGA_BIAS_WIDTH 3 /* PGA_BIAS - [6:4] */
  1558. /*
  1559. * R247 (0xF7) - FLL NCO Test 0
  1560. */
  1561. #define WM8904_FLL_FRC_NCO 0x0001 /* FLL_FRC_NCO */
  1562. #define WM8904_FLL_FRC_NCO_MASK 0x0001 /* FLL_FRC_NCO */
  1563. #define WM8904_FLL_FRC_NCO_SHIFT 0 /* FLL_FRC_NCO */
  1564. #define WM8904_FLL_FRC_NCO_WIDTH 1 /* FLL_FRC_NCO */
  1565. /*
  1566. * R248 (0xF8) - FLL NCO Test 1
  1567. */
  1568. #define WM8904_FLL_FRC_NCO_VAL_MASK 0x003F /* FLL_FRC_NCO_VAL - [5:0] */
  1569. #define WM8904_FLL_FRC_NCO_VAL_SHIFT 0 /* FLL_FRC_NCO_VAL - [5:0] */
  1570. #define WM8904_FLL_FRC_NCO_VAL_WIDTH 6 /* FLL_FRC_NCO_VAL - [5:0] */
  1571. #endif