tlv320dac33.c 37 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423
  1. /*
  2. * ALSA SoC Texas Instruments TLV320DAC33 codec driver
  3. *
  4. * Author: Peter Ujfalusi <peter.ujfalusi@nokia.com>
  5. *
  6. * Copyright: (C) 2009 Nokia Corporation
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope that it will be useful, but
  13. * WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  15. * General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
  20. * 02110-1301 USA
  21. *
  22. */
  23. #include <linux/module.h>
  24. #include <linux/moduleparam.h>
  25. #include <linux/init.h>
  26. #include <linux/delay.h>
  27. #include <linux/pm.h>
  28. #include <linux/i2c.h>
  29. #include <linux/platform_device.h>
  30. #include <linux/interrupt.h>
  31. #include <linux/gpio.h>
  32. #include <linux/regulator/consumer.h>
  33. #include <linux/slab.h>
  34. #include <sound/core.h>
  35. #include <sound/pcm.h>
  36. #include <sound/pcm_params.h>
  37. #include <sound/soc.h>
  38. #include <sound/soc-dapm.h>
  39. #include <sound/initval.h>
  40. #include <sound/tlv.h>
  41. #include <sound/tlv320dac33-plat.h>
  42. #include "tlv320dac33.h"
  43. #define DAC33_BUFFER_SIZE_BYTES 24576 /* bytes, 12288 16 bit words,
  44. * 6144 stereo */
  45. #define DAC33_BUFFER_SIZE_SAMPLES 6144
  46. #define NSAMPLE_MAX 5700
  47. #define LATENCY_TIME_MS 20
  48. static struct snd_soc_codec *tlv320dac33_codec;
  49. enum dac33_state {
  50. DAC33_IDLE = 0,
  51. DAC33_PREFILL,
  52. DAC33_PLAYBACK,
  53. DAC33_FLUSH,
  54. };
  55. enum dac33_fifo_modes {
  56. DAC33_FIFO_BYPASS = 0,
  57. DAC33_FIFO_MODE1,
  58. DAC33_FIFO_MODE7,
  59. DAC33_FIFO_LAST_MODE,
  60. };
  61. #define DAC33_NUM_SUPPLIES 3
  62. static const char *dac33_supply_names[DAC33_NUM_SUPPLIES] = {
  63. "AVDD",
  64. "DVDD",
  65. "IOVDD",
  66. };
  67. struct tlv320dac33_priv {
  68. struct mutex mutex;
  69. struct workqueue_struct *dac33_wq;
  70. struct work_struct work;
  71. struct snd_soc_codec codec;
  72. struct regulator_bulk_data supplies[DAC33_NUM_SUPPLIES];
  73. int power_gpio;
  74. int chip_power;
  75. int irq;
  76. unsigned int refclk;
  77. unsigned int alarm_threshold; /* set to be half of LATENCY_TIME_MS */
  78. unsigned int nsample_min; /* nsample should not be lower than
  79. * this */
  80. unsigned int nsample_max; /* nsample should not be higher than
  81. * this */
  82. enum dac33_fifo_modes fifo_mode;/* FIFO mode selection */
  83. unsigned int nsample; /* burst read amount from host */
  84. u8 burst_bclkdiv; /* BCLK divider value in burst mode */
  85. enum dac33_state state;
  86. };
  87. static const u8 dac33_reg[DAC33_CACHEREGNUM] = {
  88. 0x00, 0x00, 0x00, 0x00, /* 0x00 - 0x03 */
  89. 0x00, 0x00, 0x00, 0x00, /* 0x04 - 0x07 */
  90. 0x00, 0x00, 0x00, 0x00, /* 0x08 - 0x0b */
  91. 0x00, 0x00, 0x00, 0x00, /* 0x0c - 0x0f */
  92. 0x00, 0x00, 0x00, 0x00, /* 0x10 - 0x13 */
  93. 0x00, 0x00, 0x00, 0x00, /* 0x14 - 0x17 */
  94. 0x00, 0x00, 0x00, 0x00, /* 0x18 - 0x1b */
  95. 0x00, 0x00, 0x00, 0x00, /* 0x1c - 0x1f */
  96. 0x00, 0x00, 0x00, 0x00, /* 0x20 - 0x23 */
  97. 0x00, 0x00, 0x00, 0x00, /* 0x24 - 0x27 */
  98. 0x00, 0x00, 0x00, 0x00, /* 0x28 - 0x2b */
  99. 0x00, 0x00, 0x00, 0x80, /* 0x2c - 0x2f */
  100. 0x80, 0x00, 0x00, 0x00, /* 0x30 - 0x33 */
  101. 0x00, 0x00, 0x00, 0x00, /* 0x34 - 0x37 */
  102. 0x00, 0x00, /* 0x38 - 0x39 */
  103. /* Registers 0x3a - 0x3f are reserved */
  104. 0x00, 0x00, /* 0x3a - 0x3b */
  105. 0x00, 0x00, 0x00, 0x00, /* 0x3c - 0x3f */
  106. 0x00, 0x00, 0x00, 0x00, /* 0x40 - 0x43 */
  107. 0x00, 0x80, /* 0x44 - 0x45 */
  108. /* Registers 0x46 - 0x47 are reserved */
  109. 0x80, 0x80, /* 0x46 - 0x47 */
  110. 0x80, 0x00, 0x00, /* 0x48 - 0x4a */
  111. /* Registers 0x4b - 0x7c are reserved */
  112. 0x00, /* 0x4b */
  113. 0x00, 0x00, 0x00, 0x00, /* 0x4c - 0x4f */
  114. 0x00, 0x00, 0x00, 0x00, /* 0x50 - 0x53 */
  115. 0x00, 0x00, 0x00, 0x00, /* 0x54 - 0x57 */
  116. 0x00, 0x00, 0x00, 0x00, /* 0x58 - 0x5b */
  117. 0x00, 0x00, 0x00, 0x00, /* 0x5c - 0x5f */
  118. 0x00, 0x00, 0x00, 0x00, /* 0x60 - 0x63 */
  119. 0x00, 0x00, 0x00, 0x00, /* 0x64 - 0x67 */
  120. 0x00, 0x00, 0x00, 0x00, /* 0x68 - 0x6b */
  121. 0x00, 0x00, 0x00, 0x00, /* 0x6c - 0x6f */
  122. 0x00, 0x00, 0x00, 0x00, /* 0x70 - 0x73 */
  123. 0x00, 0x00, 0x00, 0x00, /* 0x74 - 0x77 */
  124. 0x00, 0x00, 0x00, 0x00, /* 0x78 - 0x7b */
  125. 0x00, /* 0x7c */
  126. 0xda, 0x33, 0x03, /* 0x7d - 0x7f */
  127. };
  128. /* Register read and write */
  129. static inline unsigned int dac33_read_reg_cache(struct snd_soc_codec *codec,
  130. unsigned reg)
  131. {
  132. u8 *cache = codec->reg_cache;
  133. if (reg >= DAC33_CACHEREGNUM)
  134. return 0;
  135. return cache[reg];
  136. }
  137. static inline void dac33_write_reg_cache(struct snd_soc_codec *codec,
  138. u8 reg, u8 value)
  139. {
  140. u8 *cache = codec->reg_cache;
  141. if (reg >= DAC33_CACHEREGNUM)
  142. return;
  143. cache[reg] = value;
  144. }
  145. static int dac33_read(struct snd_soc_codec *codec, unsigned int reg,
  146. u8 *value)
  147. {
  148. struct tlv320dac33_priv *dac33 = codec->private_data;
  149. int val;
  150. *value = reg & 0xff;
  151. /* If powered off, return the cached value */
  152. if (dac33->chip_power) {
  153. val = i2c_smbus_read_byte_data(codec->control_data, value[0]);
  154. if (val < 0) {
  155. dev_err(codec->dev, "Read failed (%d)\n", val);
  156. value[0] = dac33_read_reg_cache(codec, reg);
  157. } else {
  158. value[0] = val;
  159. dac33_write_reg_cache(codec, reg, val);
  160. }
  161. } else {
  162. value[0] = dac33_read_reg_cache(codec, reg);
  163. }
  164. return 0;
  165. }
  166. static int dac33_write(struct snd_soc_codec *codec, unsigned int reg,
  167. unsigned int value)
  168. {
  169. struct tlv320dac33_priv *dac33 = codec->private_data;
  170. u8 data[2];
  171. int ret = 0;
  172. /*
  173. * data is
  174. * D15..D8 dac33 register offset
  175. * D7...D0 register data
  176. */
  177. data[0] = reg & 0xff;
  178. data[1] = value & 0xff;
  179. dac33_write_reg_cache(codec, data[0], data[1]);
  180. if (dac33->chip_power) {
  181. ret = codec->hw_write(codec->control_data, data, 2);
  182. if (ret != 2)
  183. dev_err(codec->dev, "Write failed (%d)\n", ret);
  184. else
  185. ret = 0;
  186. }
  187. return ret;
  188. }
  189. static int dac33_write_locked(struct snd_soc_codec *codec, unsigned int reg,
  190. unsigned int value)
  191. {
  192. struct tlv320dac33_priv *dac33 = codec->private_data;
  193. int ret;
  194. mutex_lock(&dac33->mutex);
  195. ret = dac33_write(codec, reg, value);
  196. mutex_unlock(&dac33->mutex);
  197. return ret;
  198. }
  199. #define DAC33_I2C_ADDR_AUTOINC 0x80
  200. static int dac33_write16(struct snd_soc_codec *codec, unsigned int reg,
  201. unsigned int value)
  202. {
  203. struct tlv320dac33_priv *dac33 = codec->private_data;
  204. u8 data[3];
  205. int ret = 0;
  206. /*
  207. * data is
  208. * D23..D16 dac33 register offset
  209. * D15..D8 register data MSB
  210. * D7...D0 register data LSB
  211. */
  212. data[0] = reg & 0xff;
  213. data[1] = (value >> 8) & 0xff;
  214. data[2] = value & 0xff;
  215. dac33_write_reg_cache(codec, data[0], data[1]);
  216. dac33_write_reg_cache(codec, data[0] + 1, data[2]);
  217. if (dac33->chip_power) {
  218. /* We need to set autoincrement mode for 16 bit writes */
  219. data[0] |= DAC33_I2C_ADDR_AUTOINC;
  220. ret = codec->hw_write(codec->control_data, data, 3);
  221. if (ret != 3)
  222. dev_err(codec->dev, "Write failed (%d)\n", ret);
  223. else
  224. ret = 0;
  225. }
  226. return ret;
  227. }
  228. static void dac33_restore_regs(struct snd_soc_codec *codec)
  229. {
  230. struct tlv320dac33_priv *dac33 = codec->private_data;
  231. u8 *cache = codec->reg_cache;
  232. u8 data[2];
  233. int i, ret;
  234. if (!dac33->chip_power)
  235. return;
  236. for (i = DAC33_PWR_CTRL; i <= DAC33_INTP_CTRL_B; i++) {
  237. data[0] = i;
  238. data[1] = cache[i];
  239. /* Skip the read only registers */
  240. if ((i >= DAC33_INT_OSC_STATUS &&
  241. i <= DAC33_INT_OSC_FREQ_RAT_READ_B) ||
  242. (i >= DAC33_FIFO_WPTR_MSB && i <= DAC33_FIFO_IRQ_FLAG) ||
  243. i == DAC33_DAC_STATUS_FLAGS ||
  244. i == DAC33_SRC_EST_REF_CLK_RATIO_A ||
  245. i == DAC33_SRC_EST_REF_CLK_RATIO_B)
  246. continue;
  247. ret = codec->hw_write(codec->control_data, data, 2);
  248. if (ret != 2)
  249. dev_err(codec->dev, "Write failed (%d)\n", ret);
  250. }
  251. for (i = DAC33_LDAC_PWR_CTRL; i <= DAC33_LINEL_TO_LLO_VOL; i++) {
  252. data[0] = i;
  253. data[1] = cache[i];
  254. ret = codec->hw_write(codec->control_data, data, 2);
  255. if (ret != 2)
  256. dev_err(codec->dev, "Write failed (%d)\n", ret);
  257. }
  258. for (i = DAC33_LINER_TO_RLO_VOL; i <= DAC33_OSC_TRIM; i++) {
  259. data[0] = i;
  260. data[1] = cache[i];
  261. ret = codec->hw_write(codec->control_data, data, 2);
  262. if (ret != 2)
  263. dev_err(codec->dev, "Write failed (%d)\n", ret);
  264. }
  265. }
  266. static inline void dac33_soft_power(struct snd_soc_codec *codec, int power)
  267. {
  268. u8 reg;
  269. reg = dac33_read_reg_cache(codec, DAC33_PWR_CTRL);
  270. if (power)
  271. reg |= DAC33_PDNALLB;
  272. else
  273. reg &= ~DAC33_PDNALLB;
  274. dac33_write(codec, DAC33_PWR_CTRL, reg);
  275. }
  276. static int dac33_hard_power(struct snd_soc_codec *codec, int power)
  277. {
  278. struct tlv320dac33_priv *dac33 = codec->private_data;
  279. int ret;
  280. mutex_lock(&dac33->mutex);
  281. if (power) {
  282. ret = regulator_bulk_enable(ARRAY_SIZE(dac33->supplies),
  283. dac33->supplies);
  284. if (ret != 0) {
  285. dev_err(codec->dev,
  286. "Failed to enable supplies: %d\n", ret);
  287. goto exit;
  288. }
  289. if (dac33->power_gpio >= 0)
  290. gpio_set_value(dac33->power_gpio, 1);
  291. dac33->chip_power = 1;
  292. /* Restore registers */
  293. dac33_restore_regs(codec);
  294. dac33_soft_power(codec, 1);
  295. } else {
  296. dac33_soft_power(codec, 0);
  297. if (dac33->power_gpio >= 0)
  298. gpio_set_value(dac33->power_gpio, 0);
  299. ret = regulator_bulk_disable(ARRAY_SIZE(dac33->supplies),
  300. dac33->supplies);
  301. if (ret != 0) {
  302. dev_err(codec->dev,
  303. "Failed to disable supplies: %d\n", ret);
  304. goto exit;
  305. }
  306. dac33->chip_power = 0;
  307. }
  308. exit:
  309. mutex_unlock(&dac33->mutex);
  310. return ret;
  311. }
  312. static int dac33_get_nsample(struct snd_kcontrol *kcontrol,
  313. struct snd_ctl_elem_value *ucontrol)
  314. {
  315. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  316. struct tlv320dac33_priv *dac33 = codec->private_data;
  317. ucontrol->value.integer.value[0] = dac33->nsample;
  318. return 0;
  319. }
  320. static int dac33_set_nsample(struct snd_kcontrol *kcontrol,
  321. struct snd_ctl_elem_value *ucontrol)
  322. {
  323. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  324. struct tlv320dac33_priv *dac33 = codec->private_data;
  325. int ret = 0;
  326. if (dac33->nsample == ucontrol->value.integer.value[0])
  327. return 0;
  328. if (ucontrol->value.integer.value[0] < dac33->nsample_min ||
  329. ucontrol->value.integer.value[0] > dac33->nsample_max)
  330. ret = -EINVAL;
  331. else
  332. dac33->nsample = ucontrol->value.integer.value[0];
  333. return ret;
  334. }
  335. static int dac33_get_fifo_mode(struct snd_kcontrol *kcontrol,
  336. struct snd_ctl_elem_value *ucontrol)
  337. {
  338. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  339. struct tlv320dac33_priv *dac33 = codec->private_data;
  340. ucontrol->value.integer.value[0] = dac33->fifo_mode;
  341. return 0;
  342. }
  343. static int dac33_set_fifo_mode(struct snd_kcontrol *kcontrol,
  344. struct snd_ctl_elem_value *ucontrol)
  345. {
  346. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  347. struct tlv320dac33_priv *dac33 = codec->private_data;
  348. int ret = 0;
  349. if (dac33->fifo_mode == ucontrol->value.integer.value[0])
  350. return 0;
  351. /* Do not allow changes while stream is running*/
  352. if (codec->active)
  353. return -EPERM;
  354. if (ucontrol->value.integer.value[0] < 0 ||
  355. ucontrol->value.integer.value[0] >= DAC33_FIFO_LAST_MODE)
  356. ret = -EINVAL;
  357. else
  358. dac33->fifo_mode = ucontrol->value.integer.value[0];
  359. return ret;
  360. }
  361. /* Codec operation modes */
  362. static const char *dac33_fifo_mode_texts[] = {
  363. "Bypass", "Mode 1", "Mode 7"
  364. };
  365. static const struct soc_enum dac33_fifo_mode_enum =
  366. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(dac33_fifo_mode_texts),
  367. dac33_fifo_mode_texts);
  368. /*
  369. * DACL/R digital volume control:
  370. * from 0 dB to -63.5 in 0.5 dB steps
  371. * Need to be inverted later on:
  372. * 0x00 == 0 dB
  373. * 0x7f == -63.5 dB
  374. */
  375. static DECLARE_TLV_DB_SCALE(dac_digivol_tlv, -6350, 50, 0);
  376. static const struct snd_kcontrol_new dac33_snd_controls[] = {
  377. SOC_DOUBLE_R_TLV("DAC Digital Playback Volume",
  378. DAC33_LDAC_DIG_VOL_CTRL, DAC33_RDAC_DIG_VOL_CTRL,
  379. 0, 0x7f, 1, dac_digivol_tlv),
  380. SOC_DOUBLE_R("DAC Digital Playback Switch",
  381. DAC33_LDAC_DIG_VOL_CTRL, DAC33_RDAC_DIG_VOL_CTRL, 7, 1, 1),
  382. SOC_DOUBLE_R("Line to Line Out Volume",
  383. DAC33_LINEL_TO_LLO_VOL, DAC33_LINER_TO_RLO_VOL, 0, 127, 1),
  384. };
  385. static const struct snd_kcontrol_new dac33_nsample_snd_controls[] = {
  386. SOC_SINGLE_EXT("nSample", 0, 0, 5900, 0,
  387. dac33_get_nsample, dac33_set_nsample),
  388. SOC_ENUM_EXT("FIFO Mode", dac33_fifo_mode_enum,
  389. dac33_get_fifo_mode, dac33_set_fifo_mode),
  390. };
  391. /* Analog bypass */
  392. static const struct snd_kcontrol_new dac33_dapm_abypassl_control =
  393. SOC_DAPM_SINGLE("Switch", DAC33_LINEL_TO_LLO_VOL, 7, 1, 1);
  394. static const struct snd_kcontrol_new dac33_dapm_abypassr_control =
  395. SOC_DAPM_SINGLE("Switch", DAC33_LINER_TO_RLO_VOL, 7, 1, 1);
  396. static const struct snd_soc_dapm_widget dac33_dapm_widgets[] = {
  397. SND_SOC_DAPM_OUTPUT("LEFT_LO"),
  398. SND_SOC_DAPM_OUTPUT("RIGHT_LO"),
  399. SND_SOC_DAPM_INPUT("LINEL"),
  400. SND_SOC_DAPM_INPUT("LINER"),
  401. SND_SOC_DAPM_DAC("DACL", "Left Playback", DAC33_LDAC_PWR_CTRL, 2, 0),
  402. SND_SOC_DAPM_DAC("DACR", "Right Playback", DAC33_RDAC_PWR_CTRL, 2, 0),
  403. /* Analog bypass */
  404. SND_SOC_DAPM_SWITCH("Analog Left Bypass", SND_SOC_NOPM, 0, 0,
  405. &dac33_dapm_abypassl_control),
  406. SND_SOC_DAPM_SWITCH("Analog Right Bypass", SND_SOC_NOPM, 0, 0,
  407. &dac33_dapm_abypassr_control),
  408. SND_SOC_DAPM_REG(snd_soc_dapm_mixer, "Output Left Amp Power",
  409. DAC33_OUT_AMP_PWR_CTRL, 6, 3, 3, 0),
  410. SND_SOC_DAPM_REG(snd_soc_dapm_mixer, "Output Right Amp Power",
  411. DAC33_OUT_AMP_PWR_CTRL, 4, 3, 3, 0),
  412. };
  413. static const struct snd_soc_dapm_route audio_map[] = {
  414. /* Analog bypass */
  415. {"Analog Left Bypass", "Switch", "LINEL"},
  416. {"Analog Right Bypass", "Switch", "LINER"},
  417. {"Output Left Amp Power", NULL, "DACL"},
  418. {"Output Right Amp Power", NULL, "DACR"},
  419. {"Output Left Amp Power", NULL, "Analog Left Bypass"},
  420. {"Output Right Amp Power", NULL, "Analog Right Bypass"},
  421. /* output */
  422. {"LEFT_LO", NULL, "Output Left Amp Power"},
  423. {"RIGHT_LO", NULL, "Output Right Amp Power"},
  424. };
  425. static int dac33_add_widgets(struct snd_soc_codec *codec)
  426. {
  427. snd_soc_dapm_new_controls(codec, dac33_dapm_widgets,
  428. ARRAY_SIZE(dac33_dapm_widgets));
  429. /* set up audio path interconnects */
  430. snd_soc_dapm_add_routes(codec, audio_map, ARRAY_SIZE(audio_map));
  431. return 0;
  432. }
  433. static int dac33_set_bias_level(struct snd_soc_codec *codec,
  434. enum snd_soc_bias_level level)
  435. {
  436. int ret;
  437. switch (level) {
  438. case SND_SOC_BIAS_ON:
  439. dac33_soft_power(codec, 1);
  440. break;
  441. case SND_SOC_BIAS_PREPARE:
  442. break;
  443. case SND_SOC_BIAS_STANDBY:
  444. if (codec->bias_level == SND_SOC_BIAS_OFF) {
  445. ret = dac33_hard_power(codec, 1);
  446. if (ret != 0)
  447. return ret;
  448. }
  449. dac33_soft_power(codec, 0);
  450. break;
  451. case SND_SOC_BIAS_OFF:
  452. ret = dac33_hard_power(codec, 0);
  453. if (ret != 0)
  454. return ret;
  455. break;
  456. }
  457. codec->bias_level = level;
  458. return 0;
  459. }
  460. static inline void dac33_prefill_handler(struct tlv320dac33_priv *dac33)
  461. {
  462. struct snd_soc_codec *codec;
  463. codec = &dac33->codec;
  464. switch (dac33->fifo_mode) {
  465. case DAC33_FIFO_MODE1:
  466. dac33_write16(codec, DAC33_NSAMPLE_MSB,
  467. DAC33_THRREG(dac33->nsample));
  468. dac33_write16(codec, DAC33_PREFILL_MSB,
  469. DAC33_THRREG(dac33->alarm_threshold));
  470. break;
  471. case DAC33_FIFO_MODE7:
  472. dac33_write16(codec, DAC33_PREFILL_MSB,
  473. DAC33_THRREG(10));
  474. break;
  475. default:
  476. dev_warn(codec->dev, "Unhandled FIFO mode: %d\n",
  477. dac33->fifo_mode);
  478. break;
  479. }
  480. }
  481. static inline void dac33_playback_handler(struct tlv320dac33_priv *dac33)
  482. {
  483. struct snd_soc_codec *codec;
  484. codec = &dac33->codec;
  485. switch (dac33->fifo_mode) {
  486. case DAC33_FIFO_MODE1:
  487. dac33_write16(codec, DAC33_NSAMPLE_MSB,
  488. DAC33_THRREG(dac33->nsample));
  489. break;
  490. case DAC33_FIFO_MODE7:
  491. /* At the moment we are not using interrupts in mode7 */
  492. break;
  493. default:
  494. dev_warn(codec->dev, "Unhandled FIFO mode: %d\n",
  495. dac33->fifo_mode);
  496. break;
  497. }
  498. }
  499. static void dac33_work(struct work_struct *work)
  500. {
  501. struct snd_soc_codec *codec;
  502. struct tlv320dac33_priv *dac33;
  503. u8 reg;
  504. dac33 = container_of(work, struct tlv320dac33_priv, work);
  505. codec = &dac33->codec;
  506. mutex_lock(&dac33->mutex);
  507. switch (dac33->state) {
  508. case DAC33_PREFILL:
  509. dac33->state = DAC33_PLAYBACK;
  510. dac33_prefill_handler(dac33);
  511. break;
  512. case DAC33_PLAYBACK:
  513. dac33_playback_handler(dac33);
  514. break;
  515. case DAC33_IDLE:
  516. break;
  517. case DAC33_FLUSH:
  518. dac33->state = DAC33_IDLE;
  519. /* Mask all interrupts from dac33 */
  520. dac33_write(codec, DAC33_FIFO_IRQ_MASK, 0);
  521. /* flush fifo */
  522. reg = dac33_read_reg_cache(codec, DAC33_FIFO_CTRL_A);
  523. reg |= DAC33_FIFOFLUSH;
  524. dac33_write(codec, DAC33_FIFO_CTRL_A, reg);
  525. break;
  526. }
  527. mutex_unlock(&dac33->mutex);
  528. }
  529. static irqreturn_t dac33_interrupt_handler(int irq, void *dev)
  530. {
  531. struct snd_soc_codec *codec = dev;
  532. struct tlv320dac33_priv *dac33 = codec->private_data;
  533. queue_work(dac33->dac33_wq, &dac33->work);
  534. return IRQ_HANDLED;
  535. }
  536. static void dac33_shutdown(struct snd_pcm_substream *substream,
  537. struct snd_soc_dai *dai)
  538. {
  539. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  540. struct snd_soc_device *socdev = rtd->socdev;
  541. struct snd_soc_codec *codec = socdev->card->codec;
  542. struct tlv320dac33_priv *dac33 = codec->private_data;
  543. unsigned int pwr_ctrl;
  544. /* Stop pending workqueue */
  545. if (dac33->fifo_mode)
  546. cancel_work_sync(&dac33->work);
  547. mutex_lock(&dac33->mutex);
  548. pwr_ctrl = dac33_read_reg_cache(codec, DAC33_PWR_CTRL);
  549. pwr_ctrl &= ~(DAC33_OSCPDNB | DAC33_DACRPDNB | DAC33_DACLPDNB);
  550. dac33_write(codec, DAC33_PWR_CTRL, pwr_ctrl);
  551. mutex_unlock(&dac33->mutex);
  552. }
  553. static void dac33_oscwait(struct snd_soc_codec *codec)
  554. {
  555. int timeout = 20;
  556. u8 reg;
  557. do {
  558. msleep(1);
  559. dac33_read(codec, DAC33_INT_OSC_STATUS, &reg);
  560. } while (((reg & 0x03) != DAC33_OSCSTATUS_NORMAL) && timeout--);
  561. if ((reg & 0x03) != DAC33_OSCSTATUS_NORMAL)
  562. dev_err(codec->dev,
  563. "internal oscillator calibration failed\n");
  564. }
  565. static int dac33_hw_params(struct snd_pcm_substream *substream,
  566. struct snd_pcm_hw_params *params,
  567. struct snd_soc_dai *dai)
  568. {
  569. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  570. struct snd_soc_device *socdev = rtd->socdev;
  571. struct snd_soc_codec *codec = socdev->card->codec;
  572. /* Check parameters for validity */
  573. switch (params_rate(params)) {
  574. case 44100:
  575. case 48000:
  576. break;
  577. default:
  578. dev_err(codec->dev, "unsupported rate %d\n",
  579. params_rate(params));
  580. return -EINVAL;
  581. }
  582. switch (params_format(params)) {
  583. case SNDRV_PCM_FORMAT_S16_LE:
  584. break;
  585. default:
  586. dev_err(codec->dev, "unsupported format %d\n",
  587. params_format(params));
  588. return -EINVAL;
  589. }
  590. return 0;
  591. }
  592. #define CALC_OSCSET(rate, refclk) ( \
  593. ((((rate * 10000) / refclk) * 4096) + 7000) / 10000)
  594. #define CALC_RATIOSET(rate, refclk) ( \
  595. ((((refclk * 100000) / rate) * 16384) + 50000) / 100000)
  596. /*
  597. * tlv320dac33 is strict on the sequence of the register writes, if the register
  598. * writes happens in different order, than dac33 might end up in unknown state.
  599. * Use the known, working sequence of register writes to initialize the dac33.
  600. */
  601. static int dac33_prepare_chip(struct snd_pcm_substream *substream)
  602. {
  603. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  604. struct snd_soc_device *socdev = rtd->socdev;
  605. struct snd_soc_codec *codec = socdev->card->codec;
  606. struct tlv320dac33_priv *dac33 = codec->private_data;
  607. unsigned int oscset, ratioset, pwr_ctrl, reg_tmp;
  608. u8 aictrl_a, aictrl_b, fifoctrl_a;
  609. switch (substream->runtime->rate) {
  610. case 44100:
  611. case 48000:
  612. oscset = CALC_OSCSET(substream->runtime->rate, dac33->refclk);
  613. ratioset = CALC_RATIOSET(substream->runtime->rate,
  614. dac33->refclk);
  615. break;
  616. default:
  617. dev_err(codec->dev, "unsupported rate %d\n",
  618. substream->runtime->rate);
  619. return -EINVAL;
  620. }
  621. aictrl_a = dac33_read_reg_cache(codec, DAC33_SER_AUDIOIF_CTRL_A);
  622. aictrl_a &= ~(DAC33_NCYCL_MASK | DAC33_WLEN_MASK);
  623. /* Read FIFO control A, and clear FIFO flush bit */
  624. fifoctrl_a = dac33_read_reg_cache(codec, DAC33_FIFO_CTRL_A);
  625. fifoctrl_a &= ~DAC33_FIFOFLUSH;
  626. fifoctrl_a &= ~DAC33_WIDTH;
  627. switch (substream->runtime->format) {
  628. case SNDRV_PCM_FORMAT_S16_LE:
  629. aictrl_a |= (DAC33_NCYCL_16 | DAC33_WLEN_16);
  630. fifoctrl_a |= DAC33_WIDTH;
  631. break;
  632. default:
  633. dev_err(codec->dev, "unsupported format %d\n",
  634. substream->runtime->format);
  635. return -EINVAL;
  636. }
  637. mutex_lock(&dac33->mutex);
  638. dac33_soft_power(codec, 1);
  639. reg_tmp = dac33_read_reg_cache(codec, DAC33_INT_OSC_CTRL);
  640. dac33_write(codec, DAC33_INT_OSC_CTRL, reg_tmp);
  641. /* Write registers 0x08 and 0x09 (MSB, LSB) */
  642. dac33_write16(codec, DAC33_INT_OSC_FREQ_RAT_A, oscset);
  643. /* calib time: 128 is a nice number ;) */
  644. dac33_write(codec, DAC33_CALIB_TIME, 128);
  645. /* adjustment treshold & step */
  646. dac33_write(codec, DAC33_INT_OSC_CTRL_B, DAC33_ADJTHRSHLD(2) |
  647. DAC33_ADJSTEP(1));
  648. /* div=4 / gain=1 / div */
  649. dac33_write(codec, DAC33_INT_OSC_CTRL_C, DAC33_REFDIV(4));
  650. pwr_ctrl = dac33_read_reg_cache(codec, DAC33_PWR_CTRL);
  651. pwr_ctrl |= DAC33_OSCPDNB | DAC33_DACRPDNB | DAC33_DACLPDNB;
  652. dac33_write(codec, DAC33_PWR_CTRL, pwr_ctrl);
  653. dac33_oscwait(codec);
  654. if (dac33->fifo_mode) {
  655. /* Generic for all FIFO modes */
  656. /* 50-51 : ASRC Control registers */
  657. dac33_write(codec, DAC33_ASRC_CTRL_A, DAC33_SRCLKDIV(1));
  658. dac33_write(codec, DAC33_ASRC_CTRL_B, 1); /* ??? */
  659. /* Write registers 0x34 and 0x35 (MSB, LSB) */
  660. dac33_write16(codec, DAC33_SRC_REF_CLK_RATIO_A, ratioset);
  661. /* Set interrupts to high active */
  662. dac33_write(codec, DAC33_INTP_CTRL_A, DAC33_INTPM_AHIGH);
  663. } else {
  664. /* FIFO bypass mode */
  665. /* 50-51 : ASRC Control registers */
  666. dac33_write(codec, DAC33_ASRC_CTRL_A, DAC33_SRCBYP);
  667. dac33_write(codec, DAC33_ASRC_CTRL_B, 0); /* ??? */
  668. }
  669. /* Interrupt behaviour configuration */
  670. switch (dac33->fifo_mode) {
  671. case DAC33_FIFO_MODE1:
  672. dac33_write(codec, DAC33_FIFO_IRQ_MODE_B,
  673. DAC33_ATM(DAC33_FIFO_IRQ_MODE_LEVEL));
  674. dac33_write(codec, DAC33_FIFO_IRQ_MASK, DAC33_MAT);
  675. break;
  676. case DAC33_FIFO_MODE7:
  677. /* Disable all interrupts */
  678. dac33_write(codec, DAC33_FIFO_IRQ_MASK, 0);
  679. break;
  680. default:
  681. /* in FIFO bypass mode, the interrupts are not used */
  682. break;
  683. }
  684. aictrl_b = dac33_read_reg_cache(codec, DAC33_SER_AUDIOIF_CTRL_B);
  685. switch (dac33->fifo_mode) {
  686. case DAC33_FIFO_MODE1:
  687. /*
  688. * For mode1:
  689. * Disable the FIFO bypass (Enable the use of FIFO)
  690. * Select nSample mode
  691. * BCLK is only running when data is needed by DAC33
  692. */
  693. fifoctrl_a &= ~DAC33_FBYPAS;
  694. fifoctrl_a &= ~DAC33_FAUTO;
  695. aictrl_b &= ~DAC33_BCLKON;
  696. break;
  697. case DAC33_FIFO_MODE7:
  698. /*
  699. * For mode1:
  700. * Disable the FIFO bypass (Enable the use of FIFO)
  701. * Select Threshold mode
  702. * BCLK is only running when data is needed by DAC33
  703. */
  704. fifoctrl_a &= ~DAC33_FBYPAS;
  705. fifoctrl_a |= DAC33_FAUTO;
  706. aictrl_b &= ~DAC33_BCLKON;
  707. break;
  708. default:
  709. /*
  710. * For FIFO bypass mode:
  711. * Enable the FIFO bypass (Disable the FIFO use)
  712. * Set the BCLK as continous
  713. */
  714. fifoctrl_a |= DAC33_FBYPAS;
  715. aictrl_b |= DAC33_BCLKON;
  716. break;
  717. }
  718. dac33_write(codec, DAC33_FIFO_CTRL_A, fifoctrl_a);
  719. dac33_write(codec, DAC33_SER_AUDIOIF_CTRL_A, aictrl_a);
  720. dac33_write(codec, DAC33_SER_AUDIOIF_CTRL_B, aictrl_b);
  721. /*
  722. * BCLK divide ratio
  723. * 0: 1.5
  724. * 1: 1
  725. * 2: 2
  726. * ...
  727. * 254: 254
  728. * 255: 255
  729. */
  730. if (dac33->fifo_mode)
  731. dac33_write(codec, DAC33_SER_AUDIOIF_CTRL_C,
  732. dac33->burst_bclkdiv);
  733. else
  734. dac33_write(codec, DAC33_SER_AUDIOIF_CTRL_C, 32);
  735. switch (dac33->fifo_mode) {
  736. case DAC33_FIFO_MODE1:
  737. dac33_write16(codec, DAC33_ATHR_MSB,
  738. DAC33_THRREG(dac33->alarm_threshold));
  739. break;
  740. case DAC33_FIFO_MODE7:
  741. /*
  742. * Configure the threshold levels, and leave 10 sample space
  743. * at the bottom, and also at the top of the FIFO
  744. */
  745. dac33_write16(codec, DAC33_UTHR_MSB,
  746. DAC33_THRREG(DAC33_BUFFER_SIZE_SAMPLES - 10));
  747. dac33_write16(codec, DAC33_LTHR_MSB,
  748. DAC33_THRREG(10));
  749. break;
  750. default:
  751. break;
  752. }
  753. mutex_unlock(&dac33->mutex);
  754. return 0;
  755. }
  756. static void dac33_calculate_times(struct snd_pcm_substream *substream)
  757. {
  758. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  759. struct snd_soc_device *socdev = rtd->socdev;
  760. struct snd_soc_codec *codec = socdev->card->codec;
  761. struct tlv320dac33_priv *dac33 = codec->private_data;
  762. unsigned int nsample_limit;
  763. /* Number of samples (16bit, stereo) in one period */
  764. dac33->nsample_min = snd_pcm_lib_period_bytes(substream) / 4;
  765. /* Number of samples (16bit, stereo) in ALSA buffer */
  766. dac33->nsample_max = snd_pcm_lib_buffer_bytes(substream) / 4;
  767. /* Subtract one period from the total */
  768. dac33->nsample_max -= dac33->nsample_min;
  769. /* Number of samples for LATENCY_TIME_MS / 2 */
  770. dac33->alarm_threshold = substream->runtime->rate /
  771. (1000 / (LATENCY_TIME_MS / 2));
  772. /* Find and fix up the lowest nsmaple limit */
  773. nsample_limit = substream->runtime->rate / (1000 / LATENCY_TIME_MS);
  774. if (dac33->nsample_min < nsample_limit)
  775. dac33->nsample_min = nsample_limit;
  776. if (dac33->nsample < dac33->nsample_min)
  777. dac33->nsample = dac33->nsample_min;
  778. /*
  779. * Find and fix up the highest nsmaple limit
  780. * In order to not overflow the DAC33 buffer substract the
  781. * alarm_threshold value from the size of the DAC33 buffer
  782. */
  783. nsample_limit = DAC33_BUFFER_SIZE_SAMPLES - dac33->alarm_threshold;
  784. if (dac33->nsample_max > nsample_limit)
  785. dac33->nsample_max = nsample_limit;
  786. if (dac33->nsample > dac33->nsample_max)
  787. dac33->nsample = dac33->nsample_max;
  788. }
  789. static int dac33_pcm_prepare(struct snd_pcm_substream *substream,
  790. struct snd_soc_dai *dai)
  791. {
  792. dac33_calculate_times(substream);
  793. dac33_prepare_chip(substream);
  794. return 0;
  795. }
  796. static int dac33_pcm_trigger(struct snd_pcm_substream *substream, int cmd,
  797. struct snd_soc_dai *dai)
  798. {
  799. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  800. struct snd_soc_device *socdev = rtd->socdev;
  801. struct snd_soc_codec *codec = socdev->card->codec;
  802. struct tlv320dac33_priv *dac33 = codec->private_data;
  803. int ret = 0;
  804. switch (cmd) {
  805. case SNDRV_PCM_TRIGGER_START:
  806. case SNDRV_PCM_TRIGGER_RESUME:
  807. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  808. if (dac33->fifo_mode) {
  809. dac33->state = DAC33_PREFILL;
  810. queue_work(dac33->dac33_wq, &dac33->work);
  811. }
  812. break;
  813. case SNDRV_PCM_TRIGGER_STOP:
  814. case SNDRV_PCM_TRIGGER_SUSPEND:
  815. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  816. if (dac33->fifo_mode) {
  817. dac33->state = DAC33_FLUSH;
  818. queue_work(dac33->dac33_wq, &dac33->work);
  819. }
  820. break;
  821. default:
  822. ret = -EINVAL;
  823. }
  824. return ret;
  825. }
  826. static int dac33_set_dai_sysclk(struct snd_soc_dai *codec_dai,
  827. int clk_id, unsigned int freq, int dir)
  828. {
  829. struct snd_soc_codec *codec = codec_dai->codec;
  830. struct tlv320dac33_priv *dac33 = codec->private_data;
  831. u8 ioc_reg, asrcb_reg;
  832. ioc_reg = dac33_read_reg_cache(codec, DAC33_INT_OSC_CTRL);
  833. asrcb_reg = dac33_read_reg_cache(codec, DAC33_ASRC_CTRL_B);
  834. switch (clk_id) {
  835. case TLV320DAC33_MCLK:
  836. ioc_reg |= DAC33_REFSEL;
  837. asrcb_reg |= DAC33_SRCREFSEL;
  838. break;
  839. case TLV320DAC33_SLEEPCLK:
  840. ioc_reg &= ~DAC33_REFSEL;
  841. asrcb_reg &= ~DAC33_SRCREFSEL;
  842. break;
  843. default:
  844. dev_err(codec->dev, "Invalid clock ID (%d)\n", clk_id);
  845. break;
  846. }
  847. dac33->refclk = freq;
  848. dac33_write_reg_cache(codec, DAC33_INT_OSC_CTRL, ioc_reg);
  849. dac33_write_reg_cache(codec, DAC33_ASRC_CTRL_B, asrcb_reg);
  850. return 0;
  851. }
  852. static int dac33_set_dai_fmt(struct snd_soc_dai *codec_dai,
  853. unsigned int fmt)
  854. {
  855. struct snd_soc_codec *codec = codec_dai->codec;
  856. struct tlv320dac33_priv *dac33 = codec->private_data;
  857. u8 aictrl_a, aictrl_b;
  858. aictrl_a = dac33_read_reg_cache(codec, DAC33_SER_AUDIOIF_CTRL_A);
  859. aictrl_b = dac33_read_reg_cache(codec, DAC33_SER_AUDIOIF_CTRL_B);
  860. /* set master/slave audio interface */
  861. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  862. case SND_SOC_DAIFMT_CBM_CFM:
  863. /* Codec Master */
  864. aictrl_a |= (DAC33_MSBCLK | DAC33_MSWCLK);
  865. break;
  866. case SND_SOC_DAIFMT_CBS_CFS:
  867. /* Codec Slave */
  868. if (dac33->fifo_mode) {
  869. dev_err(codec->dev, "FIFO mode requires master mode\n");
  870. return -EINVAL;
  871. } else
  872. aictrl_a &= ~(DAC33_MSBCLK | DAC33_MSWCLK);
  873. break;
  874. default:
  875. return -EINVAL;
  876. }
  877. aictrl_a &= ~DAC33_AFMT_MASK;
  878. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  879. case SND_SOC_DAIFMT_I2S:
  880. aictrl_a |= DAC33_AFMT_I2S;
  881. break;
  882. case SND_SOC_DAIFMT_DSP_A:
  883. aictrl_a |= DAC33_AFMT_DSP;
  884. aictrl_b &= ~DAC33_DATA_DELAY_MASK;
  885. aictrl_b |= DAC33_DATA_DELAY(0);
  886. break;
  887. case SND_SOC_DAIFMT_RIGHT_J:
  888. aictrl_a |= DAC33_AFMT_RIGHT_J;
  889. break;
  890. case SND_SOC_DAIFMT_LEFT_J:
  891. aictrl_a |= DAC33_AFMT_LEFT_J;
  892. break;
  893. default:
  894. dev_err(codec->dev, "Unsupported format (%u)\n",
  895. fmt & SND_SOC_DAIFMT_FORMAT_MASK);
  896. return -EINVAL;
  897. }
  898. dac33_write_reg_cache(codec, DAC33_SER_AUDIOIF_CTRL_A, aictrl_a);
  899. dac33_write_reg_cache(codec, DAC33_SER_AUDIOIF_CTRL_B, aictrl_b);
  900. return 0;
  901. }
  902. static void dac33_init_chip(struct snd_soc_codec *codec)
  903. {
  904. /* 44-46: DAC Control Registers */
  905. /* A : DAC sample rate Fsref/1.5 */
  906. dac33_write(codec, DAC33_DAC_CTRL_A, DAC33_DACRATE(0));
  907. /* B : DAC src=normal, not muted */
  908. dac33_write(codec, DAC33_DAC_CTRL_B, DAC33_DACSRCR_RIGHT |
  909. DAC33_DACSRCL_LEFT);
  910. /* C : (defaults) */
  911. dac33_write(codec, DAC33_DAC_CTRL_C, 0x00);
  912. /* 64-65 : L&R DAC power control
  913. Line In -> OUT 1V/V Gain, DAC -> OUT 4V/V Gain*/
  914. dac33_write(codec, DAC33_LDAC_PWR_CTRL, DAC33_LROUT_GAIN(2));
  915. dac33_write(codec, DAC33_RDAC_PWR_CTRL, DAC33_LROUT_GAIN(2));
  916. /* 73 : volume soft stepping control,
  917. clock source = internal osc (?) */
  918. dac33_write(codec, DAC33_ANA_VOL_SOFT_STEP_CTRL, DAC33_VOLCLKEN);
  919. /* 66 : LOP/LOM Modes */
  920. dac33_write(codec, DAC33_OUT_AMP_CM_CTRL, 0xff);
  921. /* 68 : LOM inverted from LOP */
  922. dac33_write(codec, DAC33_OUT_AMP_CTRL, (3<<2));
  923. dac33_write(codec, DAC33_PWR_CTRL, DAC33_PDNALLB);
  924. }
  925. static int dac33_soc_probe(struct platform_device *pdev)
  926. {
  927. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  928. struct snd_soc_codec *codec;
  929. struct tlv320dac33_priv *dac33;
  930. int ret = 0;
  931. BUG_ON(!tlv320dac33_codec);
  932. codec = tlv320dac33_codec;
  933. socdev->card->codec = codec;
  934. dac33 = codec->private_data;
  935. /* Power up the codec */
  936. dac33_hard_power(codec, 1);
  937. /* Set default configuration */
  938. dac33_init_chip(codec);
  939. /* register pcms */
  940. ret = snd_soc_new_pcms(socdev, SNDRV_DEFAULT_IDX1, SNDRV_DEFAULT_STR1);
  941. if (ret < 0) {
  942. dev_err(codec->dev, "failed to create pcms\n");
  943. goto pcm_err;
  944. }
  945. snd_soc_add_controls(codec, dac33_snd_controls,
  946. ARRAY_SIZE(dac33_snd_controls));
  947. /* Only add the nSample controls, if we have valid IRQ number */
  948. if (dac33->irq >= 0)
  949. snd_soc_add_controls(codec, dac33_nsample_snd_controls,
  950. ARRAY_SIZE(dac33_nsample_snd_controls));
  951. dac33_add_widgets(codec);
  952. /* power on device */
  953. dac33_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  954. /* Bias level configuration has enabled regulator an extra time */
  955. regulator_bulk_disable(ARRAY_SIZE(dac33->supplies), dac33->supplies);
  956. return 0;
  957. pcm_err:
  958. dac33_hard_power(codec, 0);
  959. return ret;
  960. }
  961. static int dac33_soc_remove(struct platform_device *pdev)
  962. {
  963. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  964. struct snd_soc_codec *codec = socdev->card->codec;
  965. dac33_set_bias_level(codec, SND_SOC_BIAS_OFF);
  966. snd_soc_free_pcms(socdev);
  967. snd_soc_dapm_free(socdev);
  968. return 0;
  969. }
  970. static int dac33_soc_suspend(struct platform_device *pdev, pm_message_t state)
  971. {
  972. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  973. struct snd_soc_codec *codec = socdev->card->codec;
  974. dac33_set_bias_level(codec, SND_SOC_BIAS_OFF);
  975. return 0;
  976. }
  977. static int dac33_soc_resume(struct platform_device *pdev)
  978. {
  979. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  980. struct snd_soc_codec *codec = socdev->card->codec;
  981. dac33_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  982. dac33_set_bias_level(codec, codec->suspend_bias_level);
  983. return 0;
  984. }
  985. struct snd_soc_codec_device soc_codec_dev_tlv320dac33 = {
  986. .probe = dac33_soc_probe,
  987. .remove = dac33_soc_remove,
  988. .suspend = dac33_soc_suspend,
  989. .resume = dac33_soc_resume,
  990. };
  991. EXPORT_SYMBOL_GPL(soc_codec_dev_tlv320dac33);
  992. #define DAC33_RATES (SNDRV_PCM_RATE_44100 | \
  993. SNDRV_PCM_RATE_48000)
  994. #define DAC33_FORMATS SNDRV_PCM_FMTBIT_S16_LE
  995. static struct snd_soc_dai_ops dac33_dai_ops = {
  996. .shutdown = dac33_shutdown,
  997. .hw_params = dac33_hw_params,
  998. .prepare = dac33_pcm_prepare,
  999. .trigger = dac33_pcm_trigger,
  1000. .set_sysclk = dac33_set_dai_sysclk,
  1001. .set_fmt = dac33_set_dai_fmt,
  1002. };
  1003. struct snd_soc_dai dac33_dai = {
  1004. .name = "tlv320dac33",
  1005. .playback = {
  1006. .stream_name = "Playback",
  1007. .channels_min = 2,
  1008. .channels_max = 2,
  1009. .rates = DAC33_RATES,
  1010. .formats = DAC33_FORMATS,},
  1011. .ops = &dac33_dai_ops,
  1012. };
  1013. EXPORT_SYMBOL_GPL(dac33_dai);
  1014. static int __devinit dac33_i2c_probe(struct i2c_client *client,
  1015. const struct i2c_device_id *id)
  1016. {
  1017. struct tlv320dac33_platform_data *pdata;
  1018. struct tlv320dac33_priv *dac33;
  1019. struct snd_soc_codec *codec;
  1020. int ret, i;
  1021. if (client->dev.platform_data == NULL) {
  1022. dev_err(&client->dev, "Platform data not set\n");
  1023. return -ENODEV;
  1024. }
  1025. pdata = client->dev.platform_data;
  1026. dac33 = kzalloc(sizeof(struct tlv320dac33_priv), GFP_KERNEL);
  1027. if (dac33 == NULL)
  1028. return -ENOMEM;
  1029. codec = &dac33->codec;
  1030. codec->private_data = dac33;
  1031. codec->control_data = client;
  1032. mutex_init(&codec->mutex);
  1033. mutex_init(&dac33->mutex);
  1034. INIT_LIST_HEAD(&codec->dapm_widgets);
  1035. INIT_LIST_HEAD(&codec->dapm_paths);
  1036. codec->name = "tlv320dac33";
  1037. codec->owner = THIS_MODULE;
  1038. codec->read = dac33_read_reg_cache;
  1039. codec->write = dac33_write_locked;
  1040. codec->hw_write = (hw_write_t) i2c_master_send;
  1041. codec->bias_level = SND_SOC_BIAS_OFF;
  1042. codec->set_bias_level = dac33_set_bias_level;
  1043. codec->dai = &dac33_dai;
  1044. codec->num_dai = 1;
  1045. codec->reg_cache_size = ARRAY_SIZE(dac33_reg);
  1046. codec->reg_cache = kmemdup(dac33_reg, ARRAY_SIZE(dac33_reg),
  1047. GFP_KERNEL);
  1048. if (codec->reg_cache == NULL) {
  1049. ret = -ENOMEM;
  1050. goto error_reg;
  1051. }
  1052. i2c_set_clientdata(client, dac33);
  1053. dac33->power_gpio = pdata->power_gpio;
  1054. dac33->burst_bclkdiv = pdata->burst_bclkdiv;
  1055. dac33->irq = client->irq;
  1056. dac33->nsample = NSAMPLE_MAX;
  1057. /* Disable FIFO use by default */
  1058. dac33->fifo_mode = DAC33_FIFO_BYPASS;
  1059. tlv320dac33_codec = codec;
  1060. codec->dev = &client->dev;
  1061. dac33_dai.dev = codec->dev;
  1062. /* Check if the reset GPIO number is valid and request it */
  1063. if (dac33->power_gpio >= 0) {
  1064. ret = gpio_request(dac33->power_gpio, "tlv320dac33 reset");
  1065. if (ret < 0) {
  1066. dev_err(codec->dev,
  1067. "Failed to request reset GPIO (%d)\n",
  1068. dac33->power_gpio);
  1069. snd_soc_unregister_dai(&dac33_dai);
  1070. snd_soc_unregister_codec(codec);
  1071. goto error_gpio;
  1072. }
  1073. gpio_direction_output(dac33->power_gpio, 0);
  1074. } else {
  1075. dac33->chip_power = 1;
  1076. }
  1077. /* Check if the IRQ number is valid and request it */
  1078. if (dac33->irq >= 0) {
  1079. ret = request_irq(dac33->irq, dac33_interrupt_handler,
  1080. IRQF_TRIGGER_RISING | IRQF_DISABLED,
  1081. codec->name, codec);
  1082. if (ret < 0) {
  1083. dev_err(codec->dev, "Could not request IRQ%d (%d)\n",
  1084. dac33->irq, ret);
  1085. dac33->irq = -1;
  1086. }
  1087. if (dac33->irq != -1) {
  1088. /* Setup work queue */
  1089. dac33->dac33_wq =
  1090. create_singlethread_workqueue("tlv320dac33");
  1091. if (dac33->dac33_wq == NULL) {
  1092. free_irq(dac33->irq, &dac33->codec);
  1093. ret = -ENOMEM;
  1094. goto error_wq;
  1095. }
  1096. INIT_WORK(&dac33->work, dac33_work);
  1097. }
  1098. }
  1099. for (i = 0; i < ARRAY_SIZE(dac33->supplies); i++)
  1100. dac33->supplies[i].supply = dac33_supply_names[i];
  1101. ret = regulator_bulk_get(codec->dev, ARRAY_SIZE(dac33->supplies),
  1102. dac33->supplies);
  1103. if (ret != 0) {
  1104. dev_err(codec->dev, "Failed to request supplies: %d\n", ret);
  1105. goto err_get;
  1106. }
  1107. ret = regulator_bulk_enable(ARRAY_SIZE(dac33->supplies),
  1108. dac33->supplies);
  1109. if (ret != 0) {
  1110. dev_err(codec->dev, "Failed to enable supplies: %d\n", ret);
  1111. goto err_enable;
  1112. }
  1113. ret = snd_soc_register_codec(codec);
  1114. if (ret != 0) {
  1115. dev_err(codec->dev, "Failed to register codec: %d\n", ret);
  1116. goto error_codec;
  1117. }
  1118. ret = snd_soc_register_dai(&dac33_dai);
  1119. if (ret != 0) {
  1120. dev_err(codec->dev, "Failed to register DAI: %d\n", ret);
  1121. snd_soc_unregister_codec(codec);
  1122. goto error_codec;
  1123. }
  1124. /* Shut down the codec for now */
  1125. dac33_hard_power(codec, 0);
  1126. return ret;
  1127. error_codec:
  1128. regulator_bulk_disable(ARRAY_SIZE(dac33->supplies), dac33->supplies);
  1129. err_enable:
  1130. regulator_bulk_free(ARRAY_SIZE(dac33->supplies), dac33->supplies);
  1131. err_get:
  1132. if (dac33->irq >= 0) {
  1133. free_irq(dac33->irq, &dac33->codec);
  1134. destroy_workqueue(dac33->dac33_wq);
  1135. }
  1136. error_wq:
  1137. if (dac33->power_gpio >= 0)
  1138. gpio_free(dac33->power_gpio);
  1139. error_gpio:
  1140. kfree(codec->reg_cache);
  1141. error_reg:
  1142. tlv320dac33_codec = NULL;
  1143. kfree(dac33);
  1144. return ret;
  1145. }
  1146. static int __devexit dac33_i2c_remove(struct i2c_client *client)
  1147. {
  1148. struct tlv320dac33_priv *dac33;
  1149. dac33 = i2c_get_clientdata(client);
  1150. dac33_hard_power(&dac33->codec, 0);
  1151. if (dac33->power_gpio >= 0)
  1152. gpio_free(dac33->power_gpio);
  1153. if (dac33->irq >= 0)
  1154. free_irq(dac33->irq, &dac33->codec);
  1155. regulator_bulk_free(ARRAY_SIZE(dac33->supplies), dac33->supplies);
  1156. destroy_workqueue(dac33->dac33_wq);
  1157. snd_soc_unregister_dai(&dac33_dai);
  1158. snd_soc_unregister_codec(&dac33->codec);
  1159. kfree(dac33->codec.reg_cache);
  1160. kfree(dac33);
  1161. tlv320dac33_codec = NULL;
  1162. return 0;
  1163. }
  1164. static const struct i2c_device_id tlv320dac33_i2c_id[] = {
  1165. {
  1166. .name = "tlv320dac33",
  1167. .driver_data = 0,
  1168. },
  1169. { },
  1170. };
  1171. static struct i2c_driver tlv320dac33_i2c_driver = {
  1172. .driver = {
  1173. .name = "tlv320dac33",
  1174. .owner = THIS_MODULE,
  1175. },
  1176. .probe = dac33_i2c_probe,
  1177. .remove = __devexit_p(dac33_i2c_remove),
  1178. .id_table = tlv320dac33_i2c_id,
  1179. };
  1180. static int __init dac33_module_init(void)
  1181. {
  1182. int r;
  1183. r = i2c_add_driver(&tlv320dac33_i2c_driver);
  1184. if (r < 0) {
  1185. printk(KERN_ERR "DAC33: driver registration failed\n");
  1186. return r;
  1187. }
  1188. return 0;
  1189. }
  1190. module_init(dac33_module_init);
  1191. static void __exit dac33_module_exit(void)
  1192. {
  1193. i2c_del_driver(&tlv320dac33_i2c_driver);
  1194. }
  1195. module_exit(dac33_module_exit);
  1196. MODULE_DESCRIPTION("ASoC TLV320DAC33 codec driver");
  1197. MODULE_AUTHOR("Peter Ujfalusi <peter.ujfalusi@nokia.com>");
  1198. MODULE_LICENSE("GPL");