tusb6010_omap.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720
  1. /*
  2. * TUSB6010 USB 2.0 OTG Dual Role controller OMAP DMA interface
  3. *
  4. * Copyright (C) 2006 Nokia Corporation
  5. * Tony Lindgren <tony@atomide.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. */
  11. #include <linux/module.h>
  12. #include <linux/kernel.h>
  13. #include <linux/errno.h>
  14. #include <linux/init.h>
  15. #include <linux/usb.h>
  16. #include <linux/platform_device.h>
  17. #include <linux/dma-mapping.h>
  18. #include <linux/slab.h>
  19. #include <plat/dma.h>
  20. #include <plat/mux.h>
  21. #include "musb_core.h"
  22. #define to_chdat(c) ((struct tusb_omap_dma_ch *)(c)->private_data)
  23. #define MAX_DMAREQ 5 /* REVISIT: Really 6, but req5 not OK */
  24. struct tusb_omap_dma_ch {
  25. struct musb *musb;
  26. void __iomem *tbase;
  27. unsigned long phys_offset;
  28. int epnum;
  29. u8 tx;
  30. struct musb_hw_ep *hw_ep;
  31. int ch;
  32. s8 dmareq;
  33. s8 sync_dev;
  34. struct tusb_omap_dma *tusb_dma;
  35. void __iomem *dma_addr;
  36. u32 len;
  37. u16 packet_sz;
  38. u16 transfer_packet_sz;
  39. u32 transfer_len;
  40. u32 completed_len;
  41. };
  42. struct tusb_omap_dma {
  43. struct dma_controller controller;
  44. struct musb *musb;
  45. void __iomem *tbase;
  46. int ch;
  47. s8 dmareq;
  48. s8 sync_dev;
  49. unsigned multichannel:1;
  50. };
  51. static int tusb_omap_dma_start(struct dma_controller *c)
  52. {
  53. struct tusb_omap_dma *tusb_dma;
  54. tusb_dma = container_of(c, struct tusb_omap_dma, controller);
  55. /* DBG(3, "ep%i ch: %i\n", chdat->epnum, chdat->ch); */
  56. return 0;
  57. }
  58. static int tusb_omap_dma_stop(struct dma_controller *c)
  59. {
  60. struct tusb_omap_dma *tusb_dma;
  61. tusb_dma = container_of(c, struct tusb_omap_dma, controller);
  62. /* DBG(3, "ep%i ch: %i\n", chdat->epnum, chdat->ch); */
  63. return 0;
  64. }
  65. /*
  66. * Allocate dmareq0 to the current channel unless it's already taken
  67. */
  68. static inline int tusb_omap_use_shared_dmareq(struct tusb_omap_dma_ch *chdat)
  69. {
  70. u32 reg = musb_readl(chdat->tbase, TUSB_DMA_EP_MAP);
  71. if (reg != 0) {
  72. DBG(3, "ep%i dmareq0 is busy for ep%i\n",
  73. chdat->epnum, reg & 0xf);
  74. return -EAGAIN;
  75. }
  76. if (chdat->tx)
  77. reg = (1 << 4) | chdat->epnum;
  78. else
  79. reg = chdat->epnum;
  80. musb_writel(chdat->tbase, TUSB_DMA_EP_MAP, reg);
  81. return 0;
  82. }
  83. static inline void tusb_omap_free_shared_dmareq(struct tusb_omap_dma_ch *chdat)
  84. {
  85. u32 reg = musb_readl(chdat->tbase, TUSB_DMA_EP_MAP);
  86. if ((reg & 0xf) != chdat->epnum) {
  87. printk(KERN_ERR "ep%i trying to release dmareq0 for ep%i\n",
  88. chdat->epnum, reg & 0xf);
  89. return;
  90. }
  91. musb_writel(chdat->tbase, TUSB_DMA_EP_MAP, 0);
  92. }
  93. /*
  94. * See also musb_dma_completion in plat_uds.c and musb_g_[tx|rx]() in
  95. * musb_gadget.c.
  96. */
  97. static void tusb_omap_dma_cb(int lch, u16 ch_status, void *data)
  98. {
  99. struct dma_channel *channel = (struct dma_channel *)data;
  100. struct tusb_omap_dma_ch *chdat = to_chdat(channel);
  101. struct tusb_omap_dma *tusb_dma = chdat->tusb_dma;
  102. struct musb *musb = chdat->musb;
  103. struct musb_hw_ep *hw_ep = chdat->hw_ep;
  104. void __iomem *ep_conf = hw_ep->conf;
  105. void __iomem *mbase = musb->mregs;
  106. unsigned long remaining, flags, pio;
  107. int ch;
  108. spin_lock_irqsave(&musb->lock, flags);
  109. if (tusb_dma->multichannel)
  110. ch = chdat->ch;
  111. else
  112. ch = tusb_dma->ch;
  113. if (ch_status != OMAP_DMA_BLOCK_IRQ)
  114. printk(KERN_ERR "TUSB DMA error status: %i\n", ch_status);
  115. DBG(3, "ep%i %s dma callback ch: %i status: %x\n",
  116. chdat->epnum, chdat->tx ? "tx" : "rx",
  117. ch, ch_status);
  118. if (chdat->tx)
  119. remaining = musb_readl(ep_conf, TUSB_EP_TX_OFFSET);
  120. else
  121. remaining = musb_readl(ep_conf, TUSB_EP_RX_OFFSET);
  122. remaining = TUSB_EP_CONFIG_XFR_SIZE(remaining);
  123. /* HW issue #10: XFR_SIZE may get corrupt on DMA (both async & sync) */
  124. if (unlikely(remaining > chdat->transfer_len)) {
  125. DBG(2, "Corrupt %s dma ch%i XFR_SIZE: 0x%08lx\n",
  126. chdat->tx ? "tx" : "rx", chdat->ch,
  127. remaining);
  128. remaining = 0;
  129. }
  130. channel->actual_len = chdat->transfer_len - remaining;
  131. pio = chdat->len - channel->actual_len;
  132. DBG(3, "DMA remaining %lu/%u\n", remaining, chdat->transfer_len);
  133. /* Transfer remaining 1 - 31 bytes */
  134. if (pio > 0 && pio < 32) {
  135. u8 *buf;
  136. DBG(3, "Using PIO for remaining %lu bytes\n", pio);
  137. buf = phys_to_virt((u32)chdat->dma_addr) + chdat->transfer_len;
  138. if (chdat->tx) {
  139. dma_cache_maint(phys_to_virt((u32)chdat->dma_addr),
  140. chdat->transfer_len, DMA_TO_DEVICE);
  141. musb_write_fifo(hw_ep, pio, buf);
  142. } else {
  143. musb_read_fifo(hw_ep, pio, buf);
  144. dma_cache_maint(phys_to_virt((u32)chdat->dma_addr),
  145. chdat->transfer_len, DMA_FROM_DEVICE);
  146. }
  147. channel->actual_len += pio;
  148. }
  149. if (!tusb_dma->multichannel)
  150. tusb_omap_free_shared_dmareq(chdat);
  151. channel->status = MUSB_DMA_STATUS_FREE;
  152. /* Handle only RX callbacks here. TX callbacks must be handled based
  153. * on the TUSB DMA status interrupt.
  154. * REVISIT: Use both TUSB DMA status interrupt and OMAP DMA callback
  155. * interrupt for RX and TX.
  156. */
  157. if (!chdat->tx)
  158. musb_dma_completion(musb, chdat->epnum, chdat->tx);
  159. /* We must terminate short tx transfers manually by setting TXPKTRDY.
  160. * REVISIT: This same problem may occur with other MUSB dma as well.
  161. * Easy to test with g_ether by pinging the MUSB board with ping -s54.
  162. */
  163. if ((chdat->transfer_len < chdat->packet_sz)
  164. || (chdat->transfer_len % chdat->packet_sz != 0)) {
  165. u16 csr;
  166. if (chdat->tx) {
  167. DBG(3, "terminating short tx packet\n");
  168. musb_ep_select(mbase, chdat->epnum);
  169. csr = musb_readw(hw_ep->regs, MUSB_TXCSR);
  170. csr |= MUSB_TXCSR_MODE | MUSB_TXCSR_TXPKTRDY
  171. | MUSB_TXCSR_P_WZC_BITS;
  172. musb_writew(hw_ep->regs, MUSB_TXCSR, csr);
  173. }
  174. }
  175. spin_unlock_irqrestore(&musb->lock, flags);
  176. }
  177. static int tusb_omap_dma_program(struct dma_channel *channel, u16 packet_sz,
  178. u8 rndis_mode, dma_addr_t dma_addr, u32 len)
  179. {
  180. struct tusb_omap_dma_ch *chdat = to_chdat(channel);
  181. struct tusb_omap_dma *tusb_dma = chdat->tusb_dma;
  182. struct musb *musb = chdat->musb;
  183. struct musb_hw_ep *hw_ep = chdat->hw_ep;
  184. void __iomem *mbase = musb->mregs;
  185. void __iomem *ep_conf = hw_ep->conf;
  186. dma_addr_t fifo = hw_ep->fifo_sync;
  187. struct omap_dma_channel_params dma_params;
  188. u32 dma_remaining;
  189. int src_burst, dst_burst;
  190. u16 csr;
  191. int ch;
  192. s8 dmareq;
  193. s8 sync_dev;
  194. if (unlikely(dma_addr & 0x1) || (len < 32) || (len > packet_sz))
  195. return false;
  196. /*
  197. * HW issue #10: Async dma will eventually corrupt the XFR_SIZE
  198. * register which will cause missed DMA interrupt. We could try to
  199. * use a timer for the callback, but it is unsafe as the XFR_SIZE
  200. * register is corrupt, and we won't know if the DMA worked.
  201. */
  202. if (dma_addr & 0x2)
  203. return false;
  204. /*
  205. * Because of HW issue #10, it seems like mixing sync DMA and async
  206. * PIO access can confuse the DMA. Make sure XFR_SIZE is reset before
  207. * using the channel for DMA.
  208. */
  209. if (chdat->tx)
  210. dma_remaining = musb_readl(ep_conf, TUSB_EP_TX_OFFSET);
  211. else
  212. dma_remaining = musb_readl(ep_conf, TUSB_EP_RX_OFFSET);
  213. dma_remaining = TUSB_EP_CONFIG_XFR_SIZE(dma_remaining);
  214. if (dma_remaining) {
  215. DBG(2, "Busy %s dma ch%i, not using: %08x\n",
  216. chdat->tx ? "tx" : "rx", chdat->ch,
  217. dma_remaining);
  218. return false;
  219. }
  220. chdat->transfer_len = len & ~0x1f;
  221. if (len < packet_sz)
  222. chdat->transfer_packet_sz = chdat->transfer_len;
  223. else
  224. chdat->transfer_packet_sz = packet_sz;
  225. if (tusb_dma->multichannel) {
  226. ch = chdat->ch;
  227. dmareq = chdat->dmareq;
  228. sync_dev = chdat->sync_dev;
  229. } else {
  230. if (tusb_omap_use_shared_dmareq(chdat) != 0) {
  231. DBG(3, "could not get dma for ep%i\n", chdat->epnum);
  232. return false;
  233. }
  234. if (tusb_dma->ch < 0) {
  235. /* REVISIT: This should get blocked earlier, happens
  236. * with MSC ErrorRecoveryTest
  237. */
  238. WARN_ON(1);
  239. return false;
  240. }
  241. ch = tusb_dma->ch;
  242. dmareq = tusb_dma->dmareq;
  243. sync_dev = tusb_dma->sync_dev;
  244. omap_set_dma_callback(ch, tusb_omap_dma_cb, channel);
  245. }
  246. chdat->packet_sz = packet_sz;
  247. chdat->len = len;
  248. channel->actual_len = 0;
  249. chdat->dma_addr = (void __iomem *)dma_addr;
  250. channel->status = MUSB_DMA_STATUS_BUSY;
  251. /* Since we're recycling dma areas, we need to clean or invalidate */
  252. if (chdat->tx)
  253. dma_cache_maint(phys_to_virt(dma_addr), len, DMA_TO_DEVICE);
  254. else
  255. dma_cache_maint(phys_to_virt(dma_addr), len, DMA_FROM_DEVICE);
  256. /* Use 16-bit transfer if dma_addr is not 32-bit aligned */
  257. if ((dma_addr & 0x3) == 0) {
  258. dma_params.data_type = OMAP_DMA_DATA_TYPE_S32;
  259. dma_params.elem_count = 8; /* Elements in frame */
  260. } else {
  261. dma_params.data_type = OMAP_DMA_DATA_TYPE_S16;
  262. dma_params.elem_count = 16; /* Elements in frame */
  263. fifo = hw_ep->fifo_async;
  264. }
  265. dma_params.frame_count = chdat->transfer_len / 32; /* Burst sz frame */
  266. DBG(3, "ep%i %s dma ch%i dma: %08x len: %u(%u) packet_sz: %i(%i)\n",
  267. chdat->epnum, chdat->tx ? "tx" : "rx",
  268. ch, dma_addr, chdat->transfer_len, len,
  269. chdat->transfer_packet_sz, packet_sz);
  270. /*
  271. * Prepare omap DMA for transfer
  272. */
  273. if (chdat->tx) {
  274. dma_params.src_amode = OMAP_DMA_AMODE_POST_INC;
  275. dma_params.src_start = (unsigned long)dma_addr;
  276. dma_params.src_ei = 0;
  277. dma_params.src_fi = 0;
  278. dma_params.dst_amode = OMAP_DMA_AMODE_DOUBLE_IDX;
  279. dma_params.dst_start = (unsigned long)fifo;
  280. dma_params.dst_ei = 1;
  281. dma_params.dst_fi = -31; /* Loop 32 byte window */
  282. dma_params.trigger = sync_dev;
  283. dma_params.sync_mode = OMAP_DMA_SYNC_FRAME;
  284. dma_params.src_or_dst_synch = 0; /* Dest sync */
  285. src_burst = OMAP_DMA_DATA_BURST_16; /* 16x32 read */
  286. dst_burst = OMAP_DMA_DATA_BURST_8; /* 8x32 write */
  287. } else {
  288. dma_params.src_amode = OMAP_DMA_AMODE_DOUBLE_IDX;
  289. dma_params.src_start = (unsigned long)fifo;
  290. dma_params.src_ei = 1;
  291. dma_params.src_fi = -31; /* Loop 32 byte window */
  292. dma_params.dst_amode = OMAP_DMA_AMODE_POST_INC;
  293. dma_params.dst_start = (unsigned long)dma_addr;
  294. dma_params.dst_ei = 0;
  295. dma_params.dst_fi = 0;
  296. dma_params.trigger = sync_dev;
  297. dma_params.sync_mode = OMAP_DMA_SYNC_FRAME;
  298. dma_params.src_or_dst_synch = 1; /* Source sync */
  299. src_burst = OMAP_DMA_DATA_BURST_8; /* 8x32 read */
  300. dst_burst = OMAP_DMA_DATA_BURST_16; /* 16x32 write */
  301. }
  302. DBG(3, "ep%i %s using %i-bit %s dma from 0x%08lx to 0x%08lx\n",
  303. chdat->epnum, chdat->tx ? "tx" : "rx",
  304. (dma_params.data_type == OMAP_DMA_DATA_TYPE_S32) ? 32 : 16,
  305. ((dma_addr & 0x3) == 0) ? "sync" : "async",
  306. dma_params.src_start, dma_params.dst_start);
  307. omap_set_dma_params(ch, &dma_params);
  308. omap_set_dma_src_burst_mode(ch, src_burst);
  309. omap_set_dma_dest_burst_mode(ch, dst_burst);
  310. omap_set_dma_write_mode(ch, OMAP_DMA_WRITE_LAST_NON_POSTED);
  311. /*
  312. * Prepare MUSB for DMA transfer
  313. */
  314. if (chdat->tx) {
  315. musb_ep_select(mbase, chdat->epnum);
  316. csr = musb_readw(hw_ep->regs, MUSB_TXCSR);
  317. csr |= (MUSB_TXCSR_AUTOSET | MUSB_TXCSR_DMAENAB
  318. | MUSB_TXCSR_DMAMODE | MUSB_TXCSR_MODE);
  319. csr &= ~MUSB_TXCSR_P_UNDERRUN;
  320. musb_writew(hw_ep->regs, MUSB_TXCSR, csr);
  321. } else {
  322. musb_ep_select(mbase, chdat->epnum);
  323. csr = musb_readw(hw_ep->regs, MUSB_RXCSR);
  324. csr |= MUSB_RXCSR_DMAENAB;
  325. csr &= ~(MUSB_RXCSR_AUTOCLEAR | MUSB_RXCSR_DMAMODE);
  326. musb_writew(hw_ep->regs, MUSB_RXCSR,
  327. csr | MUSB_RXCSR_P_WZC_BITS);
  328. }
  329. /*
  330. * Start DMA transfer
  331. */
  332. omap_start_dma(ch);
  333. if (chdat->tx) {
  334. /* Send transfer_packet_sz packets at a time */
  335. musb_writel(ep_conf, TUSB_EP_MAX_PACKET_SIZE_OFFSET,
  336. chdat->transfer_packet_sz);
  337. musb_writel(ep_conf, TUSB_EP_TX_OFFSET,
  338. TUSB_EP_CONFIG_XFR_SIZE(chdat->transfer_len));
  339. } else {
  340. /* Receive transfer_packet_sz packets at a time */
  341. musb_writel(ep_conf, TUSB_EP_MAX_PACKET_SIZE_OFFSET,
  342. chdat->transfer_packet_sz << 16);
  343. musb_writel(ep_conf, TUSB_EP_RX_OFFSET,
  344. TUSB_EP_CONFIG_XFR_SIZE(chdat->transfer_len));
  345. }
  346. return true;
  347. }
  348. static int tusb_omap_dma_abort(struct dma_channel *channel)
  349. {
  350. struct tusb_omap_dma_ch *chdat = to_chdat(channel);
  351. struct tusb_omap_dma *tusb_dma = chdat->tusb_dma;
  352. if (!tusb_dma->multichannel) {
  353. if (tusb_dma->ch >= 0) {
  354. omap_stop_dma(tusb_dma->ch);
  355. omap_free_dma(tusb_dma->ch);
  356. tusb_dma->ch = -1;
  357. }
  358. tusb_dma->dmareq = -1;
  359. tusb_dma->sync_dev = -1;
  360. }
  361. channel->status = MUSB_DMA_STATUS_FREE;
  362. return 0;
  363. }
  364. static inline int tusb_omap_dma_allocate_dmareq(struct tusb_omap_dma_ch *chdat)
  365. {
  366. u32 reg = musb_readl(chdat->tbase, TUSB_DMA_EP_MAP);
  367. int i, dmareq_nr = -1;
  368. const int sync_dev[6] = {
  369. OMAP24XX_DMA_EXT_DMAREQ0,
  370. OMAP24XX_DMA_EXT_DMAREQ1,
  371. OMAP242X_DMA_EXT_DMAREQ2,
  372. OMAP242X_DMA_EXT_DMAREQ3,
  373. OMAP242X_DMA_EXT_DMAREQ4,
  374. OMAP242X_DMA_EXT_DMAREQ5,
  375. };
  376. for (i = 0; i < MAX_DMAREQ; i++) {
  377. int cur = (reg & (0xf << (i * 5))) >> (i * 5);
  378. if (cur == 0) {
  379. dmareq_nr = i;
  380. break;
  381. }
  382. }
  383. if (dmareq_nr == -1)
  384. return -EAGAIN;
  385. reg |= (chdat->epnum << (dmareq_nr * 5));
  386. if (chdat->tx)
  387. reg |= ((1 << 4) << (dmareq_nr * 5));
  388. musb_writel(chdat->tbase, TUSB_DMA_EP_MAP, reg);
  389. chdat->dmareq = dmareq_nr;
  390. chdat->sync_dev = sync_dev[chdat->dmareq];
  391. return 0;
  392. }
  393. static inline void tusb_omap_dma_free_dmareq(struct tusb_omap_dma_ch *chdat)
  394. {
  395. u32 reg;
  396. if (!chdat || chdat->dmareq < 0)
  397. return;
  398. reg = musb_readl(chdat->tbase, TUSB_DMA_EP_MAP);
  399. reg &= ~(0x1f << (chdat->dmareq * 5));
  400. musb_writel(chdat->tbase, TUSB_DMA_EP_MAP, reg);
  401. chdat->dmareq = -1;
  402. chdat->sync_dev = -1;
  403. }
  404. static struct dma_channel *dma_channel_pool[MAX_DMAREQ];
  405. static struct dma_channel *
  406. tusb_omap_dma_allocate(struct dma_controller *c,
  407. struct musb_hw_ep *hw_ep,
  408. u8 tx)
  409. {
  410. int ret, i;
  411. const char *dev_name;
  412. struct tusb_omap_dma *tusb_dma;
  413. struct musb *musb;
  414. void __iomem *tbase;
  415. struct dma_channel *channel = NULL;
  416. struct tusb_omap_dma_ch *chdat = NULL;
  417. u32 reg;
  418. tusb_dma = container_of(c, struct tusb_omap_dma, controller);
  419. musb = tusb_dma->musb;
  420. tbase = musb->ctrl_base;
  421. reg = musb_readl(tbase, TUSB_DMA_INT_MASK);
  422. if (tx)
  423. reg &= ~(1 << hw_ep->epnum);
  424. else
  425. reg &= ~(1 << (hw_ep->epnum + 15));
  426. musb_writel(tbase, TUSB_DMA_INT_MASK, reg);
  427. /* REVISIT: Why does dmareq5 not work? */
  428. if (hw_ep->epnum == 0) {
  429. DBG(3, "Not allowing DMA for ep0 %s\n", tx ? "tx" : "rx");
  430. return NULL;
  431. }
  432. for (i = 0; i < MAX_DMAREQ; i++) {
  433. struct dma_channel *ch = dma_channel_pool[i];
  434. if (ch->status == MUSB_DMA_STATUS_UNKNOWN) {
  435. ch->status = MUSB_DMA_STATUS_FREE;
  436. channel = ch;
  437. chdat = ch->private_data;
  438. break;
  439. }
  440. }
  441. if (!channel)
  442. return NULL;
  443. if (tx) {
  444. chdat->tx = 1;
  445. dev_name = "TUSB transmit";
  446. } else {
  447. chdat->tx = 0;
  448. dev_name = "TUSB receive";
  449. }
  450. chdat->musb = tusb_dma->musb;
  451. chdat->tbase = tusb_dma->tbase;
  452. chdat->hw_ep = hw_ep;
  453. chdat->epnum = hw_ep->epnum;
  454. chdat->dmareq = -1;
  455. chdat->completed_len = 0;
  456. chdat->tusb_dma = tusb_dma;
  457. channel->max_len = 0x7fffffff;
  458. channel->desired_mode = 0;
  459. channel->actual_len = 0;
  460. if (tusb_dma->multichannel) {
  461. ret = tusb_omap_dma_allocate_dmareq(chdat);
  462. if (ret != 0)
  463. goto free_dmareq;
  464. ret = omap_request_dma(chdat->sync_dev, dev_name,
  465. tusb_omap_dma_cb, channel, &chdat->ch);
  466. if (ret != 0)
  467. goto free_dmareq;
  468. } else if (tusb_dma->ch == -1) {
  469. tusb_dma->dmareq = 0;
  470. tusb_dma->sync_dev = OMAP24XX_DMA_EXT_DMAREQ0;
  471. /* Callback data gets set later in the shared dmareq case */
  472. ret = omap_request_dma(tusb_dma->sync_dev, "TUSB shared",
  473. tusb_omap_dma_cb, NULL, &tusb_dma->ch);
  474. if (ret != 0)
  475. goto free_dmareq;
  476. chdat->dmareq = -1;
  477. chdat->ch = -1;
  478. }
  479. DBG(3, "ep%i %s dma: %s dma%i dmareq%i sync%i\n",
  480. chdat->epnum,
  481. chdat->tx ? "tx" : "rx",
  482. chdat->ch >= 0 ? "dedicated" : "shared",
  483. chdat->ch >= 0 ? chdat->ch : tusb_dma->ch,
  484. chdat->dmareq >= 0 ? chdat->dmareq : tusb_dma->dmareq,
  485. chdat->sync_dev >= 0 ? chdat->sync_dev : tusb_dma->sync_dev);
  486. return channel;
  487. free_dmareq:
  488. tusb_omap_dma_free_dmareq(chdat);
  489. DBG(3, "ep%i: Could not get a DMA channel\n", chdat->epnum);
  490. channel->status = MUSB_DMA_STATUS_UNKNOWN;
  491. return NULL;
  492. }
  493. static void tusb_omap_dma_release(struct dma_channel *channel)
  494. {
  495. struct tusb_omap_dma_ch *chdat = to_chdat(channel);
  496. struct musb *musb = chdat->musb;
  497. void __iomem *tbase = musb->ctrl_base;
  498. u32 reg;
  499. DBG(3, "ep%i ch%i\n", chdat->epnum, chdat->ch);
  500. reg = musb_readl(tbase, TUSB_DMA_INT_MASK);
  501. if (chdat->tx)
  502. reg |= (1 << chdat->epnum);
  503. else
  504. reg |= (1 << (chdat->epnum + 15));
  505. musb_writel(tbase, TUSB_DMA_INT_MASK, reg);
  506. reg = musb_readl(tbase, TUSB_DMA_INT_CLEAR);
  507. if (chdat->tx)
  508. reg |= (1 << chdat->epnum);
  509. else
  510. reg |= (1 << (chdat->epnum + 15));
  511. musb_writel(tbase, TUSB_DMA_INT_CLEAR, reg);
  512. channel->status = MUSB_DMA_STATUS_UNKNOWN;
  513. if (chdat->ch >= 0) {
  514. omap_stop_dma(chdat->ch);
  515. omap_free_dma(chdat->ch);
  516. chdat->ch = -1;
  517. }
  518. if (chdat->dmareq >= 0)
  519. tusb_omap_dma_free_dmareq(chdat);
  520. channel = NULL;
  521. }
  522. void dma_controller_destroy(struct dma_controller *c)
  523. {
  524. struct tusb_omap_dma *tusb_dma;
  525. int i;
  526. tusb_dma = container_of(c, struct tusb_omap_dma, controller);
  527. for (i = 0; i < MAX_DMAREQ; i++) {
  528. struct dma_channel *ch = dma_channel_pool[i];
  529. if (ch) {
  530. kfree(ch->private_data);
  531. kfree(ch);
  532. }
  533. }
  534. if (tusb_dma && !tusb_dma->multichannel && tusb_dma->ch >= 0)
  535. omap_free_dma(tusb_dma->ch);
  536. kfree(tusb_dma);
  537. }
  538. struct dma_controller *__init
  539. dma_controller_create(struct musb *musb, void __iomem *base)
  540. {
  541. void __iomem *tbase = musb->ctrl_base;
  542. struct tusb_omap_dma *tusb_dma;
  543. int i;
  544. /* REVISIT: Get dmareq lines used from board-*.c */
  545. musb_writel(musb->ctrl_base, TUSB_DMA_INT_MASK, 0x7fffffff);
  546. musb_writel(musb->ctrl_base, TUSB_DMA_EP_MAP, 0);
  547. musb_writel(tbase, TUSB_DMA_REQ_CONF,
  548. TUSB_DMA_REQ_CONF_BURST_SIZE(2)
  549. | TUSB_DMA_REQ_CONF_DMA_REQ_EN(0x3f)
  550. | TUSB_DMA_REQ_CONF_DMA_REQ_ASSER(2));
  551. tusb_dma = kzalloc(sizeof(struct tusb_omap_dma), GFP_KERNEL);
  552. if (!tusb_dma)
  553. goto cleanup;
  554. tusb_dma->musb = musb;
  555. tusb_dma->tbase = musb->ctrl_base;
  556. tusb_dma->ch = -1;
  557. tusb_dma->dmareq = -1;
  558. tusb_dma->sync_dev = -1;
  559. tusb_dma->controller.start = tusb_omap_dma_start;
  560. tusb_dma->controller.stop = tusb_omap_dma_stop;
  561. tusb_dma->controller.channel_alloc = tusb_omap_dma_allocate;
  562. tusb_dma->controller.channel_release = tusb_omap_dma_release;
  563. tusb_dma->controller.channel_program = tusb_omap_dma_program;
  564. tusb_dma->controller.channel_abort = tusb_omap_dma_abort;
  565. if (tusb_get_revision(musb) >= TUSB_REV_30)
  566. tusb_dma->multichannel = 1;
  567. for (i = 0; i < MAX_DMAREQ; i++) {
  568. struct dma_channel *ch;
  569. struct tusb_omap_dma_ch *chdat;
  570. ch = kzalloc(sizeof(struct dma_channel), GFP_KERNEL);
  571. if (!ch)
  572. goto cleanup;
  573. dma_channel_pool[i] = ch;
  574. chdat = kzalloc(sizeof(struct tusb_omap_dma_ch), GFP_KERNEL);
  575. if (!chdat)
  576. goto cleanup;
  577. ch->status = MUSB_DMA_STATUS_UNKNOWN;
  578. ch->private_data = chdat;
  579. }
  580. return &tusb_dma->controller;
  581. cleanup:
  582. dma_controller_destroy(&tusb_dma->controller);
  583. return NULL;
  584. }