xhci-mem.c 37 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279
  1. /*
  2. * xHCI host controller driver
  3. *
  4. * Copyright (C) 2008 Intel Corp.
  5. *
  6. * Author: Sarah Sharp
  7. * Some code borrowed from the Linux EHCI driver.
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. *
  13. * This program is distributed in the hope that it will be useful, but
  14. * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
  15. * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  16. * for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software Foundation,
  20. * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  21. */
  22. #include <linux/usb.h>
  23. #include <linux/pci.h>
  24. #include <linux/slab.h>
  25. #include <linux/dmapool.h>
  26. #include "xhci.h"
  27. /*
  28. * Allocates a generic ring segment from the ring pool, sets the dma address,
  29. * initializes the segment to zero, and sets the private next pointer to NULL.
  30. *
  31. * Section 4.11.1.1:
  32. * "All components of all Command and Transfer TRBs shall be initialized to '0'"
  33. */
  34. static struct xhci_segment *xhci_segment_alloc(struct xhci_hcd *xhci, gfp_t flags)
  35. {
  36. struct xhci_segment *seg;
  37. dma_addr_t dma;
  38. seg = kzalloc(sizeof *seg, flags);
  39. if (!seg)
  40. return 0;
  41. xhci_dbg(xhci, "Allocating priv segment structure at %p\n", seg);
  42. seg->trbs = dma_pool_alloc(xhci->segment_pool, flags, &dma);
  43. if (!seg->trbs) {
  44. kfree(seg);
  45. return 0;
  46. }
  47. xhci_dbg(xhci, "// Allocating segment at %p (virtual) 0x%llx (DMA)\n",
  48. seg->trbs, (unsigned long long)dma);
  49. memset(seg->trbs, 0, SEGMENT_SIZE);
  50. seg->dma = dma;
  51. seg->next = NULL;
  52. return seg;
  53. }
  54. static void xhci_segment_free(struct xhci_hcd *xhci, struct xhci_segment *seg)
  55. {
  56. if (!seg)
  57. return;
  58. if (seg->trbs) {
  59. xhci_dbg(xhci, "Freeing DMA segment at %p (virtual) 0x%llx (DMA)\n",
  60. seg->trbs, (unsigned long long)seg->dma);
  61. dma_pool_free(xhci->segment_pool, seg->trbs, seg->dma);
  62. seg->trbs = NULL;
  63. }
  64. xhci_dbg(xhci, "Freeing priv segment structure at %p\n", seg);
  65. kfree(seg);
  66. }
  67. /*
  68. * Make the prev segment point to the next segment.
  69. *
  70. * Change the last TRB in the prev segment to be a Link TRB which points to the
  71. * DMA address of the next segment. The caller needs to set any Link TRB
  72. * related flags, such as End TRB, Toggle Cycle, and no snoop.
  73. */
  74. static void xhci_link_segments(struct xhci_hcd *xhci, struct xhci_segment *prev,
  75. struct xhci_segment *next, bool link_trbs)
  76. {
  77. u32 val;
  78. if (!prev || !next)
  79. return;
  80. prev->next = next;
  81. if (link_trbs) {
  82. prev->trbs[TRBS_PER_SEGMENT-1].link.segment_ptr = next->dma;
  83. /* Set the last TRB in the segment to have a TRB type ID of Link TRB */
  84. val = prev->trbs[TRBS_PER_SEGMENT-1].link.control;
  85. val &= ~TRB_TYPE_BITMASK;
  86. val |= TRB_TYPE(TRB_LINK);
  87. /* Always set the chain bit with 0.95 hardware */
  88. if (xhci_link_trb_quirk(xhci))
  89. val |= TRB_CHAIN;
  90. prev->trbs[TRBS_PER_SEGMENT-1].link.control = val;
  91. }
  92. xhci_dbg(xhci, "Linking segment 0x%llx to segment 0x%llx (DMA)\n",
  93. (unsigned long long)prev->dma,
  94. (unsigned long long)next->dma);
  95. }
  96. /* XXX: Do we need the hcd structure in all these functions? */
  97. void xhci_ring_free(struct xhci_hcd *xhci, struct xhci_ring *ring)
  98. {
  99. struct xhci_segment *seg;
  100. struct xhci_segment *first_seg;
  101. if (!ring || !ring->first_seg)
  102. return;
  103. first_seg = ring->first_seg;
  104. seg = first_seg->next;
  105. xhci_dbg(xhci, "Freeing ring at %p\n", ring);
  106. while (seg != first_seg) {
  107. struct xhci_segment *next = seg->next;
  108. xhci_segment_free(xhci, seg);
  109. seg = next;
  110. }
  111. xhci_segment_free(xhci, first_seg);
  112. ring->first_seg = NULL;
  113. kfree(ring);
  114. }
  115. static void xhci_initialize_ring_info(struct xhci_ring *ring)
  116. {
  117. /* The ring is empty, so the enqueue pointer == dequeue pointer */
  118. ring->enqueue = ring->first_seg->trbs;
  119. ring->enq_seg = ring->first_seg;
  120. ring->dequeue = ring->enqueue;
  121. ring->deq_seg = ring->first_seg;
  122. /* The ring is initialized to 0. The producer must write 1 to the cycle
  123. * bit to handover ownership of the TRB, so PCS = 1. The consumer must
  124. * compare CCS to the cycle bit to check ownership, so CCS = 1.
  125. */
  126. ring->cycle_state = 1;
  127. /* Not necessary for new rings, but needed for re-initialized rings */
  128. ring->enq_updates = 0;
  129. ring->deq_updates = 0;
  130. }
  131. /**
  132. * Create a new ring with zero or more segments.
  133. *
  134. * Link each segment together into a ring.
  135. * Set the end flag and the cycle toggle bit on the last segment.
  136. * See section 4.9.1 and figures 15 and 16.
  137. */
  138. static struct xhci_ring *xhci_ring_alloc(struct xhci_hcd *xhci,
  139. unsigned int num_segs, bool link_trbs, gfp_t flags)
  140. {
  141. struct xhci_ring *ring;
  142. struct xhci_segment *prev;
  143. ring = kzalloc(sizeof *(ring), flags);
  144. xhci_dbg(xhci, "Allocating ring at %p\n", ring);
  145. if (!ring)
  146. return 0;
  147. INIT_LIST_HEAD(&ring->td_list);
  148. if (num_segs == 0)
  149. return ring;
  150. ring->first_seg = xhci_segment_alloc(xhci, flags);
  151. if (!ring->first_seg)
  152. goto fail;
  153. num_segs--;
  154. prev = ring->first_seg;
  155. while (num_segs > 0) {
  156. struct xhci_segment *next;
  157. next = xhci_segment_alloc(xhci, flags);
  158. if (!next)
  159. goto fail;
  160. xhci_link_segments(xhci, prev, next, link_trbs);
  161. prev = next;
  162. num_segs--;
  163. }
  164. xhci_link_segments(xhci, prev, ring->first_seg, link_trbs);
  165. if (link_trbs) {
  166. /* See section 4.9.2.1 and 6.4.4.1 */
  167. prev->trbs[TRBS_PER_SEGMENT-1].link.control |= (LINK_TOGGLE);
  168. xhci_dbg(xhci, "Wrote link toggle flag to"
  169. " segment %p (virtual), 0x%llx (DMA)\n",
  170. prev, (unsigned long long)prev->dma);
  171. }
  172. xhci_initialize_ring_info(ring);
  173. return ring;
  174. fail:
  175. xhci_ring_free(xhci, ring);
  176. return 0;
  177. }
  178. void xhci_free_or_cache_endpoint_ring(struct xhci_hcd *xhci,
  179. struct xhci_virt_device *virt_dev,
  180. unsigned int ep_index)
  181. {
  182. int rings_cached;
  183. rings_cached = virt_dev->num_rings_cached;
  184. if (rings_cached < XHCI_MAX_RINGS_CACHED) {
  185. virt_dev->num_rings_cached++;
  186. rings_cached = virt_dev->num_rings_cached;
  187. virt_dev->ring_cache[rings_cached] =
  188. virt_dev->eps[ep_index].ring;
  189. xhci_dbg(xhci, "Cached old ring, "
  190. "%d ring%s cached\n",
  191. rings_cached,
  192. (rings_cached > 1) ? "s" : "");
  193. } else {
  194. xhci_ring_free(xhci, virt_dev->eps[ep_index].ring);
  195. xhci_dbg(xhci, "Ring cache full (%d rings), "
  196. "freeing ring\n",
  197. virt_dev->num_rings_cached);
  198. }
  199. virt_dev->eps[ep_index].ring = NULL;
  200. }
  201. /* Zero an endpoint ring (except for link TRBs) and move the enqueue and dequeue
  202. * pointers to the beginning of the ring.
  203. */
  204. static void xhci_reinit_cached_ring(struct xhci_hcd *xhci,
  205. struct xhci_ring *ring)
  206. {
  207. struct xhci_segment *seg = ring->first_seg;
  208. do {
  209. memset(seg->trbs, 0,
  210. sizeof(union xhci_trb)*TRBS_PER_SEGMENT);
  211. /* All endpoint rings have link TRBs */
  212. xhci_link_segments(xhci, seg, seg->next, 1);
  213. seg = seg->next;
  214. } while (seg != ring->first_seg);
  215. xhci_initialize_ring_info(ring);
  216. /* td list should be empty since all URBs have been cancelled,
  217. * but just in case...
  218. */
  219. INIT_LIST_HEAD(&ring->td_list);
  220. }
  221. #define CTX_SIZE(_hcc) (HCC_64BYTE_CONTEXT(_hcc) ? 64 : 32)
  222. struct xhci_container_ctx *xhci_alloc_container_ctx(struct xhci_hcd *xhci,
  223. int type, gfp_t flags)
  224. {
  225. struct xhci_container_ctx *ctx = kzalloc(sizeof(*ctx), flags);
  226. if (!ctx)
  227. return NULL;
  228. BUG_ON((type != XHCI_CTX_TYPE_DEVICE) && (type != XHCI_CTX_TYPE_INPUT));
  229. ctx->type = type;
  230. ctx->size = HCC_64BYTE_CONTEXT(xhci->hcc_params) ? 2048 : 1024;
  231. if (type == XHCI_CTX_TYPE_INPUT)
  232. ctx->size += CTX_SIZE(xhci->hcc_params);
  233. ctx->bytes = dma_pool_alloc(xhci->device_pool, flags, &ctx->dma);
  234. memset(ctx->bytes, 0, ctx->size);
  235. return ctx;
  236. }
  237. void xhci_free_container_ctx(struct xhci_hcd *xhci,
  238. struct xhci_container_ctx *ctx)
  239. {
  240. if (!ctx)
  241. return;
  242. dma_pool_free(xhci->device_pool, ctx->bytes, ctx->dma);
  243. kfree(ctx);
  244. }
  245. struct xhci_input_control_ctx *xhci_get_input_control_ctx(struct xhci_hcd *xhci,
  246. struct xhci_container_ctx *ctx)
  247. {
  248. BUG_ON(ctx->type != XHCI_CTX_TYPE_INPUT);
  249. return (struct xhci_input_control_ctx *)ctx->bytes;
  250. }
  251. struct xhci_slot_ctx *xhci_get_slot_ctx(struct xhci_hcd *xhci,
  252. struct xhci_container_ctx *ctx)
  253. {
  254. if (ctx->type == XHCI_CTX_TYPE_DEVICE)
  255. return (struct xhci_slot_ctx *)ctx->bytes;
  256. return (struct xhci_slot_ctx *)
  257. (ctx->bytes + CTX_SIZE(xhci->hcc_params));
  258. }
  259. struct xhci_ep_ctx *xhci_get_ep_ctx(struct xhci_hcd *xhci,
  260. struct xhci_container_ctx *ctx,
  261. unsigned int ep_index)
  262. {
  263. /* increment ep index by offset of start of ep ctx array */
  264. ep_index++;
  265. if (ctx->type == XHCI_CTX_TYPE_INPUT)
  266. ep_index++;
  267. return (struct xhci_ep_ctx *)
  268. (ctx->bytes + (ep_index * CTX_SIZE(xhci->hcc_params)));
  269. }
  270. static void xhci_init_endpoint_timer(struct xhci_hcd *xhci,
  271. struct xhci_virt_ep *ep)
  272. {
  273. init_timer(&ep->stop_cmd_timer);
  274. ep->stop_cmd_timer.data = (unsigned long) ep;
  275. ep->stop_cmd_timer.function = xhci_stop_endpoint_command_watchdog;
  276. ep->xhci = xhci;
  277. }
  278. /* All the xhci_tds in the ring's TD list should be freed at this point */
  279. void xhci_free_virt_device(struct xhci_hcd *xhci, int slot_id)
  280. {
  281. struct xhci_virt_device *dev;
  282. int i;
  283. /* Slot ID 0 is reserved */
  284. if (slot_id == 0 || !xhci->devs[slot_id])
  285. return;
  286. dev = xhci->devs[slot_id];
  287. xhci->dcbaa->dev_context_ptrs[slot_id] = 0;
  288. if (!dev)
  289. return;
  290. for (i = 0; i < 31; ++i)
  291. if (dev->eps[i].ring)
  292. xhci_ring_free(xhci, dev->eps[i].ring);
  293. if (dev->ring_cache) {
  294. for (i = 0; i < dev->num_rings_cached; i++)
  295. xhci_ring_free(xhci, dev->ring_cache[i]);
  296. kfree(dev->ring_cache);
  297. }
  298. if (dev->in_ctx)
  299. xhci_free_container_ctx(xhci, dev->in_ctx);
  300. if (dev->out_ctx)
  301. xhci_free_container_ctx(xhci, dev->out_ctx);
  302. kfree(xhci->devs[slot_id]);
  303. xhci->devs[slot_id] = 0;
  304. }
  305. int xhci_alloc_virt_device(struct xhci_hcd *xhci, int slot_id,
  306. struct usb_device *udev, gfp_t flags)
  307. {
  308. struct xhci_virt_device *dev;
  309. int i;
  310. /* Slot ID 0 is reserved */
  311. if (slot_id == 0 || xhci->devs[slot_id]) {
  312. xhci_warn(xhci, "Bad Slot ID %d\n", slot_id);
  313. return 0;
  314. }
  315. xhci->devs[slot_id] = kzalloc(sizeof(*xhci->devs[slot_id]), flags);
  316. if (!xhci->devs[slot_id])
  317. return 0;
  318. dev = xhci->devs[slot_id];
  319. /* Allocate the (output) device context that will be used in the HC. */
  320. dev->out_ctx = xhci_alloc_container_ctx(xhci, XHCI_CTX_TYPE_DEVICE, flags);
  321. if (!dev->out_ctx)
  322. goto fail;
  323. xhci_dbg(xhci, "Slot %d output ctx = 0x%llx (dma)\n", slot_id,
  324. (unsigned long long)dev->out_ctx->dma);
  325. /* Allocate the (input) device context for address device command */
  326. dev->in_ctx = xhci_alloc_container_ctx(xhci, XHCI_CTX_TYPE_INPUT, flags);
  327. if (!dev->in_ctx)
  328. goto fail;
  329. xhci_dbg(xhci, "Slot %d input ctx = 0x%llx (dma)\n", slot_id,
  330. (unsigned long long)dev->in_ctx->dma);
  331. /* Initialize the cancellation list and watchdog timers for each ep */
  332. for (i = 0; i < 31; i++) {
  333. xhci_init_endpoint_timer(xhci, &dev->eps[i]);
  334. INIT_LIST_HEAD(&dev->eps[i].cancelled_td_list);
  335. }
  336. /* Allocate endpoint 0 ring */
  337. dev->eps[0].ring = xhci_ring_alloc(xhci, 1, true, flags);
  338. if (!dev->eps[0].ring)
  339. goto fail;
  340. /* Allocate pointers to the ring cache */
  341. dev->ring_cache = kzalloc(
  342. sizeof(struct xhci_ring *)*XHCI_MAX_RINGS_CACHED,
  343. flags);
  344. if (!dev->ring_cache)
  345. goto fail;
  346. dev->num_rings_cached = 0;
  347. init_completion(&dev->cmd_completion);
  348. INIT_LIST_HEAD(&dev->cmd_list);
  349. /* Point to output device context in dcbaa. */
  350. xhci->dcbaa->dev_context_ptrs[slot_id] = dev->out_ctx->dma;
  351. xhci_dbg(xhci, "Set slot id %d dcbaa entry %p to 0x%llx\n",
  352. slot_id,
  353. &xhci->dcbaa->dev_context_ptrs[slot_id],
  354. (unsigned long long) xhci->dcbaa->dev_context_ptrs[slot_id]);
  355. return 1;
  356. fail:
  357. xhci_free_virt_device(xhci, slot_id);
  358. return 0;
  359. }
  360. /* Setup an xHCI virtual device for a Set Address command */
  361. int xhci_setup_addressable_virt_dev(struct xhci_hcd *xhci, struct usb_device *udev)
  362. {
  363. struct xhci_virt_device *dev;
  364. struct xhci_ep_ctx *ep0_ctx;
  365. struct usb_device *top_dev;
  366. struct xhci_slot_ctx *slot_ctx;
  367. struct xhci_input_control_ctx *ctrl_ctx;
  368. dev = xhci->devs[udev->slot_id];
  369. /* Slot ID 0 is reserved */
  370. if (udev->slot_id == 0 || !dev) {
  371. xhci_warn(xhci, "Slot ID %d is not assigned to this device\n",
  372. udev->slot_id);
  373. return -EINVAL;
  374. }
  375. ep0_ctx = xhci_get_ep_ctx(xhci, dev->in_ctx, 0);
  376. ctrl_ctx = xhci_get_input_control_ctx(xhci, dev->in_ctx);
  377. slot_ctx = xhci_get_slot_ctx(xhci, dev->in_ctx);
  378. /* 2) New slot context and endpoint 0 context are valid*/
  379. ctrl_ctx->add_flags = SLOT_FLAG | EP0_FLAG;
  380. /* 3) Only the control endpoint is valid - one endpoint context */
  381. slot_ctx->dev_info |= LAST_CTX(1);
  382. slot_ctx->dev_info |= (u32) udev->route;
  383. switch (udev->speed) {
  384. case USB_SPEED_SUPER:
  385. slot_ctx->dev_info |= (u32) SLOT_SPEED_SS;
  386. break;
  387. case USB_SPEED_HIGH:
  388. slot_ctx->dev_info |= (u32) SLOT_SPEED_HS;
  389. break;
  390. case USB_SPEED_FULL:
  391. slot_ctx->dev_info |= (u32) SLOT_SPEED_FS;
  392. break;
  393. case USB_SPEED_LOW:
  394. slot_ctx->dev_info |= (u32) SLOT_SPEED_LS;
  395. break;
  396. case USB_SPEED_WIRELESS:
  397. xhci_dbg(xhci, "FIXME xHCI doesn't support wireless speeds\n");
  398. return -EINVAL;
  399. break;
  400. default:
  401. /* Speed was set earlier, this shouldn't happen. */
  402. BUG();
  403. }
  404. /* Find the root hub port this device is under */
  405. for (top_dev = udev; top_dev->parent && top_dev->parent->parent;
  406. top_dev = top_dev->parent)
  407. /* Found device below root hub */;
  408. slot_ctx->dev_info2 |= (u32) ROOT_HUB_PORT(top_dev->portnum);
  409. xhci_dbg(xhci, "Set root hub portnum to %d\n", top_dev->portnum);
  410. /* Is this a LS/FS device under a HS hub? */
  411. if ((udev->speed == USB_SPEED_LOW || udev->speed == USB_SPEED_FULL) &&
  412. udev->tt) {
  413. slot_ctx->tt_info = udev->tt->hub->slot_id;
  414. slot_ctx->tt_info |= udev->ttport << 8;
  415. if (udev->tt->multi)
  416. slot_ctx->dev_info |= DEV_MTT;
  417. }
  418. xhci_dbg(xhci, "udev->tt = %p\n", udev->tt);
  419. xhci_dbg(xhci, "udev->ttport = 0x%x\n", udev->ttport);
  420. /* Step 4 - ring already allocated */
  421. /* Step 5 */
  422. ep0_ctx->ep_info2 = EP_TYPE(CTRL_EP);
  423. /*
  424. * XXX: Not sure about wireless USB devices.
  425. */
  426. switch (udev->speed) {
  427. case USB_SPEED_SUPER:
  428. ep0_ctx->ep_info2 |= MAX_PACKET(512);
  429. break;
  430. case USB_SPEED_HIGH:
  431. /* USB core guesses at a 64-byte max packet first for FS devices */
  432. case USB_SPEED_FULL:
  433. ep0_ctx->ep_info2 |= MAX_PACKET(64);
  434. break;
  435. case USB_SPEED_LOW:
  436. ep0_ctx->ep_info2 |= MAX_PACKET(8);
  437. break;
  438. case USB_SPEED_WIRELESS:
  439. xhci_dbg(xhci, "FIXME xHCI doesn't support wireless speeds\n");
  440. return -EINVAL;
  441. break;
  442. default:
  443. /* New speed? */
  444. BUG();
  445. }
  446. /* EP 0 can handle "burst" sizes of 1, so Max Burst Size field is 0 */
  447. ep0_ctx->ep_info2 |= MAX_BURST(0);
  448. ep0_ctx->ep_info2 |= ERROR_COUNT(3);
  449. ep0_ctx->deq =
  450. dev->eps[0].ring->first_seg->dma;
  451. ep0_ctx->deq |= dev->eps[0].ring->cycle_state;
  452. /* Steps 7 and 8 were done in xhci_alloc_virt_device() */
  453. return 0;
  454. }
  455. /* Return the polling or NAK interval.
  456. *
  457. * The polling interval is expressed in "microframes". If xHCI's Interval field
  458. * is set to N, it will service the endpoint every 2^(Interval)*125us.
  459. *
  460. * The NAK interval is one NAK per 1 to 255 microframes, or no NAKs if interval
  461. * is set to 0.
  462. */
  463. static inline unsigned int xhci_get_endpoint_interval(struct usb_device *udev,
  464. struct usb_host_endpoint *ep)
  465. {
  466. unsigned int interval = 0;
  467. switch (udev->speed) {
  468. case USB_SPEED_HIGH:
  469. /* Max NAK rate */
  470. if (usb_endpoint_xfer_control(&ep->desc) ||
  471. usb_endpoint_xfer_bulk(&ep->desc))
  472. interval = ep->desc.bInterval;
  473. /* Fall through - SS and HS isoc/int have same decoding */
  474. case USB_SPEED_SUPER:
  475. if (usb_endpoint_xfer_int(&ep->desc) ||
  476. usb_endpoint_xfer_isoc(&ep->desc)) {
  477. if (ep->desc.bInterval == 0)
  478. interval = 0;
  479. else
  480. interval = ep->desc.bInterval - 1;
  481. if (interval > 15)
  482. interval = 15;
  483. if (interval != ep->desc.bInterval + 1)
  484. dev_warn(&udev->dev, "ep %#x - rounding interval to %d microframes\n",
  485. ep->desc.bEndpointAddress, 1 << interval);
  486. }
  487. break;
  488. /* Convert bInterval (in 1-255 frames) to microframes and round down to
  489. * nearest power of 2.
  490. */
  491. case USB_SPEED_FULL:
  492. case USB_SPEED_LOW:
  493. if (usb_endpoint_xfer_int(&ep->desc) ||
  494. usb_endpoint_xfer_isoc(&ep->desc)) {
  495. interval = fls(8*ep->desc.bInterval) - 1;
  496. if (interval > 10)
  497. interval = 10;
  498. if (interval < 3)
  499. interval = 3;
  500. if ((1 << interval) != 8*ep->desc.bInterval)
  501. dev_warn(&udev->dev,
  502. "ep %#x - rounding interval"
  503. " to %d microframes, "
  504. "ep desc says %d microframes\n",
  505. ep->desc.bEndpointAddress,
  506. 1 << interval,
  507. 8*ep->desc.bInterval);
  508. }
  509. break;
  510. default:
  511. BUG();
  512. }
  513. return EP_INTERVAL(interval);
  514. }
  515. static inline u32 xhci_get_endpoint_type(struct usb_device *udev,
  516. struct usb_host_endpoint *ep)
  517. {
  518. int in;
  519. u32 type;
  520. in = usb_endpoint_dir_in(&ep->desc);
  521. if (usb_endpoint_xfer_control(&ep->desc)) {
  522. type = EP_TYPE(CTRL_EP);
  523. } else if (usb_endpoint_xfer_bulk(&ep->desc)) {
  524. if (in)
  525. type = EP_TYPE(BULK_IN_EP);
  526. else
  527. type = EP_TYPE(BULK_OUT_EP);
  528. } else if (usb_endpoint_xfer_isoc(&ep->desc)) {
  529. if (in)
  530. type = EP_TYPE(ISOC_IN_EP);
  531. else
  532. type = EP_TYPE(ISOC_OUT_EP);
  533. } else if (usb_endpoint_xfer_int(&ep->desc)) {
  534. if (in)
  535. type = EP_TYPE(INT_IN_EP);
  536. else
  537. type = EP_TYPE(INT_OUT_EP);
  538. } else {
  539. BUG();
  540. }
  541. return type;
  542. }
  543. int xhci_endpoint_init(struct xhci_hcd *xhci,
  544. struct xhci_virt_device *virt_dev,
  545. struct usb_device *udev,
  546. struct usb_host_endpoint *ep,
  547. gfp_t mem_flags)
  548. {
  549. unsigned int ep_index;
  550. struct xhci_ep_ctx *ep_ctx;
  551. struct xhci_ring *ep_ring;
  552. unsigned int max_packet;
  553. unsigned int max_burst;
  554. ep_index = xhci_get_endpoint_index(&ep->desc);
  555. ep_ctx = xhci_get_ep_ctx(xhci, virt_dev->in_ctx, ep_index);
  556. /* Set up the endpoint ring */
  557. virt_dev->eps[ep_index].new_ring =
  558. xhci_ring_alloc(xhci, 1, true, mem_flags);
  559. if (!virt_dev->eps[ep_index].new_ring) {
  560. /* Attempt to use the ring cache */
  561. if (virt_dev->num_rings_cached == 0)
  562. return -ENOMEM;
  563. virt_dev->eps[ep_index].new_ring =
  564. virt_dev->ring_cache[virt_dev->num_rings_cached];
  565. virt_dev->ring_cache[virt_dev->num_rings_cached] = NULL;
  566. virt_dev->num_rings_cached--;
  567. xhci_reinit_cached_ring(xhci, virt_dev->eps[ep_index].new_ring);
  568. }
  569. ep_ring = virt_dev->eps[ep_index].new_ring;
  570. ep_ctx->deq = ep_ring->first_seg->dma | ep_ring->cycle_state;
  571. ep_ctx->ep_info = xhci_get_endpoint_interval(udev, ep);
  572. /* FIXME dig Mult and streams info out of ep companion desc */
  573. /* Allow 3 retries for everything but isoc;
  574. * error count = 0 means infinite retries.
  575. */
  576. if (!usb_endpoint_xfer_isoc(&ep->desc))
  577. ep_ctx->ep_info2 = ERROR_COUNT(3);
  578. else
  579. ep_ctx->ep_info2 = ERROR_COUNT(1);
  580. ep_ctx->ep_info2 |= xhci_get_endpoint_type(udev, ep);
  581. /* Set the max packet size and max burst */
  582. switch (udev->speed) {
  583. case USB_SPEED_SUPER:
  584. max_packet = ep->desc.wMaxPacketSize;
  585. ep_ctx->ep_info2 |= MAX_PACKET(max_packet);
  586. /* dig out max burst from ep companion desc */
  587. if (!ep->ss_ep_comp) {
  588. xhci_warn(xhci, "WARN no SS endpoint companion descriptor.\n");
  589. max_packet = 0;
  590. } else {
  591. max_packet = ep->ss_ep_comp->desc.bMaxBurst;
  592. }
  593. ep_ctx->ep_info2 |= MAX_BURST(max_packet);
  594. break;
  595. case USB_SPEED_HIGH:
  596. /* bits 11:12 specify the number of additional transaction
  597. * opportunities per microframe (USB 2.0, section 9.6.6)
  598. */
  599. if (usb_endpoint_xfer_isoc(&ep->desc) ||
  600. usb_endpoint_xfer_int(&ep->desc)) {
  601. max_burst = (ep->desc.wMaxPacketSize & 0x1800) >> 11;
  602. ep_ctx->ep_info2 |= MAX_BURST(max_burst);
  603. }
  604. /* Fall through */
  605. case USB_SPEED_FULL:
  606. case USB_SPEED_LOW:
  607. max_packet = ep->desc.wMaxPacketSize & 0x3ff;
  608. ep_ctx->ep_info2 |= MAX_PACKET(max_packet);
  609. break;
  610. default:
  611. BUG();
  612. }
  613. /* FIXME Debug endpoint context */
  614. return 0;
  615. }
  616. void xhci_endpoint_zero(struct xhci_hcd *xhci,
  617. struct xhci_virt_device *virt_dev,
  618. struct usb_host_endpoint *ep)
  619. {
  620. unsigned int ep_index;
  621. struct xhci_ep_ctx *ep_ctx;
  622. ep_index = xhci_get_endpoint_index(&ep->desc);
  623. ep_ctx = xhci_get_ep_ctx(xhci, virt_dev->in_ctx, ep_index);
  624. ep_ctx->ep_info = 0;
  625. ep_ctx->ep_info2 = 0;
  626. ep_ctx->deq = 0;
  627. ep_ctx->tx_info = 0;
  628. /* Don't free the endpoint ring until the set interface or configuration
  629. * request succeeds.
  630. */
  631. }
  632. /* Copy output xhci_ep_ctx to the input xhci_ep_ctx copy.
  633. * Useful when you want to change one particular aspect of the endpoint and then
  634. * issue a configure endpoint command.
  635. */
  636. void xhci_endpoint_copy(struct xhci_hcd *xhci,
  637. struct xhci_container_ctx *in_ctx,
  638. struct xhci_container_ctx *out_ctx,
  639. unsigned int ep_index)
  640. {
  641. struct xhci_ep_ctx *out_ep_ctx;
  642. struct xhci_ep_ctx *in_ep_ctx;
  643. out_ep_ctx = xhci_get_ep_ctx(xhci, out_ctx, ep_index);
  644. in_ep_ctx = xhci_get_ep_ctx(xhci, in_ctx, ep_index);
  645. in_ep_ctx->ep_info = out_ep_ctx->ep_info;
  646. in_ep_ctx->ep_info2 = out_ep_ctx->ep_info2;
  647. in_ep_ctx->deq = out_ep_ctx->deq;
  648. in_ep_ctx->tx_info = out_ep_ctx->tx_info;
  649. }
  650. /* Copy output xhci_slot_ctx to the input xhci_slot_ctx.
  651. * Useful when you want to change one particular aspect of the endpoint and then
  652. * issue a configure endpoint command. Only the context entries field matters,
  653. * but we'll copy the whole thing anyway.
  654. */
  655. void xhci_slot_copy(struct xhci_hcd *xhci,
  656. struct xhci_container_ctx *in_ctx,
  657. struct xhci_container_ctx *out_ctx)
  658. {
  659. struct xhci_slot_ctx *in_slot_ctx;
  660. struct xhci_slot_ctx *out_slot_ctx;
  661. in_slot_ctx = xhci_get_slot_ctx(xhci, in_ctx);
  662. out_slot_ctx = xhci_get_slot_ctx(xhci, out_ctx);
  663. in_slot_ctx->dev_info = out_slot_ctx->dev_info;
  664. in_slot_ctx->dev_info2 = out_slot_ctx->dev_info2;
  665. in_slot_ctx->tt_info = out_slot_ctx->tt_info;
  666. in_slot_ctx->dev_state = out_slot_ctx->dev_state;
  667. }
  668. /* Set up the scratchpad buffer array and scratchpad buffers, if needed. */
  669. static int scratchpad_alloc(struct xhci_hcd *xhci, gfp_t flags)
  670. {
  671. int i;
  672. struct device *dev = xhci_to_hcd(xhci)->self.controller;
  673. int num_sp = HCS_MAX_SCRATCHPAD(xhci->hcs_params2);
  674. xhci_dbg(xhci, "Allocating %d scratchpad buffers\n", num_sp);
  675. if (!num_sp)
  676. return 0;
  677. xhci->scratchpad = kzalloc(sizeof(*xhci->scratchpad), flags);
  678. if (!xhci->scratchpad)
  679. goto fail_sp;
  680. xhci->scratchpad->sp_array =
  681. pci_alloc_consistent(to_pci_dev(dev),
  682. num_sp * sizeof(u64),
  683. &xhci->scratchpad->sp_dma);
  684. if (!xhci->scratchpad->sp_array)
  685. goto fail_sp2;
  686. xhci->scratchpad->sp_buffers = kzalloc(sizeof(void *) * num_sp, flags);
  687. if (!xhci->scratchpad->sp_buffers)
  688. goto fail_sp3;
  689. xhci->scratchpad->sp_dma_buffers =
  690. kzalloc(sizeof(dma_addr_t) * num_sp, flags);
  691. if (!xhci->scratchpad->sp_dma_buffers)
  692. goto fail_sp4;
  693. xhci->dcbaa->dev_context_ptrs[0] = xhci->scratchpad->sp_dma;
  694. for (i = 0; i < num_sp; i++) {
  695. dma_addr_t dma;
  696. void *buf = pci_alloc_consistent(to_pci_dev(dev),
  697. xhci->page_size, &dma);
  698. if (!buf)
  699. goto fail_sp5;
  700. xhci->scratchpad->sp_array[i] = dma;
  701. xhci->scratchpad->sp_buffers[i] = buf;
  702. xhci->scratchpad->sp_dma_buffers[i] = dma;
  703. }
  704. return 0;
  705. fail_sp5:
  706. for (i = i - 1; i >= 0; i--) {
  707. pci_free_consistent(to_pci_dev(dev), xhci->page_size,
  708. xhci->scratchpad->sp_buffers[i],
  709. xhci->scratchpad->sp_dma_buffers[i]);
  710. }
  711. kfree(xhci->scratchpad->sp_dma_buffers);
  712. fail_sp4:
  713. kfree(xhci->scratchpad->sp_buffers);
  714. fail_sp3:
  715. pci_free_consistent(to_pci_dev(dev), num_sp * sizeof(u64),
  716. xhci->scratchpad->sp_array,
  717. xhci->scratchpad->sp_dma);
  718. fail_sp2:
  719. kfree(xhci->scratchpad);
  720. xhci->scratchpad = NULL;
  721. fail_sp:
  722. return -ENOMEM;
  723. }
  724. static void scratchpad_free(struct xhci_hcd *xhci)
  725. {
  726. int num_sp;
  727. int i;
  728. struct pci_dev *pdev = to_pci_dev(xhci_to_hcd(xhci)->self.controller);
  729. if (!xhci->scratchpad)
  730. return;
  731. num_sp = HCS_MAX_SCRATCHPAD(xhci->hcs_params2);
  732. for (i = 0; i < num_sp; i++) {
  733. pci_free_consistent(pdev, xhci->page_size,
  734. xhci->scratchpad->sp_buffers[i],
  735. xhci->scratchpad->sp_dma_buffers[i]);
  736. }
  737. kfree(xhci->scratchpad->sp_dma_buffers);
  738. kfree(xhci->scratchpad->sp_buffers);
  739. pci_free_consistent(pdev, num_sp * sizeof(u64),
  740. xhci->scratchpad->sp_array,
  741. xhci->scratchpad->sp_dma);
  742. kfree(xhci->scratchpad);
  743. xhci->scratchpad = NULL;
  744. }
  745. struct xhci_command *xhci_alloc_command(struct xhci_hcd *xhci,
  746. bool allocate_in_ctx, bool allocate_completion,
  747. gfp_t mem_flags)
  748. {
  749. struct xhci_command *command;
  750. command = kzalloc(sizeof(*command), mem_flags);
  751. if (!command)
  752. return NULL;
  753. if (allocate_in_ctx) {
  754. command->in_ctx =
  755. xhci_alloc_container_ctx(xhci, XHCI_CTX_TYPE_INPUT,
  756. mem_flags);
  757. if (!command->in_ctx) {
  758. kfree(command);
  759. return NULL;
  760. }
  761. }
  762. if (allocate_completion) {
  763. command->completion =
  764. kzalloc(sizeof(struct completion), mem_flags);
  765. if (!command->completion) {
  766. xhci_free_container_ctx(xhci, command->in_ctx);
  767. kfree(command);
  768. return NULL;
  769. }
  770. init_completion(command->completion);
  771. }
  772. command->status = 0;
  773. INIT_LIST_HEAD(&command->cmd_list);
  774. return command;
  775. }
  776. void xhci_free_command(struct xhci_hcd *xhci,
  777. struct xhci_command *command)
  778. {
  779. xhci_free_container_ctx(xhci,
  780. command->in_ctx);
  781. kfree(command->completion);
  782. kfree(command);
  783. }
  784. void xhci_mem_cleanup(struct xhci_hcd *xhci)
  785. {
  786. struct pci_dev *pdev = to_pci_dev(xhci_to_hcd(xhci)->self.controller);
  787. int size;
  788. int i;
  789. /* Free the Event Ring Segment Table and the actual Event Ring */
  790. if (xhci->ir_set) {
  791. xhci_writel(xhci, 0, &xhci->ir_set->erst_size);
  792. xhci_write_64(xhci, 0, &xhci->ir_set->erst_base);
  793. xhci_write_64(xhci, 0, &xhci->ir_set->erst_dequeue);
  794. }
  795. size = sizeof(struct xhci_erst_entry)*(xhci->erst.num_entries);
  796. if (xhci->erst.entries)
  797. pci_free_consistent(pdev, size,
  798. xhci->erst.entries, xhci->erst.erst_dma_addr);
  799. xhci->erst.entries = NULL;
  800. xhci_dbg(xhci, "Freed ERST\n");
  801. if (xhci->event_ring)
  802. xhci_ring_free(xhci, xhci->event_ring);
  803. xhci->event_ring = NULL;
  804. xhci_dbg(xhci, "Freed event ring\n");
  805. xhci_write_64(xhci, 0, &xhci->op_regs->cmd_ring);
  806. if (xhci->cmd_ring)
  807. xhci_ring_free(xhci, xhci->cmd_ring);
  808. xhci->cmd_ring = NULL;
  809. xhci_dbg(xhci, "Freed command ring\n");
  810. for (i = 1; i < MAX_HC_SLOTS; ++i)
  811. xhci_free_virt_device(xhci, i);
  812. if (xhci->segment_pool)
  813. dma_pool_destroy(xhci->segment_pool);
  814. xhci->segment_pool = NULL;
  815. xhci_dbg(xhci, "Freed segment pool\n");
  816. if (xhci->device_pool)
  817. dma_pool_destroy(xhci->device_pool);
  818. xhci->device_pool = NULL;
  819. xhci_dbg(xhci, "Freed device context pool\n");
  820. xhci_write_64(xhci, 0, &xhci->op_regs->dcbaa_ptr);
  821. if (xhci->dcbaa)
  822. pci_free_consistent(pdev, sizeof(*xhci->dcbaa),
  823. xhci->dcbaa, xhci->dcbaa->dma);
  824. xhci->dcbaa = NULL;
  825. scratchpad_free(xhci);
  826. xhci->page_size = 0;
  827. xhci->page_shift = 0;
  828. }
  829. static int xhci_test_trb_in_td(struct xhci_hcd *xhci,
  830. struct xhci_segment *input_seg,
  831. union xhci_trb *start_trb,
  832. union xhci_trb *end_trb,
  833. dma_addr_t input_dma,
  834. struct xhci_segment *result_seg,
  835. char *test_name, int test_number)
  836. {
  837. unsigned long long start_dma;
  838. unsigned long long end_dma;
  839. struct xhci_segment *seg;
  840. start_dma = xhci_trb_virt_to_dma(input_seg, start_trb);
  841. end_dma = xhci_trb_virt_to_dma(input_seg, end_trb);
  842. seg = trb_in_td(input_seg, start_trb, end_trb, input_dma);
  843. if (seg != result_seg) {
  844. xhci_warn(xhci, "WARN: %s TRB math test %d failed!\n",
  845. test_name, test_number);
  846. xhci_warn(xhci, "Tested TRB math w/ seg %p and "
  847. "input DMA 0x%llx\n",
  848. input_seg,
  849. (unsigned long long) input_dma);
  850. xhci_warn(xhci, "starting TRB %p (0x%llx DMA), "
  851. "ending TRB %p (0x%llx DMA)\n",
  852. start_trb, start_dma,
  853. end_trb, end_dma);
  854. xhci_warn(xhci, "Expected seg %p, got seg %p\n",
  855. result_seg, seg);
  856. return -1;
  857. }
  858. return 0;
  859. }
  860. /* TRB math checks for xhci_trb_in_td(), using the command and event rings. */
  861. static int xhci_check_trb_in_td_math(struct xhci_hcd *xhci, gfp_t mem_flags)
  862. {
  863. struct {
  864. dma_addr_t input_dma;
  865. struct xhci_segment *result_seg;
  866. } simple_test_vector [] = {
  867. /* A zeroed DMA field should fail */
  868. { 0, NULL },
  869. /* One TRB before the ring start should fail */
  870. { xhci->event_ring->first_seg->dma - 16, NULL },
  871. /* One byte before the ring start should fail */
  872. { xhci->event_ring->first_seg->dma - 1, NULL },
  873. /* Starting TRB should succeed */
  874. { xhci->event_ring->first_seg->dma, xhci->event_ring->first_seg },
  875. /* Ending TRB should succeed */
  876. { xhci->event_ring->first_seg->dma + (TRBS_PER_SEGMENT - 1)*16,
  877. xhci->event_ring->first_seg },
  878. /* One byte after the ring end should fail */
  879. { xhci->event_ring->first_seg->dma + (TRBS_PER_SEGMENT - 1)*16 + 1, NULL },
  880. /* One TRB after the ring end should fail */
  881. { xhci->event_ring->first_seg->dma + (TRBS_PER_SEGMENT)*16, NULL },
  882. /* An address of all ones should fail */
  883. { (dma_addr_t) (~0), NULL },
  884. };
  885. struct {
  886. struct xhci_segment *input_seg;
  887. union xhci_trb *start_trb;
  888. union xhci_trb *end_trb;
  889. dma_addr_t input_dma;
  890. struct xhci_segment *result_seg;
  891. } complex_test_vector [] = {
  892. /* Test feeding a valid DMA address from a different ring */
  893. { .input_seg = xhci->event_ring->first_seg,
  894. .start_trb = xhci->event_ring->first_seg->trbs,
  895. .end_trb = &xhci->event_ring->first_seg->trbs[TRBS_PER_SEGMENT - 1],
  896. .input_dma = xhci->cmd_ring->first_seg->dma,
  897. .result_seg = NULL,
  898. },
  899. /* Test feeding a valid end TRB from a different ring */
  900. { .input_seg = xhci->event_ring->first_seg,
  901. .start_trb = xhci->event_ring->first_seg->trbs,
  902. .end_trb = &xhci->cmd_ring->first_seg->trbs[TRBS_PER_SEGMENT - 1],
  903. .input_dma = xhci->cmd_ring->first_seg->dma,
  904. .result_seg = NULL,
  905. },
  906. /* Test feeding a valid start and end TRB from a different ring */
  907. { .input_seg = xhci->event_ring->first_seg,
  908. .start_trb = xhci->cmd_ring->first_seg->trbs,
  909. .end_trb = &xhci->cmd_ring->first_seg->trbs[TRBS_PER_SEGMENT - 1],
  910. .input_dma = xhci->cmd_ring->first_seg->dma,
  911. .result_seg = NULL,
  912. },
  913. /* TRB in this ring, but after this TD */
  914. { .input_seg = xhci->event_ring->first_seg,
  915. .start_trb = &xhci->event_ring->first_seg->trbs[0],
  916. .end_trb = &xhci->event_ring->first_seg->trbs[3],
  917. .input_dma = xhci->event_ring->first_seg->dma + 4*16,
  918. .result_seg = NULL,
  919. },
  920. /* TRB in this ring, but before this TD */
  921. { .input_seg = xhci->event_ring->first_seg,
  922. .start_trb = &xhci->event_ring->first_seg->trbs[3],
  923. .end_trb = &xhci->event_ring->first_seg->trbs[6],
  924. .input_dma = xhci->event_ring->first_seg->dma + 2*16,
  925. .result_seg = NULL,
  926. },
  927. /* TRB in this ring, but after this wrapped TD */
  928. { .input_seg = xhci->event_ring->first_seg,
  929. .start_trb = &xhci->event_ring->first_seg->trbs[TRBS_PER_SEGMENT - 3],
  930. .end_trb = &xhci->event_ring->first_seg->trbs[1],
  931. .input_dma = xhci->event_ring->first_seg->dma + 2*16,
  932. .result_seg = NULL,
  933. },
  934. /* TRB in this ring, but before this wrapped TD */
  935. { .input_seg = xhci->event_ring->first_seg,
  936. .start_trb = &xhci->event_ring->first_seg->trbs[TRBS_PER_SEGMENT - 3],
  937. .end_trb = &xhci->event_ring->first_seg->trbs[1],
  938. .input_dma = xhci->event_ring->first_seg->dma + (TRBS_PER_SEGMENT - 4)*16,
  939. .result_seg = NULL,
  940. },
  941. /* TRB not in this ring, and we have a wrapped TD */
  942. { .input_seg = xhci->event_ring->first_seg,
  943. .start_trb = &xhci->event_ring->first_seg->trbs[TRBS_PER_SEGMENT - 3],
  944. .end_trb = &xhci->event_ring->first_seg->trbs[1],
  945. .input_dma = xhci->cmd_ring->first_seg->dma + 2*16,
  946. .result_seg = NULL,
  947. },
  948. };
  949. unsigned int num_tests;
  950. int i, ret;
  951. num_tests = sizeof(simple_test_vector) / sizeof(simple_test_vector[0]);
  952. for (i = 0; i < num_tests; i++) {
  953. ret = xhci_test_trb_in_td(xhci,
  954. xhci->event_ring->first_seg,
  955. xhci->event_ring->first_seg->trbs,
  956. &xhci->event_ring->first_seg->trbs[TRBS_PER_SEGMENT - 1],
  957. simple_test_vector[i].input_dma,
  958. simple_test_vector[i].result_seg,
  959. "Simple", i);
  960. if (ret < 0)
  961. return ret;
  962. }
  963. num_tests = sizeof(complex_test_vector) / sizeof(complex_test_vector[0]);
  964. for (i = 0; i < num_tests; i++) {
  965. ret = xhci_test_trb_in_td(xhci,
  966. complex_test_vector[i].input_seg,
  967. complex_test_vector[i].start_trb,
  968. complex_test_vector[i].end_trb,
  969. complex_test_vector[i].input_dma,
  970. complex_test_vector[i].result_seg,
  971. "Complex", i);
  972. if (ret < 0)
  973. return ret;
  974. }
  975. xhci_dbg(xhci, "TRB math tests passed.\n");
  976. return 0;
  977. }
  978. int xhci_mem_init(struct xhci_hcd *xhci, gfp_t flags)
  979. {
  980. dma_addr_t dma;
  981. struct device *dev = xhci_to_hcd(xhci)->self.controller;
  982. unsigned int val, val2;
  983. u64 val_64;
  984. struct xhci_segment *seg;
  985. u32 page_size;
  986. int i;
  987. page_size = xhci_readl(xhci, &xhci->op_regs->page_size);
  988. xhci_dbg(xhci, "Supported page size register = 0x%x\n", page_size);
  989. for (i = 0; i < 16; i++) {
  990. if ((0x1 & page_size) != 0)
  991. break;
  992. page_size = page_size >> 1;
  993. }
  994. if (i < 16)
  995. xhci_dbg(xhci, "Supported page size of %iK\n", (1 << (i+12)) / 1024);
  996. else
  997. xhci_warn(xhci, "WARN: no supported page size\n");
  998. /* Use 4K pages, since that's common and the minimum the HC supports */
  999. xhci->page_shift = 12;
  1000. xhci->page_size = 1 << xhci->page_shift;
  1001. xhci_dbg(xhci, "HCD page size set to %iK\n", xhci->page_size / 1024);
  1002. /*
  1003. * Program the Number of Device Slots Enabled field in the CONFIG
  1004. * register with the max value of slots the HC can handle.
  1005. */
  1006. val = HCS_MAX_SLOTS(xhci_readl(xhci, &xhci->cap_regs->hcs_params1));
  1007. xhci_dbg(xhci, "// xHC can handle at most %d device slots.\n",
  1008. (unsigned int) val);
  1009. val2 = xhci_readl(xhci, &xhci->op_regs->config_reg);
  1010. val |= (val2 & ~HCS_SLOTS_MASK);
  1011. xhci_dbg(xhci, "// Setting Max device slots reg = 0x%x.\n",
  1012. (unsigned int) val);
  1013. xhci_writel(xhci, val, &xhci->op_regs->config_reg);
  1014. /*
  1015. * Section 5.4.8 - doorbell array must be
  1016. * "physically contiguous and 64-byte (cache line) aligned".
  1017. */
  1018. xhci->dcbaa = pci_alloc_consistent(to_pci_dev(dev),
  1019. sizeof(*xhci->dcbaa), &dma);
  1020. if (!xhci->dcbaa)
  1021. goto fail;
  1022. memset(xhci->dcbaa, 0, sizeof *(xhci->dcbaa));
  1023. xhci->dcbaa->dma = dma;
  1024. xhci_dbg(xhci, "// Device context base array address = 0x%llx (DMA), %p (virt)\n",
  1025. (unsigned long long)xhci->dcbaa->dma, xhci->dcbaa);
  1026. xhci_write_64(xhci, dma, &xhci->op_regs->dcbaa_ptr);
  1027. /*
  1028. * Initialize the ring segment pool. The ring must be a contiguous
  1029. * structure comprised of TRBs. The TRBs must be 16 byte aligned,
  1030. * however, the command ring segment needs 64-byte aligned segments,
  1031. * so we pick the greater alignment need.
  1032. */
  1033. xhci->segment_pool = dma_pool_create("xHCI ring segments", dev,
  1034. SEGMENT_SIZE, 64, xhci->page_size);
  1035. /* See Table 46 and Note on Figure 55 */
  1036. xhci->device_pool = dma_pool_create("xHCI input/output contexts", dev,
  1037. 2112, 64, xhci->page_size);
  1038. if (!xhci->segment_pool || !xhci->device_pool)
  1039. goto fail;
  1040. /* Set up the command ring to have one segments for now. */
  1041. xhci->cmd_ring = xhci_ring_alloc(xhci, 1, true, flags);
  1042. if (!xhci->cmd_ring)
  1043. goto fail;
  1044. xhci_dbg(xhci, "Allocated command ring at %p\n", xhci->cmd_ring);
  1045. xhci_dbg(xhci, "First segment DMA is 0x%llx\n",
  1046. (unsigned long long)xhci->cmd_ring->first_seg->dma);
  1047. /* Set the address in the Command Ring Control register */
  1048. val_64 = xhci_read_64(xhci, &xhci->op_regs->cmd_ring);
  1049. val_64 = (val_64 & (u64) CMD_RING_RSVD_BITS) |
  1050. (xhci->cmd_ring->first_seg->dma & (u64) ~CMD_RING_RSVD_BITS) |
  1051. xhci->cmd_ring->cycle_state;
  1052. xhci_dbg(xhci, "// Setting command ring address to 0x%x\n", val);
  1053. xhci_write_64(xhci, val_64, &xhci->op_regs->cmd_ring);
  1054. xhci_dbg_cmd_ptrs(xhci);
  1055. val = xhci_readl(xhci, &xhci->cap_regs->db_off);
  1056. val &= DBOFF_MASK;
  1057. xhci_dbg(xhci, "// Doorbell array is located at offset 0x%x"
  1058. " from cap regs base addr\n", val);
  1059. xhci->dba = (void *) xhci->cap_regs + val;
  1060. xhci_dbg_regs(xhci);
  1061. xhci_print_run_regs(xhci);
  1062. /* Set ir_set to interrupt register set 0 */
  1063. xhci->ir_set = (void *) xhci->run_regs->ir_set;
  1064. /*
  1065. * Event ring setup: Allocate a normal ring, but also setup
  1066. * the event ring segment table (ERST). Section 4.9.3.
  1067. */
  1068. xhci_dbg(xhci, "// Allocating event ring\n");
  1069. xhci->event_ring = xhci_ring_alloc(xhci, ERST_NUM_SEGS, false, flags);
  1070. if (!xhci->event_ring)
  1071. goto fail;
  1072. if (xhci_check_trb_in_td_math(xhci, flags) < 0)
  1073. goto fail;
  1074. xhci->erst.entries = pci_alloc_consistent(to_pci_dev(dev),
  1075. sizeof(struct xhci_erst_entry)*ERST_NUM_SEGS, &dma);
  1076. if (!xhci->erst.entries)
  1077. goto fail;
  1078. xhci_dbg(xhci, "// Allocated event ring segment table at 0x%llx\n",
  1079. (unsigned long long)dma);
  1080. memset(xhci->erst.entries, 0, sizeof(struct xhci_erst_entry)*ERST_NUM_SEGS);
  1081. xhci->erst.num_entries = ERST_NUM_SEGS;
  1082. xhci->erst.erst_dma_addr = dma;
  1083. xhci_dbg(xhci, "Set ERST to 0; private num segs = %i, virt addr = %p, dma addr = 0x%llx\n",
  1084. xhci->erst.num_entries,
  1085. xhci->erst.entries,
  1086. (unsigned long long)xhci->erst.erst_dma_addr);
  1087. /* set ring base address and size for each segment table entry */
  1088. for (val = 0, seg = xhci->event_ring->first_seg; val < ERST_NUM_SEGS; val++) {
  1089. struct xhci_erst_entry *entry = &xhci->erst.entries[val];
  1090. entry->seg_addr = seg->dma;
  1091. entry->seg_size = TRBS_PER_SEGMENT;
  1092. entry->rsvd = 0;
  1093. seg = seg->next;
  1094. }
  1095. /* set ERST count with the number of entries in the segment table */
  1096. val = xhci_readl(xhci, &xhci->ir_set->erst_size);
  1097. val &= ERST_SIZE_MASK;
  1098. val |= ERST_NUM_SEGS;
  1099. xhci_dbg(xhci, "// Write ERST size = %i to ir_set 0 (some bits preserved)\n",
  1100. val);
  1101. xhci_writel(xhci, val, &xhci->ir_set->erst_size);
  1102. xhci_dbg(xhci, "// Set ERST entries to point to event ring.\n");
  1103. /* set the segment table base address */
  1104. xhci_dbg(xhci, "// Set ERST base address for ir_set 0 = 0x%llx\n",
  1105. (unsigned long long)xhci->erst.erst_dma_addr);
  1106. val_64 = xhci_read_64(xhci, &xhci->ir_set->erst_base);
  1107. val_64 &= ERST_PTR_MASK;
  1108. val_64 |= (xhci->erst.erst_dma_addr & (u64) ~ERST_PTR_MASK);
  1109. xhci_write_64(xhci, val_64, &xhci->ir_set->erst_base);
  1110. /* Set the event ring dequeue address */
  1111. xhci_set_hc_event_deq(xhci);
  1112. xhci_dbg(xhci, "Wrote ERST address to ir_set 0.\n");
  1113. xhci_print_ir_set(xhci, xhci->ir_set, 0);
  1114. /*
  1115. * XXX: Might need to set the Interrupter Moderation Register to
  1116. * something other than the default (~1ms minimum between interrupts).
  1117. * See section 5.5.1.2.
  1118. */
  1119. init_completion(&xhci->addr_dev);
  1120. for (i = 0; i < MAX_HC_SLOTS; ++i)
  1121. xhci->devs[i] = 0;
  1122. if (scratchpad_alloc(xhci, flags))
  1123. goto fail;
  1124. return 0;
  1125. fail:
  1126. xhci_warn(xhci, "Couldn't initialize memory\n");
  1127. xhci_mem_cleanup(xhci);
  1128. return -ENOMEM;
  1129. }