i82092.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714
  1. /*
  2. * Driver for Intel I82092AA PCI-PCMCIA bridge.
  3. *
  4. * (C) 2001 Red Hat, Inc.
  5. *
  6. * Author: Arjan Van De Ven <arjanv@redhat.com>
  7. * Loosly based on i82365.c from the pcmcia-cs package
  8. */
  9. #include <linux/kernel.h>
  10. #include <linux/module.h>
  11. #include <linux/pci.h>
  12. #include <linux/init.h>
  13. #include <linux/workqueue.h>
  14. #include <linux/interrupt.h>
  15. #include <linux/device.h>
  16. #include <pcmcia/cs_types.h>
  17. #include <pcmcia/ss.h>
  18. #include <pcmcia/cs.h>
  19. #include <asm/system.h>
  20. #include <asm/io.h>
  21. #include "i82092aa.h"
  22. #include "i82365.h"
  23. MODULE_LICENSE("GPL");
  24. /* PCI core routines */
  25. static struct pci_device_id i82092aa_pci_ids[] = {
  26. {
  27. .vendor = PCI_VENDOR_ID_INTEL,
  28. .device = PCI_DEVICE_ID_INTEL_82092AA_0,
  29. .subvendor = PCI_ANY_ID,
  30. .subdevice = PCI_ANY_ID,
  31. },
  32. {}
  33. };
  34. MODULE_DEVICE_TABLE(pci, i82092aa_pci_ids);
  35. static struct pci_driver i82092aa_pci_driver = {
  36. .name = "i82092aa",
  37. .id_table = i82092aa_pci_ids,
  38. .probe = i82092aa_pci_probe,
  39. .remove = __devexit_p(i82092aa_pci_remove),
  40. };
  41. /* the pccard structure and its functions */
  42. static struct pccard_operations i82092aa_operations = {
  43. .init = i82092aa_init,
  44. .get_status = i82092aa_get_status,
  45. .set_socket = i82092aa_set_socket,
  46. .set_io_map = i82092aa_set_io_map,
  47. .set_mem_map = i82092aa_set_mem_map,
  48. };
  49. /* The card can do upto 4 sockets, allocate a structure for each of them */
  50. struct socket_info {
  51. int number;
  52. int card_state; /* 0 = no socket,
  53. 1 = empty socket,
  54. 2 = card but not initialized,
  55. 3 = operational card */
  56. unsigned int io_base; /* base io address of the socket */
  57. struct pcmcia_socket socket;
  58. struct pci_dev *dev; /* The PCI device for the socket */
  59. };
  60. #define MAX_SOCKETS 4
  61. static struct socket_info sockets[MAX_SOCKETS];
  62. static int socket_count; /* shortcut */
  63. static int __devinit i82092aa_pci_probe(struct pci_dev *dev, const struct pci_device_id *id)
  64. {
  65. unsigned char configbyte;
  66. int i, ret;
  67. enter("i82092aa_pci_probe");
  68. if ((ret = pci_enable_device(dev)))
  69. return ret;
  70. pci_read_config_byte(dev, 0x40, &configbyte); /* PCI Configuration Control */
  71. switch(configbyte&6) {
  72. case 0:
  73. socket_count = 2;
  74. break;
  75. case 2:
  76. socket_count = 1;
  77. break;
  78. case 4:
  79. case 6:
  80. socket_count = 4;
  81. break;
  82. default:
  83. printk(KERN_ERR "i82092aa: Oops, you did something we didn't think of.\n");
  84. ret = -EIO;
  85. goto err_out_disable;
  86. }
  87. printk(KERN_INFO "i82092aa: configured as a %d socket device.\n", socket_count);
  88. if (!request_region(pci_resource_start(dev, 0), 2, "i82092aa")) {
  89. ret = -EBUSY;
  90. goto err_out_disable;
  91. }
  92. for (i = 0;i<socket_count;i++) {
  93. sockets[i].card_state = 1; /* 1 = present but empty */
  94. sockets[i].io_base = pci_resource_start(dev, 0);
  95. sockets[i].socket.features |= SS_CAP_PCCARD;
  96. sockets[i].socket.map_size = 0x1000;
  97. sockets[i].socket.irq_mask = 0;
  98. sockets[i].socket.pci_irq = dev->irq;
  99. sockets[i].socket.cb_dev = dev;
  100. sockets[i].socket.owner = THIS_MODULE;
  101. sockets[i].number = i;
  102. if (card_present(i)) {
  103. sockets[i].card_state = 3;
  104. dprintk(KERN_DEBUG "i82092aa: slot %i is occupied\n",i);
  105. } else {
  106. dprintk(KERN_DEBUG "i82092aa: slot %i is vacant\n",i);
  107. }
  108. }
  109. /* Now, specifiy that all interrupts are to be done as PCI interrupts */
  110. configbyte = 0xFF; /* bitmask, one bit per event, 1 = PCI interrupt, 0 = ISA interrupt */
  111. pci_write_config_byte(dev, 0x50, configbyte); /* PCI Interrupt Routing Register */
  112. /* Register the interrupt handler */
  113. dprintk(KERN_DEBUG "Requesting interrupt %i \n",dev->irq);
  114. if ((ret = request_irq(dev->irq, i82092aa_interrupt, IRQF_SHARED, "i82092aa", i82092aa_interrupt))) {
  115. printk(KERN_ERR "i82092aa: Failed to register IRQ %d, aborting\n", dev->irq);
  116. goto err_out_free_res;
  117. }
  118. pci_set_drvdata(dev, &sockets[i].socket);
  119. for (i = 0; i<socket_count; i++) {
  120. sockets[i].socket.dev.parent = &dev->dev;
  121. sockets[i].socket.ops = &i82092aa_operations;
  122. sockets[i].socket.resource_ops = &pccard_nonstatic_ops;
  123. ret = pcmcia_register_socket(&sockets[i].socket);
  124. if (ret) {
  125. goto err_out_free_sockets;
  126. }
  127. }
  128. leave("i82092aa_pci_probe");
  129. return 0;
  130. err_out_free_sockets:
  131. if (i) {
  132. for (i--;i>=0;i--) {
  133. pcmcia_unregister_socket(&sockets[i].socket);
  134. }
  135. }
  136. free_irq(dev->irq, i82092aa_interrupt);
  137. err_out_free_res:
  138. release_region(pci_resource_start(dev, 0), 2);
  139. err_out_disable:
  140. pci_disable_device(dev);
  141. return ret;
  142. }
  143. static void __devexit i82092aa_pci_remove(struct pci_dev *dev)
  144. {
  145. struct pcmcia_socket *socket = pci_get_drvdata(dev);
  146. enter("i82092aa_pci_remove");
  147. free_irq(dev->irq, i82092aa_interrupt);
  148. if (socket)
  149. pcmcia_unregister_socket(socket);
  150. leave("i82092aa_pci_remove");
  151. }
  152. static DEFINE_SPINLOCK(port_lock);
  153. /* basic value read/write functions */
  154. static unsigned char indirect_read(int socket, unsigned short reg)
  155. {
  156. unsigned short int port;
  157. unsigned char val;
  158. unsigned long flags;
  159. spin_lock_irqsave(&port_lock,flags);
  160. reg += socket * 0x40;
  161. port = sockets[socket].io_base;
  162. outb(reg,port);
  163. val = inb(port+1);
  164. spin_unlock_irqrestore(&port_lock,flags);
  165. return val;
  166. }
  167. #if 0
  168. static unsigned short indirect_read16(int socket, unsigned short reg)
  169. {
  170. unsigned short int port;
  171. unsigned short tmp;
  172. unsigned long flags;
  173. spin_lock_irqsave(&port_lock,flags);
  174. reg = reg + socket * 0x40;
  175. port = sockets[socket].io_base;
  176. outb(reg,port);
  177. tmp = inb(port+1);
  178. reg++;
  179. outb(reg,port);
  180. tmp = tmp | (inb(port+1)<<8);
  181. spin_unlock_irqrestore(&port_lock,flags);
  182. return tmp;
  183. }
  184. #endif
  185. static void indirect_write(int socket, unsigned short reg, unsigned char value)
  186. {
  187. unsigned short int port;
  188. unsigned long flags;
  189. spin_lock_irqsave(&port_lock,flags);
  190. reg = reg + socket * 0x40;
  191. port = sockets[socket].io_base;
  192. outb(reg,port);
  193. outb(value,port+1);
  194. spin_unlock_irqrestore(&port_lock,flags);
  195. }
  196. static void indirect_setbit(int socket, unsigned short reg, unsigned char mask)
  197. {
  198. unsigned short int port;
  199. unsigned char val;
  200. unsigned long flags;
  201. spin_lock_irqsave(&port_lock,flags);
  202. reg = reg + socket * 0x40;
  203. port = sockets[socket].io_base;
  204. outb(reg,port);
  205. val = inb(port+1);
  206. val |= mask;
  207. outb(reg,port);
  208. outb(val,port+1);
  209. spin_unlock_irqrestore(&port_lock,flags);
  210. }
  211. static void indirect_resetbit(int socket, unsigned short reg, unsigned char mask)
  212. {
  213. unsigned short int port;
  214. unsigned char val;
  215. unsigned long flags;
  216. spin_lock_irqsave(&port_lock,flags);
  217. reg = reg + socket * 0x40;
  218. port = sockets[socket].io_base;
  219. outb(reg,port);
  220. val = inb(port+1);
  221. val &= ~mask;
  222. outb(reg,port);
  223. outb(val,port+1);
  224. spin_unlock_irqrestore(&port_lock,flags);
  225. }
  226. static void indirect_write16(int socket, unsigned short reg, unsigned short value)
  227. {
  228. unsigned short int port;
  229. unsigned char val;
  230. unsigned long flags;
  231. spin_lock_irqsave(&port_lock,flags);
  232. reg = reg + socket * 0x40;
  233. port = sockets[socket].io_base;
  234. outb(reg,port);
  235. val = value & 255;
  236. outb(val,port+1);
  237. reg++;
  238. outb(reg,port);
  239. val = value>>8;
  240. outb(val,port+1);
  241. spin_unlock_irqrestore(&port_lock,flags);
  242. }
  243. /* simple helper functions */
  244. /* External clock time, in nanoseconds. 120 ns = 8.33 MHz */
  245. static int cycle_time = 120;
  246. static int to_cycles(int ns)
  247. {
  248. if (cycle_time!=0)
  249. return ns/cycle_time;
  250. else
  251. return 0;
  252. }
  253. /* Interrupt handler functionality */
  254. static irqreturn_t i82092aa_interrupt(int irq, void *dev)
  255. {
  256. int i;
  257. int loopcount = 0;
  258. int handled = 0;
  259. unsigned int events, active=0;
  260. /* enter("i82092aa_interrupt");*/
  261. while (1) {
  262. loopcount++;
  263. if (loopcount>20) {
  264. printk(KERN_ERR "i82092aa: infinite eventloop in interrupt \n");
  265. break;
  266. }
  267. active = 0;
  268. for (i=0;i<socket_count;i++) {
  269. int csc;
  270. if (sockets[i].card_state==0) /* Inactive socket, should not happen */
  271. continue;
  272. csc = indirect_read(i,I365_CSC); /* card status change register */
  273. if (csc==0) /* no events on this socket */
  274. continue;
  275. handled = 1;
  276. events = 0;
  277. if (csc & I365_CSC_DETECT) {
  278. events |= SS_DETECT;
  279. printk("Card detected in socket %i!\n",i);
  280. }
  281. if (indirect_read(i,I365_INTCTL) & I365_PC_IOCARD) {
  282. /* For IO/CARDS, bit 0 means "read the card" */
  283. events |= (csc & I365_CSC_STSCHG) ? SS_STSCHG : 0;
  284. } else {
  285. /* Check for battery/ready events */
  286. events |= (csc & I365_CSC_BVD1) ? SS_BATDEAD : 0;
  287. events |= (csc & I365_CSC_BVD2) ? SS_BATWARN : 0;
  288. events |= (csc & I365_CSC_READY) ? SS_READY : 0;
  289. }
  290. if (events) {
  291. pcmcia_parse_events(&sockets[i].socket, events);
  292. }
  293. active |= events;
  294. }
  295. if (active==0) /* no more events to handle */
  296. break;
  297. }
  298. return IRQ_RETVAL(handled);
  299. /* leave("i82092aa_interrupt");*/
  300. }
  301. /* socket functions */
  302. static int card_present(int socketno)
  303. {
  304. unsigned int val;
  305. enter("card_present");
  306. if ((socketno<0) || (socketno >= MAX_SOCKETS))
  307. return 0;
  308. if (sockets[socketno].io_base == 0)
  309. return 0;
  310. val = indirect_read(socketno, 1); /* Interface status register */
  311. if ((val&12)==12) {
  312. leave("card_present 1");
  313. return 1;
  314. }
  315. leave("card_present 0");
  316. return 0;
  317. }
  318. static void set_bridge_state(int sock)
  319. {
  320. enter("set_bridge_state");
  321. indirect_write(sock, I365_GBLCTL,0x00);
  322. indirect_write(sock, I365_GENCTL,0x00);
  323. indirect_setbit(sock, I365_INTCTL,0x08);
  324. leave("set_bridge_state");
  325. }
  326. static int i82092aa_init(struct pcmcia_socket *sock)
  327. {
  328. int i;
  329. struct resource res = { .start = 0, .end = 0x0fff };
  330. pccard_io_map io = { 0, 0, 0, 0, 1 };
  331. pccard_mem_map mem = { .res = &res, };
  332. enter("i82092aa_init");
  333. for (i = 0; i < 2; i++) {
  334. io.map = i;
  335. i82092aa_set_io_map(sock, &io);
  336. }
  337. for (i = 0; i < 5; i++) {
  338. mem.map = i;
  339. i82092aa_set_mem_map(sock, &mem);
  340. }
  341. leave("i82092aa_init");
  342. return 0;
  343. }
  344. static int i82092aa_get_status(struct pcmcia_socket *socket, u_int *value)
  345. {
  346. unsigned int sock = container_of(socket, struct socket_info, socket)->number;
  347. unsigned int status;
  348. enter("i82092aa_get_status");
  349. status = indirect_read(sock,I365_STATUS); /* Interface Status Register */
  350. *value = 0;
  351. if ((status & I365_CS_DETECT) == I365_CS_DETECT) {
  352. *value |= SS_DETECT;
  353. }
  354. /* IO cards have a different meaning of bits 0,1 */
  355. /* Also notice the inverse-logic on the bits */
  356. if (indirect_read(sock, I365_INTCTL) & I365_PC_IOCARD) {
  357. /* IO card */
  358. if (!(status & I365_CS_STSCHG))
  359. *value |= SS_STSCHG;
  360. } else { /* non I/O card */
  361. if (!(status & I365_CS_BVD1))
  362. *value |= SS_BATDEAD;
  363. if (!(status & I365_CS_BVD2))
  364. *value |= SS_BATWARN;
  365. }
  366. if (status & I365_CS_WRPROT)
  367. (*value) |= SS_WRPROT; /* card is write protected */
  368. if (status & I365_CS_READY)
  369. (*value) |= SS_READY; /* card is not busy */
  370. if (status & I365_CS_POWERON)
  371. (*value) |= SS_POWERON; /* power is applied to the card */
  372. leave("i82092aa_get_status");
  373. return 0;
  374. }
  375. static int i82092aa_set_socket(struct pcmcia_socket *socket, socket_state_t *state)
  376. {
  377. unsigned int sock = container_of(socket, struct socket_info, socket)->number;
  378. unsigned char reg;
  379. enter("i82092aa_set_socket");
  380. /* First, set the global controller options */
  381. set_bridge_state(sock);
  382. /* Values for the IGENC register */
  383. reg = 0;
  384. if (!(state->flags & SS_RESET)) /* The reset bit has "inverse" logic */
  385. reg = reg | I365_PC_RESET;
  386. if (state->flags & SS_IOCARD)
  387. reg = reg | I365_PC_IOCARD;
  388. indirect_write(sock,I365_INTCTL,reg); /* IGENC, Interrupt and General Control Register */
  389. /* Power registers */
  390. reg = I365_PWR_NORESET; /* default: disable resetdrv on resume */
  391. if (state->flags & SS_PWR_AUTO) {
  392. printk("Auto power\n");
  393. reg |= I365_PWR_AUTO; /* automatic power mngmnt */
  394. }
  395. if (state->flags & SS_OUTPUT_ENA) {
  396. printk("Power Enabled \n");
  397. reg |= I365_PWR_OUT; /* enable power */
  398. }
  399. switch (state->Vcc) {
  400. case 0:
  401. break;
  402. case 50:
  403. printk("setting voltage to Vcc to 5V on socket %i\n",sock);
  404. reg |= I365_VCC_5V;
  405. break;
  406. default:
  407. printk("i82092aa: i82092aa_set_socket called with invalid VCC power value: %i ", state->Vcc);
  408. leave("i82092aa_set_socket");
  409. return -EINVAL;
  410. }
  411. switch (state->Vpp) {
  412. case 0:
  413. printk("not setting Vpp on socket %i\n",sock);
  414. break;
  415. case 50:
  416. printk("setting Vpp to 5.0 for socket %i\n",sock);
  417. reg |= I365_VPP1_5V | I365_VPP2_5V;
  418. break;
  419. case 120:
  420. printk("setting Vpp to 12.0\n");
  421. reg |= I365_VPP1_12V | I365_VPP2_12V;
  422. break;
  423. default:
  424. printk("i82092aa: i82092aa_set_socket called with invalid VPP power value: %i ", state->Vcc);
  425. leave("i82092aa_set_socket");
  426. return -EINVAL;
  427. }
  428. if (reg != indirect_read(sock,I365_POWER)) /* only write if changed */
  429. indirect_write(sock,I365_POWER,reg);
  430. /* Enable specific interrupt events */
  431. reg = 0x00;
  432. if (state->csc_mask & SS_DETECT) {
  433. reg |= I365_CSC_DETECT;
  434. }
  435. if (state->flags & SS_IOCARD) {
  436. if (state->csc_mask & SS_STSCHG)
  437. reg |= I365_CSC_STSCHG;
  438. } else {
  439. if (state->csc_mask & SS_BATDEAD)
  440. reg |= I365_CSC_BVD1;
  441. if (state->csc_mask & SS_BATWARN)
  442. reg |= I365_CSC_BVD2;
  443. if (state->csc_mask & SS_READY)
  444. reg |= I365_CSC_READY;
  445. }
  446. /* now write the value and clear the (probably bogus) pending stuff by doing a dummy read*/
  447. indirect_write(sock,I365_CSCINT,reg);
  448. (void)indirect_read(sock,I365_CSC);
  449. leave("i82092aa_set_socket");
  450. return 0;
  451. }
  452. static int i82092aa_set_io_map(struct pcmcia_socket *socket, struct pccard_io_map *io)
  453. {
  454. unsigned int sock = container_of(socket, struct socket_info, socket)->number;
  455. unsigned char map, ioctl;
  456. enter("i82092aa_set_io_map");
  457. map = io->map;
  458. /* Check error conditions */
  459. if (map > 1) {
  460. leave("i82092aa_set_io_map with invalid map");
  461. return -EINVAL;
  462. }
  463. if ((io->start > 0xffff) || (io->stop > 0xffff) || (io->stop < io->start)){
  464. leave("i82092aa_set_io_map with invalid io");
  465. return -EINVAL;
  466. }
  467. /* Turn off the window before changing anything */
  468. if (indirect_read(sock, I365_ADDRWIN) & I365_ENA_IO(map))
  469. indirect_resetbit(sock, I365_ADDRWIN, I365_ENA_IO(map));
  470. /* printk("set_io_map: Setting range to %x - %x \n",io->start,io->stop); */
  471. /* write the new values */
  472. indirect_write16(sock,I365_IO(map)+I365_W_START,io->start);
  473. indirect_write16(sock,I365_IO(map)+I365_W_STOP,io->stop);
  474. ioctl = indirect_read(sock,I365_IOCTL) & ~I365_IOCTL_MASK(map);
  475. if (io->flags & (MAP_16BIT|MAP_AUTOSZ))
  476. ioctl |= I365_IOCTL_16BIT(map);
  477. indirect_write(sock,I365_IOCTL,ioctl);
  478. /* Turn the window back on if needed */
  479. if (io->flags & MAP_ACTIVE)
  480. indirect_setbit(sock,I365_ADDRWIN,I365_ENA_IO(map));
  481. leave("i82092aa_set_io_map");
  482. return 0;
  483. }
  484. static int i82092aa_set_mem_map(struct pcmcia_socket *socket, struct pccard_mem_map *mem)
  485. {
  486. struct socket_info *sock_info = container_of(socket, struct socket_info, socket);
  487. unsigned int sock = sock_info->number;
  488. struct pci_bus_region region;
  489. unsigned short base, i;
  490. unsigned char map;
  491. enter("i82092aa_set_mem_map");
  492. pcibios_resource_to_bus(sock_info->dev, &region, mem->res);
  493. map = mem->map;
  494. if (map > 4) {
  495. leave("i82092aa_set_mem_map: invalid map");
  496. return -EINVAL;
  497. }
  498. if ( (mem->card_start > 0x3ffffff) || (region.start > region.end) ||
  499. (mem->speed > 1000) ) {
  500. leave("i82092aa_set_mem_map: invalid address / speed");
  501. printk("invalid mem map for socket %i: %llx to %llx with a "
  502. "start of %x\n",
  503. sock,
  504. (unsigned long long)region.start,
  505. (unsigned long long)region.end,
  506. mem->card_start);
  507. return -EINVAL;
  508. }
  509. /* Turn off the window before changing anything */
  510. if (indirect_read(sock, I365_ADDRWIN) & I365_ENA_MEM(map))
  511. indirect_resetbit(sock, I365_ADDRWIN, I365_ENA_MEM(map));
  512. /* printk("set_mem_map: Setting map %i range to %x - %x on socket %i, speed is %i, active = %i \n",map, region.start,region.end,sock,mem->speed,mem->flags & MAP_ACTIVE); */
  513. /* write the start address */
  514. base = I365_MEM(map);
  515. i = (region.start >> 12) & 0x0fff;
  516. if (mem->flags & MAP_16BIT)
  517. i |= I365_MEM_16BIT;
  518. if (mem->flags & MAP_0WS)
  519. i |= I365_MEM_0WS;
  520. indirect_write16(sock,base+I365_W_START,i);
  521. /* write the stop address */
  522. i= (region.end >> 12) & 0x0fff;
  523. switch (to_cycles(mem->speed)) {
  524. case 0:
  525. break;
  526. case 1:
  527. i |= I365_MEM_WS0;
  528. break;
  529. case 2:
  530. i |= I365_MEM_WS1;
  531. break;
  532. default:
  533. i |= I365_MEM_WS1 | I365_MEM_WS0;
  534. break;
  535. }
  536. indirect_write16(sock,base+I365_W_STOP,i);
  537. /* card start */
  538. i = ((mem->card_start - region.start) >> 12) & 0x3fff;
  539. if (mem->flags & MAP_WRPROT)
  540. i |= I365_MEM_WRPROT;
  541. if (mem->flags & MAP_ATTRIB) {
  542. /* printk("requesting attribute memory for socket %i\n",sock);*/
  543. i |= I365_MEM_REG;
  544. } else {
  545. /* printk("requesting normal memory for socket %i\n",sock);*/
  546. }
  547. indirect_write16(sock,base+I365_W_OFF,i);
  548. /* Enable the window if necessary */
  549. if (mem->flags & MAP_ACTIVE)
  550. indirect_setbit(sock, I365_ADDRWIN, I365_ENA_MEM(map));
  551. leave("i82092aa_set_mem_map");
  552. return 0;
  553. }
  554. static int i82092aa_module_init(void)
  555. {
  556. return pci_register_driver(&i82092aa_pci_driver);
  557. }
  558. static void i82092aa_module_exit(void)
  559. {
  560. enter("i82092aa_module_exit");
  561. pci_unregister_driver(&i82092aa_pci_driver);
  562. if (sockets[0].io_base>0)
  563. release_region(sockets[0].io_base, 2);
  564. leave("i82092aa_module_exit");
  565. }
  566. module_init(i82092aa_module_init);
  567. module_exit(i82092aa_module_exit);