pci.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340
  1. #ifndef DRIVERS_PCI_H
  2. #define DRIVERS_PCI_H
  3. #include <linux/workqueue.h>
  4. #define PCI_CFG_SPACE_SIZE 256
  5. #define PCI_CFG_SPACE_EXP_SIZE 4096
  6. /* Functions internal to the PCI core code */
  7. extern int pci_uevent(struct device *dev, struct kobj_uevent_env *env);
  8. extern int pci_create_sysfs_dev_files(struct pci_dev *pdev);
  9. extern void pci_remove_sysfs_dev_files(struct pci_dev *pdev);
  10. extern void pci_cleanup_rom(struct pci_dev *dev);
  11. #ifdef HAVE_PCI_MMAP
  12. extern int pci_mmap_fits(struct pci_dev *pdev, int resno,
  13. struct vm_area_struct *vma);
  14. #endif
  15. int pci_probe_reset_function(struct pci_dev *dev);
  16. /**
  17. * struct pci_platform_pm_ops - Firmware PM callbacks
  18. *
  19. * @is_manageable: returns 'true' if given device is power manageable by the
  20. * platform firmware
  21. *
  22. * @set_state: invokes the platform firmware to set the device's power state
  23. *
  24. * @choose_state: returns PCI power state of given device preferred by the
  25. * platform; to be used during system-wide transitions from a
  26. * sleeping state to the working state and vice versa
  27. *
  28. * @can_wakeup: returns 'true' if given device is capable of waking up the
  29. * system from a sleeping state
  30. *
  31. * @sleep_wake: enables/disables the system wake up capability of given device
  32. *
  33. * @run_wake: enables/disables the platform to generate run-time wake-up events
  34. * for given device (the device's wake-up capability has to be
  35. * enabled by @sleep_wake for this feature to work)
  36. *
  37. * If given platform is generally capable of power managing PCI devices, all of
  38. * these callbacks are mandatory.
  39. */
  40. struct pci_platform_pm_ops {
  41. bool (*is_manageable)(struct pci_dev *dev);
  42. int (*set_state)(struct pci_dev *dev, pci_power_t state);
  43. pci_power_t (*choose_state)(struct pci_dev *dev);
  44. bool (*can_wakeup)(struct pci_dev *dev);
  45. int (*sleep_wake)(struct pci_dev *dev, bool enable);
  46. int (*run_wake)(struct pci_dev *dev, bool enable);
  47. };
  48. extern int pci_set_platform_pm(struct pci_platform_pm_ops *ops);
  49. extern void pci_update_current_state(struct pci_dev *dev, pci_power_t state);
  50. extern void pci_disable_enabled_device(struct pci_dev *dev);
  51. extern bool pci_check_pme_status(struct pci_dev *dev);
  52. extern int pci_finish_runtime_suspend(struct pci_dev *dev);
  53. extern int __pci_pme_wakeup(struct pci_dev *dev, void *ign);
  54. extern void pci_pme_wakeup_bus(struct pci_bus *bus);
  55. extern void pci_pm_init(struct pci_dev *dev);
  56. extern void platform_pci_wakeup_init(struct pci_dev *dev);
  57. extern void pci_allocate_cap_save_buffers(struct pci_dev *dev);
  58. static inline bool pci_is_bridge(struct pci_dev *pci_dev)
  59. {
  60. return !!(pci_dev->subordinate);
  61. }
  62. extern int pci_user_read_config_byte(struct pci_dev *dev, int where, u8 *val);
  63. extern int pci_user_read_config_word(struct pci_dev *dev, int where, u16 *val);
  64. extern int pci_user_read_config_dword(struct pci_dev *dev, int where, u32 *val);
  65. extern int pci_user_write_config_byte(struct pci_dev *dev, int where, u8 val);
  66. extern int pci_user_write_config_word(struct pci_dev *dev, int where, u16 val);
  67. extern int pci_user_write_config_dword(struct pci_dev *dev, int where, u32 val);
  68. struct pci_vpd_ops {
  69. ssize_t (*read)(struct pci_dev *dev, loff_t pos, size_t count, void *buf);
  70. ssize_t (*write)(struct pci_dev *dev, loff_t pos, size_t count, const void *buf);
  71. void (*release)(struct pci_dev *dev);
  72. };
  73. struct pci_vpd {
  74. unsigned int len;
  75. const struct pci_vpd_ops *ops;
  76. struct bin_attribute *attr; /* descriptor for sysfs VPD entry */
  77. };
  78. extern int pci_vpd_pci22_init(struct pci_dev *dev);
  79. static inline void pci_vpd_release(struct pci_dev *dev)
  80. {
  81. if (dev->vpd)
  82. dev->vpd->ops->release(dev);
  83. }
  84. /* PCI /proc functions */
  85. #ifdef CONFIG_PROC_FS
  86. extern int pci_proc_attach_device(struct pci_dev *dev);
  87. extern int pci_proc_detach_device(struct pci_dev *dev);
  88. extern int pci_proc_detach_bus(struct pci_bus *bus);
  89. #else
  90. static inline int pci_proc_attach_device(struct pci_dev *dev) { return 0; }
  91. static inline int pci_proc_detach_device(struct pci_dev *dev) { return 0; }
  92. static inline int pci_proc_detach_bus(struct pci_bus *bus) { return 0; }
  93. #endif
  94. /* Functions for PCI Hotplug drivers to use */
  95. extern unsigned int pci_do_scan_bus(struct pci_bus *bus);
  96. #ifdef HAVE_PCI_LEGACY
  97. extern void pci_create_legacy_files(struct pci_bus *bus);
  98. extern void pci_remove_legacy_files(struct pci_bus *bus);
  99. #else
  100. static inline void pci_create_legacy_files(struct pci_bus *bus) { return; }
  101. static inline void pci_remove_legacy_files(struct pci_bus *bus) { return; }
  102. #endif
  103. /* Lock for read/write access to pci device and bus lists */
  104. extern struct rw_semaphore pci_bus_sem;
  105. extern unsigned int pci_pm_d3_delay;
  106. #ifdef CONFIG_PCI_MSI
  107. void pci_no_msi(void);
  108. extern void pci_msi_init_pci_dev(struct pci_dev *dev);
  109. #else
  110. static inline void pci_no_msi(void) { }
  111. static inline void pci_msi_init_pci_dev(struct pci_dev *dev) { }
  112. #endif
  113. #ifdef CONFIG_PCIEAER
  114. void pci_no_aer(void);
  115. #else
  116. static inline void pci_no_aer(void) { }
  117. #endif
  118. static inline int pci_no_d1d2(struct pci_dev *dev)
  119. {
  120. unsigned int parent_dstates = 0;
  121. if (dev->bus->self)
  122. parent_dstates = dev->bus->self->no_d1d2;
  123. return (dev->no_d1d2 || parent_dstates);
  124. }
  125. extern struct device_attribute pci_dev_attrs[];
  126. extern struct device_attribute dev_attr_cpuaffinity;
  127. extern struct device_attribute dev_attr_cpulistaffinity;
  128. #ifdef CONFIG_HOTPLUG
  129. extern struct bus_attribute pci_bus_attrs[];
  130. #else
  131. #define pci_bus_attrs NULL
  132. #endif
  133. /**
  134. * pci_match_one_device - Tell if a PCI device structure has a matching
  135. * PCI device id structure
  136. * @id: single PCI device id structure to match
  137. * @dev: the PCI device structure to match against
  138. *
  139. * Returns the matching pci_device_id structure or %NULL if there is no match.
  140. */
  141. static inline const struct pci_device_id *
  142. pci_match_one_device(const struct pci_device_id *id, const struct pci_dev *dev)
  143. {
  144. if ((id->vendor == PCI_ANY_ID || id->vendor == dev->vendor) &&
  145. (id->device == PCI_ANY_ID || id->device == dev->device) &&
  146. (id->subvendor == PCI_ANY_ID || id->subvendor == dev->subsystem_vendor) &&
  147. (id->subdevice == PCI_ANY_ID || id->subdevice == dev->subsystem_device) &&
  148. !((id->class ^ dev->class) & id->class_mask))
  149. return id;
  150. return NULL;
  151. }
  152. struct pci_dev *pci_find_upstream_pcie_bridge(struct pci_dev *pdev);
  153. /* PCI slot sysfs helper code */
  154. #define to_pci_slot(s) container_of(s, struct pci_slot, kobj)
  155. extern struct kset *pci_slots_kset;
  156. struct pci_slot_attribute {
  157. struct attribute attr;
  158. ssize_t (*show)(struct pci_slot *, char *);
  159. ssize_t (*store)(struct pci_slot *, const char *, size_t);
  160. };
  161. #define to_pci_slot_attr(s) container_of(s, struct pci_slot_attribute, attr)
  162. enum pci_bar_type {
  163. pci_bar_unknown, /* Standard PCI BAR probe */
  164. pci_bar_io, /* An io port BAR */
  165. pci_bar_mem32, /* A 32-bit memory BAR */
  166. pci_bar_mem64, /* A 64-bit memory BAR */
  167. };
  168. extern int pci_setup_device(struct pci_dev *dev);
  169. extern int __pci_read_base(struct pci_dev *dev, enum pci_bar_type type,
  170. struct resource *res, unsigned int reg);
  171. extern int pci_resource_bar(struct pci_dev *dev, int resno,
  172. enum pci_bar_type *type);
  173. extern int pci_bus_add_child(struct pci_bus *bus);
  174. extern void pci_enable_ari(struct pci_dev *dev);
  175. /**
  176. * pci_ari_enabled - query ARI forwarding status
  177. * @bus: the PCI bus
  178. *
  179. * Returns 1 if ARI forwarding is enabled, or 0 if not enabled;
  180. */
  181. static inline int pci_ari_enabled(struct pci_bus *bus)
  182. {
  183. return bus->self && bus->self->ari_enabled;
  184. }
  185. #ifdef CONFIG_PCI_QUIRKS
  186. extern int pci_is_reassigndev(struct pci_dev *dev);
  187. resource_size_t pci_specified_resource_alignment(struct pci_dev *dev);
  188. extern void pci_disable_bridge_window(struct pci_dev *dev);
  189. #endif
  190. /* Single Root I/O Virtualization */
  191. struct pci_sriov {
  192. int pos; /* capability position */
  193. int nres; /* number of resources */
  194. u32 cap; /* SR-IOV Capabilities */
  195. u16 ctrl; /* SR-IOV Control */
  196. u16 total; /* total VFs associated with the PF */
  197. u16 initial; /* initial VFs associated with the PF */
  198. u16 nr_virtfn; /* number of VFs available */
  199. u16 offset; /* first VF Routing ID offset */
  200. u16 stride; /* following VF stride */
  201. u32 pgsz; /* page size for BAR alignment */
  202. u8 link; /* Function Dependency Link */
  203. struct pci_dev *dev; /* lowest numbered PF */
  204. struct pci_dev *self; /* this PF */
  205. struct mutex lock; /* lock for VF bus */
  206. struct work_struct mtask; /* VF Migration task */
  207. u8 __iomem *mstate; /* VF Migration State Array */
  208. };
  209. /* Address Translation Service */
  210. struct pci_ats {
  211. int pos; /* capability position */
  212. int stu; /* Smallest Translation Unit */
  213. int qdep; /* Invalidate Queue Depth */
  214. int ref_cnt; /* Physical Function reference count */
  215. int is_enabled:1; /* Enable bit is set */
  216. };
  217. #ifdef CONFIG_PCI_IOV
  218. extern int pci_iov_init(struct pci_dev *dev);
  219. extern void pci_iov_release(struct pci_dev *dev);
  220. extern int pci_iov_resource_bar(struct pci_dev *dev, int resno,
  221. enum pci_bar_type *type);
  222. extern int pci_sriov_resource_alignment(struct pci_dev *dev, int resno);
  223. extern void pci_restore_iov_state(struct pci_dev *dev);
  224. extern int pci_iov_bus_range(struct pci_bus *bus);
  225. extern int pci_enable_ats(struct pci_dev *dev, int ps);
  226. extern void pci_disable_ats(struct pci_dev *dev);
  227. extern int pci_ats_queue_depth(struct pci_dev *dev);
  228. /**
  229. * pci_ats_enabled - query the ATS status
  230. * @dev: the PCI device
  231. *
  232. * Returns 1 if ATS capability is enabled, or 0 if not.
  233. */
  234. static inline int pci_ats_enabled(struct pci_dev *dev)
  235. {
  236. return dev->ats && dev->ats->is_enabled;
  237. }
  238. #else
  239. static inline int pci_iov_init(struct pci_dev *dev)
  240. {
  241. return -ENODEV;
  242. }
  243. static inline void pci_iov_release(struct pci_dev *dev)
  244. {
  245. }
  246. static inline int pci_iov_resource_bar(struct pci_dev *dev, int resno,
  247. enum pci_bar_type *type)
  248. {
  249. return 0;
  250. }
  251. static inline void pci_restore_iov_state(struct pci_dev *dev)
  252. {
  253. }
  254. static inline int pci_iov_bus_range(struct pci_bus *bus)
  255. {
  256. return 0;
  257. }
  258. static inline int pci_enable_ats(struct pci_dev *dev, int ps)
  259. {
  260. return -ENODEV;
  261. }
  262. static inline void pci_disable_ats(struct pci_dev *dev)
  263. {
  264. }
  265. static inline int pci_ats_queue_depth(struct pci_dev *dev)
  266. {
  267. return -ENODEV;
  268. }
  269. static inline int pci_ats_enabled(struct pci_dev *dev)
  270. {
  271. return 0;
  272. }
  273. #endif /* CONFIG_PCI_IOV */
  274. static inline int pci_resource_alignment(struct pci_dev *dev,
  275. struct resource *res)
  276. {
  277. #ifdef CONFIG_PCI_IOV
  278. int resno = res - dev->resource;
  279. if (resno >= PCI_IOV_RESOURCES && resno <= PCI_IOV_RESOURCE_END)
  280. return pci_sriov_resource_alignment(dev, resno);
  281. #endif
  282. return resource_alignment(res);
  283. }
  284. extern void pci_enable_acs(struct pci_dev *dev);
  285. struct pci_dev_reset_methods {
  286. u16 vendor;
  287. u16 device;
  288. int (*reset)(struct pci_dev *dev, int probe);
  289. };
  290. #ifdef CONFIG_PCI_QUIRKS
  291. extern int pci_dev_specific_reset(struct pci_dev *dev, int probe);
  292. #else
  293. static inline int pci_dev_specific_reset(struct pci_dev *dev, int probe)
  294. {
  295. return -ENOTTY;
  296. }
  297. #endif
  298. #endif /* DRIVERS_PCI_H */